30#define GET_GICOMBINER_DEPS
31#include "AMDGPUGenPreLegalizeGICombiner.inc"
32#undef GET_GICOMBINER_DEPS
34#define DEBUG_TYPE "amdgpu-prelegalizer-combiner"
37using namespace MIPatternMatch;
40#define GET_GICOMBINER_TYPES
41#include "AMDGPUGenPreLegalizeGICombiner.inc"
42#undef GET_GICOMBINER_TYPES
44class AMDGPUPreLegalizerCombinerImpl :
public Combiner {
46 const AMDGPUPreLegalizerCombinerImplRuleConfig &RuleConfig;
51 AMDGPUPreLegalizerCombinerImpl(
54 const AMDGPUPreLegalizerCombinerImplRuleConfig &RuleConfig,
58 static const char *
getName() {
return "AMDGPUPreLegalizerCombinerImpl"; }
63 struct ClampI64ToI16MatchInfo {
71 ClampI64ToI16MatchInfo &MatchInfo)
const;
74 const ClampI64ToI16MatchInfo &MatchInfo)
const;
77#define GET_GICOMBINER_CLASS_MEMBERS
78#define AMDGPUSubtarget GCNSubtarget
79#include "AMDGPUGenPreLegalizeGICombiner.inc"
80#undef GET_GICOMBINER_CLASS_MEMBERS
84#define GET_GICOMBINER_IMPL
85#define AMDGPUSubtarget GCNSubtarget
86#include "AMDGPUGenPreLegalizeGICombiner.inc"
88#undef GET_GICOMBINER_IMPL
90AMDGPUPreLegalizerCombinerImpl::AMDGPUPreLegalizerCombinerImpl(
93 const AMDGPUPreLegalizerCombinerImplRuleConfig &RuleConfig,
95 :
Combiner(MF, CInfo, TPC, &VT, CSEInfo), RuleConfig(RuleConfig), STI(STI),
96 Helper(Observer,
B,
true, &VT, MDT, LI, STI),
98#include
"AMDGPUGenPreLegalizeGICombiner.inc"
103bool AMDGPUPreLegalizerCombinerImpl::tryCombineAll(
MachineInstr &
MI)
const {
104 if (tryCombineAllImpl(
MI))
107 switch (
MI.getOpcode()) {
108 case TargetOpcode::G_SHUFFLE_VECTOR:
109 return Helper.tryCombineShuffleVector(
MI);
115bool AMDGPUPreLegalizerCombinerImpl::matchClampI64ToI16(
117 ClampI64ToI16MatchInfo &MatchInfo)
const {
118 assert(
MI.getOpcode() == TargetOpcode::G_TRUNC &&
"Invalid instruction!");
121 const LLT SrcType =
MRI.getType(
MI.getOperand(1).getReg());
125 const LLT DstType =
MRI.getType(
MI.getOperand(0).getReg());
131 auto IsApplicableForCombine = [&MatchInfo]() ->
bool {
132 const auto Cmp1 = MatchInfo.Cmp1;
133 const auto Cmp2 = MatchInfo.Cmp2;
134 const auto Diff = std::abs(Cmp2 - Cmp1);
138 if (Diff == 0 || Diff == 1)
141 const int64_t Min = std::numeric_limits<int16_t>::min();
142 const int64_t
Max = std::numeric_limits<int16_t>::max();
145 return ((Cmp2 >= Cmp1 && Cmp1 >= Min && Cmp2 <= Max) ||
146 (Cmp1 >= Cmp2 && Cmp1 <= Max && Cmp2 >= Min));
154 return IsApplicableForCombine();
162 return IsApplicableForCombine();
176void AMDGPUPreLegalizerCombinerImpl::applyClampI64ToI16(
177 MachineInstr &
MI,
const ClampI64ToI16MatchInfo &MatchInfo)
const {
180 assert(
MI.getParent()->getParent()->getRegInfo().getType(Src) ==
184 auto Unmerge =
B.buildUnmerge(
S32, Src);
186 assert(
MI.getOpcode() != AMDGPU::G_AMDGPU_CVT_PK_I16_I32);
190 B.buildInstr(AMDGPU::G_AMDGPU_CVT_PK_I16_I32, {
V2S16},
191 {Unmerge.getReg(0), Unmerge.getReg(1)},
MI.getFlags());
193 auto MinBoundary = std::min(MatchInfo.Cmp1, MatchInfo.Cmp2);
194 auto MaxBoundary = std::max(MatchInfo.Cmp1, MatchInfo.Cmp2);
195 auto MinBoundaryDst =
B.buildConstant(
S32, MinBoundary);
196 auto MaxBoundaryDst =
B.buildConstant(
S32, MaxBoundary);
200 auto Med3 =
B.buildInstr(
201 AMDGPU::G_AMDGPU_SMED3, {
S32},
202 {MinBoundaryDst.getReg(0),
Bitcast.getReg(0), MaxBoundaryDst.getReg(0)},
205 B.buildTrunc(
MI.getOperand(0).getReg(), Med3);
207 MI.eraseFromParent();
217 AMDGPUPreLegalizerCombiner(
bool IsOptNone =
false);
220 return "AMDGPUPreLegalizerCombiner";
229 AMDGPUPreLegalizerCombinerImplRuleConfig RuleConfig;
233void AMDGPUPreLegalizerCombiner::getAnalysisUsage(
AnalysisUsage &AU)
const {
249AMDGPUPreLegalizerCombiner::AMDGPUPreLegalizerCombiner(
bool IsOptNone)
251 if (!RuleConfig.parseCommandLineOption())
255bool AMDGPUPreLegalizerCombiner::runOnMachineFunction(
MachineFunction &MF) {
258 auto *TPC = &getAnalysis<TargetPassConfig>();
263 &getAnalysis<GISelValueTrackingAnalysisLegacy>().get(MF);
267 getAnalysis<GISelCSEAnalysisWrapperPass>().getCSEWrapper();
268 auto *CSEInfo = &
Wrapper.get(TPC->getCSEConfig());
273 : &getAnalysis<MachineDominatorTreeWrapperPass>().getDomTree();
275 nullptr, EnableOpt,
F.hasOptSize(),
F.hasMinSize());
277 CInfo.MaxIterations = 1;
278 CInfo.ObserverLvl = CombinerInfo::ObserverLevel::SinglePass;
281 CInfo.EnableFullDCE =
true;
282 AMDGPUPreLegalizerCombinerImpl Impl(MF, CInfo, TPC, *VT, CSEInfo, RuleConfig,
284 return Impl.combineMachineInstrs();
287char AMDGPUPreLegalizerCombiner::ID = 0;
289 "Combine AMDGPU machine instrs before legalization",
298 return new AMDGPUPreLegalizerCombiner(IsOptNone);
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
amdgpu aa AMDGPU Address space based Alias Analysis Wrapper
This contains common combine transformations that may be used in a combine pass.
This file declares the targeting of the Machinelegalizer class for AMDGPU.
Provides AMDGPU specific target descriptions.
#define GET_GICOMBINER_CONSTRUCTOR_INITS
Combine AMDGPU machine instrs before legalization
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
Provides analysis for continuously CSEing during GISel passes.
This contains common combine transformations that may be used in a combine pass,or by the target else...
Option class for Targets to specify which operations are combined how and when.
This contains the base class for all Combiners generated by TableGen.
AMD GCN specific subclass of TargetSubtarget.
Provides analysis for querying information about KnownBits during GISel passes.
Contains matchers for matching SSA Machine Instructions.
#define INITIALIZE_PASS_DEPENDENCY(depName)
#define INITIALIZE_PASS_END(passName, arg, name, cfg, analysis)
#define INITIALIZE_PASS_BEGIN(passName, arg, name, cfg, analysis)
static StringRef getName(Value *V)
Target-Independent Code Generator Pass Configuration Options pass.
Represent the analysis usage information of a pass.
AnalysisUsage & addRequired()
AnalysisUsage & addPreserved()
Add the specified Pass class to the set of analyses preserved by this pass.
LLVM_ABI void setPreservesCFG()
This function should be called by the pass, iff they do not:
virtual bool tryCombineAll(MachineInstr &I) const =0
FunctionPass class - This class is used to implement most global optimizations.
const LegalizerInfo * getLegalizerInfo() const override
The actual analysis pass wrapper.
Simple wrapper that does the following.
To use KnownBitsInfo analysis in a pass, KnownBitsInfo &Info = getAnalysis<GISelValueTrackingInfoAnal...
static constexpr LLT scalar(unsigned SizeInBits)
Get a low-level scalar or aggregate "bag of bits".
static constexpr LLT fixed_vector(unsigned NumElements, unsigned ScalarSizeInBits)
Get a low-level fixed-width vector of some number of elements and element width.
Analysis pass which computes a MachineDominatorTree.
DominatorTree Class - Concrete subclass of DominatorTreeBase that is used to compute a normal dominat...
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
void getAnalysisUsage(AnalysisUsage &AU) const override
getAnalysisUsage - Subclasses that override getAnalysisUsage must call this.
virtual bool runOnMachineFunction(MachineFunction &MF)=0
runOnMachineFunction - This method must be overloaded to perform the desired machine code transformat...
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineFunctionProperties & getProperties() const
Get the function properties.
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
Representation of each machine instruction.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
virtual StringRef getPassName() const
getPassName - Return a nice clean name for a pass.
Wrapper class representing virtual and physical registers.
StringRef - Represent a constant reference to a string, i.e.
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
Target-Independent Code Generator Pass Configuration Options.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ Bitcast
Perform the operation on a different, but equivalently sized type.
operand_type_match m_Reg()
ConstantMatch< APInt > m_ICst(APInt &Cst)
bool mi_match(Reg R, const MachineRegisterInfo &MRI, Pattern &&P)
BinaryOp_match< LHS, RHS, TargetOpcode::G_SMIN, true > m_GSMin(const LHS &L, const RHS &R)
BinaryOp_match< LHS, RHS, TargetOpcode::G_SMAX, true > m_GSMax(const LHS &L, const RHS &R)
This is an optimization pass for GlobalISel generic memory operations.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
LLVM_ABI void getSelectionDAGFallbackAnalysisUsage(AnalysisUsage &AU)
Modify analysis usage so it preserves passes required for the SelectionDAG fallback.
auto instrs(const MachineBasicBlock &BB)
FunctionPass * createAMDGPUPreLegalizeCombiner(bool IsOptNone)