LLVM 22.0.0git
DAGCombiner.cpp
Go to the documentation of this file.
1//===- DAGCombiner.cpp - Implement a DAG node combiner --------------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
10// both before and after the DAG is legalized.
11//
12// This pass is not a substitute for the LLVM IR instcombine pass. This pass is
13// primarily intended to handle simplification opportunities that are implicit
14// in the LLVM IR and exposed by the various codegen lowering phases.
15//
16//===----------------------------------------------------------------------===//
17
18#include "llvm/ADT/APFloat.h"
19#include "llvm/ADT/APInt.h"
20#include "llvm/ADT/ArrayRef.h"
21#include "llvm/ADT/DenseMap.h"
23#include "llvm/ADT/STLExtras.h"
24#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallSet.h"
29#include "llvm/ADT/Statistic.h"
51#include "llvm/IR/Attributes.h"
52#include "llvm/IR/Constant.h"
53#include "llvm/IR/DataLayout.h"
55#include "llvm/IR/Function.h"
56#include "llvm/IR/Metadata.h"
61#include "llvm/Support/Debug.h"
69#include <algorithm>
70#include <cassert>
71#include <cstdint>
72#include <functional>
73#include <iterator>
74#include <optional>
75#include <string>
76#include <tuple>
77#include <utility>
78#include <variant>
79
80#include "MatchContext.h"
81
82using namespace llvm;
83using namespace llvm::SDPatternMatch;
84
85#define DEBUG_TYPE "dagcombine"
86
87STATISTIC(NodesCombined , "Number of dag nodes combined");
88STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
89STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
90STATISTIC(OpsNarrowed , "Number of load/op/store narrowed");
91STATISTIC(LdStFP2Int , "Number of fp load/store pairs transformed to int");
92STATISTIC(SlicedLoads, "Number of load sliced");
93STATISTIC(NumFPLogicOpsConv, "Number of logic ops converted to fp ops");
94
95DEBUG_COUNTER(DAGCombineCounter, "dagcombine",
96 "Controls whether a DAG combine is performed for a node");
97
98static cl::opt<bool>
99CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
100 cl::desc("Enable DAG combiner's use of IR alias analysis"));
101
102static cl::opt<bool>
103UseTBAA("combiner-use-tbaa", cl::Hidden, cl::init(true),
104 cl::desc("Enable DAG combiner's use of TBAA"));
105
106#ifndef NDEBUG
108CombinerAAOnlyFunc("combiner-aa-only-func", cl::Hidden,
109 cl::desc("Only use DAG-combiner alias analysis in this"
110 " function"));
111#endif
112
113/// Hidden option to stress test load slicing, i.e., when this option
114/// is enabled, load slicing bypasses most of its profitability guards.
115static cl::opt<bool>
116StressLoadSlicing("combiner-stress-load-slicing", cl::Hidden,
117 cl::desc("Bypass the profitability model of load slicing"),
118 cl::init(false));
119
120static cl::opt<bool>
121 MaySplitLoadIndex("combiner-split-load-index", cl::Hidden, cl::init(true),
122 cl::desc("DAG combiner may split indexing from loads"));
123
124static cl::opt<bool>
125 EnableStoreMerging("combiner-store-merging", cl::Hidden, cl::init(true),
126 cl::desc("DAG combiner enable merging multiple stores "
127 "into a wider store"));
128
130 "combiner-tokenfactor-inline-limit", cl::Hidden, cl::init(2048),
131 cl::desc("Limit the number of operands to inline for Token Factors"));
132
134 "combiner-store-merge-dependence-limit", cl::Hidden, cl::init(10),
135 cl::desc("Limit the number of times for the same StoreNode and RootNode "
136 "to bail out in store merging dependence check"));
137
139 "combiner-reduce-load-op-store-width", cl::Hidden, cl::init(true),
140 cl::desc("DAG combiner enable reducing the width of load/op/store "
141 "sequence"));
143 "combiner-reduce-load-op-store-width-force-narrowing-profitable",
144 cl::Hidden, cl::init(false),
145 cl::desc("DAG combiner force override the narrowing profitable check when "
146 "reducing the width of load/op/store sequences"));
147
149 "combiner-shrink-load-replace-store-with-store", cl::Hidden, cl::init(true),
150 cl::desc("DAG combiner enable load/<replace bytes>/store with "
151 "a narrower store"));
152
153static cl::opt<bool> DisableCombines("combiner-disabled", cl::Hidden,
154 cl::init(false),
155 cl::desc("Disable the DAG combiner"));
156
157namespace {
158
159 class DAGCombiner {
160 SelectionDAG &DAG;
161 const TargetLowering &TLI;
162 const SelectionDAGTargetInfo *STI;
164 CodeGenOptLevel OptLevel;
165 bool LegalDAG = false;
166 bool LegalOperations = false;
167 bool LegalTypes = false;
168 bool ForCodeSize;
169 bool DisableGenericCombines;
170
171 /// Worklist of all of the nodes that need to be simplified.
172 ///
173 /// This must behave as a stack -- new nodes to process are pushed onto the
174 /// back and when processing we pop off of the back.
175 ///
176 /// The worklist will not contain duplicates but may contain null entries
177 /// due to nodes being deleted from the underlying DAG. For fast lookup and
178 /// deduplication, the index of the node in this vector is stored in the
179 /// node in SDNode::CombinerWorklistIndex.
181
182 /// This records all nodes attempted to be added to the worklist since we
183 /// considered a new worklist entry. As we keep do not add duplicate nodes
184 /// in the worklist, this is different from the tail of the worklist.
186
187 /// Map from candidate StoreNode to the pair of RootNode and count.
188 /// The count is used to track how many times we have seen the StoreNode
189 /// with the same RootNode bail out in dependence check. If we have seen
190 /// the bail out for the same pair many times over a limit, we won't
191 /// consider the StoreNode with the same RootNode as store merging
192 /// candidate again.
194
195 // BatchAA - Used for DAG load/store alias analysis.
196 BatchAAResults *BatchAA;
197
198 /// This caches all chains that have already been processed in
199 /// DAGCombiner::getStoreMergeCandidates() and found to have no mergeable
200 /// stores candidates.
201 SmallPtrSet<SDNode *, 4> ChainsWithoutMergeableStores;
202
203 /// When an instruction is simplified, add all users of the instruction to
204 /// the work lists because they might get more simplified now.
205 void AddUsersToWorklist(SDNode *N) {
206 for (SDNode *Node : N->users())
207 AddToWorklist(Node);
208 }
209
210 /// Convenient shorthand to add a node and all of its user to the worklist.
211 void AddToWorklistWithUsers(SDNode *N) {
212 AddUsersToWorklist(N);
213 AddToWorklist(N);
214 }
215
216 // Prune potentially dangling nodes. This is called after
217 // any visit to a node, but should also be called during a visit after any
218 // failed combine which may have created a DAG node.
219 void clearAddedDanglingWorklistEntries() {
220 // Check any nodes added to the worklist to see if they are prunable.
221 while (!PruningList.empty()) {
222 auto *N = PruningList.pop_back_val();
223 if (N->use_empty())
224 recursivelyDeleteUnusedNodes(N);
225 }
226 }
227
228 SDNode *getNextWorklistEntry() {
229 // Before we do any work, remove nodes that are not in use.
230 clearAddedDanglingWorklistEntries();
231 SDNode *N = nullptr;
232 // The Worklist holds the SDNodes in order, but it may contain null
233 // entries.
234 while (!N && !Worklist.empty()) {
235 N = Worklist.pop_back_val();
236 }
237
238 if (N) {
239 assert(N->getCombinerWorklistIndex() >= 0 &&
240 "Found a worklist entry without a corresponding map entry!");
241 // Set to -2 to indicate that we combined the node.
242 N->setCombinerWorklistIndex(-2);
243 }
244 return N;
245 }
246
247 /// Call the node-specific routine that folds each particular type of node.
248 SDValue visit(SDNode *N);
249
250 public:
251 DAGCombiner(SelectionDAG &D, BatchAAResults *BatchAA, CodeGenOptLevel OL)
252 : DAG(D), TLI(D.getTargetLoweringInfo()),
253 STI(D.getSubtarget().getSelectionDAGInfo()), OptLevel(OL),
254 BatchAA(BatchAA) {
255 ForCodeSize = DAG.shouldOptForSize();
256 DisableGenericCombines =
257 DisableCombines || (STI && STI->disableGenericCombines(OptLevel));
258
259 MaximumLegalStoreInBits = 0;
260 // We use the minimum store size here, since that's all we can guarantee
261 // for the scalable vector types.
262 for (MVT VT : MVT::all_valuetypes())
263 if (EVT(VT).isSimple() && VT != MVT::Other &&
264 TLI.isTypeLegal(EVT(VT)) &&
265 VT.getSizeInBits().getKnownMinValue() >= MaximumLegalStoreInBits)
266 MaximumLegalStoreInBits = VT.getSizeInBits().getKnownMinValue();
267 }
268
269 void ConsiderForPruning(SDNode *N) {
270 // Mark this for potential pruning.
271 PruningList.insert(N);
272 }
273
274 /// Add to the worklist making sure its instance is at the back (next to be
275 /// processed.)
276 void AddToWorklist(SDNode *N, bool IsCandidateForPruning = true,
277 bool SkipIfCombinedBefore = false) {
278 assert(N->getOpcode() != ISD::DELETED_NODE &&
279 "Deleted Node added to Worklist");
280
281 // Skip handle nodes as they can't usefully be combined and confuse the
282 // zero-use deletion strategy.
283 if (N->getOpcode() == ISD::HANDLENODE)
284 return;
285
286 if (SkipIfCombinedBefore && N->getCombinerWorklistIndex() == -2)
287 return;
288
289 if (IsCandidateForPruning)
290 ConsiderForPruning(N);
291
292 if (N->getCombinerWorklistIndex() < 0) {
293 N->setCombinerWorklistIndex(Worklist.size());
294 Worklist.push_back(N);
295 }
296 }
297
298 /// Remove all instances of N from the worklist.
299 void removeFromWorklist(SDNode *N) {
300 PruningList.remove(N);
301 StoreRootCountMap.erase(N);
302
303 int WorklistIndex = N->getCombinerWorklistIndex();
304 // If not in the worklist, the index might be -1 or -2 (was combined
305 // before). As the node gets deleted anyway, there's no need to update
306 // the index.
307 if (WorklistIndex < 0)
308 return; // Not in the worklist.
309
310 // Null out the entry rather than erasing it to avoid a linear operation.
311 Worklist[WorklistIndex] = nullptr;
312 N->setCombinerWorklistIndex(-1);
313 }
314
315 void deleteAndRecombine(SDNode *N);
316 bool recursivelyDeleteUnusedNodes(SDNode *N);
317
318 /// Replaces all uses of the results of one DAG node with new values.
319 SDValue CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
320 bool AddTo = true);
321
322 /// Replaces all uses of the results of one DAG node with new values.
323 SDValue CombineTo(SDNode *N, SDValue Res, bool AddTo = true) {
324 return CombineTo(N, &Res, 1, AddTo);
325 }
326
327 /// Replaces all uses of the results of one DAG node with new values.
328 SDValue CombineTo(SDNode *N, SDValue Res0, SDValue Res1,
329 bool AddTo = true) {
330 SDValue To[] = { Res0, Res1 };
331 return CombineTo(N, To, 2, AddTo);
332 }
333
334 SDValue CombineTo(SDNode *N, SmallVectorImpl<SDValue> *To,
335 bool AddTo = true) {
336 return CombineTo(N, To->data(), To->size(), AddTo);
337 }
338
339 void CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO);
340
341 private:
342 unsigned MaximumLegalStoreInBits;
343
344 /// Check the specified integer node value to see if it can be simplified or
345 /// if things it uses can be simplified by bit propagation.
346 /// If so, return true.
347 bool SimplifyDemandedBits(SDValue Op) {
348 unsigned BitWidth = Op.getScalarValueSizeInBits();
349 APInt DemandedBits = APInt::getAllOnes(BitWidth);
350 return SimplifyDemandedBits(Op, DemandedBits);
351 }
352
353 bool SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits) {
354 EVT VT = Op.getValueType();
355 APInt DemandedElts = VT.isFixedLengthVector()
357 : APInt(1, 1);
358 return SimplifyDemandedBits(Op, DemandedBits, DemandedElts, false);
359 }
360
361 /// Check the specified vector node value to see if it can be simplified or
362 /// if things it uses can be simplified as it only uses some of the
363 /// elements. If so, return true.
364 bool SimplifyDemandedVectorElts(SDValue Op) {
365 // TODO: For now just pretend it cannot be simplified.
366 if (Op.getValueType().isScalableVector())
367 return false;
368
369 unsigned NumElts = Op.getValueType().getVectorNumElements();
370 APInt DemandedElts = APInt::getAllOnes(NumElts);
371 return SimplifyDemandedVectorElts(Op, DemandedElts);
372 }
373
374 bool SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits,
375 const APInt &DemandedElts,
376 bool AssumeSingleUse = false);
377 bool SimplifyDemandedVectorElts(SDValue Op, const APInt &DemandedElts,
378 bool AssumeSingleUse = false);
379
380 bool CombineToPreIndexedLoadStore(SDNode *N);
381 bool CombineToPostIndexedLoadStore(SDNode *N);
382 SDValue SplitIndexingFromLoad(LoadSDNode *LD);
383 bool SliceUpLoad(SDNode *N);
384
385 // Looks up the chain to find a unique (unaliased) store feeding the passed
386 // load. If no such store is found, returns a nullptr.
387 // Note: This will look past a CALLSEQ_START if the load is chained to it so
388 // so that it can find stack stores for byval params.
389 StoreSDNode *getUniqueStoreFeeding(LoadSDNode *LD, int64_t &Offset);
390 // Scalars have size 0 to distinguish from singleton vectors.
391 SDValue ForwardStoreValueToDirectLoad(LoadSDNode *LD);
392 bool getTruncatedStoreValue(StoreSDNode *ST, SDValue &Val);
393 bool extendLoadedValueToExtension(LoadSDNode *LD, SDValue &Val);
394
395 void ReplaceLoadWithPromotedLoad(SDNode *Load, SDNode *ExtLoad);
396 SDValue PromoteOperand(SDValue Op, EVT PVT, bool &Replace);
397 SDValue SExtPromoteOperand(SDValue Op, EVT PVT);
398 SDValue ZExtPromoteOperand(SDValue Op, EVT PVT);
399 SDValue PromoteIntBinOp(SDValue Op);
400 SDValue PromoteIntShiftOp(SDValue Op);
401 SDValue PromoteExtend(SDValue Op);
402 bool PromoteLoad(SDValue Op);
403
404 SDValue foldShiftToAvg(SDNode *N, const SDLoc &DL);
405 // Fold `a bitwiseop (~b +/- c)` -> `a bitwiseop ~(b -/+ c)`
406 SDValue foldBitwiseOpWithNeg(SDNode *N, const SDLoc &DL, EVT VT);
407
408 SDValue combineMinNumMaxNum(const SDLoc &DL, EVT VT, SDValue LHS,
409 SDValue RHS, SDValue True, SDValue False,
410 ISD::CondCode CC);
411
412 /// Call the node-specific routine that knows how to fold each
413 /// particular type of node. If that doesn't do anything, try the
414 /// target-specific DAG combines.
415 SDValue combine(SDNode *N);
416
417 // Visitation implementation - Implement dag node combining for different
418 // node types. The semantics are as follows:
419 // Return Value:
420 // SDValue.getNode() == 0 - No change was made
421 // SDValue.getNode() == N - N was replaced, is dead and has been handled.
422 // otherwise - N should be replaced by the returned Operand.
423 //
424 SDValue visitTokenFactor(SDNode *N);
425 SDValue visitMERGE_VALUES(SDNode *N);
426 SDValue visitADD(SDNode *N);
427 SDValue visitADDLike(SDNode *N);
428 SDValue visitADDLikeCommutative(SDValue N0, SDValue N1,
429 SDNode *LocReference);
430 SDValue visitPTRADD(SDNode *N);
431 SDValue visitSUB(SDNode *N);
432 SDValue visitADDSAT(SDNode *N);
433 SDValue visitSUBSAT(SDNode *N);
434 SDValue visitADDC(SDNode *N);
435 SDValue visitADDO(SDNode *N);
436 SDValue visitUADDOLike(SDValue N0, SDValue N1, SDNode *N);
437 SDValue visitSUBC(SDNode *N);
438 SDValue visitSUBO(SDNode *N);
439 SDValue visitADDE(SDNode *N);
440 SDValue visitUADDO_CARRY(SDNode *N);
441 SDValue visitSADDO_CARRY(SDNode *N);
442 SDValue visitUADDO_CARRYLike(SDValue N0, SDValue N1, SDValue CarryIn,
443 SDNode *N);
444 SDValue visitSADDO_CARRYLike(SDValue N0, SDValue N1, SDValue CarryIn,
445 SDNode *N);
446 SDValue visitSUBE(SDNode *N);
447 SDValue visitUSUBO_CARRY(SDNode *N);
448 SDValue visitSSUBO_CARRY(SDNode *N);
449 template <class MatchContextClass> SDValue visitMUL(SDNode *N);
450 SDValue visitMULFIX(SDNode *N);
451 SDValue useDivRem(SDNode *N);
452 SDValue visitSDIV(SDNode *N);
453 SDValue visitSDIVLike(SDValue N0, SDValue N1, SDNode *N);
454 SDValue visitUDIV(SDNode *N);
455 SDValue visitUDIVLike(SDValue N0, SDValue N1, SDNode *N);
456 SDValue visitREM(SDNode *N);
457 SDValue visitMULHU(SDNode *N);
458 SDValue visitMULHS(SDNode *N);
459 SDValue visitAVG(SDNode *N);
460 SDValue visitABD(SDNode *N);
461 SDValue visitSMUL_LOHI(SDNode *N);
462 SDValue visitUMUL_LOHI(SDNode *N);
463 SDValue visitMULO(SDNode *N);
464 SDValue visitIMINMAX(SDNode *N);
465 SDValue visitAND(SDNode *N);
466 SDValue visitANDLike(SDValue N0, SDValue N1, SDNode *N);
467 SDValue visitOR(SDNode *N);
468 SDValue visitORLike(SDValue N0, SDValue N1, const SDLoc &DL);
469 SDValue visitXOR(SDNode *N);
470 SDValue SimplifyVCastOp(SDNode *N, const SDLoc &DL);
471 SDValue SimplifyVBinOp(SDNode *N, const SDLoc &DL);
472 SDValue visitSHL(SDNode *N);
473 SDValue visitSRA(SDNode *N);
474 SDValue visitSRL(SDNode *N);
475 SDValue visitFunnelShift(SDNode *N);
476 SDValue visitSHLSAT(SDNode *N);
477 SDValue visitRotate(SDNode *N);
478 SDValue visitABS(SDNode *N);
479 SDValue visitBSWAP(SDNode *N);
480 SDValue visitBITREVERSE(SDNode *N);
481 SDValue visitCTLZ(SDNode *N);
482 SDValue visitCTLZ_ZERO_UNDEF(SDNode *N);
483 SDValue visitCTTZ(SDNode *N);
484 SDValue visitCTTZ_ZERO_UNDEF(SDNode *N);
485 SDValue visitCTPOP(SDNode *N);
486 SDValue visitSELECT(SDNode *N);
487 SDValue visitVSELECT(SDNode *N);
488 SDValue visitVP_SELECT(SDNode *N);
489 SDValue visitSELECT_CC(SDNode *N);
490 SDValue visitSETCC(SDNode *N);
491 SDValue visitSETCCCARRY(SDNode *N);
492 SDValue visitSIGN_EXTEND(SDNode *N);
493 SDValue visitZERO_EXTEND(SDNode *N);
494 SDValue visitANY_EXTEND(SDNode *N);
495 SDValue visitAssertExt(SDNode *N);
496 SDValue visitAssertAlign(SDNode *N);
497 SDValue visitSIGN_EXTEND_INREG(SDNode *N);
498 SDValue visitEXTEND_VECTOR_INREG(SDNode *N);
499 SDValue visitTRUNCATE(SDNode *N);
500 SDValue visitTRUNCATE_USAT_U(SDNode *N);
501 SDValue visitBITCAST(SDNode *N);
502 SDValue visitFREEZE(SDNode *N);
503 SDValue visitBUILD_PAIR(SDNode *N);
504 SDValue visitFADD(SDNode *N);
505 SDValue visitVP_FADD(SDNode *N);
506 SDValue visitVP_FSUB(SDNode *N);
507 SDValue visitSTRICT_FADD(SDNode *N);
508 SDValue visitFSUB(SDNode *N);
509 SDValue visitFMUL(SDNode *N);
510 template <class MatchContextClass> SDValue visitFMA(SDNode *N);
511 SDValue visitFMAD(SDNode *N);
512 SDValue visitFDIV(SDNode *N);
513 SDValue visitFREM(SDNode *N);
514 SDValue visitFSQRT(SDNode *N);
515 SDValue visitFCOPYSIGN(SDNode *N);
516 SDValue visitFPOW(SDNode *N);
517 SDValue visitFCANONICALIZE(SDNode *N);
518 SDValue visitSINT_TO_FP(SDNode *N);
519 SDValue visitUINT_TO_FP(SDNode *N);
520 SDValue visitFP_TO_SINT(SDNode *N);
521 SDValue visitFP_TO_UINT(SDNode *N);
522 SDValue visitXROUND(SDNode *N);
523 SDValue visitFP_ROUND(SDNode *N);
524 SDValue visitFP_EXTEND(SDNode *N);
525 SDValue visitFNEG(SDNode *N);
526 SDValue visitFABS(SDNode *N);
527 SDValue visitFCEIL(SDNode *N);
528 SDValue visitFTRUNC(SDNode *N);
529 SDValue visitFFREXP(SDNode *N);
530 SDValue visitFFLOOR(SDNode *N);
531 SDValue visitFMinMax(SDNode *N);
532 SDValue visitBRCOND(SDNode *N);
533 SDValue visitBR_CC(SDNode *N);
534 SDValue visitLOAD(SDNode *N);
535
536 SDValue replaceStoreChain(StoreSDNode *ST, SDValue BetterChain);
537 SDValue replaceStoreOfFPConstant(StoreSDNode *ST);
538 SDValue replaceStoreOfInsertLoad(StoreSDNode *ST);
539
540 bool refineExtractVectorEltIntoMultipleNarrowExtractVectorElts(SDNode *N);
541
542 SDValue visitSTORE(SDNode *N);
543 SDValue visitATOMIC_STORE(SDNode *N);
544 SDValue visitLIFETIME_END(SDNode *N);
545 SDValue visitINSERT_VECTOR_ELT(SDNode *N);
546 SDValue visitEXTRACT_VECTOR_ELT(SDNode *N);
547 SDValue visitBUILD_VECTOR(SDNode *N);
548 SDValue visitCONCAT_VECTORS(SDNode *N);
549 SDValue visitVECTOR_INTERLEAVE(SDNode *N);
550 SDValue visitEXTRACT_SUBVECTOR(SDNode *N);
551 SDValue visitVECTOR_SHUFFLE(SDNode *N);
552 SDValue visitSCALAR_TO_VECTOR(SDNode *N);
553 SDValue visitINSERT_SUBVECTOR(SDNode *N);
554 SDValue visitVECTOR_COMPRESS(SDNode *N);
555 SDValue visitMLOAD(SDNode *N);
556 SDValue visitMSTORE(SDNode *N);
557 SDValue visitMGATHER(SDNode *N);
558 SDValue visitMSCATTER(SDNode *N);
559 SDValue visitMHISTOGRAM(SDNode *N);
560 SDValue visitPARTIAL_REDUCE_MLA(SDNode *N);
561 SDValue visitVPGATHER(SDNode *N);
562 SDValue visitVPSCATTER(SDNode *N);
563 SDValue visitVP_STRIDED_LOAD(SDNode *N);
564 SDValue visitVP_STRIDED_STORE(SDNode *N);
565 SDValue visitFP_TO_FP16(SDNode *N);
566 SDValue visitFP16_TO_FP(SDNode *N);
567 SDValue visitFP_TO_BF16(SDNode *N);
568 SDValue visitBF16_TO_FP(SDNode *N);
569 SDValue visitVECREDUCE(SDNode *N);
570 SDValue visitVPOp(SDNode *N);
571 SDValue visitGET_FPENV_MEM(SDNode *N);
572 SDValue visitSET_FPENV_MEM(SDNode *N);
573
574 template <class MatchContextClass>
575 SDValue visitFADDForFMACombine(SDNode *N);
576 template <class MatchContextClass>
577 SDValue visitFSUBForFMACombine(SDNode *N);
578 SDValue visitFMULForFMADistributiveCombine(SDNode *N);
579
580 SDValue XformToShuffleWithZero(SDNode *N);
581 bool reassociationCanBreakAddressingModePattern(unsigned Opc,
582 const SDLoc &DL,
583 SDNode *N,
584 SDValue N0,
585 SDValue N1);
586 SDValue reassociateOpsCommutative(unsigned Opc, const SDLoc &DL, SDValue N0,
587 SDValue N1, SDNodeFlags Flags);
588 SDValue reassociateOps(unsigned Opc, const SDLoc &DL, SDValue N0,
589 SDValue N1, SDNodeFlags Flags);
590 SDValue reassociateReduction(unsigned RedOpc, unsigned Opc, const SDLoc &DL,
591 EVT VT, SDValue N0, SDValue N1,
592 SDNodeFlags Flags = SDNodeFlags());
593
594 SDValue visitShiftByConstant(SDNode *N);
595
596 SDValue foldSelectOfConstants(SDNode *N);
597 SDValue foldVSelectOfConstants(SDNode *N);
598 SDValue foldBinOpIntoSelect(SDNode *BO);
599 bool SimplifySelectOps(SDNode *SELECT, SDValue LHS, SDValue RHS);
600 SDValue hoistLogicOpWithSameOpcodeHands(SDNode *N);
601 SDValue SimplifySelect(const SDLoc &DL, SDValue N0, SDValue N1, SDValue N2);
602 SDValue SimplifySelectCC(const SDLoc &DL, SDValue N0, SDValue N1,
603 SDValue N2, SDValue N3, ISD::CondCode CC,
604 bool NotExtCompare = false);
605 SDValue convertSelectOfFPConstantsToLoadOffset(
606 const SDLoc &DL, SDValue N0, SDValue N1, SDValue N2, SDValue N3,
607 ISD::CondCode CC);
608 SDValue foldSignChangeInBitcast(SDNode *N);
609 SDValue foldSelectCCToShiftAnd(const SDLoc &DL, SDValue N0, SDValue N1,
610 SDValue N2, SDValue N3, ISD::CondCode CC);
611 SDValue foldSelectOfBinops(SDNode *N);
612 SDValue foldSextSetcc(SDNode *N);
613 SDValue foldLogicOfSetCCs(bool IsAnd, SDValue N0, SDValue N1,
614 const SDLoc &DL);
615 SDValue foldSubToUSubSat(EVT DstVT, SDNode *N, const SDLoc &DL);
616 SDValue foldABSToABD(SDNode *N, const SDLoc &DL);
617 SDValue foldSelectToABD(SDValue LHS, SDValue RHS, SDValue True,
618 SDValue False, ISD::CondCode CC, const SDLoc &DL);
619 SDValue foldSelectToUMin(SDValue LHS, SDValue RHS, SDValue True,
620 SDValue False, ISD::CondCode CC, const SDLoc &DL);
621 SDValue unfoldMaskedMerge(SDNode *N);
622 SDValue unfoldExtremeBitClearingToShifts(SDNode *N);
623 SDValue SimplifySetCC(EVT VT, SDValue N0, SDValue N1, ISD::CondCode Cond,
624 const SDLoc &DL, bool foldBooleans);
625 SDValue rebuildSetCC(SDValue N);
626
627 bool isSetCCEquivalent(SDValue N, SDValue &LHS, SDValue &RHS,
628 SDValue &CC, bool MatchStrict = false) const;
629 bool isOneUseSetCC(SDValue N) const;
630
631 SDValue foldAddToAvg(SDNode *N, const SDLoc &DL);
632 SDValue foldSubToAvg(SDNode *N, const SDLoc &DL);
633
634 SDValue SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
635 unsigned HiOp);
636 SDValue CombineConsecutiveLoads(SDNode *N, EVT VT);
637 SDValue foldBitcastedFPLogic(SDNode *N, SelectionDAG &DAG,
638 const TargetLowering &TLI);
639 SDValue foldPartialReduceMLAMulOp(SDNode *N);
640 SDValue foldPartialReduceAdd(SDNode *N);
641
642 SDValue CombineExtLoad(SDNode *N);
643 SDValue CombineZExtLogicopShiftLoad(SDNode *N);
644 SDValue combineRepeatedFPDivisors(SDNode *N);
645 SDValue combineFMulOrFDivWithIntPow2(SDNode *N);
646 SDValue replaceShuffleOfInsert(ShuffleVectorSDNode *Shuf);
647 SDValue mergeInsertEltWithShuffle(SDNode *N, unsigned InsIndex);
648 SDValue combineInsertEltToShuffle(SDNode *N, unsigned InsIndex);
649 SDValue combineInsertEltToLoad(SDNode *N, unsigned InsIndex);
650 SDValue BuildSDIV(SDNode *N);
651 SDValue BuildSDIVPow2(SDNode *N);
652 SDValue BuildUDIV(SDNode *N);
653 SDValue BuildSREMPow2(SDNode *N);
654 SDValue buildOptimizedSREM(SDValue N0, SDValue N1, SDNode *N);
655 SDValue BuildLogBase2(SDValue V, const SDLoc &DL,
656 bool KnownNeverZero = false,
657 bool InexpensiveOnly = false,
658 std::optional<EVT> OutVT = std::nullopt);
659 SDValue BuildDivEstimate(SDValue N, SDValue Op, SDNodeFlags Flags);
660 SDValue buildRsqrtEstimate(SDValue Op, SDNodeFlags Flags);
661 SDValue buildSqrtEstimate(SDValue Op, SDNodeFlags Flags);
662 SDValue buildSqrtEstimateImpl(SDValue Op, SDNodeFlags Flags, bool Recip);
663 SDValue buildSqrtNROneConst(SDValue Arg, SDValue Est, unsigned Iterations,
664 SDNodeFlags Flags, bool Reciprocal);
665 SDValue buildSqrtNRTwoConst(SDValue Arg, SDValue Est, unsigned Iterations,
666 SDNodeFlags Flags, bool Reciprocal);
667 SDValue MatchBSwapHWordLow(SDNode *N, SDValue N0, SDValue N1,
668 bool DemandHighBits = true);
669 SDValue MatchBSwapHWord(SDNode *N, SDValue N0, SDValue N1);
670 SDValue MatchRotatePosNeg(SDValue Shifted, SDValue Pos, SDValue Neg,
671 SDValue InnerPos, SDValue InnerNeg, bool FromAdd,
672 bool HasPos, unsigned PosOpcode,
673 unsigned NegOpcode, const SDLoc &DL);
674 SDValue MatchFunnelPosNeg(SDValue N0, SDValue N1, SDValue Pos, SDValue Neg,
675 SDValue InnerPos, SDValue InnerNeg, bool FromAdd,
676 bool HasPos, unsigned PosOpcode,
677 unsigned NegOpcode, const SDLoc &DL);
678 SDValue MatchRotate(SDValue LHS, SDValue RHS, const SDLoc &DL,
679 bool FromAdd);
680 SDValue MatchLoadCombine(SDNode *N);
681 SDValue mergeTruncStores(StoreSDNode *N);
682 SDValue reduceLoadWidth(SDNode *N);
683 SDValue ReduceLoadOpStoreWidth(SDNode *N);
684 SDValue splitMergedValStore(StoreSDNode *ST);
685 SDValue TransformFPLoadStorePair(SDNode *N);
686 SDValue convertBuildVecZextToZext(SDNode *N);
687 SDValue convertBuildVecZextToBuildVecWithZeros(SDNode *N);
688 SDValue reduceBuildVecExtToExtBuildVec(SDNode *N);
689 SDValue reduceBuildVecTruncToBitCast(SDNode *N);
690 SDValue reduceBuildVecToShuffle(SDNode *N);
691 SDValue createBuildVecShuffle(const SDLoc &DL, SDNode *N,
692 ArrayRef<int> VectorMask, SDValue VecIn1,
693 SDValue VecIn2, unsigned LeftIdx,
694 bool DidSplitVec);
695 SDValue matchVSelectOpSizesWithSetCC(SDNode *Cast);
696
697 /// Walk up chain skipping non-aliasing memory nodes,
698 /// looking for aliasing nodes and adding them to the Aliases vector.
699 void GatherAllAliases(SDNode *N, SDValue OriginalChain,
700 SmallVectorImpl<SDValue> &Aliases);
701
702 /// Return true if there is any possibility that the two addresses overlap.
703 bool mayAlias(SDNode *Op0, SDNode *Op1) const;
704
705 /// Walk up chain skipping non-aliasing memory nodes, looking for a better
706 /// chain (aliasing node.)
707 SDValue FindBetterChain(SDNode *N, SDValue Chain);
708
709 /// Try to replace a store and any possibly adjacent stores on
710 /// consecutive chains with better chains. Return true only if St is
711 /// replaced.
712 ///
713 /// Notice that other chains may still be replaced even if the function
714 /// returns false.
715 bool findBetterNeighborChains(StoreSDNode *St);
716
717 // Helper for findBetterNeighborChains. Walk up store chain add additional
718 // chained stores that do not overlap and can be parallelized.
719 bool parallelizeChainedStores(StoreSDNode *St);
720
721 /// Holds a pointer to an LSBaseSDNode as well as information on where it
722 /// is located in a sequence of memory operations connected by a chain.
723 struct MemOpLink {
724 // Ptr to the mem node.
725 LSBaseSDNode *MemNode;
726
727 // Offset from the base ptr.
728 int64_t OffsetFromBase;
729
730 MemOpLink(LSBaseSDNode *N, int64_t Offset)
731 : MemNode(N), OffsetFromBase(Offset) {}
732 };
733
734 // Classify the origin of a stored value.
735 enum class StoreSource { Unknown, Constant, Extract, Load };
736 StoreSource getStoreSource(SDValue StoreVal) {
737 switch (StoreVal.getOpcode()) {
738 case ISD::Constant:
739 case ISD::ConstantFP:
740 return StoreSource::Constant;
744 return StoreSource::Constant;
745 return StoreSource::Unknown;
748 return StoreSource::Extract;
749 case ISD::LOAD:
750 return StoreSource::Load;
751 default:
752 return StoreSource::Unknown;
753 }
754 }
755
756 /// This is a helper function for visitMUL to check the profitability
757 /// of folding (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2).
758 /// MulNode is the original multiply, AddNode is (add x, c1),
759 /// and ConstNode is c2.
760 bool isMulAddWithConstProfitable(SDNode *MulNode, SDValue AddNode,
761 SDValue ConstNode);
762
763 /// This is a helper function for visitAND and visitZERO_EXTEND. Returns
764 /// true if the (and (load x) c) pattern matches an extload. ExtVT returns
765 /// the type of the loaded value to be extended.
766 bool isAndLoadExtLoad(ConstantSDNode *AndC, LoadSDNode *LoadN,
767 EVT LoadResultTy, EVT &ExtVT);
768
769 /// Helper function to calculate whether the given Load/Store can have its
770 /// width reduced to ExtVT.
771 bool isLegalNarrowLdSt(LSBaseSDNode *LDSTN, ISD::LoadExtType ExtType,
772 EVT &MemVT, unsigned ShAmt = 0);
773
774 /// Used by BackwardsPropagateMask to find suitable loads.
775 bool SearchForAndLoads(SDNode *N, SmallVectorImpl<LoadSDNode*> &Loads,
776 SmallPtrSetImpl<SDNode*> &NodesWithConsts,
777 ConstantSDNode *Mask, SDNode *&NodeToMask);
778 /// Attempt to propagate a given AND node back to load leaves so that they
779 /// can be combined into narrow loads.
780 bool BackwardsPropagateMask(SDNode *N);
781
782 /// Helper function for mergeConsecutiveStores which merges the component
783 /// store chains.
784 SDValue getMergeStoreChains(SmallVectorImpl<MemOpLink> &StoreNodes,
785 unsigned NumStores);
786
787 /// Helper function for mergeConsecutiveStores which checks if all the store
788 /// nodes have the same underlying object. We can still reuse the first
789 /// store's pointer info if all the stores are from the same object.
790 bool hasSameUnderlyingObj(ArrayRef<MemOpLink> StoreNodes);
791
792 /// This is a helper function for mergeConsecutiveStores. When the source
793 /// elements of the consecutive stores are all constants or all extracted
794 /// vector elements, try to merge them into one larger store introducing
795 /// bitcasts if necessary. \return True if a merged store was created.
796 bool mergeStoresOfConstantsOrVecElts(SmallVectorImpl<MemOpLink> &StoreNodes,
797 EVT MemVT, unsigned NumStores,
798 bool IsConstantSrc, bool UseVector,
799 bool UseTrunc);
800
801 /// This is a helper function for mergeConsecutiveStores. Stores that
802 /// potentially may be merged with St are placed in StoreNodes. On success,
803 /// returns a chain predecessor to all store candidates.
804 SDNode *getStoreMergeCandidates(StoreSDNode *St,
805 SmallVectorImpl<MemOpLink> &StoreNodes);
806
807 /// Helper function for mergeConsecutiveStores. Checks if candidate stores
808 /// have indirect dependency through their operands. RootNode is the
809 /// predecessor to all stores calculated by getStoreMergeCandidates and is
810 /// used to prune the dependency check. \return True if safe to merge.
811 bool checkMergeStoreCandidatesForDependencies(
812 SmallVectorImpl<MemOpLink> &StoreNodes, unsigned NumStores,
813 SDNode *RootNode);
814
815 /// Helper function for tryStoreMergeOfLoads. Checks if the load/store
816 /// chain has a call in it. \return True if a call is found.
817 bool hasCallInLdStChain(StoreSDNode *St, LoadSDNode *Ld);
818
819 /// This is a helper function for mergeConsecutiveStores. Given a list of
820 /// store candidates, find the first N that are consecutive in memory.
821 /// Returns 0 if there are not at least 2 consecutive stores to try merging.
822 unsigned getConsecutiveStores(SmallVectorImpl<MemOpLink> &StoreNodes,
823 int64_t ElementSizeBytes) const;
824
825 /// This is a helper function for mergeConsecutiveStores. It is used for
826 /// store chains that are composed entirely of constant values.
827 bool tryStoreMergeOfConstants(SmallVectorImpl<MemOpLink> &StoreNodes,
828 unsigned NumConsecutiveStores,
829 EVT MemVT, SDNode *Root, bool AllowVectors);
830
831 /// This is a helper function for mergeConsecutiveStores. It is used for
832 /// store chains that are composed entirely of extracted vector elements.
833 /// When extracting multiple vector elements, try to store them in one
834 /// vector store rather than a sequence of scalar stores.
835 bool tryStoreMergeOfExtracts(SmallVectorImpl<MemOpLink> &StoreNodes,
836 unsigned NumConsecutiveStores, EVT MemVT,
837 SDNode *Root);
838
839 /// This is a helper function for mergeConsecutiveStores. It is used for
840 /// store chains that are composed entirely of loaded values.
841 bool tryStoreMergeOfLoads(SmallVectorImpl<MemOpLink> &StoreNodes,
842 unsigned NumConsecutiveStores, EVT MemVT,
843 SDNode *Root, bool AllowVectors,
844 bool IsNonTemporalStore, bool IsNonTemporalLoad);
845
846 /// Merge consecutive store operations into a wide store.
847 /// This optimization uses wide integers or vectors when possible.
848 /// \return true if stores were merged.
849 bool mergeConsecutiveStores(StoreSDNode *St);
850
851 /// Try to transform a truncation where C is a constant:
852 /// (trunc (and X, C)) -> (and (trunc X), (trunc C))
853 ///
854 /// \p N needs to be a truncation and its first operand an AND. Other
855 /// requirements are checked by the function (e.g. that trunc is
856 /// single-use) and if missed an empty SDValue is returned.
857 SDValue distributeTruncateThroughAnd(SDNode *N);
858
859 /// Helper function to determine whether the target supports operation
860 /// given by \p Opcode for type \p VT, that is, whether the operation
861 /// is legal or custom before legalizing operations, and whether is
862 /// legal (but not custom) after legalization.
863 bool hasOperation(unsigned Opcode, EVT VT) {
864 return TLI.isOperationLegalOrCustom(Opcode, VT, LegalOperations);
865 }
866
867 bool hasUMin(EVT VT) const {
868 auto LK = TLI.getTypeConversion(*DAG.getContext(), VT);
869 return (LK.first == TargetLoweringBase::TypeLegal ||
871 TLI.isOperationLegalOrCustom(ISD::UMIN, LK.second);
872 }
873
874 public:
875 /// Runs the dag combiner on all nodes in the work list
876 void Run(CombineLevel AtLevel);
877
878 SelectionDAG &getDAG() const { return DAG; }
879
880 /// Convenience wrapper around TargetLowering::getShiftAmountTy.
881 EVT getShiftAmountTy(EVT LHSTy) {
882 return TLI.getShiftAmountTy(LHSTy, DAG.getDataLayout());
883 }
884
885 /// This method returns true if we are running before type legalization or
886 /// if the specified VT is legal.
887 bool isTypeLegal(const EVT &VT) {
888 if (!LegalTypes) return true;
889 return TLI.isTypeLegal(VT);
890 }
891
892 /// Convenience wrapper around TargetLowering::getSetCCResultType
893 EVT getSetCCResultType(EVT VT) const {
894 return TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
895 }
896
897 void ExtendSetCCUses(const SmallVectorImpl<SDNode *> &SetCCs,
898 SDValue OrigLoad, SDValue ExtLoad,
899 ISD::NodeType ExtType);
900 };
901
902/// This class is a DAGUpdateListener that removes any deleted
903/// nodes from the worklist.
904class WorklistRemover : public SelectionDAG::DAGUpdateListener {
905 DAGCombiner &DC;
906
907public:
908 explicit WorklistRemover(DAGCombiner &dc)
909 : SelectionDAG::DAGUpdateListener(dc.getDAG()), DC(dc) {}
910
911 void NodeDeleted(SDNode *N, SDNode *E) override {
912 DC.removeFromWorklist(N);
913 }
914};
915
916class WorklistInserter : public SelectionDAG::DAGUpdateListener {
917 DAGCombiner &DC;
918
919public:
920 explicit WorklistInserter(DAGCombiner &dc)
921 : SelectionDAG::DAGUpdateListener(dc.getDAG()), DC(dc) {}
922
923 // FIXME: Ideally we could add N to the worklist, but this causes exponential
924 // compile time costs in large DAGs, e.g. Halide.
925 void NodeInserted(SDNode *N) override { DC.ConsiderForPruning(N); }
926};
927
928} // end anonymous namespace
929
930//===----------------------------------------------------------------------===//
931// TargetLowering::DAGCombinerInfo implementation
932//===----------------------------------------------------------------------===//
933
935 ((DAGCombiner*)DC)->AddToWorklist(N);
936}
937
939CombineTo(SDNode *N, ArrayRef<SDValue> To, bool AddTo) {
940 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size(), AddTo);
941}
942
944CombineTo(SDNode *N, SDValue Res, bool AddTo) {
945 return ((DAGCombiner*)DC)->CombineTo(N, Res, AddTo);
946}
947
949CombineTo(SDNode *N, SDValue Res0, SDValue Res1, bool AddTo) {
950 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1, AddTo);
951}
952
955 return ((DAGCombiner*)DC)->recursivelyDeleteUnusedNodes(N);
956}
957
960 return ((DAGCombiner*)DC)->CommitTargetLoweringOpt(TLO);
961}
962
963//===----------------------------------------------------------------------===//
964// Helper Functions
965//===----------------------------------------------------------------------===//
966
967void DAGCombiner::deleteAndRecombine(SDNode *N) {
968 removeFromWorklist(N);
969
970 // If the operands of this node are only used by the node, they will now be
971 // dead. Make sure to re-visit them and recursively delete dead nodes.
972 for (const SDValue &Op : N->ops())
973 // For an operand generating multiple values, one of the values may
974 // become dead allowing further simplification (e.g. split index
975 // arithmetic from an indexed load).
976 if (Op->hasOneUse() || Op->getNumValues() > 1)
977 AddToWorklist(Op.getNode());
978
979 DAG.DeleteNode(N);
980}
981
982// APInts must be the same size for most operations, this helper
983// function zero extends the shorter of the pair so that they match.
984// We provide an Offset so that we can create bitwidths that won't overflow.
985static void zeroExtendToMatch(APInt &LHS, APInt &RHS, unsigned Offset = 0) {
986 unsigned Bits = Offset + std::max(LHS.getBitWidth(), RHS.getBitWidth());
987 LHS = LHS.zext(Bits);
988 RHS = RHS.zext(Bits);
989}
990
991// Return true if this node is a setcc, or is a select_cc
992// that selects between the target values used for true and false, making it
993// equivalent to a setcc. Also, set the incoming LHS, RHS, and CC references to
994// the appropriate nodes based on the type of node we are checking. This
995// simplifies life a bit for the callers.
996bool DAGCombiner::isSetCCEquivalent(SDValue N, SDValue &LHS, SDValue &RHS,
997 SDValue &CC, bool MatchStrict) const {
998 if (N.getOpcode() == ISD::SETCC) {
999 LHS = N.getOperand(0);
1000 RHS = N.getOperand(1);
1001 CC = N.getOperand(2);
1002 return true;
1003 }
1004
1005 if (MatchStrict &&
1006 (N.getOpcode() == ISD::STRICT_FSETCC ||
1007 N.getOpcode() == ISD::STRICT_FSETCCS)) {
1008 LHS = N.getOperand(1);
1009 RHS = N.getOperand(2);
1010 CC = N.getOperand(3);
1011 return true;
1012 }
1013
1014 if (N.getOpcode() != ISD::SELECT_CC || !TLI.isConstTrueVal(N.getOperand(2)) ||
1015 !TLI.isConstFalseVal(N.getOperand(3)))
1016 return false;
1017
1018 if (TLI.getBooleanContents(N.getValueType()) ==
1020 return false;
1021
1022 LHS = N.getOperand(0);
1023 RHS = N.getOperand(1);
1024 CC = N.getOperand(4);
1025 return true;
1026}
1027
1028/// Return true if this is a SetCC-equivalent operation with only one use.
1029/// If this is true, it allows the users to invert the operation for free when
1030/// it is profitable to do so.
1031bool DAGCombiner::isOneUseSetCC(SDValue N) const {
1032 SDValue N0, N1, N2;
1033 if (isSetCCEquivalent(N, N0, N1, N2) && N->hasOneUse())
1034 return true;
1035 return false;
1036}
1037
1039 if (!ScalarTy.isSimple())
1040 return false;
1041
1042 uint64_t MaskForTy = 0ULL;
1043 switch (ScalarTy.getSimpleVT().SimpleTy) {
1044 case MVT::i8:
1045 MaskForTy = 0xFFULL;
1046 break;
1047 case MVT::i16:
1048 MaskForTy = 0xFFFFULL;
1049 break;
1050 case MVT::i32:
1051 MaskForTy = 0xFFFFFFFFULL;
1052 break;
1053 default:
1054 return false;
1055 break;
1056 }
1057
1058 APInt Val;
1059 if (ISD::isConstantSplatVector(N, Val))
1060 return Val.getLimitedValue() == MaskForTy;
1061
1062 return false;
1063}
1064
1065// Determines if it is a constant integer or a splat/build vector of constant
1066// integers (and undefs).
1067// Do not permit build vector implicit truncation.
1068static bool isConstantOrConstantVector(SDValue N, bool NoOpaques = false) {
1070 return !(Const->isOpaque() && NoOpaques);
1071 if (N.getOpcode() != ISD::BUILD_VECTOR && N.getOpcode() != ISD::SPLAT_VECTOR)
1072 return false;
1073 unsigned BitWidth = N.getScalarValueSizeInBits();
1074 for (const SDValue &Op : N->op_values()) {
1075 if (Op.isUndef())
1076 continue;
1078 if (!Const || Const->getAPIntValue().getBitWidth() != BitWidth ||
1079 (Const->isOpaque() && NoOpaques))
1080 return false;
1081 }
1082 return true;
1083}
1084
1085// Determines if a BUILD_VECTOR is composed of all-constants possibly mixed with
1086// undef's.
1087static bool isAnyConstantBuildVector(SDValue V, bool NoOpaques = false) {
1088 if (V.getOpcode() != ISD::BUILD_VECTOR)
1089 return false;
1090 return isConstantOrConstantVector(V, NoOpaques) ||
1092}
1093
1094// Determine if this an indexed load with an opaque target constant index.
1095static bool canSplitIdx(LoadSDNode *LD) {
1096 return MaySplitLoadIndex &&
1097 (LD->getOperand(2).getOpcode() != ISD::TargetConstant ||
1098 !cast<ConstantSDNode>(LD->getOperand(2))->isOpaque());
1099}
1100
1101bool DAGCombiner::reassociationCanBreakAddressingModePattern(unsigned Opc,
1102 const SDLoc &DL,
1103 SDNode *N,
1104 SDValue N0,
1105 SDValue N1) {
1106 // Currently this only tries to ensure we don't undo the GEP splits done by
1107 // CodeGenPrepare when shouldConsiderGEPOffsetSplit is true. To ensure this,
1108 // we check if the following transformation would be problematic:
1109 // (load/store (add, (add, x, offset1), offset2)) ->
1110 // (load/store (add, x, offset1+offset2)).
1111
1112 // (load/store (add, (add, x, y), offset2)) ->
1113 // (load/store (add, (add, x, offset2), y)).
1114
1115 if (!N0.isAnyAdd())
1116 return false;
1117
1118 // Check for vscale addressing modes.
1119 // (load/store (add/sub (add x, y), vscale))
1120 // (load/store (add/sub (add x, y), (lsl vscale, C)))
1121 // (load/store (add/sub (add x, y), (mul vscale, C)))
1122 if ((N1.getOpcode() == ISD::VSCALE ||
1123 ((N1.getOpcode() == ISD::SHL || N1.getOpcode() == ISD::MUL) &&
1124 N1.getOperand(0).getOpcode() == ISD::VSCALE &&
1126 N1.getValueType().getFixedSizeInBits() <= 64) {
1127 int64_t ScalableOffset = N1.getOpcode() == ISD::VSCALE
1128 ? N1.getConstantOperandVal(0)
1129 : (N1.getOperand(0).getConstantOperandVal(0) *
1130 (N1.getOpcode() == ISD::SHL
1131 ? (1LL << N1.getConstantOperandVal(1))
1132 : N1.getConstantOperandVal(1)));
1133 if (Opc == ISD::SUB)
1134 ScalableOffset = -ScalableOffset;
1135 if (all_of(N->users(), [&](SDNode *Node) {
1136 if (auto *LoadStore = dyn_cast<MemSDNode>(Node);
1137 LoadStore && LoadStore->getBasePtr().getNode() == N) {
1138 TargetLoweringBase::AddrMode AM;
1139 AM.HasBaseReg = true;
1140 AM.ScalableOffset = ScalableOffset;
1141 EVT VT = LoadStore->getMemoryVT();
1142 unsigned AS = LoadStore->getAddressSpace();
1143 Type *AccessTy = VT.getTypeForEVT(*DAG.getContext());
1144 return TLI.isLegalAddressingMode(DAG.getDataLayout(), AM, AccessTy,
1145 AS);
1146 }
1147 return false;
1148 }))
1149 return true;
1150 }
1151
1152 if (Opc != ISD::ADD && Opc != ISD::PTRADD)
1153 return false;
1154
1155 auto *C2 = dyn_cast<ConstantSDNode>(N1);
1156 if (!C2)
1157 return false;
1158
1159 const APInt &C2APIntVal = C2->getAPIntValue();
1160 if (C2APIntVal.getSignificantBits() > 64)
1161 return false;
1162
1163 if (auto *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1164 if (N0.hasOneUse())
1165 return false;
1166
1167 const APInt &C1APIntVal = C1->getAPIntValue();
1168 const APInt CombinedValueIntVal = C1APIntVal + C2APIntVal;
1169 if (CombinedValueIntVal.getSignificantBits() > 64)
1170 return false;
1171 const int64_t CombinedValue = CombinedValueIntVal.getSExtValue();
1172
1173 for (SDNode *Node : N->users()) {
1174 if (auto *LoadStore = dyn_cast<MemSDNode>(Node)) {
1175 // Is x[offset2] already not a legal addressing mode? If so then
1176 // reassociating the constants breaks nothing (we test offset2 because
1177 // that's the one we hope to fold into the load or store).
1178 TargetLoweringBase::AddrMode AM;
1179 AM.HasBaseReg = true;
1180 AM.BaseOffs = C2APIntVal.getSExtValue();
1181 EVT VT = LoadStore->getMemoryVT();
1182 unsigned AS = LoadStore->getAddressSpace();
1183 Type *AccessTy = VT.getTypeForEVT(*DAG.getContext());
1184 if (!TLI.isLegalAddressingMode(DAG.getDataLayout(), AM, AccessTy, AS))
1185 continue;
1186
1187 // Would x[offset1+offset2] still be a legal addressing mode?
1188 AM.BaseOffs = CombinedValue;
1189 if (!TLI.isLegalAddressingMode(DAG.getDataLayout(), AM, AccessTy, AS))
1190 return true;
1191 }
1192 }
1193 } else {
1194 if (auto *GA = dyn_cast<GlobalAddressSDNode>(N0.getOperand(1)))
1195 if (GA->getOpcode() == ISD::GlobalAddress && TLI.isOffsetFoldingLegal(GA))
1196 return false;
1197
1198 for (SDNode *Node : N->users()) {
1199 auto *LoadStore = dyn_cast<MemSDNode>(Node);
1200 if (!LoadStore)
1201 return false;
1202
1203 // Is x[offset2] a legal addressing mode? If so then
1204 // reassociating the constants breaks address pattern
1205 TargetLoweringBase::AddrMode AM;
1206 AM.HasBaseReg = true;
1207 AM.BaseOffs = C2APIntVal.getSExtValue();
1208 EVT VT = LoadStore->getMemoryVT();
1209 unsigned AS = LoadStore->getAddressSpace();
1210 Type *AccessTy = VT.getTypeForEVT(*DAG.getContext());
1211 if (!TLI.isLegalAddressingMode(DAG.getDataLayout(), AM, AccessTy, AS))
1212 return false;
1213 }
1214 return true;
1215 }
1216
1217 return false;
1218}
1219
1220/// Helper for DAGCombiner::reassociateOps. Try to reassociate (Opc N0, N1) if
1221/// \p N0 is the same kind of operation as \p Opc.
1222SDValue DAGCombiner::reassociateOpsCommutative(unsigned Opc, const SDLoc &DL,
1223 SDValue N0, SDValue N1,
1224 SDNodeFlags Flags) {
1225 EVT VT = N0.getValueType();
1226
1227 if (N0.getOpcode() != Opc)
1228 return SDValue();
1229
1230 SDValue N00 = N0.getOperand(0);
1231 SDValue N01 = N0.getOperand(1);
1232
1234 SDNodeFlags NewFlags;
1235 if (N0.getOpcode() == ISD::ADD && N0->getFlags().hasNoUnsignedWrap() &&
1236 Flags.hasNoUnsignedWrap())
1237 NewFlags |= SDNodeFlags::NoUnsignedWrap;
1238
1240 // Reassociate: (op (op x, c1), c2) -> (op x, (op c1, c2))
1241 if (SDValue OpNode = DAG.FoldConstantArithmetic(Opc, DL, VT, {N01, N1})) {
1242 NewFlags.setDisjoint(Flags.hasDisjoint() &&
1243 N0->getFlags().hasDisjoint());
1244 return DAG.getNode(Opc, DL, VT, N00, OpNode, NewFlags);
1245 }
1246 return SDValue();
1247 }
1248 if (TLI.isReassocProfitable(DAG, N0, N1)) {
1249 // Reassociate: (op (op x, c1), y) -> (op (op x, y), c1)
1250 // iff (op x, c1) has one use
1251 SDValue OpNode = DAG.getNode(Opc, SDLoc(N0), VT, N00, N1, NewFlags);
1252 return DAG.getNode(Opc, DL, VT, OpNode, N01, NewFlags);
1253 }
1254 }
1255
1256 // Check for repeated operand logic simplifications.
1257 if (Opc == ISD::AND || Opc == ISD::OR) {
1258 // (N00 & N01) & N00 --> N00 & N01
1259 // (N00 & N01) & N01 --> N00 & N01
1260 // (N00 | N01) | N00 --> N00 | N01
1261 // (N00 | N01) | N01 --> N00 | N01
1262 if (N1 == N00 || N1 == N01)
1263 return N0;
1264 }
1265 if (Opc == ISD::XOR) {
1266 // (N00 ^ N01) ^ N00 --> N01
1267 if (N1 == N00)
1268 return N01;
1269 // (N00 ^ N01) ^ N01 --> N00
1270 if (N1 == N01)
1271 return N00;
1272 }
1273
1274 if (TLI.isReassocProfitable(DAG, N0, N1)) {
1275 if (N1 != N01) {
1276 // Reassociate if (op N00, N1) already exist
1277 if (SDNode *NE = DAG.getNodeIfExists(Opc, DAG.getVTList(VT), {N00, N1})) {
1278 // if Op (Op N00, N1), N01 already exist
1279 // we need to stop reassciate to avoid dead loop
1280 if (!DAG.doesNodeExist(Opc, DAG.getVTList(VT), {SDValue(NE, 0), N01}))
1281 return DAG.getNode(Opc, DL, VT, SDValue(NE, 0), N01);
1282 }
1283 }
1284
1285 if (N1 != N00) {
1286 // Reassociate if (op N01, N1) already exist
1287 if (SDNode *NE = DAG.getNodeIfExists(Opc, DAG.getVTList(VT), {N01, N1})) {
1288 // if Op (Op N01, N1), N00 already exist
1289 // we need to stop reassciate to avoid dead loop
1290 if (!DAG.doesNodeExist(Opc, DAG.getVTList(VT), {SDValue(NE, 0), N00}))
1291 return DAG.getNode(Opc, DL, VT, SDValue(NE, 0), N00);
1292 }
1293 }
1294
1295 // Reassociate the operands from (OR/AND (OR/AND(N00, N001)), N1) to (OR/AND
1296 // (OR/AND(N00, N1)), N01) when N00 and N1 are comparisons with the same
1297 // predicate or to (OR/AND (OR/AND(N1, N01)), N00) when N01 and N1 are
1298 // comparisons with the same predicate. This enables optimizations as the
1299 // following one:
1300 // CMP(A,C)||CMP(B,C) => CMP(MIN/MAX(A,B), C)
1301 // CMP(A,C)&&CMP(B,C) => CMP(MIN/MAX(A,B), C)
1302 if (Opc == ISD::AND || Opc == ISD::OR) {
1303 if (N1->getOpcode() == ISD::SETCC && N00->getOpcode() == ISD::SETCC &&
1304 N01->getOpcode() == ISD::SETCC) {
1305 ISD::CondCode CC1 = cast<CondCodeSDNode>(N1.getOperand(2))->get();
1306 ISD::CondCode CC00 = cast<CondCodeSDNode>(N00.getOperand(2))->get();
1307 ISD::CondCode CC01 = cast<CondCodeSDNode>(N01.getOperand(2))->get();
1308 if (CC1 == CC00 && CC1 != CC01) {
1309 SDValue OpNode = DAG.getNode(Opc, SDLoc(N0), VT, N00, N1, Flags);
1310 return DAG.getNode(Opc, DL, VT, OpNode, N01, Flags);
1311 }
1312 if (CC1 == CC01 && CC1 != CC00) {
1313 SDValue OpNode = DAG.getNode(Opc, SDLoc(N0), VT, N01, N1, Flags);
1314 return DAG.getNode(Opc, DL, VT, OpNode, N00, Flags);
1315 }
1316 }
1317 }
1318 }
1319
1320 return SDValue();
1321}
1322
1323/// Try to reassociate commutative (Opc N0, N1) if either \p N0 or \p N1 is the
1324/// same kind of operation as \p Opc.
1325SDValue DAGCombiner::reassociateOps(unsigned Opc, const SDLoc &DL, SDValue N0,
1326 SDValue N1, SDNodeFlags Flags) {
1327 assert(TLI.isCommutativeBinOp(Opc) && "Operation not commutative.");
1328
1329 // Floating-point reassociation is not allowed without loose FP math.
1330 if (N0.getValueType().isFloatingPoint() ||
1332 if (!Flags.hasAllowReassociation() || !Flags.hasNoSignedZeros())
1333 return SDValue();
1334
1335 if (SDValue Combined = reassociateOpsCommutative(Opc, DL, N0, N1, Flags))
1336 return Combined;
1337 if (SDValue Combined = reassociateOpsCommutative(Opc, DL, N1, N0, Flags))
1338 return Combined;
1339 return SDValue();
1340}
1341
1342// Try to fold Opc(vecreduce(x), vecreduce(y)) -> vecreduce(Opc(x, y))
1343// Note that we only expect Flags to be passed from FP operations. For integer
1344// operations they need to be dropped.
1345SDValue DAGCombiner::reassociateReduction(unsigned RedOpc, unsigned Opc,
1346 const SDLoc &DL, EVT VT, SDValue N0,
1347 SDValue N1, SDNodeFlags Flags) {
1348 if (N0.getOpcode() == RedOpc && N1.getOpcode() == RedOpc &&
1349 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType() &&
1350 N0->hasOneUse() && N1->hasOneUse() &&
1352 TLI.shouldReassociateReduction(RedOpc, N0.getOperand(0).getValueType())) {
1353 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
1354 return DAG.getNode(RedOpc, DL, VT,
1355 DAG.getNode(Opc, DL, N0.getOperand(0).getValueType(),
1356 N0.getOperand(0), N1.getOperand(0)));
1357 }
1358
1359 // Reassociate op(op(vecreduce(a), b), op(vecreduce(c), d)) into
1360 // op(vecreduce(op(a, c)), op(b, d)), to combine the reductions into a
1361 // single node.
1362 SDValue A, B, C, D, RedA, RedB;
1363 if (sd_match(N0, m_OneUse(m_c_BinOp(
1364 Opc,
1365 m_AllOf(m_OneUse(m_UnaryOp(RedOpc, m_Value(A))),
1366 m_Value(RedA)),
1367 m_Value(B)))) &&
1369 Opc,
1370 m_AllOf(m_OneUse(m_UnaryOp(RedOpc, m_Value(C))),
1371 m_Value(RedB)),
1372 m_Value(D)))) &&
1373 !sd_match(B, m_UnaryOp(RedOpc, m_Value())) &&
1374 !sd_match(D, m_UnaryOp(RedOpc, m_Value())) &&
1375 A.getValueType() == C.getValueType() &&
1376 hasOperation(Opc, A.getValueType()) &&
1377 TLI.shouldReassociateReduction(RedOpc, VT)) {
1378 if ((Opc == ISD::FADD || Opc == ISD::FMUL) &&
1379 (!N0->getFlags().hasAllowReassociation() ||
1381 !RedA->getFlags().hasAllowReassociation() ||
1382 !RedB->getFlags().hasAllowReassociation()))
1383 return SDValue();
1384 SelectionDAG::FlagInserter FlagsInserter(
1385 DAG, Flags & N0->getFlags() & N1->getFlags() & RedA->getFlags() &
1386 RedB->getFlags());
1387 SDValue Op = DAG.getNode(Opc, DL, A.getValueType(), A, C);
1388 SDValue Red = DAG.getNode(RedOpc, DL, VT, Op);
1389 SDValue Op2 = DAG.getNode(Opc, DL, VT, B, D);
1390 return DAG.getNode(Opc, DL, VT, Red, Op2);
1391 }
1392 return SDValue();
1393}
1394
1395SDValue DAGCombiner::CombineTo(SDNode *N, const SDValue *To, unsigned NumTo,
1396 bool AddTo) {
1397 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
1398 ++NodesCombined;
1399 LLVM_DEBUG(dbgs() << "\nReplacing.1 "; N->dump(&DAG); dbgs() << "\nWith: ";
1400 To[0].dump(&DAG);
1401 dbgs() << " and " << NumTo - 1 << " other values\n");
1402 for (unsigned i = 0, e = NumTo; i != e; ++i)
1403 assert((!To[i].getNode() ||
1404 N->getValueType(i) == To[i].getValueType()) &&
1405 "Cannot combine value to value of different type!");
1406
1407 WorklistRemover DeadNodes(*this);
1408 DAG.ReplaceAllUsesWith(N, To);
1409 if (AddTo) {
1410 // Push the new nodes and any users onto the worklist
1411 for (unsigned i = 0, e = NumTo; i != e; ++i) {
1412 if (To[i].getNode())
1413 AddToWorklistWithUsers(To[i].getNode());
1414 }
1415 }
1416
1417 // Finally, if the node is now dead, remove it from the graph. The node
1418 // may not be dead if the replacement process recursively simplified to
1419 // something else needing this node.
1420 if (N->use_empty())
1421 deleteAndRecombine(N);
1422 return SDValue(N, 0);
1423}
1424
1425void DAGCombiner::
1426CommitTargetLoweringOpt(const TargetLowering::TargetLoweringOpt &TLO) {
1427 // Replace the old value with the new one.
1428 ++NodesCombined;
1429 LLVM_DEBUG(dbgs() << "\nReplacing.2 "; TLO.Old.dump(&DAG);
1430 dbgs() << "\nWith: "; TLO.New.dump(&DAG); dbgs() << '\n');
1431
1432 // Replace all uses.
1433 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New);
1434
1435 // Push the new node and any (possibly new) users onto the worklist.
1436 AddToWorklistWithUsers(TLO.New.getNode());
1437
1438 // Finally, if the node is now dead, remove it from the graph.
1439 recursivelyDeleteUnusedNodes(TLO.Old.getNode());
1440}
1441
1442/// Check the specified integer node value to see if it can be simplified or if
1443/// things it uses can be simplified by bit propagation. If so, return true.
1444bool DAGCombiner::SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits,
1445 const APInt &DemandedElts,
1446 bool AssumeSingleUse) {
1447 TargetLowering::TargetLoweringOpt TLO(DAG, LegalTypes, LegalOperations);
1448 KnownBits Known;
1449 if (!TLI.SimplifyDemandedBits(Op, DemandedBits, DemandedElts, Known, TLO, 0,
1450 AssumeSingleUse))
1451 return false;
1452
1453 // Revisit the node.
1454 AddToWorklist(Op.getNode());
1455
1456 CommitTargetLoweringOpt(TLO);
1457 return true;
1458}
1459
1460/// Check the specified vector node value to see if it can be simplified or
1461/// if things it uses can be simplified as it only uses some of the elements.
1462/// If so, return true.
1463bool DAGCombiner::SimplifyDemandedVectorElts(SDValue Op,
1464 const APInt &DemandedElts,
1465 bool AssumeSingleUse) {
1466 TargetLowering::TargetLoweringOpt TLO(DAG, LegalTypes, LegalOperations);
1467 APInt KnownUndef, KnownZero;
1468 if (!TLI.SimplifyDemandedVectorElts(Op, DemandedElts, KnownUndef, KnownZero,
1469 TLO, 0, AssumeSingleUse))
1470 return false;
1471
1472 // Revisit the node.
1473 AddToWorklist(Op.getNode());
1474
1475 CommitTargetLoweringOpt(TLO);
1476 return true;
1477}
1478
1479void DAGCombiner::ReplaceLoadWithPromotedLoad(SDNode *Load, SDNode *ExtLoad) {
1480 SDLoc DL(Load);
1481 EVT VT = Load->getValueType(0);
1482 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, VT, SDValue(ExtLoad, 0));
1483
1484 LLVM_DEBUG(dbgs() << "\nReplacing.9 "; Load->dump(&DAG); dbgs() << "\nWith: ";
1485 Trunc.dump(&DAG); dbgs() << '\n');
1486
1487 DAG.ReplaceAllUsesOfValueWith(SDValue(Load, 0), Trunc);
1488 DAG.ReplaceAllUsesOfValueWith(SDValue(Load, 1), SDValue(ExtLoad, 1));
1489
1490 AddToWorklist(Trunc.getNode());
1491 recursivelyDeleteUnusedNodes(Load);
1492}
1493
1494SDValue DAGCombiner::PromoteOperand(SDValue Op, EVT PVT, bool &Replace) {
1495 Replace = false;
1496 SDLoc DL(Op);
1497 if (ISD::isUNINDEXEDLoad(Op.getNode())) {
1498 LoadSDNode *LD = cast<LoadSDNode>(Op);
1499 EVT MemVT = LD->getMemoryVT();
1501 : LD->getExtensionType();
1502 Replace = true;
1503 return DAG.getExtLoad(ExtType, DL, PVT,
1504 LD->getChain(), LD->getBasePtr(),
1505 MemVT, LD->getMemOperand());
1506 }
1507
1508 unsigned Opc = Op.getOpcode();
1509 switch (Opc) {
1510 default: break;
1511 case ISD::AssertSext:
1512 if (SDValue Op0 = SExtPromoteOperand(Op.getOperand(0), PVT))
1513 return DAG.getNode(ISD::AssertSext, DL, PVT, Op0, Op.getOperand(1));
1514 break;
1515 case ISD::AssertZext:
1516 if (SDValue Op0 = ZExtPromoteOperand(Op.getOperand(0), PVT))
1517 return DAG.getNode(ISD::AssertZext, DL, PVT, Op0, Op.getOperand(1));
1518 break;
1519 case ISD::Constant: {
1520 unsigned ExtOpc =
1521 Op.getValueType().isByteSized() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1522 return DAG.getNode(ExtOpc, DL, PVT, Op);
1523 }
1524 }
1525
1526 if (!TLI.isOperationLegal(ISD::ANY_EXTEND, PVT))
1527 return SDValue();
1528 return DAG.getNode(ISD::ANY_EXTEND, DL, PVT, Op);
1529}
1530
1531SDValue DAGCombiner::SExtPromoteOperand(SDValue Op, EVT PVT) {
1533 return SDValue();
1534 EVT OldVT = Op.getValueType();
1535 SDLoc DL(Op);
1536 bool Replace = false;
1537 SDValue NewOp = PromoteOperand(Op, PVT, Replace);
1538 if (!NewOp.getNode())
1539 return SDValue();
1540 AddToWorklist(NewOp.getNode());
1541
1542 if (Replace)
1543 ReplaceLoadWithPromotedLoad(Op.getNode(), NewOp.getNode());
1544 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, NewOp.getValueType(), NewOp,
1545 DAG.getValueType(OldVT));
1546}
1547
1548SDValue DAGCombiner::ZExtPromoteOperand(SDValue Op, EVT PVT) {
1549 EVT OldVT = Op.getValueType();
1550 SDLoc DL(Op);
1551 bool Replace = false;
1552 SDValue NewOp = PromoteOperand(Op, PVT, Replace);
1553 if (!NewOp.getNode())
1554 return SDValue();
1555 AddToWorklist(NewOp.getNode());
1556
1557 if (Replace)
1558 ReplaceLoadWithPromotedLoad(Op.getNode(), NewOp.getNode());
1559 return DAG.getZeroExtendInReg(NewOp, DL, OldVT);
1560}
1561
1562/// Promote the specified integer binary operation if the target indicates it is
1563/// beneficial. e.g. On x86, it's usually better to promote i16 operations to
1564/// i32 since i16 instructions are longer.
1565SDValue DAGCombiner::PromoteIntBinOp(SDValue Op) {
1566 if (!LegalOperations)
1567 return SDValue();
1568
1569 EVT VT = Op.getValueType();
1570 if (VT.isVector() || !VT.isInteger())
1571 return SDValue();
1572
1573 // If operation type is 'undesirable', e.g. i16 on x86, consider
1574 // promoting it.
1575 unsigned Opc = Op.getOpcode();
1576 if (TLI.isTypeDesirableForOp(Opc, VT))
1577 return SDValue();
1578
1579 EVT PVT = VT;
1580 // Consult target whether it is a good idea to promote this operation and
1581 // what's the right type to promote it to.
1582 if (TLI.IsDesirableToPromoteOp(Op, PVT)) {
1583 assert(PVT != VT && "Don't know what type to promote to!");
1584
1585 LLVM_DEBUG(dbgs() << "\nPromoting "; Op.dump(&DAG));
1586
1587 bool Replace0 = false;
1588 SDValue N0 = Op.getOperand(0);
1589 SDValue NN0 = PromoteOperand(N0, PVT, Replace0);
1590
1591 bool Replace1 = false;
1592 SDValue N1 = Op.getOperand(1);
1593 SDValue NN1 = PromoteOperand(N1, PVT, Replace1);
1594 SDLoc DL(Op);
1595
1596 SDValue RV =
1597 DAG.getNode(ISD::TRUNCATE, DL, VT, DAG.getNode(Opc, DL, PVT, NN0, NN1));
1598
1599 // We are always replacing N0/N1's use in N and only need additional
1600 // replacements if there are additional uses.
1601 // Note: We are checking uses of the *nodes* (SDNode) rather than values
1602 // (SDValue) here because the node may reference multiple values
1603 // (for example, the chain value of a load node).
1604 Replace0 &= !N0->hasOneUse();
1605 Replace1 &= (N0 != N1) && !N1->hasOneUse();
1606
1607 // Combine Op here so it is preserved past replacements.
1608 CombineTo(Op.getNode(), RV);
1609
1610 // If operands have a use ordering, make sure we deal with
1611 // predecessor first.
1612 if (Replace0 && Replace1 && N0->isPredecessorOf(N1.getNode())) {
1613 std::swap(N0, N1);
1614 std::swap(NN0, NN1);
1615 }
1616
1617 if (Replace0) {
1618 AddToWorklist(NN0.getNode());
1619 ReplaceLoadWithPromotedLoad(N0.getNode(), NN0.getNode());
1620 }
1621 if (Replace1) {
1622 AddToWorklist(NN1.getNode());
1623 ReplaceLoadWithPromotedLoad(N1.getNode(), NN1.getNode());
1624 }
1625 return Op;
1626 }
1627 return SDValue();
1628}
1629
1630/// Promote the specified integer shift operation if the target indicates it is
1631/// beneficial. e.g. On x86, it's usually better to promote i16 operations to
1632/// i32 since i16 instructions are longer.
1633SDValue DAGCombiner::PromoteIntShiftOp(SDValue Op) {
1634 if (!LegalOperations)
1635 return SDValue();
1636
1637 EVT VT = Op.getValueType();
1638 if (VT.isVector() || !VT.isInteger())
1639 return SDValue();
1640
1641 // If operation type is 'undesirable', e.g. i16 on x86, consider
1642 // promoting it.
1643 unsigned Opc = Op.getOpcode();
1644 if (TLI.isTypeDesirableForOp(Opc, VT))
1645 return SDValue();
1646
1647 EVT PVT = VT;
1648 // Consult target whether it is a good idea to promote this operation and
1649 // what's the right type to promote it to.
1650 if (TLI.IsDesirableToPromoteOp(Op, PVT)) {
1651 assert(PVT != VT && "Don't know what type to promote to!");
1652
1653 LLVM_DEBUG(dbgs() << "\nPromoting "; Op.dump(&DAG));
1654
1655 bool Replace = false;
1656 SDValue N0 = Op.getOperand(0);
1657 if (Opc == ISD::SRA)
1658 N0 = SExtPromoteOperand(N0, PVT);
1659 else if (Opc == ISD::SRL)
1660 N0 = ZExtPromoteOperand(N0, PVT);
1661 else
1662 N0 = PromoteOperand(N0, PVT, Replace);
1663
1664 if (!N0.getNode())
1665 return SDValue();
1666
1667 SDLoc DL(Op);
1668 SDValue N1 = Op.getOperand(1);
1669 SDValue RV =
1670 DAG.getNode(ISD::TRUNCATE, DL, VT, DAG.getNode(Opc, DL, PVT, N0, N1));
1671
1672 if (Replace)
1673 ReplaceLoadWithPromotedLoad(Op.getOperand(0).getNode(), N0.getNode());
1674
1675 // Deal with Op being deleted.
1676 if (Op && Op.getOpcode() != ISD::DELETED_NODE)
1677 return RV;
1678 }
1679 return SDValue();
1680}
1681
1682SDValue DAGCombiner::PromoteExtend(SDValue Op) {
1683 if (!LegalOperations)
1684 return SDValue();
1685
1686 EVT VT = Op.getValueType();
1687 if (VT.isVector() || !VT.isInteger())
1688 return SDValue();
1689
1690 // If operation type is 'undesirable', e.g. i16 on x86, consider
1691 // promoting it.
1692 unsigned Opc = Op.getOpcode();
1693 if (TLI.isTypeDesirableForOp(Opc, VT))
1694 return SDValue();
1695
1696 EVT PVT = VT;
1697 // Consult target whether it is a good idea to promote this operation and
1698 // what's the right type to promote it to.
1699 if (TLI.IsDesirableToPromoteOp(Op, PVT)) {
1700 assert(PVT != VT && "Don't know what type to promote to!");
1701 // fold (aext (aext x)) -> (aext x)
1702 // fold (aext (zext x)) -> (zext x)
1703 // fold (aext (sext x)) -> (sext x)
1704 LLVM_DEBUG(dbgs() << "\nPromoting "; Op.dump(&DAG));
1705 return DAG.getNode(Op.getOpcode(), SDLoc(Op), VT, Op.getOperand(0));
1706 }
1707 return SDValue();
1708}
1709
1710bool DAGCombiner::PromoteLoad(SDValue Op) {
1711 if (!LegalOperations)
1712 return false;
1713
1714 if (!ISD::isUNINDEXEDLoad(Op.getNode()))
1715 return false;
1716
1717 EVT VT = Op.getValueType();
1718 if (VT.isVector() || !VT.isInteger())
1719 return false;
1720
1721 // If operation type is 'undesirable', e.g. i16 on x86, consider
1722 // promoting it.
1723 unsigned Opc = Op.getOpcode();
1724 if (TLI.isTypeDesirableForOp(Opc, VT))
1725 return false;
1726
1727 EVT PVT = VT;
1728 // Consult target whether it is a good idea to promote this operation and
1729 // what's the right type to promote it to.
1730 if (TLI.IsDesirableToPromoteOp(Op, PVT)) {
1731 assert(PVT != VT && "Don't know what type to promote to!");
1732
1733 SDLoc DL(Op);
1734 SDNode *N = Op.getNode();
1735 LoadSDNode *LD = cast<LoadSDNode>(N);
1736 EVT MemVT = LD->getMemoryVT();
1738 : LD->getExtensionType();
1739 SDValue NewLD = DAG.getExtLoad(ExtType, DL, PVT,
1740 LD->getChain(), LD->getBasePtr(),
1741 MemVT, LD->getMemOperand());
1742 SDValue Result = DAG.getNode(ISD::TRUNCATE, DL, VT, NewLD);
1743
1744 LLVM_DEBUG(dbgs() << "\nPromoting "; N->dump(&DAG); dbgs() << "\nTo: ";
1745 Result.dump(&DAG); dbgs() << '\n');
1746
1747 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
1748 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), NewLD.getValue(1));
1749
1750 AddToWorklist(Result.getNode());
1751 recursivelyDeleteUnusedNodes(N);
1752 return true;
1753 }
1754
1755 return false;
1756}
1757
1758/// Recursively delete a node which has no uses and any operands for
1759/// which it is the only use.
1760///
1761/// Note that this both deletes the nodes and removes them from the worklist.
1762/// It also adds any nodes who have had a user deleted to the worklist as they
1763/// may now have only one use and subject to other combines.
1764bool DAGCombiner::recursivelyDeleteUnusedNodes(SDNode *N) {
1765 if (!N->use_empty())
1766 return false;
1767
1768 SmallSetVector<SDNode *, 16> Nodes;
1769 Nodes.insert(N);
1770 do {
1771 N = Nodes.pop_back_val();
1772 if (!N)
1773 continue;
1774
1775 if (N->use_empty()) {
1776 for (const SDValue &ChildN : N->op_values())
1777 Nodes.insert(ChildN.getNode());
1778
1779 removeFromWorklist(N);
1780 DAG.DeleteNode(N);
1781 } else {
1782 AddToWorklist(N);
1783 }
1784 } while (!Nodes.empty());
1785 return true;
1786}
1787
1788//===----------------------------------------------------------------------===//
1789// Main DAG Combiner implementation
1790//===----------------------------------------------------------------------===//
1791
1792void DAGCombiner::Run(CombineLevel AtLevel) {
1793 // set the instance variables, so that the various visit routines may use it.
1794 Level = AtLevel;
1795 LegalDAG = Level >= AfterLegalizeDAG;
1796 LegalOperations = Level >= AfterLegalizeVectorOps;
1797 LegalTypes = Level >= AfterLegalizeTypes;
1798
1799 WorklistInserter AddNodes(*this);
1800
1801 // Add all the dag nodes to the worklist.
1802 //
1803 // Note: All nodes are not added to PruningList here, this is because the only
1804 // nodes which can be deleted are those which have no uses and all other nodes
1805 // which would otherwise be added to the worklist by the first call to
1806 // getNextWorklistEntry are already present in it.
1807 for (SDNode &Node : DAG.allnodes())
1808 AddToWorklist(&Node, /* IsCandidateForPruning */ Node.use_empty());
1809
1810 // Create a dummy node (which is not added to allnodes), that adds a reference
1811 // to the root node, preventing it from being deleted, and tracking any
1812 // changes of the root.
1813 HandleSDNode Dummy(DAG.getRoot());
1814
1815 // While we have a valid worklist entry node, try to combine it.
1816 while (SDNode *N = getNextWorklistEntry()) {
1817 // If N has no uses, it is dead. Make sure to revisit all N's operands once
1818 // N is deleted from the DAG, since they too may now be dead or may have a
1819 // reduced number of uses, allowing other xforms.
1820 if (recursivelyDeleteUnusedNodes(N))
1821 continue;
1822
1823 WorklistRemover DeadNodes(*this);
1824
1825 // If this combine is running after legalizing the DAG, re-legalize any
1826 // nodes pulled off the worklist.
1827 if (LegalDAG) {
1828 SmallSetVector<SDNode *, 16> UpdatedNodes;
1829 bool NIsValid = DAG.LegalizeOp(N, UpdatedNodes);
1830
1831 for (SDNode *LN : UpdatedNodes)
1832 AddToWorklistWithUsers(LN);
1833
1834 if (!NIsValid)
1835 continue;
1836 }
1837
1838 LLVM_DEBUG(dbgs() << "\nCombining: "; N->dump(&DAG));
1839
1840 // Add any operands of the new node which have not yet been combined to the
1841 // worklist as well. getNextWorklistEntry flags nodes that have been
1842 // combined before. Because the worklist uniques things already, this won't
1843 // repeatedly process the same operand.
1844 for (const SDValue &ChildN : N->op_values())
1845 AddToWorklist(ChildN.getNode(), /*IsCandidateForPruning=*/true,
1846 /*SkipIfCombinedBefore=*/true);
1847
1848 SDValue RV = combine(N);
1849
1850 if (!RV.getNode())
1851 continue;
1852
1853 ++NodesCombined;
1854
1855 // Invalidate cached info.
1856 ChainsWithoutMergeableStores.clear();
1857
1858 // If we get back the same node we passed in, rather than a new node or
1859 // zero, we know that the node must have defined multiple values and
1860 // CombineTo was used. Since CombineTo takes care of the worklist
1861 // mechanics for us, we have no work to do in this case.
1862 if (RV.getNode() == N)
1863 continue;
1864
1865 assert(N->getOpcode() != ISD::DELETED_NODE &&
1866 RV.getOpcode() != ISD::DELETED_NODE &&
1867 "Node was deleted but visit returned new node!");
1868
1869 LLVM_DEBUG(dbgs() << " ... into: "; RV.dump(&DAG));
1870
1871 if (N->getNumValues() == RV->getNumValues())
1872 DAG.ReplaceAllUsesWith(N, RV.getNode());
1873 else {
1874 assert(N->getValueType(0) == RV.getValueType() &&
1875 N->getNumValues() == 1 && "Type mismatch");
1876 DAG.ReplaceAllUsesWith(N, &RV);
1877 }
1878
1879 // Push the new node and any users onto the worklist. Omit this if the
1880 // new node is the EntryToken (e.g. if a store managed to get optimized
1881 // out), because re-visiting the EntryToken and its users will not uncover
1882 // any additional opportunities, but there may be a large number of such
1883 // users, potentially causing compile time explosion.
1884 if (RV.getOpcode() != ISD::EntryToken)
1885 AddToWorklistWithUsers(RV.getNode());
1886
1887 // Finally, if the node is now dead, remove it from the graph. The node
1888 // may not be dead if the replacement process recursively simplified to
1889 // something else needing this node. This will also take care of adding any
1890 // operands which have lost a user to the worklist.
1891 recursivelyDeleteUnusedNodes(N);
1892 }
1893
1894 // If the root changed (e.g. it was a dead load, update the root).
1895 DAG.setRoot(Dummy.getValue());
1896 DAG.RemoveDeadNodes();
1897}
1898
1899SDValue DAGCombiner::visit(SDNode *N) {
1900 // clang-format off
1901 switch (N->getOpcode()) {
1902 default: break;
1903 case ISD::TokenFactor: return visitTokenFactor(N);
1904 case ISD::MERGE_VALUES: return visitMERGE_VALUES(N);
1905 case ISD::ADD: return visitADD(N);
1906 case ISD::PTRADD: return visitPTRADD(N);
1907 case ISD::SUB: return visitSUB(N);
1908 case ISD::SADDSAT:
1909 case ISD::UADDSAT: return visitADDSAT(N);
1910 case ISD::SSUBSAT:
1911 case ISD::USUBSAT: return visitSUBSAT(N);
1912 case ISD::ADDC: return visitADDC(N);
1913 case ISD::SADDO:
1914 case ISD::UADDO: return visitADDO(N);
1915 case ISD::SUBC: return visitSUBC(N);
1916 case ISD::SSUBO:
1917 case ISD::USUBO: return visitSUBO(N);
1918 case ISD::ADDE: return visitADDE(N);
1919 case ISD::UADDO_CARRY: return visitUADDO_CARRY(N);
1920 case ISD::SADDO_CARRY: return visitSADDO_CARRY(N);
1921 case ISD::SUBE: return visitSUBE(N);
1922 case ISD::USUBO_CARRY: return visitUSUBO_CARRY(N);
1923 case ISD::SSUBO_CARRY: return visitSSUBO_CARRY(N);
1924 case ISD::SMULFIX:
1925 case ISD::SMULFIXSAT:
1926 case ISD::UMULFIX:
1927 case ISD::UMULFIXSAT: return visitMULFIX(N);
1928 case ISD::MUL: return visitMUL<EmptyMatchContext>(N);
1929 case ISD::SDIV: return visitSDIV(N);
1930 case ISD::UDIV: return visitUDIV(N);
1931 case ISD::SREM:
1932 case ISD::UREM: return visitREM(N);
1933 case ISD::MULHU: return visitMULHU(N);
1934 case ISD::MULHS: return visitMULHS(N);
1935 case ISD::AVGFLOORS:
1936 case ISD::AVGFLOORU:
1937 case ISD::AVGCEILS:
1938 case ISD::AVGCEILU: return visitAVG(N);
1939 case ISD::ABDS:
1940 case ISD::ABDU: return visitABD(N);
1941 case ISD::SMUL_LOHI: return visitSMUL_LOHI(N);
1942 case ISD::UMUL_LOHI: return visitUMUL_LOHI(N);
1943 case ISD::SMULO:
1944 case ISD::UMULO: return visitMULO(N);
1945 case ISD::SMIN:
1946 case ISD::SMAX:
1947 case ISD::UMIN:
1948 case ISD::UMAX: return visitIMINMAX(N);
1949 case ISD::AND: return visitAND(N);
1950 case ISD::OR: return visitOR(N);
1951 case ISD::XOR: return visitXOR(N);
1952 case ISD::SHL: return visitSHL(N);
1953 case ISD::SRA: return visitSRA(N);
1954 case ISD::SRL: return visitSRL(N);
1955 case ISD::ROTR:
1956 case ISD::ROTL: return visitRotate(N);
1957 case ISD::FSHL:
1958 case ISD::FSHR: return visitFunnelShift(N);
1959 case ISD::SSHLSAT:
1960 case ISD::USHLSAT: return visitSHLSAT(N);
1961 case ISD::ABS: return visitABS(N);
1962 case ISD::BSWAP: return visitBSWAP(N);
1963 case ISD::BITREVERSE: return visitBITREVERSE(N);
1964 case ISD::CTLZ: return visitCTLZ(N);
1965 case ISD::CTLZ_ZERO_UNDEF: return visitCTLZ_ZERO_UNDEF(N);
1966 case ISD::CTTZ: return visitCTTZ(N);
1967 case ISD::CTTZ_ZERO_UNDEF: return visitCTTZ_ZERO_UNDEF(N);
1968 case ISD::CTPOP: return visitCTPOP(N);
1969 case ISD::SELECT: return visitSELECT(N);
1970 case ISD::VSELECT: return visitVSELECT(N);
1971 case ISD::SELECT_CC: return visitSELECT_CC(N);
1972 case ISD::SETCC: return visitSETCC(N);
1973 case ISD::SETCCCARRY: return visitSETCCCARRY(N);
1974 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
1975 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
1976 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
1977 case ISD::AssertSext:
1978 case ISD::AssertZext: return visitAssertExt(N);
1979 case ISD::AssertAlign: return visitAssertAlign(N);
1980 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
1983 case ISD::ANY_EXTEND_VECTOR_INREG: return visitEXTEND_VECTOR_INREG(N);
1984 case ISD::TRUNCATE: return visitTRUNCATE(N);
1985 case ISD::TRUNCATE_USAT_U: return visitTRUNCATE_USAT_U(N);
1986 case ISD::BITCAST: return visitBITCAST(N);
1987 case ISD::BUILD_PAIR: return visitBUILD_PAIR(N);
1988 case ISD::FADD: return visitFADD(N);
1989 case ISD::STRICT_FADD: return visitSTRICT_FADD(N);
1990 case ISD::FSUB: return visitFSUB(N);
1991 case ISD::FMUL: return visitFMUL(N);
1992 case ISD::FMA: return visitFMA<EmptyMatchContext>(N);
1993 case ISD::FMAD: return visitFMAD(N);
1994 case ISD::FDIV: return visitFDIV(N);
1995 case ISD::FREM: return visitFREM(N);
1996 case ISD::FSQRT: return visitFSQRT(N);
1997 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
1998 case ISD::FPOW: return visitFPOW(N);
1999 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
2000 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
2001 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
2002 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
2003 case ISD::LROUND:
2004 case ISD::LLROUND:
2005 case ISD::LRINT:
2006 case ISD::LLRINT: return visitXROUND(N);
2007 case ISD::FP_ROUND: return visitFP_ROUND(N);
2008 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
2009 case ISD::FNEG: return visitFNEG(N);
2010 case ISD::FABS: return visitFABS(N);
2011 case ISD::FFLOOR: return visitFFLOOR(N);
2012 case ISD::FMINNUM:
2013 case ISD::FMAXNUM:
2014 case ISD::FMINIMUM:
2015 case ISD::FMAXIMUM:
2016 case ISD::FMINIMUMNUM:
2017 case ISD::FMAXIMUMNUM: return visitFMinMax(N);
2018 case ISD::FCEIL: return visitFCEIL(N);
2019 case ISD::FTRUNC: return visitFTRUNC(N);
2020 case ISD::FFREXP: return visitFFREXP(N);
2021 case ISD::BRCOND: return visitBRCOND(N);
2022 case ISD::BR_CC: return visitBR_CC(N);
2023 case ISD::LOAD: return visitLOAD(N);
2024 case ISD::STORE: return visitSTORE(N);
2025 case ISD::ATOMIC_STORE: return visitATOMIC_STORE(N);
2026 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
2027 case ISD::EXTRACT_VECTOR_ELT: return visitEXTRACT_VECTOR_ELT(N);
2028 case ISD::BUILD_VECTOR: return visitBUILD_VECTOR(N);
2029 case ISD::CONCAT_VECTORS: return visitCONCAT_VECTORS(N);
2030 case ISD::VECTOR_INTERLEAVE: return visitVECTOR_INTERLEAVE(N);
2031 case ISD::EXTRACT_SUBVECTOR: return visitEXTRACT_SUBVECTOR(N);
2032 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
2033 case ISD::SCALAR_TO_VECTOR: return visitSCALAR_TO_VECTOR(N);
2034 case ISD::INSERT_SUBVECTOR: return visitINSERT_SUBVECTOR(N);
2035 case ISD::MGATHER: return visitMGATHER(N);
2036 case ISD::MLOAD: return visitMLOAD(N);
2037 case ISD::MSCATTER: return visitMSCATTER(N);
2038 case ISD::MSTORE: return visitMSTORE(N);
2039 case ISD::EXPERIMENTAL_VECTOR_HISTOGRAM: return visitMHISTOGRAM(N);
2040 case ISD::PARTIAL_REDUCE_SMLA:
2041 case ISD::PARTIAL_REDUCE_UMLA:
2042 case ISD::PARTIAL_REDUCE_SUMLA:
2043 return visitPARTIAL_REDUCE_MLA(N);
2044 case ISD::VECTOR_COMPRESS: return visitVECTOR_COMPRESS(N);
2045 case ISD::LIFETIME_END: return visitLIFETIME_END(N);
2046 case ISD::FP_TO_FP16: return visitFP_TO_FP16(N);
2047 case ISD::FP16_TO_FP: return visitFP16_TO_FP(N);
2048 case ISD::FP_TO_BF16: return visitFP_TO_BF16(N);
2049 case ISD::BF16_TO_FP: return visitBF16_TO_FP(N);
2050 case ISD::FREEZE: return visitFREEZE(N);
2051 case ISD::GET_FPENV_MEM: return visitGET_FPENV_MEM(N);
2052 case ISD::SET_FPENV_MEM: return visitSET_FPENV_MEM(N);
2053 case ISD::FCANONICALIZE: return visitFCANONICALIZE(N);
2054 case ISD::VECREDUCE_FADD:
2055 case ISD::VECREDUCE_FMUL:
2056 case ISD::VECREDUCE_ADD:
2057 case ISD::VECREDUCE_MUL:
2058 case ISD::VECREDUCE_AND:
2059 case ISD::VECREDUCE_OR:
2060 case ISD::VECREDUCE_XOR:
2061 case ISD::VECREDUCE_SMAX:
2062 case ISD::VECREDUCE_SMIN:
2063 case ISD::VECREDUCE_UMAX:
2064 case ISD::VECREDUCE_UMIN:
2065 case ISD::VECREDUCE_FMAX:
2066 case ISD::VECREDUCE_FMIN:
2067 case ISD::VECREDUCE_FMAXIMUM:
2068 case ISD::VECREDUCE_FMINIMUM: return visitVECREDUCE(N);
2069#define BEGIN_REGISTER_VP_SDNODE(SDOPC, ...) case ISD::SDOPC:
2070#include "llvm/IR/VPIntrinsics.def"
2071 return visitVPOp(N);
2072 }
2073 // clang-format on
2074 return SDValue();
2075}
2076
2077SDValue DAGCombiner::combine(SDNode *N) {
2078 if (!DebugCounter::shouldExecute(DAGCombineCounter))
2079 return SDValue();
2080
2081 SDValue RV;
2082 if (!DisableGenericCombines)
2083 RV = visit(N);
2084
2085 // If nothing happened, try a target-specific DAG combine.
2086 if (!RV.getNode()) {
2087 assert(N->getOpcode() != ISD::DELETED_NODE &&
2088 "Node was deleted but visit returned NULL!");
2089
2090 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
2091 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode())) {
2092
2093 // Expose the DAG combiner to the target combiner impls.
2094 TargetLowering::DAGCombinerInfo
2095 DagCombineInfo(DAG, Level, false, this);
2096
2097 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
2098 }
2099 }
2100
2101 // If nothing happened still, try promoting the operation.
2102 if (!RV.getNode()) {
2103 switch (N->getOpcode()) {
2104 default: break;
2105 case ISD::ADD:
2106 case ISD::SUB:
2107 case ISD::MUL:
2108 case ISD::AND:
2109 case ISD::OR:
2110 case ISD::XOR:
2111 RV = PromoteIntBinOp(SDValue(N, 0));
2112 break;
2113 case ISD::SHL:
2114 case ISD::SRA:
2115 case ISD::SRL:
2116 RV = PromoteIntShiftOp(SDValue(N, 0));
2117 break;
2118 case ISD::SIGN_EXTEND:
2119 case ISD::ZERO_EXTEND:
2120 case ISD::ANY_EXTEND:
2121 RV = PromoteExtend(SDValue(N, 0));
2122 break;
2123 case ISD::LOAD:
2124 if (PromoteLoad(SDValue(N, 0)))
2125 RV = SDValue(N, 0);
2126 break;
2127 }
2128 }
2129
2130 // If N is a commutative binary node, try to eliminate it if the commuted
2131 // version is already present in the DAG.
2132 if (!RV.getNode() && TLI.isCommutativeBinOp(N->getOpcode())) {
2133 SDValue N0 = N->getOperand(0);
2134 SDValue N1 = N->getOperand(1);
2135
2136 // Constant operands are canonicalized to RHS.
2137 if (N0 != N1 && (isa<ConstantSDNode>(N0) || !isa<ConstantSDNode>(N1))) {
2138 SDValue Ops[] = {N1, N0};
2139 SDNode *CSENode = DAG.getNodeIfExists(N->getOpcode(), N->getVTList(), Ops,
2140 N->getFlags());
2141 if (CSENode)
2142 return SDValue(CSENode, 0);
2143 }
2144 }
2145
2146 return RV;
2147}
2148
2149/// Given a node, return its input chain if it has one, otherwise return a null
2150/// sd operand.
2152 if (unsigned NumOps = N->getNumOperands()) {
2153 if (N->getOperand(0).getValueType() == MVT::Other)
2154 return N->getOperand(0);
2155 if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
2156 return N->getOperand(NumOps-1);
2157 for (unsigned i = 1; i < NumOps-1; ++i)
2158 if (N->getOperand(i).getValueType() == MVT::Other)
2159 return N->getOperand(i);
2160 }
2161 return SDValue();
2162}
2163
2164SDValue DAGCombiner::visitFCANONICALIZE(SDNode *N) {
2165 SDValue Operand = N->getOperand(0);
2166 EVT VT = Operand.getValueType();
2167 SDLoc dl(N);
2168
2169 // Canonicalize undef to quiet NaN.
2170 if (Operand.isUndef()) {
2171 APFloat CanonicalQNaN = APFloat::getQNaN(VT.getFltSemantics());
2172 return DAG.getConstantFP(CanonicalQNaN, dl, VT);
2173 }
2174 return SDValue();
2175}
2176
2177SDValue DAGCombiner::visitTokenFactor(SDNode *N) {
2178 // If N has two operands, where one has an input chain equal to the other,
2179 // the 'other' chain is redundant.
2180 if (N->getNumOperands() == 2) {
2181 if (getInputChainForNode(N->getOperand(0).getNode()) == N->getOperand(1))
2182 return N->getOperand(0);
2183 if (getInputChainForNode(N->getOperand(1).getNode()) == N->getOperand(0))
2184 return N->getOperand(1);
2185 }
2186
2187 // Don't simplify token factors if optnone.
2188 if (OptLevel == CodeGenOptLevel::None)
2189 return SDValue();
2190
2191 // Don't simplify the token factor if the node itself has too many operands.
2192 if (N->getNumOperands() > TokenFactorInlineLimit)
2193 return SDValue();
2194
2195 // If the sole user is a token factor, we should make sure we have a
2196 // chance to merge them together. This prevents TF chains from inhibiting
2197 // optimizations.
2198 if (N->hasOneUse() && N->user_begin()->getOpcode() == ISD::TokenFactor)
2199 AddToWorklist(*(N->user_begin()));
2200
2201 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
2202 SmallVector<SDValue, 8> Ops; // Ops for replacing token factor.
2203 SmallPtrSet<SDNode*, 16> SeenOps;
2204 bool Changed = false; // If we should replace this token factor.
2205
2206 // Start out with this token factor.
2207 TFs.push_back(N);
2208
2209 // Iterate through token factors. The TFs grows when new token factors are
2210 // encountered.
2211 for (unsigned i = 0; i < TFs.size(); ++i) {
2212 // Limit number of nodes to inline, to avoid quadratic compile times.
2213 // We have to add the outstanding Token Factors to Ops, otherwise we might
2214 // drop Ops from the resulting Token Factors.
2215 if (Ops.size() > TokenFactorInlineLimit) {
2216 for (unsigned j = i; j < TFs.size(); j++)
2217 Ops.emplace_back(TFs[j], 0);
2218 // Drop unprocessed Token Factors from TFs, so we do not add them to the
2219 // combiner worklist later.
2220 TFs.resize(i);
2221 break;
2222 }
2223
2224 SDNode *TF = TFs[i];
2225 // Check each of the operands.
2226 for (const SDValue &Op : TF->op_values()) {
2227 switch (Op.getOpcode()) {
2228 case ISD::EntryToken:
2229 // Entry tokens don't need to be added to the list. They are
2230 // redundant.
2231 Changed = true;
2232 break;
2233
2234 case ISD::TokenFactor:
2235 if (Op.hasOneUse() && !is_contained(TFs, Op.getNode())) {
2236 // Queue up for processing.
2237 TFs.push_back(Op.getNode());
2238 Changed = true;
2239 break;
2240 }
2241 [[fallthrough]];
2242
2243 default:
2244 // Only add if it isn't already in the list.
2245 if (SeenOps.insert(Op.getNode()).second)
2246 Ops.push_back(Op);
2247 else
2248 Changed = true;
2249 break;
2250 }
2251 }
2252 }
2253
2254 // Re-visit inlined Token Factors, to clean them up in case they have been
2255 // removed. Skip the first Token Factor, as this is the current node.
2256 for (unsigned i = 1, e = TFs.size(); i < e; i++)
2257 AddToWorklist(TFs[i]);
2258
2259 // Remove Nodes that are chained to another node in the list. Do so
2260 // by walking up chains breath-first stopping when we've seen
2261 // another operand. In general we must climb to the EntryNode, but we can exit
2262 // early if we find all remaining work is associated with just one operand as
2263 // no further pruning is possible.
2264
2265 // List of nodes to search through and original Ops from which they originate.
2267 SmallVector<unsigned, 8> OpWorkCount; // Count of work for each Op.
2268 SmallPtrSet<SDNode *, 16> SeenChains;
2269 bool DidPruneOps = false;
2270
2271 unsigned NumLeftToConsider = 0;
2272 for (const SDValue &Op : Ops) {
2273 Worklist.push_back(std::make_pair(Op.getNode(), NumLeftToConsider++));
2274 OpWorkCount.push_back(1);
2275 }
2276
2277 auto AddToWorklist = [&](unsigned CurIdx, SDNode *Op, unsigned OpNumber) {
2278 // If this is an Op, we can remove the op from the list. Remark any
2279 // search associated with it as from the current OpNumber.
2280 if (SeenOps.contains(Op)) {
2281 Changed = true;
2282 DidPruneOps = true;
2283 unsigned OrigOpNumber = 0;
2284 while (OrigOpNumber < Ops.size() && Ops[OrigOpNumber].getNode() != Op)
2285 OrigOpNumber++;
2286 assert((OrigOpNumber != Ops.size()) &&
2287 "expected to find TokenFactor Operand");
2288 // Re-mark worklist from OrigOpNumber to OpNumber
2289 for (unsigned i = CurIdx + 1; i < Worklist.size(); ++i) {
2290 if (Worklist[i].second == OrigOpNumber) {
2291 Worklist[i].second = OpNumber;
2292 }
2293 }
2294 OpWorkCount[OpNumber] += OpWorkCount[OrigOpNumber];
2295 OpWorkCount[OrigOpNumber] = 0;
2296 NumLeftToConsider--;
2297 }
2298 // Add if it's a new chain
2299 if (SeenChains.insert(Op).second) {
2300 OpWorkCount[OpNumber]++;
2301 Worklist.push_back(std::make_pair(Op, OpNumber));
2302 }
2303 };
2304
2305 for (unsigned i = 0; i < Worklist.size() && i < 1024; ++i) {
2306 // We need at least be consider at least 2 Ops to prune.
2307 if (NumLeftToConsider <= 1)
2308 break;
2309 auto CurNode = Worklist[i].first;
2310 auto CurOpNumber = Worklist[i].second;
2311 assert((OpWorkCount[CurOpNumber] > 0) &&
2312 "Node should not appear in worklist");
2313 switch (CurNode->getOpcode()) {
2314 case ISD::EntryToken:
2315 // Hitting EntryToken is the only way for the search to terminate without
2316 // hitting
2317 // another operand's search. Prevent us from marking this operand
2318 // considered.
2319 NumLeftToConsider++;
2320 break;
2321 case ISD::TokenFactor:
2322 for (const SDValue &Op : CurNode->op_values())
2323 AddToWorklist(i, Op.getNode(), CurOpNumber);
2324 break;
2325 case ISD::LIFETIME_START:
2326 case ISD::LIFETIME_END:
2327 case ISD::CopyFromReg:
2328 case ISD::CopyToReg:
2329 AddToWorklist(i, CurNode->getOperand(0).getNode(), CurOpNumber);
2330 break;
2331 default:
2332 if (auto *MemNode = dyn_cast<MemSDNode>(CurNode))
2333 AddToWorklist(i, MemNode->getChain().getNode(), CurOpNumber);
2334 break;
2335 }
2336 OpWorkCount[CurOpNumber]--;
2337 if (OpWorkCount[CurOpNumber] == 0)
2338 NumLeftToConsider--;
2339 }
2340
2341 // If we've changed things around then replace token factor.
2342 if (Changed) {
2344 if (Ops.empty()) {
2345 // The entry token is the only possible outcome.
2346 Result = DAG.getEntryNode();
2347 } else {
2348 if (DidPruneOps) {
2349 SmallVector<SDValue, 8> PrunedOps;
2350 //
2351 for (const SDValue &Op : Ops) {
2352 if (SeenChains.count(Op.getNode()) == 0)
2353 PrunedOps.push_back(Op);
2354 }
2355 Result = DAG.getTokenFactor(SDLoc(N), PrunedOps);
2356 } else {
2357 Result = DAG.getTokenFactor(SDLoc(N), Ops);
2358 }
2359 }
2360 return Result;
2361 }
2362 return SDValue();
2363}
2364
2365/// MERGE_VALUES can always be eliminated.
2366SDValue DAGCombiner::visitMERGE_VALUES(SDNode *N) {
2367 WorklistRemover DeadNodes(*this);
2368 // Replacing results may cause a different MERGE_VALUES to suddenly
2369 // be CSE'd with N, and carry its uses with it. Iterate until no
2370 // uses remain, to ensure that the node can be safely deleted.
2371 // First add the users of this node to the work list so that they
2372 // can be tried again once they have new operands.
2373 AddUsersToWorklist(N);
2374 do {
2375 // Do as a single replacement to avoid rewalking use lists.
2377 DAG.ReplaceAllUsesWith(N, Ops.data());
2378 } while (!N->use_empty());
2379 deleteAndRecombine(N);
2380 return SDValue(N, 0); // Return N so it doesn't get rechecked!
2381}
2382
2383/// If \p N is a ConstantSDNode with isOpaque() == false return it casted to a
2384/// ConstantSDNode pointer else nullptr.
2387 return Const != nullptr && !Const->isOpaque() ? Const : nullptr;
2388}
2389
2390// isTruncateOf - If N is a truncate of some other value, return true, record
2391// the value being truncated in Op and which of Op's bits are zero/one in Known.
2392// This function computes KnownBits to avoid a duplicated call to
2393// computeKnownBits in the caller.
2395 KnownBits &Known) {
2396 if (N->getOpcode() == ISD::TRUNCATE) {
2397 Op = N->getOperand(0);
2398 Known = DAG.computeKnownBits(Op);
2399 if (N->getFlags().hasNoUnsignedWrap())
2400 Known.Zero.setBitsFrom(N.getScalarValueSizeInBits());
2401 return true;
2402 }
2403
2404 if (N.getValueType().getScalarType() != MVT::i1 ||
2405 !sd_match(
2407 return false;
2408
2409 Known = DAG.computeKnownBits(Op);
2410 return (Known.Zero | 1).isAllOnes();
2411}
2412
2413/// Return true if 'Use' is a load or a store that uses N as its base pointer
2414/// and that N may be folded in the load / store addressing mode.
2416 const TargetLowering &TLI) {
2417 EVT VT;
2418 unsigned AS;
2419
2420 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Use)) {
2421 if (LD->isIndexed() || LD->getBasePtr().getNode() != N)
2422 return false;
2423 VT = LD->getMemoryVT();
2424 AS = LD->getAddressSpace();
2425 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(Use)) {
2426 if (ST->isIndexed() || ST->getBasePtr().getNode() != N)
2427 return false;
2428 VT = ST->getMemoryVT();
2429 AS = ST->getAddressSpace();
2431 if (LD->isIndexed() || LD->getBasePtr().getNode() != N)
2432 return false;
2433 VT = LD->getMemoryVT();
2434 AS = LD->getAddressSpace();
2436 if (ST->isIndexed() || ST->getBasePtr().getNode() != N)
2437 return false;
2438 VT = ST->getMemoryVT();
2439 AS = ST->getAddressSpace();
2440 } else {
2441 return false;
2442 }
2443
2445 if (N->isAnyAdd()) {
2446 AM.HasBaseReg = true;
2448 if (Offset)
2449 // [reg +/- imm]
2450 AM.BaseOffs = Offset->getSExtValue();
2451 else
2452 // [reg +/- reg]
2453 AM.Scale = 1;
2454 } else if (N->getOpcode() == ISD::SUB) {
2455 AM.HasBaseReg = true;
2457 if (Offset)
2458 // [reg +/- imm]
2459 AM.BaseOffs = -Offset->getSExtValue();
2460 else
2461 // [reg +/- reg]
2462 AM.Scale = 1;
2463 } else {
2464 return false;
2465 }
2466
2467 return TLI.isLegalAddressingMode(DAG.getDataLayout(), AM,
2468 VT.getTypeForEVT(*DAG.getContext()), AS);
2469}
2470
2471/// This inverts a canonicalization in IR that replaces a variable select arm
2472/// with an identity constant. Codegen improves if we re-use the variable
2473/// operand rather than load a constant. This can also be converted into a
2474/// masked vector operation if the target supports it.
2476 bool ShouldCommuteOperands) {
2477 // Match a select as operand 1. The identity constant that we are looking for
2478 // is only valid as operand 1 of a non-commutative binop.
2479 SDValue N0 = N->getOperand(0);
2480 SDValue N1 = N->getOperand(1);
2481 if (ShouldCommuteOperands)
2482 std::swap(N0, N1);
2483
2484 unsigned SelOpcode = N1.getOpcode();
2485 if ((SelOpcode != ISD::VSELECT && SelOpcode != ISD::SELECT) ||
2486 !N1.hasOneUse())
2487 return SDValue();
2488
2489 // We can't hoist all instructions because of immediate UB (not speculatable).
2490 // For example div/rem by zero.
2492 return SDValue();
2493
2494 unsigned Opcode = N->getOpcode();
2495 EVT VT = N->getValueType(0);
2496 SDValue Cond = N1.getOperand(0);
2497 SDValue TVal = N1.getOperand(1);
2498 SDValue FVal = N1.getOperand(2);
2499 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2500
2501 // This transform increases uses of N0, so freeze it to be safe.
2502 // binop N0, (vselect Cond, IDC, FVal) --> vselect Cond, N0, (binop N0, FVal)
2503 unsigned OpNo = ShouldCommuteOperands ? 0 : 1;
2504 if (isNeutralConstant(Opcode, N->getFlags(), TVal, OpNo) &&
2505 TLI.shouldFoldSelectWithIdentityConstant(Opcode, VT, SelOpcode, N0,
2506 FVal)) {
2507 SDValue F0 = DAG.getFreeze(N0);
2508 SDValue NewBO = DAG.getNode(Opcode, SDLoc(N), VT, F0, FVal, N->getFlags());
2509 return DAG.getSelect(SDLoc(N), VT, Cond, F0, NewBO);
2510 }
2511 // binop N0, (vselect Cond, TVal, IDC) --> vselect Cond, (binop N0, TVal), N0
2512 if (isNeutralConstant(Opcode, N->getFlags(), FVal, OpNo) &&
2513 TLI.shouldFoldSelectWithIdentityConstant(Opcode, VT, SelOpcode, N0,
2514 TVal)) {
2515 SDValue F0 = DAG.getFreeze(N0);
2516 SDValue NewBO = DAG.getNode(Opcode, SDLoc(N), VT, F0, TVal, N->getFlags());
2517 return DAG.getSelect(SDLoc(N), VT, Cond, NewBO, F0);
2518 }
2519
2520 return SDValue();
2521}
2522
2523SDValue DAGCombiner::foldBinOpIntoSelect(SDNode *BO) {
2524 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2525 assert(TLI.isBinOp(BO->getOpcode()) && BO->getNumValues() == 1 &&
2526 "Unexpected binary operator");
2527
2528 if (SDValue Sel = foldSelectWithIdentityConstant(BO, DAG, false))
2529 return Sel;
2530
2531 if (TLI.isCommutativeBinOp(BO->getOpcode()))
2532 if (SDValue Sel = foldSelectWithIdentityConstant(BO, DAG, true))
2533 return Sel;
2534
2535 // Don't do this unless the old select is going away. We want to eliminate the
2536 // binary operator, not replace a binop with a select.
2537 // TODO: Handle ISD::SELECT_CC.
2538 unsigned SelOpNo = 0;
2539 SDValue Sel = BO->getOperand(0);
2540 auto BinOpcode = BO->getOpcode();
2541 if (Sel.getOpcode() != ISD::SELECT || !Sel.hasOneUse()) {
2542 SelOpNo = 1;
2543 Sel = BO->getOperand(1);
2544
2545 // Peek through trunc to shift amount type.
2546 if ((BinOpcode == ISD::SHL || BinOpcode == ISD::SRA ||
2547 BinOpcode == ISD::SRL) && Sel.hasOneUse()) {
2548 // This is valid when the truncated bits of x are already zero.
2549 SDValue Op;
2550 KnownBits Known;
2551 if (isTruncateOf(DAG, Sel, Op, Known) &&
2553 Sel = Op;
2554 }
2555 }
2556
2557 if (Sel.getOpcode() != ISD::SELECT || !Sel.hasOneUse())
2558 return SDValue();
2559
2560 SDValue CT = Sel.getOperand(1);
2561 if (!isConstantOrConstantVector(CT, true) &&
2563 return SDValue();
2564
2565 SDValue CF = Sel.getOperand(2);
2566 if (!isConstantOrConstantVector(CF, true) &&
2568 return SDValue();
2569
2570 // Bail out if any constants are opaque because we can't constant fold those.
2571 // The exception is "and" and "or" with either 0 or -1 in which case we can
2572 // propagate non constant operands into select. I.e.:
2573 // and (select Cond, 0, -1), X --> select Cond, 0, X
2574 // or X, (select Cond, -1, 0) --> select Cond, -1, X
2575 bool CanFoldNonConst =
2576 (BinOpcode == ISD::AND || BinOpcode == ISD::OR) &&
2579
2580 SDValue CBO = BO->getOperand(SelOpNo ^ 1);
2581 if (!CanFoldNonConst &&
2582 !isConstantOrConstantVector(CBO, true) &&
2584 return SDValue();
2585
2586 SDLoc DL(Sel);
2587 SDValue NewCT, NewCF;
2588 EVT VT = BO->getValueType(0);
2589
2590 if (CanFoldNonConst) {
2591 // If CBO is an opaque constant, we can't rely on getNode to constant fold.
2592 if ((BinOpcode == ISD::AND && isNullOrNullSplat(CT)) ||
2593 (BinOpcode == ISD::OR && isAllOnesOrAllOnesSplat(CT)))
2594 NewCT = CT;
2595 else
2596 NewCT = CBO;
2597
2598 if ((BinOpcode == ISD::AND && isNullOrNullSplat(CF)) ||
2599 (BinOpcode == ISD::OR && isAllOnesOrAllOnesSplat(CF)))
2600 NewCF = CF;
2601 else
2602 NewCF = CBO;
2603 } else {
2604 // We have a select-of-constants followed by a binary operator with a
2605 // constant. Eliminate the binop by pulling the constant math into the
2606 // select. Example: add (select Cond, CT, CF), CBO --> select Cond, CT +
2607 // CBO, CF + CBO
2608 NewCT = SelOpNo ? DAG.FoldConstantArithmetic(BinOpcode, DL, VT, {CBO, CT})
2609 : DAG.FoldConstantArithmetic(BinOpcode, DL, VT, {CT, CBO});
2610 if (!NewCT)
2611 return SDValue();
2612
2613 NewCF = SelOpNo ? DAG.FoldConstantArithmetic(BinOpcode, DL, VT, {CBO, CF})
2614 : DAG.FoldConstantArithmetic(BinOpcode, DL, VT, {CF, CBO});
2615 if (!NewCF)
2616 return SDValue();
2617 }
2618
2619 return DAG.getSelect(DL, VT, Sel.getOperand(0), NewCT, NewCF, BO->getFlags());
2620}
2621
2623 SelectionDAG &DAG) {
2624 assert((N->getOpcode() == ISD::ADD || N->getOpcode() == ISD::SUB) &&
2625 "Expecting add or sub");
2626
2627 // Match a constant operand and a zext operand for the math instruction:
2628 // add Z, C
2629 // sub C, Z
2630 bool IsAdd = N->getOpcode() == ISD::ADD;
2631 SDValue C = IsAdd ? N->getOperand(1) : N->getOperand(0);
2632 SDValue Z = IsAdd ? N->getOperand(0) : N->getOperand(1);
2633 auto *CN = dyn_cast<ConstantSDNode>(C);
2634 if (!CN || Z.getOpcode() != ISD::ZERO_EXTEND)
2635 return SDValue();
2636
2637 // Match the zext operand as a setcc of a boolean.
2638 if (Z.getOperand(0).getValueType() != MVT::i1)
2639 return SDValue();
2640
2641 // Match the compare as: setcc (X & 1), 0, eq.
2642 if (!sd_match(Z.getOperand(0), m_SetCC(m_And(m_Value(), m_One()), m_Zero(),
2644 return SDValue();
2645
2646 // We are adding/subtracting a constant and an inverted low bit. Turn that
2647 // into a subtract/add of the low bit with incremented/decremented constant:
2648 // add (zext i1 (seteq (X & 1), 0)), C --> sub C+1, (zext (X & 1))
2649 // sub C, (zext i1 (seteq (X & 1), 0)) --> add C-1, (zext (X & 1))
2650 EVT VT = C.getValueType();
2651 SDValue LowBit = DAG.getZExtOrTrunc(Z.getOperand(0).getOperand(0), DL, VT);
2652 SDValue C1 = IsAdd ? DAG.getConstant(CN->getAPIntValue() + 1, DL, VT)
2653 : DAG.getConstant(CN->getAPIntValue() - 1, DL, VT);
2654 return DAG.getNode(IsAdd ? ISD::SUB : ISD::ADD, DL, VT, C1, LowBit);
2655}
2656
2657// Attempt to form avgceil(A, B) from (A | B) - ((A ^ B) >> 1)
2658SDValue DAGCombiner::foldSubToAvg(SDNode *N, const SDLoc &DL) {
2659 SDValue N0 = N->getOperand(0);
2660 EVT VT = N0.getValueType();
2661 SDValue A, B;
2662
2663 if ((!LegalOperations || hasOperation(ISD::AVGCEILU, VT)) &&
2665 m_Srl(m_Xor(m_Deferred(A), m_Deferred(B)), m_One())))) {
2666 return DAG.getNode(ISD::AVGCEILU, DL, VT, A, B);
2667 }
2668 if ((!LegalOperations || hasOperation(ISD::AVGCEILS, VT)) &&
2670 m_Sra(m_Xor(m_Deferred(A), m_Deferred(B)), m_One())))) {
2671 return DAG.getNode(ISD::AVGCEILS, DL, VT, A, B);
2672 }
2673 return SDValue();
2674}
2675
2676/// Try to fold a pointer arithmetic node.
2677/// This needs to be done separately from normal addition, because pointer
2678/// addition is not commutative.
2679SDValue DAGCombiner::visitPTRADD(SDNode *N) {
2680 SDValue N0 = N->getOperand(0);
2681 SDValue N1 = N->getOperand(1);
2682 EVT PtrVT = N0.getValueType();
2683 EVT IntVT = N1.getValueType();
2684 SDLoc DL(N);
2685
2686 // This is already ensured by an assert in SelectionDAG::getNode(). Several
2687 // combines here depend on this assumption.
2688 assert(PtrVT == IntVT &&
2689 "PTRADD with different operand types is not supported");
2690
2691 // fold (ptradd x, 0) -> x
2692 if (isNullConstant(N1))
2693 return N0;
2694
2695 // fold (ptradd 0, x) -> x
2696 if (PtrVT == IntVT && isNullConstant(N0))
2697 return N1;
2698
2699 if (N0.getOpcode() == ISD::PTRADD &&
2700 !reassociationCanBreakAddressingModePattern(ISD::PTRADD, DL, N, N0, N1)) {
2701 SDValue X = N0.getOperand(0);
2702 SDValue Y = N0.getOperand(1);
2703 SDValue Z = N1;
2704 bool N0OneUse = N0.hasOneUse();
2705 bool YIsConstant = DAG.isConstantIntBuildVectorOrConstantInt(Y);
2706 bool ZIsConstant = DAG.isConstantIntBuildVectorOrConstantInt(Z);
2707
2708 // (ptradd (ptradd x, y), z) -> (ptradd x, (add y, z)) if:
2709 // * y is a constant and (ptradd x, y) has one use; or
2710 // * y and z are both constants.
2711 if ((YIsConstant && N0OneUse) || (YIsConstant && ZIsConstant)) {
2712 // If both additions in the original were NUW, the new ones are as well.
2713 SDNodeFlags Flags =
2714 (N->getFlags() & N0->getFlags()) & SDNodeFlags::NoUnsignedWrap;
2715 SDValue Add = DAG.getNode(ISD::ADD, DL, IntVT, {Y, Z}, Flags);
2716 AddToWorklist(Add.getNode());
2717 return DAG.getMemBasePlusOffset(X, Add, DL, Flags);
2718 }
2719 }
2720
2721 // The following combines can turn in-bounds pointer arithmetic out of bounds.
2722 // That is problematic for settings like AArch64's CPA, which checks that
2723 // intermediate results of pointer arithmetic remain in bounds. The target
2724 // therefore needs to opt-in to enable them.
2726 DAG.getMachineFunction().getFunction(), PtrVT))
2727 return SDValue();
2728
2729 if (N0.getOpcode() == ISD::PTRADD && isa<ConstantSDNode>(N1)) {
2730 // Fold (ptradd (ptradd GA, v), c) -> (ptradd (ptradd GA, c) v) with
2731 // global address GA and constant c, such that c can be folded into GA.
2732 // TODO: Support constant vector splats.
2733 SDValue GAValue = N0.getOperand(0);
2734 if (const GlobalAddressSDNode *GA =
2736 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2737 if (!LegalOperations && TLI.isOffsetFoldingLegal(GA)) {
2738 // If both additions in the original were NUW, reassociation preserves
2739 // that.
2740 SDNodeFlags Flags =
2741 (N->getFlags() & N0->getFlags()) & SDNodeFlags::NoUnsignedWrap;
2742 SDValue Inner = DAG.getMemBasePlusOffset(GAValue, N1, DL, Flags);
2743 AddToWorklist(Inner.getNode());
2744 return DAG.getMemBasePlusOffset(Inner, N0.getOperand(1), DL, Flags);
2745 }
2746 }
2747 }
2748
2749 if (N1.getOpcode() == ISD::ADD && N1.hasOneUse()) {
2750 // (ptradd x, (add y, z)) -> (ptradd (ptradd x, y), z) if z is a constant,
2751 // y is not, and (add y, z) is used only once.
2752 // (ptradd x, (add y, z)) -> (ptradd (ptradd x, z), y) if y is a constant,
2753 // z is not, and (add y, z) is used only once.
2754 // The goal is to move constant offsets to the outermost ptradd, to create
2755 // more opportunities to fold offsets into memory instructions.
2756 // Together with the another combine above, this also implements
2757 // (ptradd (ptradd x, y), z) -> (ptradd (ptradd x, z), y)).
2758 SDValue X = N0;
2759 SDValue Y = N1.getOperand(0);
2760 SDValue Z = N1.getOperand(1);
2761 bool YIsConstant = DAG.isConstantIntBuildVectorOrConstantInt(Y);
2762 bool ZIsConstant = DAG.isConstantIntBuildVectorOrConstantInt(Z);
2763
2764 // If both additions in the original were NUW, reassociation preserves that.
2765 SDNodeFlags ReassocFlags =
2766 (N->getFlags() & N1->getFlags()) & SDNodeFlags::NoUnsignedWrap;
2767
2768 if (ZIsConstant != YIsConstant) {
2769 if (YIsConstant)
2770 std::swap(Y, Z);
2771 SDValue Inner = DAG.getMemBasePlusOffset(X, Y, DL, ReassocFlags);
2772 AddToWorklist(Inner.getNode());
2773 return DAG.getMemBasePlusOffset(Inner, Z, DL, ReassocFlags);
2774 }
2775 }
2776
2777 // Transform (ptradd a, b) -> (or disjoint a, b) if it is equivalent and if
2778 // that transformation can't block an offset folding at any use of the ptradd.
2779 // This should be done late, after legalization, so that it doesn't block
2780 // other ptradd combines that could enable more offset folding.
2781 if (LegalOperations && DAG.haveNoCommonBitsSet(N0, N1)) {
2782 bool TransformCannotBreakAddrMode = none_of(N->users(), [&](SDNode *User) {
2783 return canFoldInAddressingMode(N, User, DAG, TLI);
2784 });
2785
2786 if (TransformCannotBreakAddrMode)
2787 return DAG.getNode(ISD::OR, DL, PtrVT, N0, N1, SDNodeFlags::Disjoint);
2788 }
2789
2790 return SDValue();
2791}
2792
2793/// Try to fold a 'not' shifted sign-bit with add/sub with constant operand into
2794/// a shift and add with a different constant.
2796 SelectionDAG &DAG) {
2797 assert((N->getOpcode() == ISD::ADD || N->getOpcode() == ISD::SUB) &&
2798 "Expecting add or sub");
2799
2800 // We need a constant operand for the add/sub, and the other operand is a
2801 // logical shift right: add (srl), C or sub C, (srl).
2802 bool IsAdd = N->getOpcode() == ISD::ADD;
2803 SDValue ConstantOp = IsAdd ? N->getOperand(1) : N->getOperand(0);
2804 SDValue ShiftOp = IsAdd ? N->getOperand(0) : N->getOperand(1);
2805 if (!DAG.isConstantIntBuildVectorOrConstantInt(ConstantOp) ||
2806 ShiftOp.getOpcode() != ISD::SRL)
2807 return SDValue();
2808
2809 // The shift must be of a 'not' value.
2810 SDValue Not = ShiftOp.getOperand(0);
2811 if (!Not.hasOneUse() || !isBitwiseNot(Not))
2812 return SDValue();
2813
2814 // The shift must be moving the sign bit to the least-significant-bit.
2815 EVT VT = ShiftOp.getValueType();
2816 SDValue ShAmt = ShiftOp.getOperand(1);
2817 ConstantSDNode *ShAmtC = isConstOrConstSplat(ShAmt);
2818 if (!ShAmtC || ShAmtC->getAPIntValue() != (VT.getScalarSizeInBits() - 1))
2819 return SDValue();
2820
2821 // Eliminate the 'not' by adjusting the shift and add/sub constant:
2822 // add (srl (not X), 31), C --> add (sra X, 31), (C + 1)
2823 // sub C, (srl (not X), 31) --> add (srl X, 31), (C - 1)
2824 if (SDValue NewC = DAG.FoldConstantArithmetic(
2825 IsAdd ? ISD::ADD : ISD::SUB, DL, VT,
2826 {ConstantOp, DAG.getConstant(1, DL, VT)})) {
2827 SDValue NewShift = DAG.getNode(IsAdd ? ISD::SRA : ISD::SRL, DL, VT,
2828 Not.getOperand(0), ShAmt);
2829 return DAG.getNode(ISD::ADD, DL, VT, NewShift, NewC);
2830 }
2831
2832 return SDValue();
2833}
2834
2835static bool
2837 return (isBitwiseNot(Op0) && Op0.getOperand(0) == Op1) ||
2838 (isBitwiseNot(Op1) && Op1.getOperand(0) == Op0);
2839}
2840
2841/// Try to fold a node that behaves like an ADD (note that N isn't necessarily
2842/// an ISD::ADD here, it could for example be an ISD::OR if we know that there
2843/// are no common bits set in the operands).
2844SDValue DAGCombiner::visitADDLike(SDNode *N) {
2845 SDValue N0 = N->getOperand(0);
2846 SDValue N1 = N->getOperand(1);
2847 EVT VT = N0.getValueType();
2848 SDLoc DL(N);
2849
2850 // fold (add x, undef) -> undef
2851 if (N0.isUndef())
2852 return N0;
2853 if (N1.isUndef())
2854 return N1;
2855
2856 // fold (add c1, c2) -> c1+c2
2857 if (SDValue C = DAG.FoldConstantArithmetic(ISD::ADD, DL, VT, {N0, N1}))
2858 return C;
2859
2860 // canonicalize constant to RHS
2863 return DAG.getNode(ISD::ADD, DL, VT, N1, N0);
2864
2865 if (areBitwiseNotOfEachother(N0, N1))
2866 return DAG.getConstant(APInt::getAllOnes(VT.getScalarSizeInBits()), DL, VT);
2867
2868 // fold vector ops
2869 if (VT.isVector()) {
2870 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
2871 return FoldedVOp;
2872
2873 // fold (add x, 0) -> x, vector edition
2875 return N0;
2876 }
2877
2878 // fold (add x, 0) -> x
2879 if (isNullConstant(N1))
2880 return N0;
2881
2882 if (N0.getOpcode() == ISD::SUB) {
2883 SDValue N00 = N0.getOperand(0);
2884 SDValue N01 = N0.getOperand(1);
2885
2886 // fold ((A-c1)+c2) -> (A+(c2-c1))
2887 if (SDValue Sub = DAG.FoldConstantArithmetic(ISD::SUB, DL, VT, {N1, N01}))
2888 return DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), Sub);
2889
2890 // fold ((c1-A)+c2) -> (c1+c2)-A
2891 if (SDValue Add = DAG.FoldConstantArithmetic(ISD::ADD, DL, VT, {N1, N00}))
2892 return DAG.getNode(ISD::SUB, DL, VT, Add, N0.getOperand(1));
2893 }
2894
2895 // add (sext i1 X), 1 -> zext (not i1 X)
2896 // We don't transform this pattern:
2897 // add (zext i1 X), -1 -> sext (not i1 X)
2898 // because most (?) targets generate better code for the zext form.
2899 if (N0.getOpcode() == ISD::SIGN_EXTEND && N0.hasOneUse() &&
2900 isOneOrOneSplat(N1)) {
2901 SDValue X = N0.getOperand(0);
2902 if ((!LegalOperations ||
2903 (TLI.isOperationLegal(ISD::XOR, X.getValueType()) &&
2905 X.getScalarValueSizeInBits() == 1) {
2906 SDValue Not = DAG.getNOT(DL, X, X.getValueType());
2907 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, Not);
2908 }
2909 }
2910
2911 // Fold (add (or x, c0), c1) -> (add x, (c0 + c1))
2912 // iff (or x, c0) is equivalent to (add x, c0).
2913 // Fold (add (xor x, c0), c1) -> (add x, (c0 + c1))
2914 // iff (xor x, c0) is equivalent to (add x, c0).
2915 if (DAG.isADDLike(N0)) {
2916 SDValue N01 = N0.getOperand(1);
2917 if (SDValue Add = DAG.FoldConstantArithmetic(ISD::ADD, DL, VT, {N1, N01}))
2918 return DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), Add);
2919 }
2920
2921 if (SDValue NewSel = foldBinOpIntoSelect(N))
2922 return NewSel;
2923
2924 // reassociate add
2925 if (!reassociationCanBreakAddressingModePattern(ISD::ADD, DL, N, N0, N1)) {
2926 if (SDValue RADD = reassociateOps(ISD::ADD, DL, N0, N1, N->getFlags()))
2927 return RADD;
2928
2929 // Reassociate (add (or x, c), y) -> (add add(x, y), c)) if (or x, c) is
2930 // equivalent to (add x, c).
2931 // Reassociate (add (xor x, c), y) -> (add add(x, y), c)) if (xor x, c) is
2932 // equivalent to (add x, c).
2933 // Do this optimization only when adding c does not introduce instructions
2934 // for adding carries.
2935 auto ReassociateAddOr = [&](SDValue N0, SDValue N1) {
2936 if (DAG.isADDLike(N0) && N0.hasOneUse() &&
2937 isConstantOrConstantVector(N0.getOperand(1), /* NoOpaque */ true)) {
2938 // If N0's type does not split or is a sign mask, it does not introduce
2939 // add carry.
2940 auto TyActn = TLI.getTypeAction(*DAG.getContext(), N0.getValueType());
2941 bool NoAddCarry = TyActn == TargetLoweringBase::TypeLegal ||
2944 if (NoAddCarry)
2945 return DAG.getNode(
2946 ISD::ADD, DL, VT,
2947 DAG.getNode(ISD::ADD, DL, VT, N1, N0.getOperand(0)),
2948 N0.getOperand(1));
2949 }
2950 return SDValue();
2951 };
2952 if (SDValue Add = ReassociateAddOr(N0, N1))
2953 return Add;
2954 if (SDValue Add = ReassociateAddOr(N1, N0))
2955 return Add;
2956
2957 // Fold add(vecreduce(x), vecreduce(y)) -> vecreduce(add(x, y))
2958 if (SDValue SD =
2959 reassociateReduction(ISD::VECREDUCE_ADD, ISD::ADD, DL, VT, N0, N1))
2960 return SD;
2961 }
2962
2963 SDValue A, B, C, D;
2964
2965 // fold ((0-A) + B) -> B-A
2966 if (sd_match(N0, m_Neg(m_Value(A))))
2967 return DAG.getNode(ISD::SUB, DL, VT, N1, A);
2968
2969 // fold (A + (0-B)) -> A-B
2970 if (sd_match(N1, m_Neg(m_Value(B))))
2971 return DAG.getNode(ISD::SUB, DL, VT, N0, B);
2972
2973 // fold (A+(B-A)) -> B
2974 if (sd_match(N1, m_Sub(m_Value(B), m_Specific(N0))))
2975 return B;
2976
2977 // fold ((B-A)+A) -> B
2978 if (sd_match(N0, m_Sub(m_Value(B), m_Specific(N1))))
2979 return B;
2980
2981 // fold ((A-B)+(C-A)) -> (C-B)
2982 if (sd_match(N0, m_Sub(m_Value(A), m_Value(B))) &&
2984 return DAG.getNode(ISD::SUB, DL, VT, C, B);
2985
2986 // fold ((A-B)+(B-C)) -> (A-C)
2987 if (sd_match(N0, m_Sub(m_Value(A), m_Value(B))) &&
2989 return DAG.getNode(ISD::SUB, DL, VT, A, C);
2990
2991 // fold (A+(B-(A+C))) to (B-C)
2992 // fold (A+(B-(C+A))) to (B-C)
2993 if (sd_match(N1, m_Sub(m_Value(B), m_Add(m_Specific(N0), m_Value(C)))))
2994 return DAG.getNode(ISD::SUB, DL, VT, B, C);
2995
2996 // fold (A+((B-A)+or-C)) to (B+or-C)
2997 if (sd_match(N1,
2999 m_Sub(m_Sub(m_Value(B), m_Specific(N0)), m_Value(C)))))
3000 return DAG.getNode(N1.getOpcode(), DL, VT, B, C);
3001
3002 // fold (A-B)+(C-D) to (A+C)-(B+D) when A or C is constant
3003 if (sd_match(N0, m_OneUse(m_Sub(m_Value(A), m_Value(B)))) &&
3004 sd_match(N1, m_OneUse(m_Sub(m_Value(C), m_Value(D)))) &&
3006 return DAG.getNode(ISD::SUB, DL, VT,
3007 DAG.getNode(ISD::ADD, SDLoc(N0), VT, A, C),
3008 DAG.getNode(ISD::ADD, SDLoc(N1), VT, B, D));
3009
3010 // fold (add (umax X, C), -C) --> (usubsat X, C)
3011 if (N0.getOpcode() == ISD::UMAX && hasOperation(ISD::USUBSAT, VT)) {
3012 auto MatchUSUBSAT = [](ConstantSDNode *Max, ConstantSDNode *Op) {
3013 return (!Max && !Op) ||
3014 (Max && Op && Max->getAPIntValue() == (-Op->getAPIntValue()));
3015 };
3016 if (ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchUSUBSAT,
3017 /*AllowUndefs*/ true))
3018 return DAG.getNode(ISD::USUBSAT, DL, VT, N0.getOperand(0),
3019 N0.getOperand(1));
3020 }
3021
3023 return SDValue(N, 0);
3024
3025 if (isOneOrOneSplat(N1)) {
3026 // fold (add (xor a, -1), 1) -> (sub 0, a)
3027 if (isBitwiseNot(N0))
3028 return DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
3029 N0.getOperand(0));
3030
3031 // fold (add (add (xor a, -1), b), 1) -> (sub b, a)
3032 if (N0.getOpcode() == ISD::ADD) {
3033 SDValue A, Xor;
3034
3035 if (isBitwiseNot(N0.getOperand(0))) {
3036 A = N0.getOperand(1);
3037 Xor = N0.getOperand(0);
3038 } else if (isBitwiseNot(N0.getOperand(1))) {
3039 A = N0.getOperand(0);
3040 Xor = N0.getOperand(1);
3041 }
3042
3043 if (Xor)
3044 return DAG.getNode(ISD::SUB, DL, VT, A, Xor.getOperand(0));
3045 }
3046
3047 // Look for:
3048 // add (add x, y), 1
3049 // And if the target does not like this form then turn into:
3050 // sub y, (xor x, -1)
3051 if (!TLI.preferIncOfAddToSubOfNot(VT) && N0.getOpcode() == ISD::ADD &&
3052 N0.hasOneUse() &&
3053 // Limit this to after legalization if the add has wrap flags
3054 (Level >= AfterLegalizeDAG || (!N->getFlags().hasNoUnsignedWrap() &&
3055 !N->getFlags().hasNoSignedWrap()))) {
3056 SDValue Not = DAG.getNOT(DL, N0.getOperand(0), VT);
3057 return DAG.getNode(ISD::SUB, DL, VT, N0.getOperand(1), Not);
3058 }
3059 }
3060
3061 // (x - y) + -1 -> add (xor y, -1), x
3062 if (N0.getOpcode() == ISD::SUB && N0.hasOneUse() &&
3063 isAllOnesOrAllOnesSplat(N1, /*AllowUndefs=*/true)) {
3064 SDValue Not = DAG.getNOT(DL, N0.getOperand(1), VT);
3065 return DAG.getNode(ISD::ADD, DL, VT, Not, N0.getOperand(0));
3066 }
3067
3068 // Fold add(mul(add(A, CA), CM), CB) -> add(mul(A, CM), CM*CA+CB).
3069 // This can help if the inner add has multiple uses.
3070 APInt CM, CA;
3071 if (ConstantSDNode *CB = dyn_cast<ConstantSDNode>(N1)) {
3072 if (VT.getScalarSizeInBits() <= 64) {
3074 m_ConstInt(CM)))) &&
3076 (CA * CM + CB->getAPIntValue()).getSExtValue())) {
3077 SDNodeFlags Flags;
3078 // If all the inputs are nuw, the outputs can be nuw. If all the input
3079 // are _also_ nsw the outputs can be too.
3080 if (N->getFlags().hasNoUnsignedWrap() &&
3081 N0->getFlags().hasNoUnsignedWrap() &&
3084 if (N->getFlags().hasNoSignedWrap() &&
3085 N0->getFlags().hasNoSignedWrap() &&
3088 }
3089 SDValue Mul = DAG.getNode(ISD::MUL, SDLoc(N1), VT, A,
3090 DAG.getConstant(CM, DL, VT), Flags);
3091 return DAG.getNode(
3092 ISD::ADD, DL, VT, Mul,
3093 DAG.getConstant(CA * CM + CB->getAPIntValue(), DL, VT), Flags);
3094 }
3095 // Also look in case there is an intermediate add.
3096 if (sd_match(N0, m_OneUse(m_Add(
3098 m_ConstInt(CM))),
3099 m_Value(B)))) &&
3101 (CA * CM + CB->getAPIntValue()).getSExtValue())) {
3102 SDNodeFlags Flags;
3103 // If all the inputs are nuw, the outputs can be nuw. If all the input
3104 // are _also_ nsw the outputs can be too.
3105 SDValue OMul =
3106 N0.getOperand(0) == B ? N0.getOperand(1) : N0.getOperand(0);
3107 if (N->getFlags().hasNoUnsignedWrap() &&
3108 N0->getFlags().hasNoUnsignedWrap() &&
3109 OMul->getFlags().hasNoUnsignedWrap() &&
3110 OMul.getOperand(0)->getFlags().hasNoUnsignedWrap()) {
3112 if (N->getFlags().hasNoSignedWrap() &&
3113 N0->getFlags().hasNoSignedWrap() &&
3114 OMul->getFlags().hasNoSignedWrap() &&
3115 OMul.getOperand(0)->getFlags().hasNoSignedWrap())
3117 }
3118 SDValue Mul = DAG.getNode(ISD::MUL, SDLoc(N1), VT, A,
3119 DAG.getConstant(CM, DL, VT), Flags);
3120 SDValue Add = DAG.getNode(ISD::ADD, SDLoc(N1), VT, Mul, B, Flags);
3121 return DAG.getNode(
3122 ISD::ADD, DL, VT, Add,
3123 DAG.getConstant(CA * CM + CB->getAPIntValue(), DL, VT), Flags);
3124 }
3125 }
3126 }
3127
3128 if (SDValue Combined = visitADDLikeCommutative(N0, N1, N))
3129 return Combined;
3130
3131 if (SDValue Combined = visitADDLikeCommutative(N1, N0, N))
3132 return Combined;
3133
3134 return SDValue();
3135}
3136
3137// Attempt to form avgfloor(A, B) from (A & B) + ((A ^ B) >> 1)
3138SDValue DAGCombiner::foldAddToAvg(SDNode *N, const SDLoc &DL) {
3139 SDValue N0 = N->getOperand(0);
3140 EVT VT = N0.getValueType();
3141 SDValue A, B;
3142
3143 if ((!LegalOperations || hasOperation(ISD::AVGFLOORU, VT)) &&
3145 m_Srl(m_Xor(m_Deferred(A), m_Deferred(B)), m_One())))) {
3146 return DAG.getNode(ISD::AVGFLOORU, DL, VT, A, B);
3147 }
3148 if ((!LegalOperations || hasOperation(ISD::AVGFLOORS, VT)) &&
3150 m_Sra(m_Xor(m_Deferred(A), m_Deferred(B)), m_One())))) {
3151 return DAG.getNode(ISD::AVGFLOORS, DL, VT, A, B);
3152 }
3153
3154 return SDValue();
3155}
3156
3157SDValue DAGCombiner::visitADD(SDNode *N) {
3158 SDValue N0 = N->getOperand(0);
3159 SDValue N1 = N->getOperand(1);
3160 EVT VT = N0.getValueType();
3161 SDLoc DL(N);
3162
3163 if (SDValue Combined = visitADDLike(N))
3164 return Combined;
3165
3166 if (SDValue V = foldAddSubBoolOfMaskedVal(N, DL, DAG))
3167 return V;
3168
3169 if (SDValue V = foldAddSubOfSignBit(N, DL, DAG))
3170 return V;
3171
3172 if (SDValue V = MatchRotate(N0, N1, SDLoc(N), /*FromAdd=*/true))
3173 return V;
3174
3175 // Try to match AVGFLOOR fixedwidth pattern
3176 if (SDValue V = foldAddToAvg(N, DL))
3177 return V;
3178
3179 // fold (a+b) -> (a|b) iff a and b share no bits.
3180 if ((!LegalOperations || TLI.isOperationLegal(ISD::OR, VT)) &&
3181 DAG.haveNoCommonBitsSet(N0, N1))
3182 return DAG.getNode(ISD::OR, DL, VT, N0, N1, SDNodeFlags::Disjoint);
3183
3184 // Fold (add (vscale * C0), (vscale * C1)) to (vscale * (C0 + C1)).
3185 if (N0.getOpcode() == ISD::VSCALE && N1.getOpcode() == ISD::VSCALE) {
3186 const APInt &C0 = N0->getConstantOperandAPInt(0);
3187 const APInt &C1 = N1->getConstantOperandAPInt(0);
3188 return DAG.getVScale(DL, VT, C0 + C1);
3189 }
3190
3191 // fold a+vscale(c1)+vscale(c2) -> a+vscale(c1+c2)
3192 if (N0.getOpcode() == ISD::ADD &&
3193 N0.getOperand(1).getOpcode() == ISD::VSCALE &&
3194 N1.getOpcode() == ISD::VSCALE) {
3195 const APInt &VS0 = N0.getOperand(1)->getConstantOperandAPInt(0);
3196 const APInt &VS1 = N1->getConstantOperandAPInt(0);
3197 SDValue VS = DAG.getVScale(DL, VT, VS0 + VS1);
3198 return DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), VS);
3199 }
3200
3201 // Fold (add step_vector(c1), step_vector(c2) to step_vector(c1+c2))
3202 if (N0.getOpcode() == ISD::STEP_VECTOR &&
3203 N1.getOpcode() == ISD::STEP_VECTOR) {
3204 const APInt &C0 = N0->getConstantOperandAPInt(0);
3205 const APInt &C1 = N1->getConstantOperandAPInt(0);
3206 APInt NewStep = C0 + C1;
3207 return DAG.getStepVector(DL, VT, NewStep);
3208 }
3209
3210 // Fold a + step_vector(c1) + step_vector(c2) to a + step_vector(c1+c2)
3211 if (N0.getOpcode() == ISD::ADD &&
3213 N1.getOpcode() == ISD::STEP_VECTOR) {
3214 const APInt &SV0 = N0.getOperand(1)->getConstantOperandAPInt(0);
3215 const APInt &SV1 = N1->getConstantOperandAPInt(0);
3216 APInt NewStep = SV0 + SV1;
3217 SDValue SV = DAG.getStepVector(DL, VT, NewStep);
3218 return DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), SV);
3219 }
3220
3221 return SDValue();
3222}
3223
3224SDValue DAGCombiner::visitADDSAT(SDNode *N) {
3225 unsigned Opcode = N->getOpcode();
3226 SDValue N0 = N->getOperand(0);
3227 SDValue N1 = N->getOperand(1);
3228 EVT VT = N0.getValueType();
3229 bool IsSigned = Opcode == ISD::SADDSAT;
3230 SDLoc DL(N);
3231
3232 // fold (add_sat x, undef) -> -1
3233 if (N0.isUndef() || N1.isUndef())
3234 return DAG.getAllOnesConstant(DL, VT);
3235
3236 // fold (add_sat c1, c2) -> c3
3237 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
3238 return C;
3239
3240 // canonicalize constant to RHS
3243 return DAG.getNode(Opcode, DL, VT, N1, N0);
3244
3245 // fold vector ops
3246 if (VT.isVector()) {
3247 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
3248 return FoldedVOp;
3249
3250 // fold (add_sat x, 0) -> x, vector edition
3252 return N0;
3253 }
3254
3255 // fold (add_sat x, 0) -> x
3256 if (isNullConstant(N1))
3257 return N0;
3258
3259 // If it cannot overflow, transform into an add.
3260 if (DAG.willNotOverflowAdd(IsSigned, N0, N1))
3261 return DAG.getNode(ISD::ADD, DL, VT, N0, N1);
3262
3263 return SDValue();
3264}
3265
3267 bool ForceCarryReconstruction = false) {
3268 bool Masked = false;
3269
3270 // First, peel away TRUNCATE/ZERO_EXTEND/AND nodes due to legalization.
3271 while (true) {
3272 if (V.getOpcode() == ISD::TRUNCATE || V.getOpcode() == ISD::ZERO_EXTEND) {
3273 V = V.getOperand(0);
3274 continue;
3275 }
3276
3277 if (V.getOpcode() == ISD::AND && isOneConstant(V.getOperand(1))) {
3278 if (ForceCarryReconstruction)
3279 return V;
3280
3281 Masked = true;
3282 V = V.getOperand(0);
3283 continue;
3284 }
3285
3286 if (ForceCarryReconstruction && V.getValueType() == MVT::i1)
3287 return V;
3288
3289 break;
3290 }
3291
3292 // If this is not a carry, return.
3293 if (V.getResNo() != 1)
3294 return SDValue();
3295
3296 if (V.getOpcode() != ISD::UADDO_CARRY && V.getOpcode() != ISD::USUBO_CARRY &&
3297 V.getOpcode() != ISD::UADDO && V.getOpcode() != ISD::USUBO)
3298 return SDValue();
3299
3300 EVT VT = V->getValueType(0);
3301 if (!TLI.isOperationLegalOrCustom(V.getOpcode(), VT))
3302 return SDValue();
3303
3304 // If the result is masked, then no matter what kind of bool it is we can
3305 // return. If it isn't, then we need to make sure the bool type is either 0 or
3306 // 1 and not other values.
3307 if (Masked ||
3308 TLI.getBooleanContents(V.getValueType()) ==
3310 return V;
3311
3312 return SDValue();
3313}
3314
3315/// Given the operands of an add/sub operation, see if the 2nd operand is a
3316/// masked 0/1 whose source operand is actually known to be 0/-1. If so, invert
3317/// the opcode and bypass the mask operation.
3318static SDValue foldAddSubMasked1(bool IsAdd, SDValue N0, SDValue N1,
3319 SelectionDAG &DAG, const SDLoc &DL) {
3320 if (N1.getOpcode() == ISD::ZERO_EXTEND)
3321 N1 = N1.getOperand(0);
3322
3323 if (N1.getOpcode() != ISD::AND || !isOneOrOneSplat(N1->getOperand(1)))
3324 return SDValue();
3325
3326 EVT VT = N0.getValueType();
3327 SDValue N10 = N1.getOperand(0);
3328 if (N10.getValueType() != VT && N10.getOpcode() == ISD::TRUNCATE)
3329 N10 = N10.getOperand(0);
3330
3331 if (N10.getValueType() != VT)
3332 return SDValue();
3333
3334 if (DAG.ComputeNumSignBits(N10) != VT.getScalarSizeInBits())
3335 return SDValue();
3336
3337 // add N0, (and (AssertSext X, i1), 1) --> sub N0, X
3338 // sub N0, (and (AssertSext X, i1), 1) --> add N0, X
3339 return DAG.getNode(IsAdd ? ISD::SUB : ISD::ADD, DL, VT, N0, N10);
3340}
3341
3342/// Helper for doing combines based on N0 and N1 being added to each other.
3343SDValue DAGCombiner::visitADDLikeCommutative(SDValue N0, SDValue N1,
3344 SDNode *LocReference) {
3345 EVT VT = N0.getValueType();
3346 SDLoc DL(LocReference);
3347
3348 // fold (add x, shl(0 - y, n)) -> sub(x, shl(y, n))
3349 SDValue Y, N;
3350 if (sd_match(N1, m_Shl(m_Neg(m_Value(Y)), m_Value(N))))
3351 return DAG.getNode(ISD::SUB, DL, VT, N0,
3352 DAG.getNode(ISD::SHL, DL, VT, Y, N));
3353
3354 if (SDValue V = foldAddSubMasked1(true, N0, N1, DAG, DL))
3355 return V;
3356
3357 // Look for:
3358 // add (add x, 1), y
3359 // And if the target does not like this form then turn into:
3360 // sub y, (xor x, -1)
3361 if (!TLI.preferIncOfAddToSubOfNot(VT) && N0.getOpcode() == ISD::ADD &&
3362 N0.hasOneUse() && isOneOrOneSplat(N0.getOperand(1)) &&
3363 // Limit this to after legalization if the add has wrap flags
3364 (Level >= AfterLegalizeDAG || (!N0->getFlags().hasNoUnsignedWrap() &&
3365 !N0->getFlags().hasNoSignedWrap()))) {
3366 SDValue Not = DAG.getNOT(DL, N0.getOperand(0), VT);
3367 return DAG.getNode(ISD::SUB, DL, VT, N1, Not);
3368 }
3369
3370 if (N0.getOpcode() == ISD::SUB && N0.hasOneUse()) {
3371 // Hoist one-use subtraction by non-opaque constant:
3372 // (x - C) + y -> (x + y) - C
3373 // This is necessary because SUB(X,C) -> ADD(X,-C) doesn't work for vectors.
3374 if (isConstantOrConstantVector(N0.getOperand(1), /*NoOpaques=*/true)) {
3375 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), N1);
3376 return DAG.getNode(ISD::SUB, DL, VT, Add, N0.getOperand(1));
3377 }
3378 // Hoist one-use subtraction from non-opaque constant:
3379 // (C - x) + y -> (y - x) + C
3380 if (isConstantOrConstantVector(N0.getOperand(0), /*NoOpaques=*/true)) {
3381 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N1, N0.getOperand(1));
3382 return DAG.getNode(ISD::ADD, DL, VT, Sub, N0.getOperand(0));
3383 }
3384 }
3385
3386 // add (mul x, C), x -> mul x, C+1
3387 if (N0.getOpcode() == ISD::MUL && N0.getOperand(0) == N1 &&
3388 isConstantOrConstantVector(N0.getOperand(1), /*NoOpaques=*/true) &&
3389 N0.hasOneUse()) {
3390 SDValue NewC = DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(1),
3391 DAG.getConstant(1, DL, VT));
3392 return DAG.getNode(ISD::MUL, DL, VT, N0.getOperand(0), NewC);
3393 }
3394
3395 // If the target's bool is represented as 0/1, prefer to make this 'sub 0/1'
3396 // rather than 'add 0/-1' (the zext should get folded).
3397 // add (sext i1 Y), X --> sub X, (zext i1 Y)
3398 if (N0.getOpcode() == ISD::SIGN_EXTEND &&
3399 N0.getOperand(0).getScalarValueSizeInBits() == 1 &&
3401 SDValue ZExt = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0.getOperand(0));
3402 return DAG.getNode(ISD::SUB, DL, VT, N1, ZExt);
3403 }
3404
3405 // add X, (sextinreg Y i1) -> sub X, (and Y 1)
3406 if (N1.getOpcode() == ISD::SIGN_EXTEND_INREG) {
3407 VTSDNode *TN = cast<VTSDNode>(N1.getOperand(1));
3408 if (TN->getVT() == MVT::i1) {
3409 SDValue ZExt = DAG.getNode(ISD::AND, DL, VT, N1.getOperand(0),
3410 DAG.getConstant(1, DL, VT));
3411 return DAG.getNode(ISD::SUB, DL, VT, N0, ZExt);
3412 }
3413 }
3414
3415 // (add X, (uaddo_carry Y, 0, Carry)) -> (uaddo_carry X, Y, Carry)
3416 if (N1.getOpcode() == ISD::UADDO_CARRY && isNullConstant(N1.getOperand(1)) &&
3417 N1.getResNo() == 0)
3418 return DAG.getNode(ISD::UADDO_CARRY, DL, N1->getVTList(),
3419 N0, N1.getOperand(0), N1.getOperand(2));
3420
3421 // (add X, Carry) -> (uaddo_carry X, 0, Carry)
3423 if (SDValue Carry = getAsCarry(TLI, N1))
3424 return DAG.getNode(ISD::UADDO_CARRY, DL,
3425 DAG.getVTList(VT, Carry.getValueType()), N0,
3426 DAG.getConstant(0, DL, VT), Carry);
3427
3428 return SDValue();
3429}
3430
3431SDValue DAGCombiner::visitADDC(SDNode *N) {
3432 SDValue N0 = N->getOperand(0);
3433 SDValue N1 = N->getOperand(1);
3434 EVT VT = N0.getValueType();
3435 SDLoc DL(N);
3436
3437 // If the flag result is dead, turn this into an ADD.
3438 if (!N->hasAnyUseOfValue(1))
3439 return CombineTo(N, DAG.getNode(ISD::ADD, DL, VT, N0, N1),
3440 DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
3441
3442 // canonicalize constant to RHS.
3443 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
3444 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3445 if (N0C && !N1C)
3446 return DAG.getNode(ISD::ADDC, DL, N->getVTList(), N1, N0);
3447
3448 // fold (addc x, 0) -> x + no carry out
3449 if (isNullConstant(N1))
3450 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE,
3451 DL, MVT::Glue));
3452
3453 // If it cannot overflow, transform into an add.
3455 return CombineTo(N, DAG.getNode(ISD::ADD, DL, VT, N0, N1),
3456 DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
3457
3458 return SDValue();
3459}
3460
3461/**
3462 * Flips a boolean if it is cheaper to compute. If the Force parameters is set,
3463 * then the flip also occurs if computing the inverse is the same cost.
3464 * This function returns an empty SDValue in case it cannot flip the boolean
3465 * without increasing the cost of the computation. If you want to flip a boolean
3466 * no matter what, use DAG.getLogicalNOT.
3467 */
3469 const TargetLowering &TLI,
3470 bool Force) {
3471 if (Force && isa<ConstantSDNode>(V))
3472 return DAG.getLogicalNOT(SDLoc(V), V, V.getValueType());
3473
3474 if (V.getOpcode() != ISD::XOR)
3475 return SDValue();
3476
3477 if (DAG.isBoolConstant(V.getOperand(1)) == true)
3478 return V.getOperand(0);
3479 if (Force && isConstOrConstSplat(V.getOperand(1), false))
3480 return DAG.getLogicalNOT(SDLoc(V), V, V.getValueType());
3481 return SDValue();
3482}
3483
3484SDValue DAGCombiner::visitADDO(SDNode *N) {
3485 SDValue N0 = N->getOperand(0);
3486 SDValue N1 = N->getOperand(1);
3487 EVT VT = N0.getValueType();
3488 bool IsSigned = (ISD::SADDO == N->getOpcode());
3489
3490 EVT CarryVT = N->getValueType(1);
3491 SDLoc DL(N);
3492
3493 // If the flag result is dead, turn this into an ADD.
3494 if (!N->hasAnyUseOfValue(1))
3495 return CombineTo(N, DAG.getNode(ISD::ADD, DL, VT, N0, N1),
3496 DAG.getUNDEF(CarryVT));
3497
3498 // canonicalize constant to RHS.
3501 return DAG.getNode(N->getOpcode(), DL, N->getVTList(), N1, N0);
3502
3503 // fold (addo x, 0) -> x + no carry out
3504 if (isNullOrNullSplat(N1))
3505 return CombineTo(N, N0, DAG.getConstant(0, DL, CarryVT));
3506
3507 // If it cannot overflow, transform into an add.
3508 if (DAG.willNotOverflowAdd(IsSigned, N0, N1))
3509 return CombineTo(N, DAG.getNode(ISD::ADD, DL, VT, N0, N1),
3510 DAG.getConstant(0, DL, CarryVT));
3511
3512 if (IsSigned) {
3513 // fold (saddo (xor a, -1), 1) -> (ssub 0, a).
3514 if (isBitwiseNot(N0) && isOneOrOneSplat(N1))
3515 return DAG.getNode(ISD::SSUBO, DL, N->getVTList(),
3516 DAG.getConstant(0, DL, VT), N0.getOperand(0));
3517 } else {
3518 // fold (uaddo (xor a, -1), 1) -> (usub 0, a) and flip carry.
3519 if (isBitwiseNot(N0) && isOneOrOneSplat(N1)) {
3520 SDValue Sub = DAG.getNode(ISD::USUBO, DL, N->getVTList(),
3521 DAG.getConstant(0, DL, VT), N0.getOperand(0));
3522 return CombineTo(
3523 N, Sub, DAG.getLogicalNOT(DL, Sub.getValue(1), Sub->getValueType(1)));
3524 }
3525
3526 if (SDValue Combined = visitUADDOLike(N0, N1, N))
3527 return Combined;
3528
3529 if (SDValue Combined = visitUADDOLike(N1, N0, N))
3530 return Combined;
3531 }
3532
3533 return SDValue();
3534}
3535
3536SDValue DAGCombiner::visitUADDOLike(SDValue N0, SDValue N1, SDNode *N) {
3537 EVT VT = N0.getValueType();
3538 if (VT.isVector())
3539 return SDValue();
3540
3541 // (uaddo X, (uaddo_carry Y, 0, Carry)) -> (uaddo_carry X, Y, Carry)
3542 // If Y + 1 cannot overflow.
3543 if (N1.getOpcode() == ISD::UADDO_CARRY && isNullConstant(N1.getOperand(1))) {
3544 SDValue Y = N1.getOperand(0);
3545 SDValue One = DAG.getConstant(1, SDLoc(N), Y.getValueType());
3547 return DAG.getNode(ISD::UADDO_CARRY, SDLoc(N), N->getVTList(), N0, Y,
3548 N1.getOperand(2));
3549 }
3550
3551 // (uaddo X, Carry) -> (uaddo_carry X, 0, Carry)
3553 if (SDValue Carry = getAsCarry(TLI, N1))
3554 return DAG.getNode(ISD::UADDO_CARRY, SDLoc(N), N->getVTList(), N0,
3555 DAG.getConstant(0, SDLoc(N), VT), Carry);
3556
3557 return SDValue();
3558}
3559
3560SDValue DAGCombiner::visitADDE(SDNode *N) {
3561 SDValue N0 = N->getOperand(0);
3562 SDValue N1 = N->getOperand(1);
3563 SDValue CarryIn = N->getOperand(2);
3564
3565 // canonicalize constant to RHS
3566 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
3567 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3568 if (N0C && !N1C)
3569 return DAG.getNode(ISD::ADDE, SDLoc(N), N->getVTList(),
3570 N1, N0, CarryIn);
3571
3572 // fold (adde x, y, false) -> (addc x, y)
3573 if (CarryIn.getOpcode() == ISD::CARRY_FALSE)
3574 return DAG.getNode(ISD::ADDC, SDLoc(N), N->getVTList(), N0, N1);
3575
3576 return SDValue();
3577}
3578
3579SDValue DAGCombiner::visitUADDO_CARRY(SDNode *N) {
3580 SDValue N0 = N->getOperand(0);
3581 SDValue N1 = N->getOperand(1);
3582 SDValue CarryIn = N->getOperand(2);
3583 SDLoc DL(N);
3584
3585 // canonicalize constant to RHS
3586 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
3587 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3588 if (N0C && !N1C)
3589 return DAG.getNode(ISD::UADDO_CARRY, DL, N->getVTList(), N1, N0, CarryIn);
3590
3591 // fold (uaddo_carry x, y, false) -> (uaddo x, y)
3592 if (isNullConstant(CarryIn)) {
3593 if (!LegalOperations ||
3594 TLI.isOperationLegalOrCustom(ISD::UADDO, N->getValueType(0)))
3595 return DAG.getNode(ISD::UADDO, DL, N->getVTList(), N0, N1);
3596 }
3597
3598 // fold (uaddo_carry 0, 0, X) -> (and (ext/trunc X), 1) and no carry.
3599 if (isNullConstant(N0) && isNullConstant(N1)) {
3600 EVT VT = N0.getValueType();
3601 EVT CarryVT = CarryIn.getValueType();
3602 SDValue CarryExt = DAG.getBoolExtOrTrunc(CarryIn, DL, VT, CarryVT);
3603 AddToWorklist(CarryExt.getNode());
3604 return CombineTo(N, DAG.getNode(ISD::AND, DL, VT, CarryExt,
3605 DAG.getConstant(1, DL, VT)),
3606 DAG.getConstant(0, DL, CarryVT));
3607 }
3608
3609 if (SDValue Combined = visitUADDO_CARRYLike(N0, N1, CarryIn, N))
3610 return Combined;
3611
3612 if (SDValue Combined = visitUADDO_CARRYLike(N1, N0, CarryIn, N))
3613 return Combined;
3614
3615 // We want to avoid useless duplication.
3616 // TODO: This is done automatically for binary operations. As UADDO_CARRY is
3617 // not a binary operation, this is not really possible to leverage this
3618 // existing mechanism for it. However, if more operations require the same
3619 // deduplication logic, then it may be worth generalize.
3620 SDValue Ops[] = {N1, N0, CarryIn};
3621 SDNode *CSENode =
3622 DAG.getNodeIfExists(ISD::UADDO_CARRY, N->getVTList(), Ops, N->getFlags());
3623 if (CSENode)
3624 return SDValue(CSENode, 0);
3625
3626 return SDValue();
3627}
3628
3629/**
3630 * If we are facing some sort of diamond carry propagation pattern try to
3631 * break it up to generate something like:
3632 * (uaddo_carry X, 0, (uaddo_carry A, B, Z):Carry)
3633 *
3634 * The end result is usually an increase in operation required, but because the
3635 * carry is now linearized, other transforms can kick in and optimize the DAG.
3636 *
3637 * Patterns typically look something like
3638 * (uaddo A, B)
3639 * / \
3640 * Carry Sum
3641 * | \
3642 * | (uaddo_carry *, 0, Z)
3643 * | /
3644 * \ Carry
3645 * | /
3646 * (uaddo_carry X, *, *)
3647 *
3648 * But numerous variation exist. Our goal is to identify A, B, X and Z and
3649 * produce a combine with a single path for carry propagation.
3650 */
3652 SelectionDAG &DAG, SDValue X,
3653 SDValue Carry0, SDValue Carry1,
3654 SDNode *N) {
3655 if (Carry1.getResNo() != 1 || Carry0.getResNo() != 1)
3656 return SDValue();
3657 if (Carry1.getOpcode() != ISD::UADDO)
3658 return SDValue();
3659
3660 SDValue Z;
3661
3662 /**
3663 * First look for a suitable Z. It will present itself in the form of
3664 * (uaddo_carry Y, 0, Z) or its equivalent (uaddo Y, 1) for Z=true
3665 */
3666 if (Carry0.getOpcode() == ISD::UADDO_CARRY &&
3667 isNullConstant(Carry0.getOperand(1))) {
3668 Z = Carry0.getOperand(2);
3669 } else if (Carry0.getOpcode() == ISD::UADDO &&
3670 isOneConstant(Carry0.getOperand(1))) {
3671 EVT VT = Carry0->getValueType(1);
3672 Z = DAG.getConstant(1, SDLoc(Carry0.getOperand(1)), VT);
3673 } else {
3674 // We couldn't find a suitable Z.
3675 return SDValue();
3676 }
3677
3678
3679 auto cancelDiamond = [&](SDValue A,SDValue B) {
3680 SDLoc DL(N);
3681 SDValue NewY =
3682 DAG.getNode(ISD::UADDO_CARRY, DL, Carry0->getVTList(), A, B, Z);
3683 Combiner.AddToWorklist(NewY.getNode());
3684 return DAG.getNode(ISD::UADDO_CARRY, DL, N->getVTList(), X,
3685 DAG.getConstant(0, DL, X.getValueType()),
3686 NewY.getValue(1));
3687 };
3688
3689 /**
3690 * (uaddo A, B)
3691 * |
3692 * Sum
3693 * |
3694 * (uaddo_carry *, 0, Z)
3695 */
3696 if (Carry0.getOperand(0) == Carry1.getValue(0)) {
3697 return cancelDiamond(Carry1.getOperand(0), Carry1.getOperand(1));
3698 }
3699
3700 /**
3701 * (uaddo_carry A, 0, Z)
3702 * |
3703 * Sum
3704 * |
3705 * (uaddo *, B)
3706 */
3707 if (Carry1.getOperand(0) == Carry0.getValue(0)) {
3708 return cancelDiamond(Carry0.getOperand(0), Carry1.getOperand(1));
3709 }
3710
3711 if (Carry1.getOperand(1) == Carry0.getValue(0)) {
3712 return cancelDiamond(Carry1.getOperand(0), Carry0.getOperand(0));
3713 }
3714
3715 return SDValue();
3716}
3717
3718// If we are facing some sort of diamond carry/borrow in/out pattern try to
3719// match patterns like:
3720//
3721// (uaddo A, B) CarryIn
3722// | \ |
3723// | \ |
3724// PartialSum PartialCarryOutX /
3725// | | /
3726// | ____|____________/
3727// | / |
3728// (uaddo *, *) \________
3729// | \ \
3730// | \ |
3731// | PartialCarryOutY |
3732// | \ |
3733// | \ /
3734// AddCarrySum | ______/
3735// | /
3736// CarryOut = (or *, *)
3737//
3738// And generate UADDO_CARRY (or USUBO_CARRY) with two result values:
3739//
3740// {AddCarrySum, CarryOut} = (uaddo_carry A, B, CarryIn)
3741//
3742// Our goal is to identify A, B, and CarryIn and produce UADDO_CARRY/USUBO_CARRY
3743// with a single path for carry/borrow out propagation.
3745 SDValue N0, SDValue N1, SDNode *N) {
3746 SDValue Carry0 = getAsCarry(TLI, N0);
3747 if (!Carry0)
3748 return SDValue();
3749 SDValue Carry1 = getAsCarry(TLI, N1);
3750 if (!Carry1)
3751 return SDValue();
3752
3753 unsigned Opcode = Carry0.getOpcode();
3754 if (Opcode != Carry1.getOpcode())
3755 return SDValue();
3756 if (Opcode != ISD::UADDO && Opcode != ISD::USUBO)
3757 return SDValue();
3758 // Guarantee identical type of CarryOut
3759 EVT CarryOutType = N->getValueType(0);
3760 if (CarryOutType != Carry0.getValue(1).getValueType() ||
3761 CarryOutType != Carry1.getValue(1).getValueType())
3762 return SDValue();
3763
3764 // Canonicalize the add/sub of A and B (the top node in the above ASCII art)
3765 // as Carry0 and the add/sub of the carry in as Carry1 (the middle node).
3766 if (Carry1.getNode()->isOperandOf(Carry0.getNode()))
3767 std::swap(Carry0, Carry1);
3768
3769 // Check if nodes are connected in expected way.
3770 if (Carry1.getOperand(0) != Carry0.getValue(0) &&
3771 Carry1.getOperand(1) != Carry0.getValue(0))
3772 return SDValue();
3773
3774 // The carry in value must be on the righthand side for subtraction.
3775 unsigned CarryInOperandNum =
3776 Carry1.getOperand(0) == Carry0.getValue(0) ? 1 : 0;
3777 if (Opcode == ISD::USUBO && CarryInOperandNum != 1)
3778 return SDValue();
3779 SDValue CarryIn = Carry1.getOperand(CarryInOperandNum);
3780
3781 unsigned NewOp = Opcode == ISD::UADDO ? ISD::UADDO_CARRY : ISD::USUBO_CARRY;
3782 if (!TLI.isOperationLegalOrCustom(NewOp, Carry0.getValue(0).getValueType()))
3783 return SDValue();
3784
3785 // Verify that the carry/borrow in is plausibly a carry/borrow bit.
3786 CarryIn = getAsCarry(TLI, CarryIn, true);
3787 if (!CarryIn)
3788 return SDValue();
3789
3790 SDLoc DL(N);
3791 CarryIn = DAG.getBoolExtOrTrunc(CarryIn, DL, Carry1->getValueType(1),
3792 Carry1->getValueType(0));
3793 SDValue Merged =
3794 DAG.getNode(NewOp, DL, Carry1->getVTList(), Carry0.getOperand(0),
3795 Carry0.getOperand(1), CarryIn);
3796
3797 // Please note that because we have proven that the result of the UADDO/USUBO
3798 // of A and B feeds into the UADDO/USUBO that does the carry/borrow in, we can
3799 // therefore prove that if the first UADDO/USUBO overflows, the second
3800 // UADDO/USUBO cannot. For example consider 8-bit numbers where 0xFF is the
3801 // maximum value.
3802 //
3803 // 0xFF + 0xFF == 0xFE with carry but 0xFE + 1 does not carry
3804 // 0x00 - 0xFF == 1 with a carry/borrow but 1 - 1 == 0 (no carry/borrow)
3805 //
3806 // This is important because it means that OR and XOR can be used to merge
3807 // carry flags; and that AND can return a constant zero.
3808 //
3809 // TODO: match other operations that can merge flags (ADD, etc)
3810 DAG.ReplaceAllUsesOfValueWith(Carry1.getValue(0), Merged.getValue(0));
3811 if (N->getOpcode() == ISD::AND)
3812 return DAG.getConstant(0, DL, CarryOutType);
3813 return Merged.getValue(1);
3814}
3815
3816SDValue DAGCombiner::visitUADDO_CARRYLike(SDValue N0, SDValue N1,
3817 SDValue CarryIn, SDNode *N) {
3818 // fold (uaddo_carry (xor a, -1), b, c) -> (usubo_carry b, a, !c) and flip
3819 // carry.
3820 if (isBitwiseNot(N0))
3821 if (SDValue NotC = extractBooleanFlip(CarryIn, DAG, TLI, true)) {
3822 SDLoc DL(N);
3823 SDValue Sub = DAG.getNode(ISD::USUBO_CARRY, DL, N->getVTList(), N1,
3824 N0.getOperand(0), NotC);
3825 return CombineTo(
3826 N, Sub, DAG.getLogicalNOT(DL, Sub.getValue(1), Sub->getValueType(1)));
3827 }
3828
3829 // Iff the flag result is dead:
3830 // (uaddo_carry (add|uaddo X, Y), 0, Carry) -> (uaddo_carry X, Y, Carry)
3831 // Don't do this if the Carry comes from the uaddo. It won't remove the uaddo
3832 // or the dependency between the instructions.
3833 if ((N0.getOpcode() == ISD::ADD ||
3834 (N0.getOpcode() == ISD::UADDO && N0.getResNo() == 0 &&
3835 N0.getValue(1) != CarryIn)) &&
3836 isNullConstant(N1) && !N->hasAnyUseOfValue(1))
3837 return DAG.getNode(ISD::UADDO_CARRY, SDLoc(N), N->getVTList(),
3838 N0.getOperand(0), N0.getOperand(1), CarryIn);
3839
3840 /**
3841 * When one of the uaddo_carry argument is itself a carry, we may be facing
3842 * a diamond carry propagation. In which case we try to transform the DAG
3843 * to ensure linear carry propagation if that is possible.
3844 */
3845 if (auto Y = getAsCarry(TLI, N1)) {
3846 // Because both are carries, Y and Z can be swapped.
3847 if (auto R = combineUADDO_CARRYDiamond(*this, DAG, N0, Y, CarryIn, N))
3848 return R;
3849 if (auto R = combineUADDO_CARRYDiamond(*this, DAG, N0, CarryIn, Y, N))
3850 return R;
3851 }
3852
3853 return SDValue();
3854}
3855
3856SDValue DAGCombiner::visitSADDO_CARRYLike(SDValue N0, SDValue N1,
3857 SDValue CarryIn, SDNode *N) {
3858 // fold (saddo_carry (xor a, -1), b, c) -> (ssubo_carry b, a, !c)
3859 if (isBitwiseNot(N0)) {
3860 if (SDValue NotC = extractBooleanFlip(CarryIn, DAG, TLI, true))
3861 return DAG.getNode(ISD::SSUBO_CARRY, SDLoc(N), N->getVTList(), N1,
3862 N0.getOperand(0), NotC);
3863 }
3864
3865 return SDValue();
3866}
3867
3868SDValue DAGCombiner::visitSADDO_CARRY(SDNode *N) {
3869 SDValue N0 = N->getOperand(0);
3870 SDValue N1 = N->getOperand(1);
3871 SDValue CarryIn = N->getOperand(2);
3872 SDLoc DL(N);
3873
3874 // canonicalize constant to RHS
3875 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
3876 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
3877 if (N0C && !N1C)
3878 return DAG.getNode(ISD::SADDO_CARRY, DL, N->getVTList(), N1, N0, CarryIn);
3879
3880 // fold (saddo_carry x, y, false) -> (saddo x, y)
3881 if (isNullConstant(CarryIn)) {
3882 if (!LegalOperations ||
3883 TLI.isOperationLegalOrCustom(ISD::SADDO, N->getValueType(0)))
3884 return DAG.getNode(ISD::SADDO, DL, N->getVTList(), N0, N1);
3885 }
3886
3887 if (SDValue Combined = visitSADDO_CARRYLike(N0, N1, CarryIn, N))
3888 return Combined;
3889
3890 if (SDValue Combined = visitSADDO_CARRYLike(N1, N0, CarryIn, N))
3891 return Combined;
3892
3893 return SDValue();
3894}
3895
3896// Attempt to create a USUBSAT(LHS, RHS) node with DstVT, performing a
3897// clamp/truncation if necessary.
3899 SDValue RHS, SelectionDAG &DAG,
3900 const SDLoc &DL) {
3901 assert(DstVT.getScalarSizeInBits() <= SrcVT.getScalarSizeInBits() &&
3902 "Illegal truncation");
3903
3904 if (DstVT == SrcVT)
3905 return DAG.getNode(ISD::USUBSAT, DL, DstVT, LHS, RHS);
3906
3907 // If the LHS is zero-extended then we can perform the USUBSAT as DstVT by
3908 // clamping RHS.
3910 DstVT.getScalarSizeInBits());
3911 if (!DAG.MaskedValueIsZero(LHS, UpperBits))
3912 return SDValue();
3913
3914 SDValue SatLimit =
3916 DstVT.getScalarSizeInBits()),
3917 DL, SrcVT);
3918 RHS = DAG.getNode(ISD::UMIN, DL, SrcVT, RHS, SatLimit);
3919 RHS = DAG.getNode(ISD::TRUNCATE, DL, DstVT, RHS);
3920 LHS = DAG.getNode(ISD::TRUNCATE, DL, DstVT, LHS);
3921 return DAG.getNode(ISD::USUBSAT, DL, DstVT, LHS, RHS);
3922}
3923
3924// Try to find umax(a,b) - b or a - umin(a,b) patterns that may be converted to
3925// usubsat(a,b), optionally as a truncated type.
3926SDValue DAGCombiner::foldSubToUSubSat(EVT DstVT, SDNode *N, const SDLoc &DL) {
3927 if (N->getOpcode() != ISD::SUB ||
3928 !(!LegalOperations || hasOperation(ISD::USUBSAT, DstVT)))
3929 return SDValue();
3930
3931 EVT SubVT = N->getValueType(0);
3932 SDValue Op0 = N->getOperand(0);
3933 SDValue Op1 = N->getOperand(1);
3934
3935 // Try to find umax(a,b) - b or a - umin(a,b) patterns
3936 // they may be converted to usubsat(a,b).
3937 if (Op0.getOpcode() == ISD::UMAX && Op0.hasOneUse()) {
3938 SDValue MaxLHS = Op0.getOperand(0);
3939 SDValue MaxRHS = Op0.getOperand(1);
3940 if (MaxLHS == Op1)
3941 return getTruncatedUSUBSAT(DstVT, SubVT, MaxRHS, Op1, DAG, DL);
3942 if (MaxRHS == Op1)
3943 return getTruncatedUSUBSAT(DstVT, SubVT, MaxLHS, Op1, DAG, DL);
3944 }
3945
3946 if (Op1.getOpcode() == ISD::UMIN && Op1.hasOneUse()) {
3947 SDValue MinLHS = Op1.getOperand(0);
3948 SDValue MinRHS = Op1.getOperand(1);
3949 if (MinLHS == Op0)
3950 return getTruncatedUSUBSAT(DstVT, SubVT, Op0, MinRHS, DAG, DL);
3951 if (MinRHS == Op0)
3952 return getTruncatedUSUBSAT(DstVT, SubVT, Op0, MinLHS, DAG, DL);
3953 }
3954
3955 // sub(a,trunc(umin(zext(a),b))) -> usubsat(a,trunc(umin(b,SatLimit)))
3956 if (Op1.getOpcode() == ISD::TRUNCATE &&
3957 Op1.getOperand(0).getOpcode() == ISD::UMIN &&
3958 Op1.getOperand(0).hasOneUse()) {
3959 SDValue MinLHS = Op1.getOperand(0).getOperand(0);
3960 SDValue MinRHS = Op1.getOperand(0).getOperand(1);
3961 if (MinLHS.getOpcode() == ISD::ZERO_EXTEND && MinLHS.getOperand(0) == Op0)
3962 return getTruncatedUSUBSAT(DstVT, MinLHS.getValueType(), MinLHS, MinRHS,
3963 DAG, DL);
3964 if (MinRHS.getOpcode() == ISD::ZERO_EXTEND && MinRHS.getOperand(0) == Op0)
3965 return getTruncatedUSUBSAT(DstVT, MinLHS.getValueType(), MinRHS, MinLHS,
3966 DAG, DL);
3967 }
3968
3969 return SDValue();
3970}
3971
3972// Refinement of DAG/Type Legalisation (promotion) when CTLZ is used for
3973// counting leading ones. Broadly, it replaces the substraction with a left
3974// shift.
3975//
3976// * DAG Legalisation Pattern:
3977//
3978// (sub (ctlz (zeroextend (not Src)))
3979// BitWidthDiff)
3980//
3981// if BitWidthDiff == BitWidth(Node) - BitWidth(Src)
3982// -->
3983//
3984// (ctlz_zero_undef (not (shl (anyextend Src)
3985// BitWidthDiff)))
3986//
3987// * Type Legalisation Pattern:
3988//
3989// (sub (ctlz (and (xor Src XorMask)
3990// AndMask))
3991// BitWidthDiff)
3992//
3993// if AndMask has only trailing ones
3994// and MaskBitWidth(AndMask) == BitWidth(Node) - BitWidthDiff
3995// and XorMask has more trailing ones than AndMask
3996// -->
3997//
3998// (ctlz_zero_undef (not (shl Src BitWidthDiff)))
3999template <class MatchContextClass>
4001 const SDLoc DL(N);
4002 SDValue N0 = N->getOperand(0);
4003 EVT VT = N0.getValueType();
4004 unsigned BitWidth = VT.getScalarSizeInBits();
4005
4006 MatchContextClass Matcher(DAG, DAG.getTargetLoweringInfo(), N);
4007
4008 APInt AndMask;
4009 APInt XorMask;
4010 APInt BitWidthDiff;
4011
4012 SDValue CtlzOp;
4013 SDValue Src;
4014
4015 if (!sd_context_match(
4016 N, Matcher, m_Sub(m_Ctlz(m_Value(CtlzOp)), m_ConstInt(BitWidthDiff))))
4017 return SDValue();
4018
4019 if (sd_context_match(CtlzOp, Matcher, m_ZExt(m_Not(m_Value(Src))))) {
4020 // DAG Legalisation Pattern:
4021 // (sub (ctlz (zero_extend (not Op)) BitWidthDiff))
4022 if ((BitWidth - Src.getValueType().getScalarSizeInBits()) != BitWidthDiff)
4023 return SDValue();
4024
4025 Src = DAG.getNode(ISD::ANY_EXTEND, DL, VT, Src);
4026 } else if (sd_context_match(CtlzOp, Matcher,
4027 m_And(m_Xor(m_Value(Src), m_ConstInt(XorMask)),
4028 m_ConstInt(AndMask)))) {
4029 // Type Legalisation Pattern:
4030 // (sub (ctlz (and (xor Op XorMask) AndMask)) BitWidthDiff)
4031 unsigned AndMaskWidth = BitWidth - BitWidthDiff.getZExtValue();
4032 if (!(AndMask.isMask(AndMaskWidth) && XorMask.countr_one() >= AndMaskWidth))
4033 return SDValue();
4034 } else
4035 return SDValue();
4036
4037 SDValue ShiftConst = DAG.getShiftAmountConstant(BitWidthDiff, VT, DL);
4038 SDValue LShift = Matcher.getNode(ISD::SHL, DL, VT, Src, ShiftConst);
4039 SDValue Not =
4040 Matcher.getNode(ISD::XOR, DL, VT, LShift, DAG.getAllOnesConstant(DL, VT));
4041
4042 return Matcher.getNode(ISD::CTLZ_ZERO_UNDEF, DL, VT, Not);
4043}
4044
4045// Fold sub(x, mul(divrem(x,y)[0], y)) to divrem(x, y)[1]
4047 const SDLoc &DL) {
4048 assert(N->getOpcode() == ISD::SUB && "Node must be a SUB");
4049 SDValue Sub0 = N->getOperand(0);
4050 SDValue Sub1 = N->getOperand(1);
4051
4052 auto CheckAndFoldMulCase = [&](SDValue DivRem, SDValue MaybeY) -> SDValue {
4053 if ((DivRem.getOpcode() == ISD::SDIVREM ||
4054 DivRem.getOpcode() == ISD::UDIVREM) &&
4055 DivRem.getResNo() == 0 && DivRem.getOperand(0) == Sub0 &&
4056 DivRem.getOperand(1) == MaybeY) {
4057 return SDValue(DivRem.getNode(), 1);
4058 }
4059 return SDValue();
4060 };
4061
4062 if (Sub1.getOpcode() == ISD::MUL) {
4063 // (sub x, (mul divrem(x,y)[0], y))
4064 SDValue Mul0 = Sub1.getOperand(0);
4065 SDValue Mul1 = Sub1.getOperand(1);
4066
4067 if (SDValue Res = CheckAndFoldMulCase(Mul0, Mul1))
4068 return Res;
4069
4070 if (SDValue Res = CheckAndFoldMulCase(Mul1, Mul0))
4071 return Res;
4072
4073 } else if (Sub1.getOpcode() == ISD::SHL) {
4074 // Handle (sub x, (shl divrem(x,y)[0], C)) where y = 1 << C
4075 SDValue Shl0 = Sub1.getOperand(0);
4076 SDValue Shl1 = Sub1.getOperand(1);
4077 // Check if Shl0 is divrem(x, Y)[0]
4078 if ((Shl0.getOpcode() == ISD::SDIVREM ||
4079 Shl0.getOpcode() == ISD::UDIVREM) &&
4080 Shl0.getResNo() == 0 && Shl0.getOperand(0) == Sub0) {
4081
4082 SDValue Divisor = Shl0.getOperand(1);
4083
4084 ConstantSDNode *DivC = isConstOrConstSplat(Divisor);
4086 if (!DivC || !ShC)
4087 return SDValue();
4088
4089 if (DivC->getAPIntValue().isPowerOf2() &&
4090 DivC->getAPIntValue().logBase2() == ShC->getAPIntValue())
4091 return SDValue(Shl0.getNode(), 1);
4092 }
4093 }
4094 return SDValue();
4095}
4096
4097// Since it may not be valid to emit a fold to zero for vector initializers
4098// check if we can before folding.
4099static SDValue tryFoldToZero(const SDLoc &DL, const TargetLowering &TLI, EVT VT,
4100 SelectionDAG &DAG, bool LegalOperations) {
4101 if (!VT.isVector())
4102 return DAG.getConstant(0, DL, VT);
4103 if (!LegalOperations || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT))
4104 return DAG.getConstant(0, DL, VT);
4105 return SDValue();
4106}
4107
4108SDValue DAGCombiner::visitSUB(SDNode *N) {
4109 SDValue N0 = N->getOperand(0);
4110 SDValue N1 = N->getOperand(1);
4111 EVT VT = N0.getValueType();
4112 unsigned BitWidth = VT.getScalarSizeInBits();
4113 SDLoc DL(N);
4114
4116 return V;
4117
4118 // fold (sub x, x) -> 0
4119 if (N0 == N1)
4120 return tryFoldToZero(DL, TLI, VT, DAG, LegalOperations);
4121
4122 // fold (sub c1, c2) -> c3
4123 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SUB, DL, VT, {N0, N1}))
4124 return C;
4125
4126 // fold vector ops
4127 if (VT.isVector()) {
4128 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
4129 return FoldedVOp;
4130
4131 // fold (sub x, 0) -> x, vector edition
4133 return N0;
4134 }
4135
4136 // (sub x, ([v]select (ult x, y), 0, y)) -> (umin x, (sub x, y))
4137 // (sub x, ([v]select (uge x, y), y, 0)) -> (umin x, (sub x, y))
4138 if (N1.hasOneUse() && hasUMin(VT)) {
4139 SDValue Y;
4140 auto MS0 = m_Specific(N0);
4141 auto MVY = m_Value(Y);
4142 auto MZ = m_Zero();
4143 auto MCC1 = m_SpecificCondCode(ISD::SETULT);
4144 auto MCC2 = m_SpecificCondCode(ISD::SETUGE);
4145
4146 if (sd_match(N1, m_SelectCCLike(MS0, MVY, MZ, m_Deferred(Y), MCC1)) ||
4147 sd_match(N1, m_SelectCCLike(MS0, MVY, m_Deferred(Y), MZ, MCC2)) ||
4148 sd_match(N1, m_VSelect(m_SetCC(MS0, MVY, MCC1), MZ, m_Deferred(Y))) ||
4149 sd_match(N1, m_VSelect(m_SetCC(MS0, MVY, MCC2), m_Deferred(Y), MZ)))
4150
4151 return DAG.getNode(ISD::UMIN, DL, VT, N0,
4152 DAG.getNode(ISD::SUB, DL, VT, N0, Y));
4153 }
4154
4155 if (SDValue NewSel = foldBinOpIntoSelect(N))
4156 return NewSel;
4157
4158 // fold (sub x, c) -> (add x, -c)
4159 if (ConstantSDNode *N1C = getAsNonOpaqueConstant(N1))
4160 return DAG.getNode(ISD::ADD, DL, VT, N0,
4161 DAG.getConstant(-N1C->getAPIntValue(), DL, VT));
4162
4163 if (isNullOrNullSplat(N0)) {
4164 // Right-shifting everything out but the sign bit followed by negation is
4165 // the same as flipping arithmetic/logical shift type without the negation:
4166 // -(X >>u 31) -> (X >>s 31)
4167 // -(X >>s 31) -> (X >>u 31)
4168 if (N1->getOpcode() == ISD::SRA || N1->getOpcode() == ISD::SRL) {
4169 ConstantSDNode *ShiftAmt = isConstOrConstSplat(N1.getOperand(1));
4170 if (ShiftAmt && ShiftAmt->getAPIntValue() == (BitWidth - 1)) {
4171 auto NewSh = N1->getOpcode() == ISD::SRA ? ISD::SRL : ISD::SRA;
4172 if (!LegalOperations || TLI.isOperationLegal(NewSh, VT))
4173 return DAG.getNode(NewSh, DL, VT, N1.getOperand(0), N1.getOperand(1));
4174 }
4175 }
4176
4177 // 0 - X --> 0 if the sub is NUW.
4178 if (N->getFlags().hasNoUnsignedWrap())
4179 return N0;
4180
4182 // N1 is either 0 or the minimum signed value. If the sub is NSW, then
4183 // N1 must be 0 because negating the minimum signed value is undefined.
4184 if (N->getFlags().hasNoSignedWrap())
4185 return N0;
4186
4187 // 0 - X --> X if X is 0 or the minimum signed value.
4188 return N1;
4189 }
4190
4191 // Convert 0 - abs(x).
4192 if (N1.getOpcode() == ISD::ABS && N1.hasOneUse() &&
4194 if (SDValue Result = TLI.expandABS(N1.getNode(), DAG, true))
4195 return Result;
4196
4197 // Similar to the previous rule, but this time targeting an expanded abs.
4198 // (sub 0, (max X, (sub 0, X))) --> (min X, (sub 0, X))
4199 // as well as
4200 // (sub 0, (min X, (sub 0, X))) --> (max X, (sub 0, X))
4201 // Note that these two are applicable to both signed and unsigned min/max.
4202 SDValue X;
4203 SDValue S0;
4204 auto NegPat = m_AllOf(m_Neg(m_Deferred(X)), m_Value(S0));
4205 if (sd_match(N1, m_OneUse(m_AnyOf(m_SMax(m_Value(X), NegPat),
4206 m_UMax(m_Value(X), NegPat),
4207 m_SMin(m_Value(X), NegPat),
4208 m_UMin(m_Value(X), NegPat))))) {
4209 unsigned NewOpc = ISD::getInverseMinMaxOpcode(N1->getOpcode());
4210 if (hasOperation(NewOpc, VT))
4211 return DAG.getNode(NewOpc, DL, VT, X, S0);
4212 }
4213
4214 // Fold neg(splat(neg(x)) -> splat(x)
4215 if (VT.isVector()) {
4216 SDValue N1S = DAG.getSplatValue(N1, true);
4217 if (N1S && N1S.getOpcode() == ISD::SUB &&
4218 isNullConstant(N1S.getOperand(0)))
4219 return DAG.getSplat(VT, DL, N1S.getOperand(1));
4220 }
4221
4222 // sub 0, (and x, 1) --> SIGN_EXTEND_INREG x, i1
4223 if (N1.getOpcode() == ISD::AND && N1.hasOneUse() &&
4224 isOneOrOneSplat(N1->getOperand(1))) {
4225 EVT ExtVT = EVT::getIntegerVT(*DAG.getContext(), 1);
4226 if (VT.isVector())
4227 ExtVT = EVT::getVectorVT(*DAG.getContext(), ExtVT,
4231 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, N1->getOperand(0),
4232 DAG.getValueType(ExtVT));
4233 }
4234 }
4235 }
4236
4237 // Canonicalize (sub -1, x) -> ~x, i.e. (xor x, -1)
4239 return DAG.getNode(ISD::XOR, DL, VT, N1, N0);
4240
4241 // fold (A - (0-B)) -> A+B
4242 if (N1.getOpcode() == ISD::SUB && isNullOrNullSplat(N1.getOperand(0)))
4243 return DAG.getNode(ISD::ADD, DL, VT, N0, N1.getOperand(1));
4244
4245 // fold A-(A-B) -> B
4246 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(0))
4247 return N1.getOperand(1);
4248
4249 // fold (A+B)-A -> B
4250 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
4251 return N0.getOperand(1);
4252
4253 // fold (A+B)-B -> A
4254 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
4255 return N0.getOperand(0);
4256
4257 // fold (A+C1)-C2 -> A+(C1-C2)
4258 if (N0.getOpcode() == ISD::ADD) {
4259 SDValue N01 = N0.getOperand(1);
4260 if (SDValue NewC = DAG.FoldConstantArithmetic(ISD::SUB, DL, VT, {N01, N1}))
4261 return DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(0), NewC);
4262 }
4263
4264 // fold C2-(A+C1) -> (C2-C1)-A
4265 if (N1.getOpcode() == ISD::ADD) {
4266 SDValue N11 = N1.getOperand(1);
4267 if (SDValue NewC = DAG.FoldConstantArithmetic(ISD::SUB, DL, VT, {N0, N11}))
4268 return DAG.getNode(ISD::SUB, DL, VT, NewC, N1.getOperand(0));
4269 }
4270
4271 // fold (A-C1)-C2 -> A-(C1+C2)
4272 if (N0.getOpcode() == ISD::SUB) {
4273 SDValue N01 = N0.getOperand(1);
4274 if (SDValue NewC = DAG.FoldConstantArithmetic(ISD::ADD, DL, VT, {N01, N1}))
4275 return DAG.getNode(ISD::SUB, DL, VT, N0.getOperand(0), NewC);
4276 }
4277
4278 // fold (c1-A)-c2 -> (c1-c2)-A
4279 if (N0.getOpcode() == ISD::SUB) {
4280 SDValue N00 = N0.getOperand(0);
4281 if (SDValue NewC = DAG.FoldConstantArithmetic(ISD::SUB, DL, VT, {N00, N1}))
4282 return DAG.getNode(ISD::SUB, DL, VT, NewC, N0.getOperand(1));
4283 }
4284
4285 SDValue A, B, C;
4286
4287 // fold ((A+(B+C))-B) -> A+C
4288 if (sd_match(N0, m_Add(m_Value(A), m_Add(m_Specific(N1), m_Value(C)))))
4289 return DAG.getNode(ISD::ADD, DL, VT, A, C);
4290
4291 // fold ((A+(B-C))-B) -> A-C
4292 if (sd_match(N0, m_Add(m_Value(A), m_Sub(m_Specific(N1), m_Value(C)))))
4293 return DAG.getNode(ISD::SUB, DL, VT, A, C);
4294
4295 // fold ((A-(B-C))-C) -> A-B
4296 if (sd_match(N0, m_Sub(m_Value(A), m_Sub(m_Value(B), m_Specific(N1)))))
4297 return DAG.getNode(ISD::SUB, DL, VT, A, B);
4298
4299 // fold (A-(B-C)) -> A+(C-B)
4300 if (sd_match(N1, m_OneUse(m_Sub(m_Value(B), m_Value(C)))))
4301 return DAG.getNode(ISD::ADD, DL, VT, N0,
4302 DAG.getNode(ISD::SUB, DL, VT, C, B));
4303
4304 // A - (A & B) -> A & (~B)
4305 if (sd_match(N1, m_And(m_Specific(N0), m_Value(B))) &&
4306 (N1.hasOneUse() || isConstantOrConstantVector(B, /*NoOpaques=*/true)))
4307 return DAG.getNode(ISD::AND, DL, VT, N0, DAG.getNOT(DL, B, VT));
4308
4309 // fold (A - (-B * C)) -> (A + (B * C))
4310 if (sd_match(N1, m_OneUse(m_Mul(m_Neg(m_Value(B)), m_Value(C)))))
4311 return DAG.getNode(ISD::ADD, DL, VT, N0,
4312 DAG.getNode(ISD::MUL, DL, VT, B, C));
4313
4314 // If either operand of a sub is undef, the result is undef
4315 if (N0.isUndef())
4316 return N0;
4317 if (N1.isUndef())
4318 return N1;
4319
4320 if (SDValue V = foldAddSubBoolOfMaskedVal(N, DL, DAG))
4321 return V;
4322
4323 if (SDValue V = foldAddSubOfSignBit(N, DL, DAG))
4324 return V;
4325
4326 // Try to match AVGCEIL fixedwidth pattern
4327 if (SDValue V = foldSubToAvg(N, DL))
4328 return V;
4329
4330 if (SDValue V = foldAddSubMasked1(false, N0, N1, DAG, DL))
4331 return V;
4332
4333 if (SDValue V = foldSubToUSubSat(VT, N, DL))
4334 return V;
4335
4336 if (SDValue V = foldRemainderIdiom(N, DAG, DL))
4337 return V;
4338
4339 // (A - B) - 1 -> add (xor B, -1), A
4341 m_One(/*AllowUndefs=*/true))))
4342 return DAG.getNode(ISD::ADD, DL, VT, A, DAG.getNOT(DL, B, VT));
4343
4344 // Look for:
4345 // sub y, (xor x, -1)
4346 // And if the target does not like this form then turn into:
4347 // add (add x, y), 1
4348 if (TLI.preferIncOfAddToSubOfNot(VT) && N1.hasOneUse() && isBitwiseNot(N1)) {
4349 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N0, N1.getOperand(0));
4350 return DAG.getNode(ISD::ADD, DL, VT, Add, DAG.getConstant(1, DL, VT));
4351 }
4352
4353 // Hoist one-use addition by non-opaque constant:
4354 // (x + C) - y -> (x - y) + C
4355 if (!reassociationCanBreakAddressingModePattern(ISD::SUB, DL, N, N0, N1) &&
4356 N0.getOpcode() == ISD::ADD && N0.hasOneUse() &&
4357 isConstantOrConstantVector(N0.getOperand(1), /*NoOpaques=*/true)) {
4358 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0.getOperand(0), N1);
4359 return DAG.getNode(ISD::ADD, DL, VT, Sub, N0.getOperand(1));
4360 }
4361 // y - (x + C) -> (y - x) - C
4362 if (N1.getOpcode() == ISD::ADD && N1.hasOneUse() &&
4363 isConstantOrConstantVector(N1.getOperand(1), /*NoOpaques=*/true)) {
4364 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0, N1.getOperand(0));
4365 return DAG.getNode(ISD::SUB, DL, VT, Sub, N1.getOperand(1));
4366 }
4367 // (x - C) - y -> (x - y) - C
4368 // This is necessary because SUB(X,C) -> ADD(X,-C) doesn't work for vectors.
4369 if (N0.getOpcode() == ISD::SUB && N0.hasOneUse() &&
4370 isConstantOrConstantVector(N0.getOperand(1), /*NoOpaques=*/true)) {
4371 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0.getOperand(0), N1);
4372 return DAG.getNode(ISD::SUB, DL, VT, Sub, N0.getOperand(1));
4373 }
4374 // (C - x) - y -> C - (x + y)
4375 if (N0.getOpcode() == ISD::SUB && N0.hasOneUse() &&
4376 isConstantOrConstantVector(N0.getOperand(0), /*NoOpaques=*/true)) {
4377 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N0.getOperand(1), N1);
4378 return DAG.getNode(ISD::SUB, DL, VT, N0.getOperand(0), Add);
4379 }
4380
4381 // If the target's bool is represented as 0/-1, prefer to make this 'add 0/-1'
4382 // rather than 'sub 0/1' (the sext should get folded).
4383 // sub X, (zext i1 Y) --> add X, (sext i1 Y)
4384 if (N1.getOpcode() == ISD::ZERO_EXTEND &&
4385 N1.getOperand(0).getScalarValueSizeInBits() == 1 &&
4386 TLI.getBooleanContents(VT) ==
4388 SDValue SExt = DAG.getNode(ISD::SIGN_EXTEND, DL, VT, N1.getOperand(0));
4389 return DAG.getNode(ISD::ADD, DL, VT, N0, SExt);
4390 }
4391
4392 // fold B = sra (A, size(A)-1); sub (xor (A, B), B) -> (abs A)
4393 if ((!LegalOperations || hasOperation(ISD::ABS, VT)) &&
4395 sd_match(N0, m_Xor(m_Specific(A), m_Specific(N1))))
4396 return DAG.getNode(ISD::ABS, DL, VT, A);
4397
4398 // If the relocation model supports it, consider symbol offsets.
4399 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(N0))
4400 if (!LegalOperations && TLI.isOffsetFoldingLegal(GA)) {
4401 // fold (sub Sym+c1, Sym+c2) -> c1-c2
4402 if (GlobalAddressSDNode *GB = dyn_cast<GlobalAddressSDNode>(N1))
4403 if (GA->getGlobal() == GB->getGlobal())
4404 return DAG.getConstant((uint64_t)GA->getOffset() - GB->getOffset(),
4405 DL, VT);
4406 }
4407
4408 // sub X, (sextinreg Y i1) -> add X, (and Y 1)
4409 if (N1.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4410 VTSDNode *TN = cast<VTSDNode>(N1.getOperand(1));
4411 if (TN->getVT() == MVT::i1) {
4412 SDValue ZExt = DAG.getNode(ISD::AND, DL, VT, N1.getOperand(0),
4413 DAG.getConstant(1, DL, VT));
4414 return DAG.getNode(ISD::ADD, DL, VT, N0, ZExt);
4415 }
4416 }
4417
4418 // canonicalize (sub X, (vscale * C)) to (add X, (vscale * -C))
4419 if (N1.getOpcode() == ISD::VSCALE && N1.hasOneUse()) {
4420 const APInt &IntVal = N1.getConstantOperandAPInt(0);
4421 return DAG.getNode(ISD::ADD, DL, VT, N0, DAG.getVScale(DL, VT, -IntVal));
4422 }
4423
4424 // canonicalize (sub X, step_vector(C)) to (add X, step_vector(-C))
4425 if (N1.getOpcode() == ISD::STEP_VECTOR && N1.hasOneUse()) {
4426 APInt NewStep = -N1.getConstantOperandAPInt(0);
4427 return DAG.getNode(ISD::ADD, DL, VT, N0,
4428 DAG.getStepVector(DL, VT, NewStep));
4429 }
4430
4431 // Prefer an add for more folding potential and possibly better codegen:
4432 // sub N0, (lshr N10, width-1) --> add N0, (ashr N10, width-1)
4433 if (!LegalOperations && N1.getOpcode() == ISD::SRL && N1.hasOneUse()) {
4434 SDValue ShAmt = N1.getOperand(1);
4435 ConstantSDNode *ShAmtC = isConstOrConstSplat(ShAmt);
4436 if (ShAmtC && ShAmtC->getAPIntValue() == (BitWidth - 1)) {
4437 SDValue SRA = DAG.getNode(ISD::SRA, DL, VT, N1.getOperand(0), ShAmt);
4438 return DAG.getNode(ISD::ADD, DL, VT, N0, SRA);
4439 }
4440 }
4441
4442 // As with the previous fold, prefer add for more folding potential.
4443 // Subtracting SMIN/0 is the same as adding SMIN/0:
4444 // N0 - (X << BW-1) --> N0 + (X << BW-1)
4445 if (N1.getOpcode() == ISD::SHL) {
4446 ConstantSDNode *ShlC = isConstOrConstSplat(N1.getOperand(1));
4447 if (ShlC && ShlC->getAPIntValue() == (BitWidth - 1))
4448 return DAG.getNode(ISD::ADD, DL, VT, N1, N0);
4449 }
4450
4451 // (sub (usubo_carry X, 0, Carry), Y) -> (usubo_carry X, Y, Carry)
4452 if (N0.getOpcode() == ISD::USUBO_CARRY && isNullConstant(N0.getOperand(1)) &&
4453 N0.getResNo() == 0 && N0.hasOneUse())
4454 return DAG.getNode(ISD::USUBO_CARRY, DL, N0->getVTList(),
4455 N0.getOperand(0), N1, N0.getOperand(2));
4456
4458 // (sub Carry, X) -> (uaddo_carry (sub 0, X), 0, Carry)
4459 if (SDValue Carry = getAsCarry(TLI, N0)) {
4460 SDValue X = N1;
4461 SDValue Zero = DAG.getConstant(0, DL, VT);
4462 SDValue NegX = DAG.getNode(ISD::SUB, DL, VT, Zero, X);
4463 return DAG.getNode(ISD::UADDO_CARRY, DL,
4464 DAG.getVTList(VT, Carry.getValueType()), NegX, Zero,
4465 Carry);
4466 }
4467 }
4468
4469 // If there's no chance of borrowing from adjacent bits, then sub is xor:
4470 // sub C0, X --> xor X, C0
4471 if (ConstantSDNode *C0 = isConstOrConstSplat(N0)) {
4472 if (!C0->isOpaque()) {
4473 const APInt &C0Val = C0->getAPIntValue();
4474 const APInt &MaybeOnes = ~DAG.computeKnownBits(N1).Zero;
4475 if ((C0Val - MaybeOnes) == (C0Val ^ MaybeOnes))
4476 return DAG.getNode(ISD::XOR, DL, VT, N1, N0);
4477 }
4478 }
4479
4480 // smax(a,b) - smin(a,b) --> abds(a,b)
4481 if ((!LegalOperations || hasOperation(ISD::ABDS, VT)) &&
4482 sd_match(N0, m_SMaxLike(m_Value(A), m_Value(B))) &&
4484 return DAG.getNode(ISD::ABDS, DL, VT, A, B);
4485
4486 // smin(a,b) - smax(a,b) --> neg(abds(a,b))
4487 if (hasOperation(ISD::ABDS, VT) &&
4488 sd_match(N0, m_SMinLike(m_Value(A), m_Value(B))) &&
4490 return DAG.getNegative(DAG.getNode(ISD::ABDS, DL, VT, A, B), DL, VT);
4491
4492 // umax(a,b) - umin(a,b) --> abdu(a,b)
4493 if ((!LegalOperations || hasOperation(ISD::ABDU, VT)) &&
4494 sd_match(N0, m_UMaxLike(m_Value(A), m_Value(B))) &&
4496 return DAG.getNode(ISD::ABDU, DL, VT, A, B);
4497
4498 // umin(a,b) - umax(a,b) --> neg(abdu(a,b))
4499 if (hasOperation(ISD::ABDU, VT) &&
4500 sd_match(N0, m_UMinLike(m_Value(A), m_Value(B))) &&
4502 return DAG.getNegative(DAG.getNode(ISD::ABDU, DL, VT, A, B), DL, VT);
4503
4504 return SDValue();
4505}
4506
4507SDValue DAGCombiner::visitSUBSAT(SDNode *N) {
4508 unsigned Opcode = N->getOpcode();
4509 SDValue N0 = N->getOperand(0);
4510 SDValue N1 = N->getOperand(1);
4511 EVT VT = N0.getValueType();
4512 bool IsSigned = Opcode == ISD::SSUBSAT;
4513 SDLoc DL(N);
4514
4515 // fold (sub_sat x, undef) -> 0
4516 if (N0.isUndef() || N1.isUndef())
4517 return DAG.getConstant(0, DL, VT);
4518
4519 // fold (sub_sat x, x) -> 0
4520 if (N0 == N1)
4521 return DAG.getConstant(0, DL, VT);
4522
4523 // fold (sub_sat c1, c2) -> c3
4524 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
4525 return C;
4526
4527 // fold vector ops
4528 if (VT.isVector()) {
4529 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
4530 return FoldedVOp;
4531
4532 // fold (sub_sat x, 0) -> x, vector edition
4534 return N0;
4535 }
4536
4537 // fold (sub_sat x, 0) -> x
4538 if (isNullConstant(N1))
4539 return N0;
4540
4541 // If it cannot overflow, transform into an sub.
4542 if (DAG.willNotOverflowSub(IsSigned, N0, N1))
4543 return DAG.getNode(ISD::SUB, DL, VT, N0, N1);
4544
4545 return SDValue();
4546}
4547
4548SDValue DAGCombiner::visitSUBC(SDNode *N) {
4549 SDValue N0 = N->getOperand(0);
4550 SDValue N1 = N->getOperand(1);
4551 EVT VT = N0.getValueType();
4552 SDLoc DL(N);
4553
4554 // If the flag result is dead, turn this into an SUB.
4555 if (!N->hasAnyUseOfValue(1))
4556 return CombineTo(N, DAG.getNode(ISD::SUB, DL, VT, N0, N1),
4557 DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
4558
4559 // fold (subc x, x) -> 0 + no borrow
4560 if (N0 == N1)
4561 return CombineTo(N, DAG.getConstant(0, DL, VT),
4562 DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
4563
4564 // fold (subc x, 0) -> x + no borrow
4565 if (isNullConstant(N1))
4566 return CombineTo(N, N0, DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
4567
4568 // Canonicalize (sub -1, x) -> ~x, i.e. (xor x, -1) + no borrow
4569 if (isAllOnesConstant(N0))
4570 return CombineTo(N, DAG.getNode(ISD::XOR, DL, VT, N1, N0),
4571 DAG.getNode(ISD::CARRY_FALSE, DL, MVT::Glue));
4572
4573 return SDValue();
4574}
4575
4576SDValue DAGCombiner::visitSUBO(SDNode *N) {
4577 SDValue N0 = N->getOperand(0);
4578 SDValue N1 = N->getOperand(1);
4579 EVT VT = N0.getValueType();
4580 bool IsSigned = (ISD::SSUBO == N->getOpcode());
4581
4582 EVT CarryVT = N->getValueType(1);
4583 SDLoc DL(N);
4584
4585 // If the flag result is dead, turn this into an SUB.
4586 if (!N->hasAnyUseOfValue(1))
4587 return CombineTo(N, DAG.getNode(ISD::SUB, DL, VT, N0, N1),
4588 DAG.getUNDEF(CarryVT));
4589
4590 // fold (subo x, x) -> 0 + no borrow
4591 if (N0 == N1)
4592 return CombineTo(N, DAG.getConstant(0, DL, VT),
4593 DAG.getConstant(0, DL, CarryVT));
4594
4595 // fold (subox, c) -> (addo x, -c)
4596 if (ConstantSDNode *N1C = getAsNonOpaqueConstant(N1))
4597 if (IsSigned && !N1C->isMinSignedValue())
4598 return DAG.getNode(ISD::SADDO, DL, N->getVTList(), N0,
4599 DAG.getConstant(-N1C->getAPIntValue(), DL, VT));
4600
4601 // fold (subo x, 0) -> x + no borrow
4602 if (isNullOrNullSplat(N1))
4603 return CombineTo(N, N0, DAG.getConstant(0, DL, CarryVT));
4604
4605 // If it cannot overflow, transform into an sub.
4606 if (DAG.willNotOverflowSub(IsSigned, N0, N1))
4607 return CombineTo(N, DAG.getNode(ISD::SUB, DL, VT, N0, N1),
4608 DAG.getConstant(0, DL, CarryVT));
4609
4610 // Canonicalize (usubo -1, x) -> ~x, i.e. (xor x, -1) + no borrow
4611 if (!IsSigned && isAllOnesOrAllOnesSplat(N0))
4612 return CombineTo(N, DAG.getNode(ISD::XOR, DL, VT, N1, N0),
4613 DAG.getConstant(0, DL, CarryVT));
4614
4615 return SDValue();
4616}
4617
4618SDValue DAGCombiner::visitSUBE(SDNode *N) {
4619 SDValue N0 = N->getOperand(0);
4620 SDValue N1 = N->getOperand(1);
4621 SDValue CarryIn = N->getOperand(2);
4622
4623 // fold (sube x, y, false) -> (subc x, y)
4624 if (CarryIn.getOpcode() == ISD::CARRY_FALSE)
4625 return DAG.getNode(ISD::SUBC, SDLoc(N), N->getVTList(), N0, N1);
4626
4627 return SDValue();
4628}
4629
4630SDValue DAGCombiner::visitUSUBO_CARRY(SDNode *N) {
4631 SDValue N0 = N->getOperand(0);
4632 SDValue N1 = N->getOperand(1);
4633 SDValue CarryIn = N->getOperand(2);
4634
4635 // fold (usubo_carry x, y, false) -> (usubo x, y)
4636 if (isNullConstant(CarryIn)) {
4637 if (!LegalOperations ||
4638 TLI.isOperationLegalOrCustom(ISD::USUBO, N->getValueType(0)))
4639 return DAG.getNode(ISD::USUBO, SDLoc(N), N->getVTList(), N0, N1);
4640 }
4641
4642 return SDValue();
4643}
4644
4645SDValue DAGCombiner::visitSSUBO_CARRY(SDNode *N) {
4646 SDValue N0 = N->getOperand(0);
4647 SDValue N1 = N->getOperand(1);
4648 SDValue CarryIn = N->getOperand(2);
4649
4650 // fold (ssubo_carry x, y, false) -> (ssubo x, y)
4651 if (isNullConstant(CarryIn)) {
4652 if (!LegalOperations ||
4653 TLI.isOperationLegalOrCustom(ISD::SSUBO, N->getValueType(0)))
4654 return DAG.getNode(ISD::SSUBO, SDLoc(N), N->getVTList(), N0, N1);
4655 }
4656
4657 return SDValue();
4658}
4659
4660// Notice that "mulfix" can be any of SMULFIX, SMULFIXSAT, UMULFIX and
4661// UMULFIXSAT here.
4662SDValue DAGCombiner::visitMULFIX(SDNode *N) {
4663 SDValue N0 = N->getOperand(0);
4664 SDValue N1 = N->getOperand(1);
4665 SDValue Scale = N->getOperand(2);
4666 EVT VT = N0.getValueType();
4667
4668 // fold (mulfix x, undef, scale) -> 0
4669 if (N0.isUndef() || N1.isUndef())
4670 return DAG.getConstant(0, SDLoc(N), VT);
4671
4672 // Canonicalize constant to RHS (vector doesn't have to splat)
4675 return DAG.getNode(N->getOpcode(), SDLoc(N), VT, N1, N0, Scale);
4676
4677 // fold (mulfix x, 0, scale) -> 0
4678 if (isNullConstant(N1))
4679 return DAG.getConstant(0, SDLoc(N), VT);
4680
4681 return SDValue();
4682}
4683
4684template <class MatchContextClass> SDValue DAGCombiner::visitMUL(SDNode *N) {
4685 SDValue N0 = N->getOperand(0);
4686 SDValue N1 = N->getOperand(1);
4687 EVT VT = N0.getValueType();
4688 unsigned BitWidth = VT.getScalarSizeInBits();
4689 SDLoc DL(N);
4690 bool UseVP = std::is_same_v<MatchContextClass, VPMatchContext>;
4691 MatchContextClass Matcher(DAG, TLI, N);
4692
4693 // fold (mul x, undef) -> 0
4694 if (N0.isUndef() || N1.isUndef())
4695 return DAG.getConstant(0, DL, VT);
4696
4697 // fold (mul c1, c2) -> c1*c2
4698 if (SDValue C = DAG.FoldConstantArithmetic(ISD::MUL, DL, VT, {N0, N1}))
4699 return C;
4700
4701 // canonicalize constant to RHS (vector doesn't have to splat)
4704 return Matcher.getNode(ISD::MUL, DL, VT, N1, N0);
4705
4706 bool N1IsConst = false;
4707 bool N1IsOpaqueConst = false;
4708 APInt ConstValue1;
4709
4710 // fold vector ops
4711 if (VT.isVector()) {
4712 // TODO: Change this to use SimplifyVBinOp when it supports VP op.
4713 if (!UseVP)
4714 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
4715 return FoldedVOp;
4716
4717 N1IsConst = ISD::isConstantSplatVector(N1.getNode(), ConstValue1);
4718 assert((!N1IsConst || ConstValue1.getBitWidth() == BitWidth) &&
4719 "Splat APInt should be element width");
4720 } else {
4721 N1IsConst = isa<ConstantSDNode>(N1);
4722 if (N1IsConst) {
4723 ConstValue1 = N1->getAsAPIntVal();
4724 N1IsOpaqueConst = cast<ConstantSDNode>(N1)->isOpaque();
4725 }
4726 }
4727
4728 // fold (mul x, 0) -> 0
4729 if (N1IsConst && ConstValue1.isZero())
4730 return N1;
4731
4732 // fold (mul x, 1) -> x
4733 if (N1IsConst && ConstValue1.isOne())
4734 return N0;
4735
4736 if (!UseVP)
4737 if (SDValue NewSel = foldBinOpIntoSelect(N))
4738 return NewSel;
4739
4740 // fold (mul x, -1) -> 0-x
4741 if (N1IsConst && ConstValue1.isAllOnes())
4742 return Matcher.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), N0);
4743
4744 // fold (mul x, (1 << c)) -> x << c
4745 if (isConstantOrConstantVector(N1, /*NoOpaques*/ true) &&
4746 (!VT.isVector() || Level <= AfterLegalizeVectorOps)) {
4747 if (SDValue LogBase2 = BuildLogBase2(N1, DL)) {
4748 EVT ShiftVT = getShiftAmountTy(N0.getValueType());
4749 SDValue Trunc = DAG.getZExtOrTrunc(LogBase2, DL, ShiftVT);
4750 SDNodeFlags Flags;
4751 Flags.setNoUnsignedWrap(N->getFlags().hasNoUnsignedWrap());
4752 // TODO: Preserve setNoSignedWrap if LogBase2 isn't BitWidth - 1.
4753 return Matcher.getNode(ISD::SHL, DL, VT, N0, Trunc, Flags);
4754 }
4755 }
4756
4757 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
4758 if (N1IsConst && !N1IsOpaqueConst && ConstValue1.isNegatedPowerOf2()) {
4759 unsigned Log2Val = (-ConstValue1).logBase2();
4760
4761 // FIXME: If the input is something that is easily negated (e.g. a
4762 // single-use add), we should put the negate there.
4763 return Matcher.getNode(
4764 ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
4765 Matcher.getNode(ISD::SHL, DL, VT, N0,
4766 DAG.getShiftAmountConstant(Log2Val, VT, DL)));
4767 }
4768
4769 // Attempt to reuse an existing umul_lohi/smul_lohi node, but only if the
4770 // hi result is in use in case we hit this mid-legalization.
4771 if (!UseVP) {
4772 for (unsigned LoHiOpc : {ISD::UMUL_LOHI, ISD::SMUL_LOHI}) {
4773 if (!LegalOperations || TLI.isOperationLegalOrCustom(LoHiOpc, VT)) {
4774 SDVTList LoHiVT = DAG.getVTList(VT, VT);
4775 // TODO: Can we match commutable operands with getNodeIfExists?
4776 if (SDNode *LoHi = DAG.getNodeIfExists(LoHiOpc, LoHiVT, {N0, N1}))
4777 if (LoHi->hasAnyUseOfValue(1))
4778 return SDValue(LoHi, 0);
4779 if (SDNode *LoHi = DAG.getNodeIfExists(LoHiOpc, LoHiVT, {N1, N0}))
4780 if (LoHi->hasAnyUseOfValue(1))
4781 return SDValue(LoHi, 0);
4782 }
4783 }
4784 }
4785
4786 // Try to transform:
4787 // (1) multiply-by-(power-of-2 +/- 1) into shift and add/sub.
4788 // mul x, (2^N + 1) --> add (shl x, N), x
4789 // mul x, (2^N - 1) --> sub (shl x, N), x
4790 // Examples: x * 33 --> (x << 5) + x
4791 // x * 15 --> (x << 4) - x
4792 // x * -33 --> -((x << 5) + x)
4793 // x * -15 --> -((x << 4) - x) ; this reduces --> x - (x << 4)
4794 // (2) multiply-by-(power-of-2 +/- power-of-2) into shifts and add/sub.
4795 // mul x, (2^N + 2^M) --> (add (shl x, N), (shl x, M))
4796 // mul x, (2^N - 2^M) --> (sub (shl x, N), (shl x, M))
4797 // Examples: x * 0x8800 --> (x << 15) + (x << 11)
4798 // x * 0xf800 --> (x << 16) - (x << 11)
4799 // x * -0x8800 --> -((x << 15) + (x << 11))
4800 // x * -0xf800 --> -((x << 16) - (x << 11)) ; (x << 11) - (x << 16)
4801 if (!UseVP && N1IsConst &&
4802 TLI.decomposeMulByConstant(*DAG.getContext(), VT, N1)) {
4803 // TODO: We could handle more general decomposition of any constant by
4804 // having the target set a limit on number of ops and making a
4805 // callback to determine that sequence (similar to sqrt expansion).
4806 unsigned MathOp = ISD::DELETED_NODE;
4807 APInt MulC = ConstValue1.abs();
4808 // The constant `2` should be treated as (2^0 + 1).
4809 unsigned TZeros = MulC == 2 ? 0 : MulC.countr_zero();
4810 MulC.lshrInPlace(TZeros);
4811 if ((MulC - 1).isPowerOf2())
4812 MathOp = ISD::ADD;
4813 else if ((MulC + 1).isPowerOf2())
4814 MathOp = ISD::SUB;
4815
4816 if (MathOp != ISD::DELETED_NODE) {
4817 unsigned ShAmt =
4818 MathOp == ISD::ADD ? (MulC - 1).logBase2() : (MulC + 1).logBase2();
4819 ShAmt += TZeros;
4820 assert(ShAmt < BitWidth &&
4821 "multiply-by-constant generated out of bounds shift");
4822 SDValue Shl =
4823 DAG.getNode(ISD::SHL, DL, VT, N0, DAG.getConstant(ShAmt, DL, VT));
4824 SDValue R =
4825 TZeros ? DAG.getNode(MathOp, DL, VT, Shl,
4826 DAG.getNode(ISD::SHL, DL, VT, N0,
4827 DAG.getConstant(TZeros, DL, VT)))
4828 : DAG.getNode(MathOp, DL, VT, Shl, N0);
4829 if (ConstValue1.isNegative())
4830 R = DAG.getNegative(R, DL, VT);
4831 return R;
4832 }
4833 }
4834
4835 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
4836 if (sd_context_match(N0, Matcher, m_Opc(ISD::SHL))) {
4837 SDValue N01 = N0.getOperand(1);
4838 if (SDValue C3 = DAG.FoldConstantArithmetic(ISD::SHL, DL, VT, {N1, N01}))
4839 return DAG.getNode(ISD::MUL, DL, VT, N0.getOperand(0), C3);
4840 }
4841
4842 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
4843 // use.
4844 {
4845 SDValue Sh, Y;
4846
4847 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
4848 if (sd_context_match(N0, Matcher, m_OneUse(m_Opc(ISD::SHL))) &&
4850 Sh = N0; Y = N1;
4851 } else if (sd_context_match(N1, Matcher, m_OneUse(m_Opc(ISD::SHL))) &&
4853 Sh = N1; Y = N0;
4854 }
4855
4856 if (Sh.getNode()) {
4857 SDValue Mul = Matcher.getNode(ISD::MUL, DL, VT, Sh.getOperand(0), Y);
4858 return Matcher.getNode(ISD::SHL, DL, VT, Mul, Sh.getOperand(1));
4859 }
4860 }
4861
4862 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
4863 if (sd_context_match(N0, Matcher, m_Opc(ISD::ADD)) &&
4867 return Matcher.getNode(
4868 ISD::ADD, DL, VT,
4869 Matcher.getNode(ISD::MUL, SDLoc(N0), VT, N0.getOperand(0), N1),
4870 Matcher.getNode(ISD::MUL, SDLoc(N1), VT, N0.getOperand(1), N1));
4871
4872 // Fold (mul (vscale * C0), C1) to (vscale * (C0 * C1)).
4873 ConstantSDNode *NC1 = isConstOrConstSplat(N1);
4874 if (!UseVP && N0.getOpcode() == ISD::VSCALE && NC1) {
4875 const APInt &C0 = N0.getConstantOperandAPInt(0);
4876 const APInt &C1 = NC1->getAPIntValue();
4877 return DAG.getVScale(DL, VT, C0 * C1);
4878 }
4879
4880 // Fold (mul step_vector(C0), C1) to (step_vector(C0 * C1)).
4881 APInt MulVal;
4882 if (!UseVP && N0.getOpcode() == ISD::STEP_VECTOR &&
4883 ISD::isConstantSplatVector(N1.getNode(), MulVal)) {
4884 const APInt &C0 = N0.getConstantOperandAPInt(0);
4885 APInt NewStep = C0 * MulVal;
4886 return DAG.getStepVector(DL, VT, NewStep);
4887 }
4888
4889 // Fold Y = sra (X, size(X)-1); mul (or (Y, 1), X) -> (abs X)
4890 SDValue X;
4891 if (!UseVP && (!LegalOperations || hasOperation(ISD::ABS, VT)) &&
4893 N, Matcher,
4895 m_Deferred(X)))) {
4896 return Matcher.getNode(ISD::ABS, DL, VT, X);
4897 }
4898
4899 // Fold ((mul x, 0/undef) -> 0,
4900 // (mul x, 1) -> x) -> x)
4901 // -> and(x, mask)
4902 // We can replace vectors with '0' and '1' factors with a clearing mask.
4903 if (VT.isFixedLengthVector()) {
4904 unsigned NumElts = VT.getVectorNumElements();
4905 SmallBitVector ClearMask;
4906 ClearMask.reserve(NumElts);
4907 auto IsClearMask = [&ClearMask](ConstantSDNode *V) {
4908 if (!V || V->isZero()) {
4909 ClearMask.push_back(true);
4910 return true;
4911 }
4912 ClearMask.push_back(false);
4913 return V->isOne();
4914 };
4915 if ((!LegalOperations || TLI.isOperationLegalOrCustom(ISD::AND, VT)) &&
4916 ISD::matchUnaryPredicate(N1, IsClearMask, /*AllowUndefs*/ true)) {
4917 assert(N1.getOpcode() == ISD::BUILD_VECTOR && "Unknown constant vector");
4918 EVT LegalSVT = N1.getOperand(0).getValueType();
4919 SDValue Zero = DAG.getConstant(0, DL, LegalSVT);
4920 SDValue AllOnes = DAG.getAllOnesConstant(DL, LegalSVT);
4922 for (unsigned I = 0; I != NumElts; ++I)
4923 if (ClearMask[I])
4924 Mask[I] = Zero;
4925 return DAG.getNode(ISD::AND, DL, VT, N0, DAG.getBuildVector(VT, DL, Mask));
4926 }
4927 }
4928
4929 // reassociate mul
4930 // TODO: Change reassociateOps to support vp ops.
4931 if (!UseVP)
4932 if (SDValue RMUL = reassociateOps(ISD::MUL, DL, N0, N1, N->getFlags()))
4933 return RMUL;
4934
4935 // Fold mul(vecreduce(x), vecreduce(y)) -> vecreduce(mul(x, y))
4936 // TODO: Change reassociateReduction to support vp ops.
4937 if (!UseVP)
4938 if (SDValue SD =
4939 reassociateReduction(ISD::VECREDUCE_MUL, ISD::MUL, DL, VT, N0, N1))
4940 return SD;
4941
4942 // Simplify the operands using demanded-bits information.
4944 return SDValue(N, 0);
4945
4946 return SDValue();
4947}
4948
4949/// Return true if divmod libcall is available.
4951 const TargetLowering &TLI) {
4952 RTLIB::Libcall LC;
4953 EVT NodeType = Node->getValueType(0);
4954 if (!NodeType.isSimple())
4955 return false;
4956 switch (NodeType.getSimpleVT().SimpleTy) {
4957 default: return false; // No libcall for vector types.
4958 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
4959 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
4960 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
4961 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
4962 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
4963 }
4964
4965 return TLI.getLibcallName(LC) != nullptr;
4966}
4967
4968/// Issue divrem if both quotient and remainder are needed.
4969SDValue DAGCombiner::useDivRem(SDNode *Node) {
4970 if (Node->use_empty())
4971 return SDValue(); // This is a dead node, leave it alone.
4972
4973 unsigned Opcode = Node->getOpcode();
4974 bool isSigned = (Opcode == ISD::SDIV) || (Opcode == ISD::SREM);
4975 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
4976
4977 // DivMod lib calls can still work on non-legal types if using lib-calls.
4978 EVT VT = Node->getValueType(0);
4979 if (VT.isVector() || !VT.isInteger())
4980 return SDValue();
4981
4982 if (!TLI.isTypeLegal(VT) && !TLI.isOperationCustom(DivRemOpc, VT))
4983 return SDValue();
4984
4985 // If DIVREM is going to get expanded into a libcall,
4986 // but there is no libcall available, then don't combine.
4987 if (!TLI.isOperationLegalOrCustom(DivRemOpc, VT) &&
4989 return SDValue();
4990
4991 // If div is legal, it's better to do the normal expansion
4992 unsigned OtherOpcode = 0;
4993 if ((Opcode == ISD::SDIV) || (Opcode == ISD::UDIV)) {
4994 OtherOpcode = isSigned ? ISD::SREM : ISD::UREM;
4995 if (TLI.isOperationLegalOrCustom(Opcode, VT))
4996 return SDValue();
4997 } else {
4998 OtherOpcode = isSigned ? ISD::SDIV : ISD::UDIV;
4999 if (TLI.isOperationLegalOrCustom(OtherOpcode, VT))
5000 return SDValue();
5001 }
5002
5003 SDValue Op0 = Node->getOperand(0);
5004 SDValue Op1 = Node->getOperand(1);
5005 SDValue combined;
5006 for (SDNode *User : Op0->users()) {
5007 if (User == Node || User->getOpcode() == ISD::DELETED_NODE ||
5008 User->use_empty())
5009 continue;
5010 // Convert the other matching node(s), too;
5011 // otherwise, the DIVREM may get target-legalized into something
5012 // target-specific that we won't be able to recognize.
5013 unsigned UserOpc = User->getOpcode();
5014 if ((UserOpc == Opcode || UserOpc == OtherOpcode || UserOpc == DivRemOpc) &&
5015 User->getOperand(0) == Op0 &&
5016 User->getOperand(1) == Op1) {
5017 if (!combined) {
5018 if (UserOpc == OtherOpcode) {
5019 SDVTList VTs = DAG.getVTList(VT, VT);
5020 combined = DAG.getNode(DivRemOpc, SDLoc(Node), VTs, Op0, Op1);
5021 } else if (UserOpc == DivRemOpc) {
5022 combined = SDValue(User, 0);
5023 } else {
5024 assert(UserOpc == Opcode);
5025 continue;
5026 }
5027 }
5028 if (UserOpc == ISD::SDIV || UserOpc == ISD::UDIV)
5029 CombineTo(User, combined);
5030 else if (UserOpc == ISD::SREM || UserOpc == ISD::UREM)
5031 CombineTo(User, combined.getValue(1));
5032 }
5033 }
5034 return combined;
5035}
5036
5038 SDValue N0 = N->getOperand(0);
5039 SDValue N1 = N->getOperand(1);
5040 EVT VT = N->getValueType(0);
5041 SDLoc DL(N);
5042
5043 unsigned Opc = N->getOpcode();
5044 bool IsDiv = (ISD::SDIV == Opc) || (ISD::UDIV == Opc);
5046
5047 // X / undef -> undef
5048 // X % undef -> undef
5049 // X / 0 -> undef
5050 // X % 0 -> undef
5051 // NOTE: This includes vectors where any divisor element is zero/undef.
5052 if (DAG.isUndef(Opc, {N0, N1}))
5053 return DAG.getUNDEF(VT);
5054
5055 // undef / X -> 0
5056 // undef % X -> 0
5057 if (N0.isUndef())
5058 return DAG.getConstant(0, DL, VT);
5059
5060 // 0 / X -> 0
5061 // 0 % X -> 0
5063 if (N0C && N0C->isZero())
5064 return N0;
5065
5066 // X / X -> 1
5067 // X % X -> 0
5068 if (N0 == N1)
5069 return DAG.getConstant(IsDiv ? 1 : 0, DL, VT);
5070
5071 // X / 1 -> X
5072 // X % 1 -> 0
5073 // If this is a boolean op (single-bit element type), we can't have
5074 // division-by-zero or remainder-by-zero, so assume the divisor is 1.
5075 // TODO: Similarly, if we're zero-extending a boolean divisor, then assume
5076 // it's a 1.
5077 if ((N1C && N1C->isOne()) || (VT.getScalarType() == MVT::i1))
5078 return IsDiv ? N0 : DAG.getConstant(0, DL, VT);
5079
5080 return SDValue();
5081}
5082
5083SDValue DAGCombiner::visitSDIV(SDNode *N) {
5084 SDValue N0 = N->getOperand(0);
5085 SDValue N1 = N->getOperand(1);
5086 EVT VT = N->getValueType(0);
5087 EVT CCVT = getSetCCResultType(VT);
5088 SDLoc DL(N);
5089
5090 // fold (sdiv c1, c2) -> c1/c2
5091 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SDIV, DL, VT, {N0, N1}))
5092 return C;
5093
5094 // fold vector ops
5095 if (VT.isVector())
5096 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5097 return FoldedVOp;
5098
5099 // fold (sdiv X, -1) -> 0-X
5100 ConstantSDNode *N1C = isConstOrConstSplat(N1);
5101 if (N1C && N1C->isAllOnes())
5102 return DAG.getNegative(N0, DL, VT);
5103
5104 // fold (sdiv X, MIN_SIGNED) -> select(X == MIN_SIGNED, 1, 0)
5105 if (N1C && N1C->isMinSignedValue())
5106 return DAG.getSelect(DL, VT, DAG.getSetCC(DL, CCVT, N0, N1, ISD::SETEQ),
5107 DAG.getConstant(1, DL, VT),
5108 DAG.getConstant(0, DL, VT));
5109
5110 if (SDValue V = simplifyDivRem(N, DAG))
5111 return V;
5112
5113 if (SDValue NewSel = foldBinOpIntoSelect(N))
5114 return NewSel;
5115
5116 // If we know the sign bits of both operands are zero, strength reduce to a
5117 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
5118 if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
5119 return DAG.getNode(ISD::UDIV, DL, N1.getValueType(), N0, N1);
5120
5121 if (SDValue V = visitSDIVLike(N0, N1, N)) {
5122 // If the corresponding remainder node exists, update its users with
5123 // (Dividend - (Quotient * Divisor).
5124 if (SDNode *RemNode = DAG.getNodeIfExists(ISD::SREM, N->getVTList(),
5125 { N0, N1 })) {
5126 // If the sdiv has the exact flag we shouldn't propagate it to the
5127 // remainder node.
5128 if (!N->getFlags().hasExact()) {
5129 SDValue Mul = DAG.getNode(ISD::MUL, DL, VT, V, N1);
5130 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0, Mul);
5131 AddToWorklist(Mul.getNode());
5132 AddToWorklist(Sub.getNode());
5133 CombineTo(RemNode, Sub);
5134 }
5135 }
5136 return V;
5137 }
5138
5139 // sdiv, srem -> sdivrem
5140 // If the divisor is constant, then return DIVREM only if isIntDivCheap() is
5141 // true. Otherwise, we break the simplification logic in visitREM().
5142 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
5143 if (!N1C || TLI.isIntDivCheap(N->getValueType(0), Attr))
5144 if (SDValue DivRem = useDivRem(N))
5145 return DivRem;
5146
5147 return SDValue();
5148}
5149
5150static bool isDivisorPowerOfTwo(SDValue Divisor) {
5151 // Helper for determining whether a value is a power-2 constant scalar or a
5152 // vector of such elements.
5153 auto IsPowerOfTwo = [](ConstantSDNode *C) {
5154 if (C->isZero() || C->isOpaque())
5155 return false;
5156 if (C->getAPIntValue().isPowerOf2())
5157 return true;
5158 if (C->getAPIntValue().isNegatedPowerOf2())
5159 return true;
5160 return false;
5161 };
5162
5163 return ISD::matchUnaryPredicate(Divisor, IsPowerOfTwo);
5164}
5165
5166SDValue DAGCombiner::visitSDIVLike(SDValue N0, SDValue N1, SDNode *N) {
5167 SDLoc DL(N);
5168 EVT VT = N->getValueType(0);
5169 EVT CCVT = getSetCCResultType(VT);
5170 unsigned BitWidth = VT.getScalarSizeInBits();
5171
5172 // fold (sdiv X, pow2) -> simple ops after legalize
5173 // FIXME: We check for the exact bit here because the generic lowering gives
5174 // better results in that case. The target-specific lowering should learn how
5175 // to handle exact sdivs efficiently.
5176 if (!N->getFlags().hasExact() && isDivisorPowerOfTwo(N1)) {
5177 // Target-specific implementation of sdiv x, pow2.
5178 if (SDValue Res = BuildSDIVPow2(N))
5179 return Res;
5180
5181 // Create constants that are functions of the shift amount value.
5182 EVT ShiftAmtTy = getShiftAmountTy(N0.getValueType());
5183 SDValue Bits = DAG.getConstant(BitWidth, DL, ShiftAmtTy);
5184 SDValue C1 = DAG.getNode(ISD::CTTZ, DL, VT, N1);
5185 C1 = DAG.getZExtOrTrunc(C1, DL, ShiftAmtTy);
5186 SDValue Inexact = DAG.getNode(ISD::SUB, DL, ShiftAmtTy, Bits, C1);
5187 if (!isConstantOrConstantVector(Inexact))
5188 return SDValue();
5189
5190 // Splat the sign bit into the register
5191 SDValue Sign = DAG.getNode(ISD::SRA, DL, VT, N0,
5192 DAG.getConstant(BitWidth - 1, DL, ShiftAmtTy));
5193 AddToWorklist(Sign.getNode());
5194
5195 // Add (N0 < 0) ? abs2 - 1 : 0;
5196 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, Sign, Inexact);
5197 AddToWorklist(Srl.getNode());
5198 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N0, Srl);
5199 AddToWorklist(Add.getNode());
5200 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, Add, C1);
5201 AddToWorklist(Sra.getNode());
5202
5203 // Special case: (sdiv X, 1) -> X
5204 // Special Case: (sdiv X, -1) -> 0-X
5205 SDValue One = DAG.getConstant(1, DL, VT);
5207 SDValue IsOne = DAG.getSetCC(DL, CCVT, N1, One, ISD::SETEQ);
5208 SDValue IsAllOnes = DAG.getSetCC(DL, CCVT, N1, AllOnes, ISD::SETEQ);
5209 SDValue IsOneOrAllOnes = DAG.getNode(ISD::OR, DL, CCVT, IsOne, IsAllOnes);
5210 Sra = DAG.getSelect(DL, VT, IsOneOrAllOnes, N0, Sra);
5211
5212 // If dividing by a positive value, we're done. Otherwise, the result must
5213 // be negated.
5214 SDValue Zero = DAG.getConstant(0, DL, VT);
5215 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, Zero, Sra);
5216
5217 // FIXME: Use SELECT_CC once we improve SELECT_CC constant-folding.
5218 SDValue IsNeg = DAG.getSetCC(DL, CCVT, N1, Zero, ISD::SETLT);
5219 SDValue Res = DAG.getSelect(DL, VT, IsNeg, Sub, Sra);
5220 return Res;
5221 }
5222
5223 // If integer divide is expensive and we satisfy the requirements, emit an
5224 // alternate sequence. Targets may check function attributes for size/speed
5225 // trade-offs.
5226 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
5228 !TLI.isIntDivCheap(N->getValueType(0), Attr))
5229 if (SDValue Op = BuildSDIV(N))
5230 return Op;
5231
5232 return SDValue();
5233}
5234
5235SDValue DAGCombiner::visitUDIV(SDNode *N) {
5236 SDValue N0 = N->getOperand(0);
5237 SDValue N1 = N->getOperand(1);
5238 EVT VT = N->getValueType(0);
5239 EVT CCVT = getSetCCResultType(VT);
5240 SDLoc DL(N);
5241
5242 // fold (udiv c1, c2) -> c1/c2
5243 if (SDValue C = DAG.FoldConstantArithmetic(ISD::UDIV, DL, VT, {N0, N1}))
5244 return C;
5245
5246 // fold vector ops
5247 if (VT.isVector())
5248 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5249 return FoldedVOp;
5250
5251 // fold (udiv X, -1) -> select(X == -1, 1, 0)
5252 ConstantSDNode *N1C = isConstOrConstSplat(N1);
5253 if (N1C && N1C->isAllOnes() && CCVT.isVector() == VT.isVector()) {
5254 return DAG.getSelect(DL, VT, DAG.getSetCC(DL, CCVT, N0, N1, ISD::SETEQ),
5255 DAG.getConstant(1, DL, VT),
5256 DAG.getConstant(0, DL, VT));
5257 }
5258
5259 if (SDValue V = simplifyDivRem(N, DAG))
5260 return V;
5261
5262 if (SDValue NewSel = foldBinOpIntoSelect(N))
5263 return NewSel;
5264
5265 if (SDValue V = visitUDIVLike(N0, N1, N)) {
5266 // If the corresponding remainder node exists, update its users with
5267 // (Dividend - (Quotient * Divisor).
5268 if (SDNode *RemNode = DAG.getNodeIfExists(ISD::UREM, N->getVTList(),
5269 { N0, N1 })) {
5270 // If the udiv has the exact flag we shouldn't propagate it to the
5271 // remainder node.
5272 if (!N->getFlags().hasExact()) {
5273 SDValue Mul = DAG.getNode(ISD::MUL, DL, VT, V, N1);
5274 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0, Mul);
5275 AddToWorklist(Mul.getNode());
5276 AddToWorklist(Sub.getNode());
5277 CombineTo(RemNode, Sub);
5278 }
5279 }
5280 return V;
5281 }
5282
5283 // sdiv, srem -> sdivrem
5284 // If the divisor is constant, then return DIVREM only if isIntDivCheap() is
5285 // true. Otherwise, we break the simplification logic in visitREM().
5286 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
5287 if (!N1C || TLI.isIntDivCheap(N->getValueType(0), Attr))
5288 if (SDValue DivRem = useDivRem(N))
5289 return DivRem;
5290
5291 // Simplify the operands using demanded-bits information.
5292 // We don't have demanded bits support for UDIV so this just enables constant
5293 // folding based on known bits.
5295 return SDValue(N, 0);
5296
5297 return SDValue();
5298}
5299
5300SDValue DAGCombiner::visitUDIVLike(SDValue N0, SDValue N1, SDNode *N) {
5301 SDLoc DL(N);
5302 EVT VT = N->getValueType(0);
5303
5304 // fold (udiv x, (1 << c)) -> x >>u c
5305 if (isConstantOrConstantVector(N1, /*NoOpaques*/ true)) {
5306 if (SDValue LogBase2 = BuildLogBase2(N1, DL)) {
5307 AddToWorklist(LogBase2.getNode());
5308
5309 EVT ShiftVT = getShiftAmountTy(N0.getValueType());
5310 SDValue Trunc = DAG.getZExtOrTrunc(LogBase2, DL, ShiftVT);
5311 AddToWorklist(Trunc.getNode());
5312 return DAG.getNode(ISD::SRL, DL, VT, N0, Trunc);
5313 }
5314 }
5315
5316 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
5317 if (N1.getOpcode() == ISD::SHL) {
5318 SDValue N10 = N1.getOperand(0);
5319 if (isConstantOrConstantVector(N10, /*NoOpaques*/ true)) {
5320 if (SDValue LogBase2 = BuildLogBase2(N10, DL)) {
5321 AddToWorklist(LogBase2.getNode());
5322
5323 EVT ADDVT = N1.getOperand(1).getValueType();
5324 SDValue Trunc = DAG.getZExtOrTrunc(LogBase2, DL, ADDVT);
5325 AddToWorklist(Trunc.getNode());
5326 SDValue Add = DAG.getNode(ISD::ADD, DL, ADDVT, N1.getOperand(1), Trunc);
5327 AddToWorklist(Add.getNode());
5328 return DAG.getNode(ISD::SRL, DL, VT, N0, Add);
5329 }
5330 }
5331 }
5332
5333 // fold (udiv x, c) -> alternate
5334 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
5336 !TLI.isIntDivCheap(N->getValueType(0), Attr))
5337 if (SDValue Op = BuildUDIV(N))
5338 return Op;
5339
5340 return SDValue();
5341}
5342
5343SDValue DAGCombiner::buildOptimizedSREM(SDValue N0, SDValue N1, SDNode *N) {
5344 if (!N->getFlags().hasExact() && isDivisorPowerOfTwo(N1) &&
5345 !DAG.doesNodeExist(ISD::SDIV, N->getVTList(), {N0, N1})) {
5346 // Target-specific implementation of srem x, pow2.
5347 if (SDValue Res = BuildSREMPow2(N))
5348 return Res;
5349 }
5350 return SDValue();
5351}
5352
5353// handles ISD::SREM and ISD::UREM
5354SDValue DAGCombiner::visitREM(SDNode *N) {
5355 unsigned Opcode = N->getOpcode();
5356 SDValue N0 = N->getOperand(0);
5357 SDValue N1 = N->getOperand(1);
5358 EVT VT = N->getValueType(0);
5359 EVT CCVT = getSetCCResultType(VT);
5360
5361 bool isSigned = (Opcode == ISD::SREM);
5362 SDLoc DL(N);
5363
5364 // fold (rem c1, c2) -> c1%c2
5365 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
5366 return C;
5367
5368 // fold (urem X, -1) -> select(FX == -1, 0, FX)
5369 // Freeze the numerator to avoid a miscompile with an undefined value.
5370 if (!isSigned && llvm::isAllOnesOrAllOnesSplat(N1, /*AllowUndefs*/ false) &&
5371 CCVT.isVector() == VT.isVector()) {
5372 SDValue F0 = DAG.getFreeze(N0);
5373 SDValue EqualsNeg1 = DAG.getSetCC(DL, CCVT, F0, N1, ISD::SETEQ);
5374 return DAG.getSelect(DL, VT, EqualsNeg1, DAG.getConstant(0, DL, VT), F0);
5375 }
5376
5377 if (SDValue V = simplifyDivRem(N, DAG))
5378 return V;
5379
5380 if (SDValue NewSel = foldBinOpIntoSelect(N))
5381 return NewSel;
5382
5383 if (isSigned) {
5384 // If we know the sign bits of both operands are zero, strength reduce to a
5385 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
5386 if (DAG.SignBitIsZero(N1) && DAG.SignBitIsZero(N0))
5387 return DAG.getNode(ISD::UREM, DL, VT, N0, N1);
5388 } else {
5389 if (DAG.isKnownToBeAPowerOfTwo(N1)) {
5390 // fold (urem x, pow2) -> (and x, pow2-1)
5391 SDValue NegOne = DAG.getAllOnesConstant(DL, VT);
5392 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N1, NegOne);
5393 AddToWorklist(Add.getNode());
5394 return DAG.getNode(ISD::AND, DL, VT, N0, Add);
5395 }
5396 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
5397 // fold (urem x, (lshr pow2, y)) -> (and x, (add (lshr pow2, y), -1))
5398 // TODO: We should sink the following into isKnownToBePowerOfTwo
5399 // using a OrZero parameter analogous to our handling in ValueTracking.
5400 if ((N1.getOpcode() == ISD::SHL || N1.getOpcode() == ISD::SRL) &&
5402 SDValue NegOne = DAG.getAllOnesConstant(DL, VT);
5403 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, N1, NegOne);
5404 AddToWorklist(Add.getNode());
5405 return DAG.getNode(ISD::AND, DL, VT, N0, Add);
5406 }
5407 }
5408
5409 AttributeList Attr = DAG.getMachineFunction().getFunction().getAttributes();
5410
5411 // If X/C can be simplified by the division-by-constant logic, lower
5412 // X%C to the equivalent of X-X/C*C.
5413 // Reuse the SDIVLike/UDIVLike combines - to avoid mangling nodes, the
5414 // speculative DIV must not cause a DIVREM conversion. We guard against this
5415 // by skipping the simplification if isIntDivCheap(). When div is not cheap,
5416 // combine will not return a DIVREM. Regardless, checking cheapness here
5417 // makes sense since the simplification results in fatter code.
5418 if (DAG.isKnownNeverZero(N1) && !TLI.isIntDivCheap(VT, Attr)) {
5419 if (isSigned) {
5420 // check if we can build faster implementation for srem
5421 if (SDValue OptimizedRem = buildOptimizedSREM(N0, N1, N))
5422 return OptimizedRem;
5423 }
5424
5425 SDValue OptimizedDiv =
5426 isSigned ? visitSDIVLike(N0, N1, N) : visitUDIVLike(N0, N1, N);
5427 if (OptimizedDiv.getNode() && OptimizedDiv.getNode() != N) {
5428 // If the equivalent Div node also exists, update its users.
5429 unsigned DivOpcode = isSigned ? ISD::SDIV : ISD::UDIV;
5430 if (SDNode *DivNode = DAG.getNodeIfExists(DivOpcode, N->getVTList(),
5431 { N0, N1 }))
5432 CombineTo(DivNode, OptimizedDiv);
5433 SDValue Mul = DAG.getNode(ISD::MUL, DL, VT, OptimizedDiv, N1);
5434 SDValue Sub = DAG.getNode(ISD::SUB, DL, VT, N0, Mul);
5435 AddToWorklist(OptimizedDiv.getNode());
5436 AddToWorklist(Mul.getNode());
5437 return Sub;
5438 }
5439 }
5440
5441 // sdiv, srem -> sdivrem
5442 if (SDValue DivRem = useDivRem(N))
5443 return DivRem.getValue(1);
5444
5445 // fold urem(urem(A, BCst), Op1Cst) -> urem(A, Op1Cst)
5446 // iff urem(BCst, Op1Cst) == 0
5447 SDValue A;
5448 APInt Op1Cst, BCst;
5449 if (sd_match(N, m_URem(m_URem(m_Value(A), m_ConstInt(BCst)),
5450 m_ConstInt(Op1Cst))) &&
5451 BCst.urem(Op1Cst).isZero()) {
5452 return DAG.getNode(ISD::UREM, DL, VT, A, DAG.getConstant(Op1Cst, DL, VT));
5453 }
5454
5455 // fold srem(srem(A, BCst), Op1Cst) -> srem(A, Op1Cst)
5456 // iff srem(BCst, Op1Cst) == 0 && Op1Cst != 1
5457 if (sd_match(N, m_SRem(m_SRem(m_Value(A), m_ConstInt(BCst)),
5458 m_ConstInt(Op1Cst))) &&
5459 BCst.srem(Op1Cst).isZero() && !Op1Cst.isAllOnes()) {
5460 return DAG.getNode(ISD::SREM, DL, VT, A, DAG.getConstant(Op1Cst, DL, VT));
5461 }
5462
5463 return SDValue();
5464}
5465
5466SDValue DAGCombiner::visitMULHS(SDNode *N) {
5467 SDValue N0 = N->getOperand(0);
5468 SDValue N1 = N->getOperand(1);
5469 EVT VT = N->getValueType(0);
5470 SDLoc DL(N);
5471
5472 // fold (mulhs c1, c2)
5473 if (SDValue C = DAG.FoldConstantArithmetic(ISD::MULHS, DL, VT, {N0, N1}))
5474 return C;
5475
5476 // canonicalize constant to RHS.
5479 return DAG.getNode(ISD::MULHS, DL, N->getVTList(), N1, N0);
5480
5481 if (VT.isVector()) {
5482 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5483 return FoldedVOp;
5484
5485 // fold (mulhs x, 0) -> 0
5486 // do not return N1, because undef node may exist.
5488 return DAG.getConstant(0, DL, VT);
5489 }
5490
5491 // fold (mulhs x, 0) -> 0
5492 if (isNullConstant(N1))
5493 return N1;
5494
5495 // fold (mulhs x, 1) -> (sra x, size(x)-1)
5496 if (isOneConstant(N1))
5497 return DAG.getNode(
5498 ISD::SRA, DL, VT, N0,
5500
5501 // fold (mulhs x, undef) -> 0
5502 if (N0.isUndef() || N1.isUndef())
5503 return DAG.getConstant(0, DL, VT);
5504
5505 // If the type twice as wide is legal, transform the mulhs to a wider multiply
5506 // plus a shift.
5507 if (!TLI.isOperationLegalOrCustom(ISD::MULHS, VT) && VT.isSimple() &&
5508 !VT.isVector()) {
5509 MVT Simple = VT.getSimpleVT();
5510 unsigned SimpleSize = Simple.getSizeInBits();
5511 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), SimpleSize*2);
5512 if (TLI.isOperationLegal(ISD::MUL, NewVT)) {
5513 N0 = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, N0);
5514 N1 = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, N1);
5515 N1 = DAG.getNode(ISD::MUL, DL, NewVT, N0, N1);
5516 N1 = DAG.getNode(ISD::SRL, DL, NewVT, N1,
5517 DAG.getShiftAmountConstant(SimpleSize, NewVT, DL));
5518 return DAG.getNode(ISD::TRUNCATE, DL, VT, N1);
5519 }
5520 }
5521
5522 return SDValue();
5523}
5524
5525SDValue DAGCombiner::visitMULHU(SDNode *N) {
5526 SDValue N0 = N->getOperand(0);
5527 SDValue N1 = N->getOperand(1);
5528 EVT VT = N->getValueType(0);
5529 SDLoc DL(N);
5530
5531 // fold (mulhu c1, c2)
5532 if (SDValue C = DAG.FoldConstantArithmetic(ISD::MULHU, DL, VT, {N0, N1}))
5533 return C;
5534
5535 // canonicalize constant to RHS.
5538 return DAG.getNode(ISD::MULHU, DL, N->getVTList(), N1, N0);
5539
5540 if (VT.isVector()) {
5541 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5542 return FoldedVOp;
5543
5544 // fold (mulhu x, 0) -> 0
5545 // do not return N1, because undef node may exist.
5547 return DAG.getConstant(0, DL, VT);
5548 }
5549
5550 // fold (mulhu x, 0) -> 0
5551 if (isNullConstant(N1))
5552 return N1;
5553
5554 // fold (mulhu x, 1) -> 0
5555 if (isOneConstant(N1))
5556 return DAG.getConstant(0, DL, VT);
5557
5558 // fold (mulhu x, undef) -> 0
5559 if (N0.isUndef() || N1.isUndef())
5560 return DAG.getConstant(0, DL, VT);
5561
5562 // fold (mulhu x, (1 << c)) -> x >> (bitwidth - c)
5563 if (isConstantOrConstantVector(N1, /*NoOpaques*/ true) &&
5564 hasOperation(ISD::SRL, VT)) {
5565 if (SDValue LogBase2 = BuildLogBase2(N1, DL)) {
5566 unsigned NumEltBits = VT.getScalarSizeInBits();
5567 SDValue SRLAmt = DAG.getNode(
5568 ISD::SUB, DL, VT, DAG.getConstant(NumEltBits, DL, VT), LogBase2);
5569 EVT ShiftVT = getShiftAmountTy(N0.getValueType());
5570 SDValue Trunc = DAG.getZExtOrTrunc(SRLAmt, DL, ShiftVT);
5571 return DAG.getNode(ISD::SRL, DL, VT, N0, Trunc);
5572 }
5573 }
5574
5575 // If the type twice as wide is legal, transform the mulhu to a wider multiply
5576 // plus a shift.
5577 if (!TLI.isOperationLegalOrCustom(ISD::MULHU, VT) && VT.isSimple() &&
5578 !VT.isVector()) {
5579 MVT Simple = VT.getSimpleVT();
5580 unsigned SimpleSize = Simple.getSizeInBits();
5581 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), SimpleSize*2);
5582 if (TLI.isOperationLegal(ISD::MUL, NewVT)) {
5583 N0 = DAG.getNode(ISD::ZERO_EXTEND, DL, NewVT, N0);
5584 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, NewVT, N1);
5585 N1 = DAG.getNode(ISD::MUL, DL, NewVT, N0, N1);
5586 N1 = DAG.getNode(ISD::SRL, DL, NewVT, N1,
5587 DAG.getShiftAmountConstant(SimpleSize, NewVT, DL));
5588 return DAG.getNode(ISD::TRUNCATE, DL, VT, N1);
5589 }
5590 }
5591
5592 // Simplify the operands using demanded-bits information.
5593 // We don't have demanded bits support for MULHU so this just enables constant
5594 // folding based on known bits.
5596 return SDValue(N, 0);
5597
5598 return SDValue();
5599}
5600
5601SDValue DAGCombiner::visitAVG(SDNode *N) {
5602 unsigned Opcode = N->getOpcode();
5603 SDValue N0 = N->getOperand(0);
5604 SDValue N1 = N->getOperand(1);
5605 EVT VT = N->getValueType(0);
5606 SDLoc DL(N);
5607 bool IsSigned = Opcode == ISD::AVGCEILS || Opcode == ISD::AVGFLOORS;
5608
5609 // fold (avg c1, c2)
5610 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
5611 return C;
5612
5613 // canonicalize constant to RHS.
5616 return DAG.getNode(Opcode, DL, N->getVTList(), N1, N0);
5617
5618 if (VT.isVector())
5619 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5620 return FoldedVOp;
5621
5622 // fold (avg x, undef) -> x
5623 if (N0.isUndef())
5624 return N1;
5625 if (N1.isUndef())
5626 return N0;
5627
5628 // fold (avg x, x) --> x
5629 if (N0 == N1 && Level >= AfterLegalizeTypes)
5630 return N0;
5631
5632 // fold (avgfloor x, 0) -> x >> 1
5633 SDValue X, Y;
5635 return DAG.getNode(ISD::SRA, DL, VT, X,
5636 DAG.getShiftAmountConstant(1, VT, DL));
5638 return DAG.getNode(ISD::SRL, DL, VT, X,
5639 DAG.getShiftAmountConstant(1, VT, DL));
5640
5641 // fold avgu(zext(x), zext(y)) -> zext(avgu(x, y))
5642 // fold avgs(sext(x), sext(y)) -> sext(avgs(x, y))
5643 if (!IsSigned &&
5644 sd_match(N, m_BinOp(Opcode, m_ZExt(m_Value(X)), m_ZExt(m_Value(Y)))) &&
5645 X.getValueType() == Y.getValueType() &&
5646 hasOperation(Opcode, X.getValueType())) {
5647 SDValue AvgU = DAG.getNode(Opcode, DL, X.getValueType(), X, Y);
5648 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, AvgU);
5649 }
5650 if (IsSigned &&
5651 sd_match(N, m_BinOp(Opcode, m_SExt(m_Value(X)), m_SExt(m_Value(Y)))) &&
5652 X.getValueType() == Y.getValueType() &&
5653 hasOperation(Opcode, X.getValueType())) {
5654 SDValue AvgS = DAG.getNode(Opcode, DL, X.getValueType(), X, Y);
5655 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, AvgS);
5656 }
5657
5658 // Fold avgflooru(x,y) -> avgceilu(x,y-1) iff y != 0
5659 // Fold avgflooru(x,y) -> avgceilu(x-1,y) iff x != 0
5660 // Check if avgflooru isn't legal/custom but avgceilu is.
5661 if (Opcode == ISD::AVGFLOORU && !hasOperation(ISD::AVGFLOORU, VT) &&
5662 (!LegalOperations || hasOperation(ISD::AVGCEILU, VT))) {
5663 if (DAG.isKnownNeverZero(N1))
5664 return DAG.getNode(
5665 ISD::AVGCEILU, DL, VT, N0,
5666 DAG.getNode(ISD::ADD, DL, VT, N1, DAG.getAllOnesConstant(DL, VT)));
5667 if (DAG.isKnownNeverZero(N0))
5668 return DAG.getNode(
5669 ISD::AVGCEILU, DL, VT, N1,
5670 DAG.getNode(ISD::ADD, DL, VT, N0, DAG.getAllOnesConstant(DL, VT)));
5671 }
5672
5673 // Fold avgfloor((add nw x,y), 1) -> avgceil(x,y)
5674 // Fold avgfloor((add nw x,1), y) -> avgceil(x,y)
5675 if ((Opcode == ISD::AVGFLOORU && hasOperation(ISD::AVGCEILU, VT)) ||
5676 (Opcode == ISD::AVGFLOORS && hasOperation(ISD::AVGCEILS, VT))) {
5677 SDValue Add;
5678 if (sd_match(N,
5679 m_c_BinOp(Opcode,
5681 m_One())) ||
5682 sd_match(N, m_c_BinOp(Opcode,
5684 m_Value(Y)))) {
5685
5686 if (IsSigned && Add->getFlags().hasNoSignedWrap())
5687 return DAG.getNode(ISD::AVGCEILS, DL, VT, X, Y);
5688
5689 if (!IsSigned && Add->getFlags().hasNoUnsignedWrap())
5690 return DAG.getNode(ISD::AVGCEILU, DL, VT, X, Y);
5691 }
5692 }
5693
5694 // Fold avgfloors(x,y) -> avgflooru(x,y) if both x and y are non-negative
5695 if (Opcode == ISD::AVGFLOORS && hasOperation(ISD::AVGFLOORU, VT)) {
5696 if (DAG.SignBitIsZero(N0) && DAG.SignBitIsZero(N1))
5697 return DAG.getNode(ISD::AVGFLOORU, DL, VT, N0, N1);
5698 }
5699
5700 return SDValue();
5701}
5702
5703SDValue DAGCombiner::visitABD(SDNode *N) {
5704 unsigned Opcode = N->getOpcode();
5705 SDValue N0 = N->getOperand(0);
5706 SDValue N1 = N->getOperand(1);
5707 EVT VT = N->getValueType(0);
5708 SDLoc DL(N);
5709
5710 // fold (abd c1, c2)
5711 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
5712 return C;
5713
5714 // canonicalize constant to RHS.
5717 return DAG.getNode(Opcode, DL, N->getVTList(), N1, N0);
5718
5719 if (VT.isVector())
5720 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
5721 return FoldedVOp;
5722
5723 // fold (abd x, undef) -> 0
5724 if (N0.isUndef() || N1.isUndef())
5725 return DAG.getConstant(0, DL, VT);
5726
5727 // fold (abd x, x) -> 0
5728 if (N0 == N1)
5729 return DAG.getConstant(0, DL, VT);
5730
5731 SDValue X;
5732
5733 // fold (abds x, 0) -> abs x
5735 (!LegalOperations || hasOperation(ISD::ABS, VT)))
5736 return DAG.getNode(ISD::ABS, DL, VT, X);
5737
5738 // fold (abdu x, 0) -> x
5740 return X;
5741
5742 // fold (abds x, y) -> (abdu x, y) iff both args are known positive
5743 if (Opcode == ISD::ABDS && hasOperation(ISD::ABDU, VT) &&
5744 DAG.SignBitIsZero(N0) && DAG.SignBitIsZero(N1))
5745 return DAG.getNode(ISD::ABDU, DL, VT, N1, N0);
5746
5747 return SDValue();
5748}
5749
5750/// Perform optimizations common to nodes that compute two values. LoOp and HiOp
5751/// give the opcodes for the two computations that are being performed. Return
5752/// true if a simplification was made.
5753SDValue DAGCombiner::SimplifyNodeWithTwoResults(SDNode *N, unsigned LoOp,
5754 unsigned HiOp) {
5755 // If the high half is not needed, just compute the low half.
5756 bool HiExists = N->hasAnyUseOfValue(1);
5757 if (!HiExists && (!LegalOperations ||
5758 TLI.isOperationLegalOrCustom(LoOp, N->getValueType(0)))) {
5759 SDValue Res = DAG.getNode(LoOp, SDLoc(N), N->getValueType(0), N->ops());
5760 return CombineTo(N, Res, Res);
5761 }
5762
5763 // If the low half is not needed, just compute the high half.
5764 bool LoExists = N->hasAnyUseOfValue(0);
5765 if (!LoExists && (!LegalOperations ||
5766 TLI.isOperationLegalOrCustom(HiOp, N->getValueType(1)))) {
5767 SDValue Res = DAG.getNode(HiOp, SDLoc(N), N->getValueType(1), N->ops());
5768 return CombineTo(N, Res, Res);
5769 }
5770
5771 // If both halves are used, return as it is.
5772 if (LoExists && HiExists)
5773 return SDValue();
5774
5775 // If the two computed results can be simplified separately, separate them.
5776 if (LoExists) {
5777 SDValue Lo = DAG.getNode(LoOp, SDLoc(N), N->getValueType(0), N->ops());
5778 AddToWorklist(Lo.getNode());
5779 SDValue LoOpt = combine(Lo.getNode());
5780 if (LoOpt.getNode() && LoOpt.getNode() != Lo.getNode() &&
5781 (!LegalOperations ||
5782 TLI.isOperationLegalOrCustom(LoOpt.getOpcode(), LoOpt.getValueType())))
5783 return CombineTo(N, LoOpt, LoOpt);
5784 }
5785
5786 if (HiExists) {
5787 SDValue Hi = DAG.getNode(HiOp, SDLoc(N), N->getValueType(1), N->ops());
5788 AddToWorklist(Hi.getNode());
5789 SDValue HiOpt = combine(Hi.getNode());
5790 if (HiOpt.getNode() && HiOpt != Hi &&
5791 (!LegalOperations ||
5792 TLI.isOperationLegalOrCustom(HiOpt.getOpcode(), HiOpt.getValueType())))
5793 return CombineTo(N, HiOpt, HiOpt);
5794 }
5795
5796 return SDValue();
5797}
5798
5799SDValue DAGCombiner::visitSMUL_LOHI(SDNode *N) {
5800 if (SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHS))
5801 return Res;
5802
5803 SDValue N0 = N->getOperand(0);
5804 SDValue N1 = N->getOperand(1);
5805 EVT VT = N->getValueType(0);
5806 SDLoc DL(N);
5807
5808 // Constant fold.
5810 return DAG.getNode(ISD::SMUL_LOHI, DL, N->getVTList(), N0, N1);
5811
5812 // canonicalize constant to RHS (vector doesn't have to splat)
5815 return DAG.getNode(ISD::SMUL_LOHI, DL, N->getVTList(), N1, N0);
5816
5817 // If the type is twice as wide is legal, transform the mulhu to a wider
5818 // multiply plus a shift.
5819 if (VT.isSimple() && !VT.isVector()) {
5820 MVT Simple = VT.getSimpleVT();
5821 unsigned SimpleSize = Simple.getSizeInBits();
5822 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), SimpleSize*2);
5823 if (TLI.isOperationLegal(ISD::MUL, NewVT)) {
5824 SDValue Lo = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, N0);
5825 SDValue Hi = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, N1);
5826 Lo = DAG.getNode(ISD::MUL, DL, NewVT, Lo, Hi);
5827 // Compute the high part as N1.
5828 Hi = DAG.getNode(ISD::SRL, DL, NewVT, Lo,
5829 DAG.getShiftAmountConstant(SimpleSize, NewVT, DL));
5830 Hi = DAG.getNode(ISD::TRUNCATE, DL, VT, Hi);
5831 // Compute the low part as N0.
5832 Lo = DAG.getNode(ISD::TRUNCATE, DL, VT, Lo);
5833 return CombineTo(N, Lo, Hi);
5834 }
5835 }
5836
5837 return SDValue();
5838}
5839
5840SDValue DAGCombiner::visitUMUL_LOHI(SDNode *N) {
5841 if (SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHU))
5842 return Res;
5843
5844 SDValue N0 = N->getOperand(0);
5845 SDValue N1 = N->getOperand(1);
5846 EVT VT = N->getValueType(0);
5847 SDLoc DL(N);
5848
5849 // Constant fold.
5851 return DAG.getNode(ISD::UMUL_LOHI, DL, N->getVTList(), N0, N1);
5852
5853 // canonicalize constant to RHS (vector doesn't have to splat)
5856 return DAG.getNode(ISD::UMUL_LOHI, DL, N->getVTList(), N1, N0);
5857
5858 // (umul_lohi N0, 0) -> (0, 0)
5859 if (isNullConstant(N1)) {
5860 SDValue Zero = DAG.getConstant(0, DL, VT);
5861 return CombineTo(N, Zero, Zero);
5862 }
5863
5864 // (umul_lohi N0, 1) -> (N0, 0)
5865 if (isOneConstant(N1)) {
5866 SDValue Zero = DAG.getConstant(0, DL, VT);
5867 return CombineTo(N, N0, Zero);
5868 }
5869
5870 // If the type is twice as wide is legal, transform the mulhu to a wider
5871 // multiply plus a shift.
5872 if (VT.isSimple() && !VT.isVector()) {
5873 MVT Simple = VT.getSimpleVT();
5874 unsigned SimpleSize = Simple.getSizeInBits();
5875 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), SimpleSize*2);
5876 if (TLI.isOperationLegal(ISD::MUL, NewVT)) {
5877 SDValue Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, NewVT, N0);
5878 SDValue Hi = DAG.getNode(ISD::ZERO_EXTEND, DL, NewVT, N1);
5879 Lo = DAG.getNode(ISD::MUL, DL, NewVT, Lo, Hi);
5880 // Compute the high part as N1.
5881 Hi = DAG.getNode(ISD::SRL, DL, NewVT, Lo,
5882 DAG.getShiftAmountConstant(SimpleSize, NewVT, DL));
5883 Hi = DAG.getNode(ISD::TRUNCATE, DL, VT, Hi);
5884 // Compute the low part as N0.
5885 Lo = DAG.getNode(ISD::TRUNCATE, DL, VT, Lo);
5886 return CombineTo(N, Lo, Hi);
5887 }
5888 }
5889
5890 return SDValue();
5891}
5892
5893SDValue DAGCombiner::visitMULO(SDNode *N) {
5894 SDValue N0 = N->getOperand(0);
5895 SDValue N1 = N->getOperand(1);
5896 EVT VT = N0.getValueType();
5897 bool IsSigned = (ISD::SMULO == N->getOpcode());
5898
5899 EVT CarryVT = N->getValueType(1);
5900 SDLoc DL(N);
5901
5902 ConstantSDNode *N0C = isConstOrConstSplat(N0);
5903 ConstantSDNode *N1C = isConstOrConstSplat(N1);
5904
5905 // fold operation with constant operands.
5906 // TODO: Move this to FoldConstantArithmetic when it supports nodes with
5907 // multiple results.
5908 if (N0C && N1C) {
5909 bool Overflow;
5910 APInt Result =
5911 IsSigned ? N0C->getAPIntValue().smul_ov(N1C->getAPIntValue(), Overflow)
5912 : N0C->getAPIntValue().umul_ov(N1C->getAPIntValue(), Overflow);
5913 return CombineTo(N, DAG.getConstant(Result, DL, VT),
5914 DAG.getBoolConstant(Overflow, DL, CarryVT, CarryVT));
5915 }
5916
5917 // canonicalize constant to RHS.
5920 return DAG.getNode(N->getOpcode(), DL, N->getVTList(), N1, N0);
5921
5922 // fold (mulo x, 0) -> 0 + no carry out
5923 if (isNullOrNullSplat(N1))
5924 return CombineTo(N, DAG.getConstant(0, DL, VT),
5925 DAG.getConstant(0, DL, CarryVT));
5926
5927 // (mulo x, 2) -> (addo x, x)
5928 // FIXME: This needs a freeze.
5929 if (N1C && N1C->getAPIntValue() == 2 &&
5930 (!IsSigned || VT.getScalarSizeInBits() > 2))
5931 return DAG.getNode(IsSigned ? ISD::SADDO : ISD::UADDO, DL,
5932 N->getVTList(), N0, N0);
5933
5934 // A 1 bit SMULO overflows if both inputs are 1.
5935 if (IsSigned && VT.getScalarSizeInBits() == 1) {
5936 SDValue And = DAG.getNode(ISD::AND, DL, VT, N0, N1);
5937 SDValue Cmp = DAG.getSetCC(DL, CarryVT, And,
5938 DAG.getConstant(0, DL, VT), ISD::SETNE);
5939 return CombineTo(N, And, Cmp);
5940 }
5941
5942 // If it cannot overflow, transform into a mul.
5943 if (DAG.willNotOverflowMul(IsSigned, N0, N1))
5944 return CombineTo(N, DAG.getNode(ISD::MUL, DL, VT, N0, N1),
5945 DAG.getConstant(0, DL, CarryVT));
5946 return SDValue();
5947}
5948
5949// Function to calculate whether the Min/Max pair of SDNodes (potentially
5950// swapped around) make a signed saturate pattern, clamping to between a signed
5951// saturate of -2^(BW-1) and 2^(BW-1)-1, or an unsigned saturate of 0 and 2^BW.
5952// Returns the node being clamped and the bitwidth of the clamp in BW. Should
5953// work with both SMIN/SMAX nodes and setcc/select combo. The operands are the
5954// same as SimplifySelectCC. N0<N1 ? N2 : N3.
5956 SDValue N3, ISD::CondCode CC, unsigned &BW,
5957 bool &Unsigned, SelectionDAG &DAG) {
5958 auto isSignedMinMax = [&](SDValue N0, SDValue N1, SDValue N2, SDValue N3,
5959 ISD::CondCode CC) {
5960 // The compare and select operand should be the same or the select operands
5961 // should be truncated versions of the comparison.
5962 if (N0 != N2 && (N2.getOpcode() != ISD::TRUNCATE || N0 != N2.getOperand(0)))
5963 return 0;
5964 // The constants need to be the same or a truncated version of each other.
5967 if (!N1C || !N3C)
5968 return 0;
5969 const APInt &C1 = N1C->getAPIntValue().trunc(N1.getScalarValueSizeInBits());
5970 const APInt &C2 = N3C->getAPIntValue().trunc(N3.getScalarValueSizeInBits());
5971 if (C1.getBitWidth() < C2.getBitWidth() || C1 != C2.sext(C1.getBitWidth()))
5972 return 0;
5973 return CC == ISD::SETLT ? ISD::SMIN : (CC == ISD::SETGT ? ISD::SMAX : 0);
5974 };
5975
5976 // Check the initial value is a SMIN/SMAX equivalent.
5977 unsigned Opcode0 = isSignedMinMax(N0, N1, N2, N3, CC);
5978 if (!Opcode0)
5979 return SDValue();
5980
5981 // We could only need one range check, if the fptosi could never produce
5982 // the upper value.
5983 if (N0.getOpcode() == ISD::FP_TO_SINT && Opcode0 == ISD::SMAX) {
5984 if (isNullOrNullSplat(N3)) {
5985 EVT IntVT = N0.getValueType().getScalarType();
5986 EVT FPVT = N0.getOperand(0).getValueType().getScalarType();
5987 if (FPVT.isSimple()) {
5988 Type *InputTy = FPVT.getTypeForEVT(*DAG.getContext());
5989 const fltSemantics &Semantics = InputTy->getFltSemantics();
5990 uint32_t MinBitWidth =
5991 APFloatBase::semanticsIntSizeInBits(Semantics, /*isSigned*/ true);
5992 if (IntVT.getSizeInBits() >= MinBitWidth) {
5993 Unsigned = true;
5994 BW = PowerOf2Ceil(MinBitWidth);
5995 return N0;
5996 }
5997 }
5998 }
5999 }
6000
6001 SDValue N00, N01, N02, N03;
6002 ISD::CondCode N0CC;
6003 switch (N0.getOpcode()) {
6004 case ISD::SMIN:
6005 case ISD::SMAX:
6006 N00 = N02 = N0.getOperand(0);
6007 N01 = N03 = N0.getOperand(1);
6008 N0CC = N0.getOpcode() == ISD::SMIN ? ISD::SETLT : ISD::SETGT;
6009 break;
6010 case ISD::SELECT_CC:
6011 N00 = N0.getOperand(0);
6012 N01 = N0.getOperand(1);
6013 N02 = N0.getOperand(2);
6014 N03 = N0.getOperand(3);
6015 N0CC = cast<CondCodeSDNode>(N0.getOperand(4))->get();
6016 break;
6017 case ISD::SELECT:
6018 case ISD::VSELECT:
6019 if (N0.getOperand(0).getOpcode() != ISD::SETCC)
6020 return SDValue();
6021 N00 = N0.getOperand(0).getOperand(0);
6022 N01 = N0.getOperand(0).getOperand(1);
6023 N02 = N0.getOperand(1);
6024 N03 = N0.getOperand(2);
6025 N0CC = cast<CondCodeSDNode>(N0.getOperand(0).getOperand(2))->get();
6026 break;
6027 default:
6028 return SDValue();
6029 }
6030
6031 unsigned Opcode1 = isSignedMinMax(N00, N01, N02, N03, N0CC);
6032 if (!Opcode1 || Opcode0 == Opcode1)
6033 return SDValue();
6034
6035 ConstantSDNode *MinCOp = isConstOrConstSplat(Opcode0 == ISD::SMIN ? N1 : N01);
6036 ConstantSDNode *MaxCOp = isConstOrConstSplat(Opcode0 == ISD::SMIN ? N01 : N1);
6037 if (!MinCOp || !MaxCOp || MinCOp->getValueType(0) != MaxCOp->getValueType(0))
6038 return SDValue();
6039
6040 const APInt &MinC = MinCOp->getAPIntValue();
6041 const APInt &MaxC = MaxCOp->getAPIntValue();
6042 APInt MinCPlus1 = MinC + 1;
6043 if (-MaxC == MinCPlus1 && MinCPlus1.isPowerOf2()) {
6044 BW = MinCPlus1.exactLogBase2() + 1;
6045 Unsigned = false;
6046 return N02;
6047 }
6048
6049 if (MaxC == 0 && MinC != 0 && MinCPlus1.isPowerOf2()) {
6050 BW = MinCPlus1.exactLogBase2();
6051 Unsigned = true;
6052 return N02;
6053 }
6054
6055 return SDValue();
6056}
6057
6059 SDValue N3, ISD::CondCode CC,
6060 SelectionDAG &DAG) {
6061 unsigned BW;
6062 bool Unsigned;
6063 SDValue Fp = isSaturatingMinMax(N0, N1, N2, N3, CC, BW, Unsigned, DAG);
6064 if (!Fp || Fp.getOpcode() != ISD::FP_TO_SINT)
6065 return SDValue();
6066 EVT FPVT = Fp.getOperand(0).getValueType();
6067 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), BW);
6068 if (FPVT.isVector())
6069 NewVT = EVT::getVectorVT(*DAG.getContext(), NewVT,
6070 FPVT.getVectorElementCount());
6071 unsigned NewOpc = Unsigned ? ISD::FP_TO_UINT_SAT : ISD::FP_TO_SINT_SAT;
6072 if (!DAG.getTargetLoweringInfo().shouldConvertFpToSat(NewOpc, FPVT, NewVT))
6073 return SDValue();
6074 SDLoc DL(Fp);
6075 SDValue Sat = DAG.getNode(NewOpc, DL, NewVT, Fp.getOperand(0),
6076 DAG.getValueType(NewVT.getScalarType()));
6077 return DAG.getExtOrTrunc(!Unsigned, Sat, DL, N2->getValueType(0));
6078}
6079
6081 SDValue N3, ISD::CondCode CC,
6082 SelectionDAG &DAG) {
6083 // We are looking for UMIN(FPTOUI(X), (2^n)-1), which may have come via a
6084 // select/vselect/select_cc. The two operands pairs for the select (N2/N3) may
6085 // be truncated versions of the setcc (N0/N1).
6086 if ((N0 != N2 &&
6087 (N2.getOpcode() != ISD::TRUNCATE || N0 != N2.getOperand(0))) ||
6088 N0.getOpcode() != ISD::FP_TO_UINT || CC != ISD::SETULT)
6089 return SDValue();
6092 if (!N1C || !N3C)
6093 return SDValue();
6094 const APInt &C1 = N1C->getAPIntValue();
6095 const APInt &C3 = N3C->getAPIntValue();
6096 if (!(C1 + 1).isPowerOf2() || C1.getBitWidth() < C3.getBitWidth() ||
6097 C1 != C3.zext(C1.getBitWidth()))
6098 return SDValue();
6099
6100 unsigned BW = (C1 + 1).exactLogBase2();
6101 EVT FPVT = N0.getOperand(0).getValueType();
6102 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), BW);
6103 if (FPVT.isVector())
6104 NewVT = EVT::getVectorVT(*DAG.getContext(), NewVT,
6105 FPVT.getVectorElementCount());
6107 FPVT, NewVT))
6108 return SDValue();
6109
6110 SDValue Sat =
6111 DAG.getNode(ISD::FP_TO_UINT_SAT, SDLoc(N0), NewVT, N0.getOperand(0),
6112 DAG.getValueType(NewVT.getScalarType()));
6113 return DAG.getZExtOrTrunc(Sat, SDLoc(N0), N3.getValueType());
6114}
6115
6116SDValue DAGCombiner::visitIMINMAX(SDNode *N) {
6117 SDValue N0 = N->getOperand(0);
6118 SDValue N1 = N->getOperand(1);
6119 EVT VT = N0.getValueType();
6120 unsigned Opcode = N->getOpcode();
6121 SDLoc DL(N);
6122
6123 // fold operation with constant operands.
6124 if (SDValue C = DAG.FoldConstantArithmetic(Opcode, DL, VT, {N0, N1}))
6125 return C;
6126
6127 // If the operands are the same, this is a no-op.
6128 if (N0 == N1)
6129 return N0;
6130
6131 // Fold operation with vscale operands.
6132 if (N0.getOpcode() == ISD::VSCALE && N1.getOpcode() == ISD::VSCALE) {
6133 uint64_t C0 = N0->getConstantOperandVal(0);
6134 uint64_t C1 = N1->getConstantOperandVal(0);
6135 if (Opcode == ISD::UMAX)
6136 return C0 > C1 ? N0 : N1;
6137 else if (Opcode == ISD::UMIN)
6138 return C0 > C1 ? N1 : N0;
6139 }
6140
6141 // canonicalize constant to RHS
6144 return DAG.getNode(Opcode, DL, VT, N1, N0);
6145
6146 // fold vector ops
6147 if (VT.isVector())
6148 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
6149 return FoldedVOp;
6150
6151 // reassociate minmax
6152 if (SDValue RMINMAX = reassociateOps(Opcode, DL, N0, N1, N->getFlags()))
6153 return RMINMAX;
6154
6155 // Is sign bits are zero, flip between UMIN/UMAX and SMIN/SMAX.
6156 // Only do this if:
6157 // 1. The current op isn't legal and the flipped is.
6158 // 2. The saturation pattern is broken by canonicalization in InstCombine.
6159 bool IsOpIllegal = !TLI.isOperationLegal(Opcode, VT);
6160 bool IsSatBroken = Opcode == ISD::UMIN && N0.getOpcode() == ISD::SMAX;
6161 if ((IsSatBroken || IsOpIllegal) && (N0.isUndef() || DAG.SignBitIsZero(N0)) &&
6162 (N1.isUndef() || DAG.SignBitIsZero(N1))) {
6163 unsigned AltOpcode;
6164 switch (Opcode) {
6165 case ISD::SMIN: AltOpcode = ISD::UMIN; break;
6166 case ISD::SMAX: AltOpcode = ISD::UMAX; break;
6167 case ISD::UMIN: AltOpcode = ISD::SMIN; break;
6168 case ISD::UMAX: AltOpcode = ISD::SMAX; break;
6169 default: llvm_unreachable("Unknown MINMAX opcode");
6170 }
6171 if ((IsSatBroken && IsOpIllegal) || TLI.isOperationLegal(AltOpcode, VT))
6172 return DAG.getNode(AltOpcode, DL, VT, N0, N1);
6173 }
6174
6175 if (Opcode == ISD::SMIN || Opcode == ISD::SMAX)
6177 N0, N1, N0, N1, Opcode == ISD::SMIN ? ISD::SETLT : ISD::SETGT, DAG))
6178 return S;
6179 if (Opcode == ISD::UMIN)
6180 if (SDValue S = PerformUMinFpToSatCombine(N0, N1, N0, N1, ISD::SETULT, DAG))
6181 return S;
6182
6183 // Fold min/max(vecreduce(x), vecreduce(y)) -> vecreduce(min/max(x, y))
6184 auto ReductionOpcode = [](unsigned Opcode) {
6185 switch (Opcode) {
6186 case ISD::SMIN:
6187 return ISD::VECREDUCE_SMIN;
6188 case ISD::SMAX:
6189 return ISD::VECREDUCE_SMAX;
6190 case ISD::UMIN:
6191 return ISD::VECREDUCE_UMIN;
6192 case ISD::UMAX:
6193 return ISD::VECREDUCE_UMAX;
6194 default:
6195 llvm_unreachable("Unexpected opcode");
6196 }
6197 };
6198 if (SDValue SD = reassociateReduction(ReductionOpcode(Opcode), Opcode,
6199 SDLoc(N), VT, N0, N1))
6200 return SD;
6201
6202 // Simplify the operands using demanded-bits information.
6204 return SDValue(N, 0);
6205
6206 return SDValue();
6207}
6208
6209/// If this is a bitwise logic instruction and both operands have the same
6210/// opcode, try to sink the other opcode after the logic instruction.
6211SDValue DAGCombiner::hoistLogicOpWithSameOpcodeHands(SDNode *N) {
6212 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
6213 EVT VT = N0.getValueType();
6214 unsigned LogicOpcode = N->getOpcode();
6215 unsigned HandOpcode = N0.getOpcode();
6216 assert(ISD::isBitwiseLogicOp(LogicOpcode) && "Expected logic opcode");
6217 assert(HandOpcode == N1.getOpcode() && "Bad input!");
6218
6219 // Bail early if none of these transforms apply.
6220 if (N0.getNumOperands() == 0)
6221 return SDValue();
6222
6223 // FIXME: We should check number of uses of the operands to not increase
6224 // the instruction count for all transforms.
6225
6226 // Handle size-changing casts (or sign_extend_inreg).
6227 SDValue X = N0.getOperand(0);
6228 SDValue Y = N1.getOperand(0);
6229 EVT XVT = X.getValueType();
6230 SDLoc DL(N);
6231 if (ISD::isExtOpcode(HandOpcode) || ISD::isExtVecInRegOpcode(HandOpcode) ||
6232 (HandOpcode == ISD::SIGN_EXTEND_INREG &&
6233 N0.getOperand(1) == N1.getOperand(1))) {
6234 // If both operands have other uses, this transform would create extra
6235 // instructions without eliminating anything.
6236 if (!N0.hasOneUse() && !N1.hasOneUse())
6237 return SDValue();
6238 // We need matching integer source types.
6239 if (XVT != Y.getValueType())
6240 return SDValue();
6241 // Don't create an illegal op during or after legalization. Don't ever
6242 // create an unsupported vector op.
6243 if ((VT.isVector() || LegalOperations) &&
6244 !TLI.isOperationLegalOrCustom(LogicOpcode, XVT))
6245 return SDValue();
6246 // Avoid infinite looping with PromoteIntBinOp.
6247 // TODO: Should we apply desirable/legal constraints to all opcodes?
6248 if ((HandOpcode == ISD::ANY_EXTEND ||
6249 HandOpcode == ISD::ANY_EXTEND_VECTOR_INREG) &&
6250 LegalTypes && !TLI.isTypeDesirableForOp(LogicOpcode, XVT))
6251 return SDValue();
6252 // logic_op (hand_op X), (hand_op Y) --> hand_op (logic_op X, Y)
6253 SDNodeFlags LogicFlags;
6254 LogicFlags.setDisjoint(N->getFlags().hasDisjoint() &&
6255 ISD::isExtOpcode(HandOpcode));
6256 SDValue Logic = DAG.getNode(LogicOpcode, DL, XVT, X, Y, LogicFlags);
6257 if (HandOpcode == ISD::SIGN_EXTEND_INREG)
6258 return DAG.getNode(HandOpcode, DL, VT, Logic, N0.getOperand(1));
6259 return DAG.getNode(HandOpcode, DL, VT, Logic);
6260 }
6261
6262 // logic_op (truncate x), (truncate y) --> truncate (logic_op x, y)
6263 if (HandOpcode == ISD::TRUNCATE) {
6264 // If both operands have other uses, this transform would create extra
6265 // instructions without eliminating anything.
6266 if (!N0.hasOneUse() && !N1.hasOneUse())
6267 return SDValue();
6268 // We need matching source types.
6269 if (XVT != Y.getValueType())
6270 return SDValue();
6271 // Don't create an illegal op during or after legalization.
6272 if (LegalOperations && !TLI.isOperationLegal(LogicOpcode, XVT))
6273 return SDValue();
6274 // Be extra careful sinking truncate. If it's free, there's no benefit in
6275 // widening a binop. Also, don't create a logic op on an illegal type.
6276 if (TLI.isZExtFree(VT, XVT) && TLI.isTruncateFree(XVT, VT))
6277 return SDValue();
6278 if (!TLI.isTypeLegal(XVT))
6279 return SDValue();
6280 SDValue Logic = DAG.getNode(LogicOpcode, DL, XVT, X, Y);
6281 return DAG.getNode(HandOpcode, DL, VT, Logic);
6282 }
6283
6284 // For binops SHL/SRL/SRA/AND:
6285 // logic_op (OP x, z), (OP y, z) --> OP (logic_op x, y), z
6286 if ((HandOpcode == ISD::SHL || HandOpcode == ISD::SRL ||
6287 HandOpcode == ISD::SRA || HandOpcode == ISD::AND) &&
6288 N0.getOperand(1) == N1.getOperand(1)) {
6289 // If either operand has other uses, this transform is not an improvement.
6290 if (!N0.hasOneUse() || !N1.hasOneUse())
6291 return SDValue();
6292 SDValue Logic = DAG.getNode(LogicOpcode, DL, XVT, X, Y);
6293 return DAG.getNode(HandOpcode, DL, VT, Logic, N0.getOperand(1));
6294 }
6295
6296 // Unary ops: logic_op (bswap x), (bswap y) --> bswap (logic_op x, y)
6297 if (HandOpcode == ISD::BSWAP) {
6298 // If either operand has other uses, this transform is not an improvement.
6299 if (!N0.hasOneUse() || !N1.hasOneUse())
6300 return SDValue();
6301 SDValue Logic = DAG.getNode(LogicOpcode, DL, XVT, X, Y);
6302 return DAG.getNode(HandOpcode, DL, VT, Logic);
6303 }
6304
6305 // For funnel shifts FSHL/FSHR:
6306 // logic_op (OP x, x1, s), (OP y, y1, s) -->
6307 // --> OP (logic_op x, y), (logic_op, x1, y1), s
6308 if ((HandOpcode == ISD::FSHL || HandOpcode == ISD::FSHR) &&
6309 N0.getOperand(2) == N1.getOperand(2)) {
6310 if (!N0.hasOneUse() || !N1.hasOneUse())
6311 return SDValue();
6312 SDValue X1 = N0.getOperand(1);
6313 SDValue Y1 = N1.getOperand(1);
6314 SDValue S = N0.getOperand(2);
6315 SDValue Logic0 = DAG.getNode(LogicOpcode, DL, VT, X, Y);
6316 SDValue Logic1 = DAG.getNode(LogicOpcode, DL, VT, X1, Y1);
6317 return DAG.getNode(HandOpcode, DL, VT, Logic0, Logic1, S);
6318 }
6319
6320 // Simplify xor/and/or (bitcast(A), bitcast(B)) -> bitcast(op (A,B))
6321 // Only perform this optimization up until type legalization, before
6322 // LegalizeVectorOprs. LegalizeVectorOprs promotes vector operations by
6323 // adding bitcasts. For example (xor v4i32) is promoted to (v2i64), and
6324 // we don't want to undo this promotion.
6325 // We also handle SCALAR_TO_VECTOR because xor/or/and operations are cheaper
6326 // on scalars.
6327 if ((HandOpcode == ISD::BITCAST || HandOpcode == ISD::SCALAR_TO_VECTOR) &&
6328 Level <= AfterLegalizeTypes) {
6329 // Input types must be integer and the same.
6330 if (XVT.isInteger() && XVT == Y.getValueType() &&
6331 !(VT.isVector() && TLI.isTypeLegal(VT) &&
6332 !XVT.isVector() && !TLI.isTypeLegal(XVT))) {
6333 SDValue Logic = DAG.getNode(LogicOpcode, DL, XVT, X, Y);
6334 return DAG.getNode(HandOpcode, DL, VT, Logic);
6335 }
6336 }
6337
6338 // Xor/and/or are indifferent to the swizzle operation (shuffle of one value).
6339 // Simplify xor/and/or (shuff(A), shuff(B)) -> shuff(op (A,B))
6340 // If both shuffles use the same mask, and both shuffle within a single
6341 // vector, then it is worthwhile to move the swizzle after the operation.
6342 // The type-legalizer generates this pattern when loading illegal
6343 // vector types from memory. In many cases this allows additional shuffle
6344 // optimizations.
6345 // There are other cases where moving the shuffle after the xor/and/or
6346 // is profitable even if shuffles don't perform a swizzle.
6347 // If both shuffles use the same mask, and both shuffles have the same first
6348 // or second operand, then it might still be profitable to move the shuffle
6349 // after the xor/and/or operation.
6350 if (HandOpcode == ISD::VECTOR_SHUFFLE && Level < AfterLegalizeDAG) {
6351 auto *SVN0 = cast<ShuffleVectorSDNode>(N0);
6352 auto *SVN1 = cast<ShuffleVectorSDNode>(N1);
6353 assert(X.getValueType() == Y.getValueType() &&
6354 "Inputs to shuffles are not the same type");
6355
6356 // Check that both shuffles use the same mask. The masks are known to be of
6357 // the same length because the result vector type is the same.
6358 // Check also that shuffles have only one use to avoid introducing extra
6359 // instructions.
6360 if (!SVN0->hasOneUse() || !SVN1->hasOneUse() ||
6361 !SVN0->getMask().equals(SVN1->getMask()))
6362 return SDValue();
6363
6364 // Don't try to fold this node if it requires introducing a
6365 // build vector of all zeros that might be illegal at this stage.
6366 SDValue ShOp = N0.getOperand(1);
6367 if (LogicOpcode == ISD::XOR && !ShOp.isUndef())
6368 ShOp = tryFoldToZero(DL, TLI, VT, DAG, LegalOperations);
6369
6370 // (logic_op (shuf (A, C), shuf (B, C))) --> shuf (logic_op (A, B), C)
6371 if (N0.getOperand(1) == N1.getOperand(1) && ShOp.getNode()) {
6372 SDValue Logic = DAG.getNode(LogicOpcode, DL, VT,
6373 N0.getOperand(0), N1.getOperand(0));
6374 return DAG.getVectorShuffle(VT, DL, Logic, ShOp, SVN0->getMask());
6375 }
6376
6377 // Don't try to fold this node if it requires introducing a
6378 // build vector of all zeros that might be illegal at this stage.
6379 ShOp = N0.getOperand(0);
6380 if (LogicOpcode == ISD::XOR && !ShOp.isUndef())
6381 ShOp = tryFoldToZero(DL, TLI, VT, DAG, LegalOperations);
6382
6383 // (logic_op (shuf (C, A), shuf (C, B))) --> shuf (C, logic_op (A, B))
6384 if (N0.getOperand(0) == N1.getOperand(0) && ShOp.getNode()) {
6385 SDValue Logic = DAG.getNode(LogicOpcode, DL, VT, N0.getOperand(1),
6386 N1.getOperand(1));
6387 return DAG.getVectorShuffle(VT, DL, ShOp, Logic, SVN0->getMask());
6388 }
6389 }
6390
6391 return SDValue();
6392}
6393
6394/// Try to make (and/or setcc (LL, LR), setcc (RL, RR)) more efficient.
6395SDValue DAGCombiner::foldLogicOfSetCCs(bool IsAnd, SDValue N0, SDValue N1,
6396 const SDLoc &DL) {
6397 SDValue LL, LR, RL, RR, N0CC, N1CC;
6398 if (!isSetCCEquivalent(N0, LL, LR, N0CC) ||
6399 !isSetCCEquivalent(N1, RL, RR, N1CC))
6400 return SDValue();
6401
6402 assert(N0.getValueType() == N1.getValueType() &&
6403 "Unexpected operand types for bitwise logic op");
6404 assert(LL.getValueType() == LR.getValueType() &&
6405 RL.getValueType() == RR.getValueType() &&
6406 "Unexpected operand types for setcc");
6407
6408 // If we're here post-legalization or the logic op type is not i1, the logic
6409 // op type must match a setcc result type. Also, all folds require new
6410 // operations on the left and right operands, so those types must match.
6411 EVT VT = N0.getValueType();
6412 EVT OpVT = LL.getValueType();
6413 if (LegalOperations || VT.getScalarType() != MVT::i1)
6414 if (VT != getSetCCResultType(OpVT))
6415 return SDValue();
6416 if (OpVT != RL.getValueType())
6417 return SDValue();
6418
6419 ISD::CondCode CC0 = cast<CondCodeSDNode>(N0CC)->get();
6420 ISD::CondCode CC1 = cast<CondCodeSDNode>(N1CC)->get();
6421 bool IsInteger = OpVT.isInteger();
6422 if (LR == RR && CC0 == CC1 && IsInteger) {
6423 bool IsZero = isNullOrNullSplat(LR);
6424 bool IsNeg1 = isAllOnesOrAllOnesSplat(LR);
6425
6426 // All bits clear?
6427 bool AndEqZero = IsAnd && CC1 == ISD::SETEQ && IsZero;
6428 // All sign bits clear?
6429 bool AndGtNeg1 = IsAnd && CC1 == ISD::SETGT && IsNeg1;
6430 // Any bits set?
6431 bool OrNeZero = !IsAnd && CC1 == ISD::SETNE && IsZero;
6432 // Any sign bits set?
6433 bool OrLtZero = !IsAnd && CC1 == ISD::SETLT && IsZero;
6434
6435 // (and (seteq X, 0), (seteq Y, 0)) --> (seteq (or X, Y), 0)
6436 // (and (setgt X, -1), (setgt Y, -1)) --> (setgt (or X, Y), -1)
6437 // (or (setne X, 0), (setne Y, 0)) --> (setne (or X, Y), 0)
6438 // (or (setlt X, 0), (setlt Y, 0)) --> (setlt (or X, Y), 0)
6439 if (AndEqZero || AndGtNeg1 || OrNeZero || OrLtZero) {
6440 SDValue Or = DAG.getNode(ISD::OR, SDLoc(N0), OpVT, LL, RL);
6441 AddToWorklist(Or.getNode());
6442 return DAG.getSetCC(DL, VT, Or, LR, CC1);
6443 }
6444
6445 // All bits set?
6446 bool AndEqNeg1 = IsAnd && CC1 == ISD::SETEQ && IsNeg1;
6447 // All sign bits set?
6448 bool AndLtZero = IsAnd && CC1 == ISD::SETLT && IsZero;
6449 // Any bits clear?
6450 bool OrNeNeg1 = !IsAnd && CC1 == ISD::SETNE && IsNeg1;
6451 // Any sign bits clear?
6452 bool OrGtNeg1 = !IsAnd && CC1 == ISD::SETGT && IsNeg1;
6453
6454 // (and (seteq X, -1), (seteq Y, -1)) --> (seteq (and X, Y), -1)
6455 // (and (setlt X, 0), (setlt Y, 0)) --> (setlt (and X, Y), 0)
6456 // (or (setne X, -1), (setne Y, -1)) --> (setne (and X, Y), -1)
6457 // (or (setgt X, -1), (setgt Y -1)) --> (setgt (and X, Y), -1)
6458 if (AndEqNeg1 || AndLtZero || OrNeNeg1 || OrGtNeg1) {
6459 SDValue And = DAG.getNode(ISD::AND, SDLoc(N0), OpVT, LL, RL);
6460 AddToWorklist(And.getNode());
6461 return DAG.getSetCC(DL, VT, And, LR, CC1);
6462 }
6463 }
6464
6465 // TODO: What is the 'or' equivalent of this fold?
6466 // (and (setne X, 0), (setne X, -1)) --> (setuge (add X, 1), 2)
6467 if (IsAnd && LL == RL && CC0 == CC1 && OpVT.getScalarSizeInBits() > 1 &&
6468 IsInteger && CC0 == ISD::SETNE &&
6469 ((isNullConstant(LR) && isAllOnesConstant(RR)) ||
6470 (isAllOnesConstant(LR) && isNullConstant(RR)))) {
6471 SDValue One = DAG.getConstant(1, DL, OpVT);
6472 SDValue Two = DAG.getConstant(2, DL, OpVT);
6473 SDValue Add = DAG.getNode(ISD::ADD, SDLoc(N0), OpVT, LL, One);
6474 AddToWorklist(Add.getNode());
6475 return DAG.getSetCC(DL, VT, Add, Two, ISD::SETUGE);
6476 }
6477
6478 // Try more general transforms if the predicates match and the only user of
6479 // the compares is the 'and' or 'or'.
6480 if (IsInteger && TLI.convertSetCCLogicToBitwiseLogic(OpVT) && CC0 == CC1 &&
6481 N0.hasOneUse() && N1.hasOneUse()) {
6482 // and (seteq A, B), (seteq C, D) --> seteq (or (xor A, B), (xor C, D)), 0
6483 // or (setne A, B), (setne C, D) --> setne (or (xor A, B), (xor C, D)), 0
6484 if ((IsAnd && CC1 == ISD::SETEQ) || (!IsAnd && CC1 == ISD::SETNE)) {
6485 SDValue XorL = DAG.getNode(ISD::XOR, SDLoc(N0), OpVT, LL, LR);
6486 SDValue XorR = DAG.getNode(ISD::XOR, SDLoc(N1), OpVT, RL, RR);
6487 SDValue Or = DAG.getNode(ISD::OR, DL, OpVT, XorL, XorR);
6488 SDValue Zero = DAG.getConstant(0, DL, OpVT);
6489 return DAG.getSetCC(DL, VT, Or, Zero, CC1);
6490 }
6491
6492 // Turn compare of constants whose difference is 1 bit into add+and+setcc.
6493 if ((IsAnd && CC1 == ISD::SETNE) || (!IsAnd && CC1 == ISD::SETEQ)) {
6494 // Match a shared variable operand and 2 non-opaque constant operands.
6495 auto MatchDiffPow2 = [&](ConstantSDNode *C0, ConstantSDNode *C1) {
6496 // The difference of the constants must be a single bit.
6497 const APInt &CMax =
6498 APIntOps::umax(C0->getAPIntValue(), C1->getAPIntValue());
6499 const APInt &CMin =
6500 APIntOps::umin(C0->getAPIntValue(), C1->getAPIntValue());
6501 return !C0->isOpaque() && !C1->isOpaque() && (CMax - CMin).isPowerOf2();
6502 };
6503 if (LL == RL && ISD::matchBinaryPredicate(LR, RR, MatchDiffPow2)) {
6504 // and/or (setcc X, CMax, ne), (setcc X, CMin, ne/eq) -->
6505 // setcc ((sub X, CMin), ~(CMax - CMin)), 0, ne/eq
6506 SDValue Max = DAG.getNode(ISD::UMAX, DL, OpVT, LR, RR);
6507 SDValue Min = DAG.getNode(ISD::UMIN, DL, OpVT, LR, RR);
6508 SDValue Offset = DAG.getNode(ISD::SUB, DL, OpVT, LL, Min);
6509 SDValue Diff = DAG.getNode(ISD::SUB, DL, OpVT, Max, Min);
6510 SDValue Mask = DAG.getNOT(DL, Diff, OpVT);
6511 SDValue And = DAG.getNode(ISD::AND, DL, OpVT, Offset, Mask);
6512 SDValue Zero = DAG.getConstant(0, DL, OpVT);
6513 return DAG.getSetCC(DL, VT, And, Zero, CC0);
6514 }
6515 }
6516 }
6517
6518 // Canonicalize equivalent operands to LL == RL.
6519 if (LL == RR && LR == RL) {
6521 std::swap(RL, RR);
6522 }
6523
6524 // (and (setcc X, Y, CC0), (setcc X, Y, CC1)) --> (setcc X, Y, NewCC)
6525 // (or (setcc X, Y, CC0), (setcc X, Y, CC1)) --> (setcc X, Y, NewCC)
6526 if (LL == RL && LR == RR) {
6527 ISD::CondCode NewCC = IsAnd ? ISD::getSetCCAndOperation(CC0, CC1, OpVT)
6528 : ISD::getSetCCOrOperation(CC0, CC1, OpVT);
6529 if (NewCC != ISD::SETCC_INVALID &&
6530 (!LegalOperations ||
6531 (TLI.isCondCodeLegal(NewCC, LL.getSimpleValueType()) &&
6532 TLI.isOperationLegal(ISD::SETCC, OpVT))))
6533 return DAG.getSetCC(DL, VT, LL, LR, NewCC);
6534 }
6535
6536 return SDValue();
6537}
6538
6539static bool arebothOperandsNotSNan(SDValue Operand1, SDValue Operand2,
6540 SelectionDAG &DAG) {
6541 return DAG.isKnownNeverSNaN(Operand2) && DAG.isKnownNeverSNaN(Operand1);
6542}
6543
6544static bool arebothOperandsNotNan(SDValue Operand1, SDValue Operand2,
6545 SelectionDAG &DAG) {
6546 return DAG.isKnownNeverNaN(Operand2) && DAG.isKnownNeverNaN(Operand1);
6547}
6548
6549// FIXME: use FMINIMUMNUM if possible, such as for RISC-V.
6550static unsigned getMinMaxOpcodeForFP(SDValue Operand1, SDValue Operand2,
6551 ISD::CondCode CC, unsigned OrAndOpcode,
6552 SelectionDAG &DAG,
6553 bool isFMAXNUMFMINNUM_IEEE,
6554 bool isFMAXNUMFMINNUM) {
6555 // The optimization cannot be applied for all the predicates because
6556 // of the way FMINNUM/FMAXNUM and FMINNUM_IEEE/FMAXNUM_IEEE handle
6557 // NaNs. For FMINNUM_IEEE/FMAXNUM_IEEE, the optimization cannot be
6558 // applied at all if one of the operands is a signaling NaN.
6559
6560 // It is safe to use FMINNUM_IEEE/FMAXNUM_IEEE if all the operands
6561 // are non NaN values.
6562 if (((CC == ISD::SETLT || CC == ISD::SETLE) && (OrAndOpcode == ISD::OR)) ||
6563 ((CC == ISD::SETGT || CC == ISD::SETGE) && (OrAndOpcode == ISD::AND))) {
6564 return arebothOperandsNotNan(Operand1, Operand2, DAG) &&
6565 isFMAXNUMFMINNUM_IEEE
6566 ? ISD::FMINNUM_IEEE
6568 }
6569
6570 if (((CC == ISD::SETGT || CC == ISD::SETGE) && (OrAndOpcode == ISD::OR)) ||
6571 ((CC == ISD::SETLT || CC == ISD::SETLE) && (OrAndOpcode == ISD::AND))) {
6572 return arebothOperandsNotNan(Operand1, Operand2, DAG) &&
6573 isFMAXNUMFMINNUM_IEEE
6574 ? ISD::FMAXNUM_IEEE
6576 }
6577
6578 // Both FMINNUM/FMAXNUM and FMINNUM_IEEE/FMAXNUM_IEEE handle quiet
6579 // NaNs in the same way. But, FMINNUM/FMAXNUM and FMINNUM_IEEE/
6580 // FMAXNUM_IEEE handle signaling NaNs differently. If we cannot prove
6581 // that there are not any sNaNs, then the optimization is not valid
6582 // for FMINNUM_IEEE/FMAXNUM_IEEE. In the presence of sNaNs, we apply
6583 // the optimization using FMINNUM/FMAXNUM for the following cases. If
6584 // we can prove that we do not have any sNaNs, then we can do the
6585 // optimization using FMINNUM_IEEE/FMAXNUM_IEEE for the following
6586 // cases.
6587 if (((CC == ISD::SETOLT || CC == ISD::SETOLE) && (OrAndOpcode == ISD::OR)) ||
6588 ((CC == ISD::SETUGT || CC == ISD::SETUGE) && (OrAndOpcode == ISD::AND))) {
6589 return isFMAXNUMFMINNUM ? ISD::FMINNUM
6590 : arebothOperandsNotSNan(Operand1, Operand2, DAG) &&
6591 isFMAXNUMFMINNUM_IEEE
6592 ? ISD::FMINNUM_IEEE
6594 }
6595
6596 if (((CC == ISD::SETOGT || CC == ISD::SETOGE) && (OrAndOpcode == ISD::OR)) ||
6597 ((CC == ISD::SETULT || CC == ISD::SETULE) && (OrAndOpcode == ISD::AND))) {
6598 return isFMAXNUMFMINNUM ? ISD::FMAXNUM
6599 : arebothOperandsNotSNan(Operand1, Operand2, DAG) &&
6600 isFMAXNUMFMINNUM_IEEE
6601 ? ISD::FMAXNUM_IEEE
6603 }
6604
6605 return ISD::DELETED_NODE;
6606}
6607
6610 assert(
6611 (LogicOp->getOpcode() == ISD::AND || LogicOp->getOpcode() == ISD::OR) &&
6612 "Invalid Op to combine SETCC with");
6613
6614 // TODO: Search past casts/truncates.
6615 SDValue LHS = LogicOp->getOperand(0);
6616 SDValue RHS = LogicOp->getOperand(1);
6617 if (LHS->getOpcode() != ISD::SETCC || RHS->getOpcode() != ISD::SETCC ||
6618 !LHS->hasOneUse() || !RHS->hasOneUse())
6619 return SDValue();
6620
6621 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6623 LogicOp, LHS.getNode(), RHS.getNode());
6624
6625 SDValue LHS0 = LHS->getOperand(0);
6626 SDValue RHS0 = RHS->getOperand(0);
6627 SDValue LHS1 = LHS->getOperand(1);
6628 SDValue RHS1 = RHS->getOperand(1);
6629 // TODO: We don't actually need a splat here, for vectors we just need the
6630 // invariants to hold for each element.
6631 auto *LHS1C = isConstOrConstSplat(LHS1);
6632 auto *RHS1C = isConstOrConstSplat(RHS1);
6633 ISD::CondCode CCL = cast<CondCodeSDNode>(LHS.getOperand(2))->get();
6634 ISD::CondCode CCR = cast<CondCodeSDNode>(RHS.getOperand(2))->get();
6635 EVT VT = LogicOp->getValueType(0);
6636 EVT OpVT = LHS0.getValueType();
6637 SDLoc DL(LogicOp);
6638
6639 // Check if the operands of an and/or operation are comparisons and if they
6640 // compare against the same value. Replace the and/or-cmp-cmp sequence with
6641 // min/max cmp sequence. If LHS1 is equal to RHS1, then the or-cmp-cmp
6642 // sequence will be replaced with min-cmp sequence:
6643 // (LHS0 < LHS1) | (RHS0 < RHS1) -> min(LHS0, RHS0) < LHS1
6644 // and and-cmp-cmp will be replaced with max-cmp sequence:
6645 // (LHS0 < LHS1) & (RHS0 < RHS1) -> max(LHS0, RHS0) < LHS1
6646 // The optimization does not work for `==` or `!=` .
6647 // The two comparisons should have either the same predicate or the
6648 // predicate of one of the comparisons is the opposite of the other one.
6649 bool isFMAXNUMFMINNUM_IEEE = TLI.isOperationLegal(ISD::FMAXNUM_IEEE, OpVT) &&
6650 TLI.isOperationLegal(ISD::FMINNUM_IEEE, OpVT);
6651 bool isFMAXNUMFMINNUM = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, OpVT) &&
6652 TLI.isOperationLegalOrCustom(ISD::FMINNUM, OpVT);
6653 if (((OpVT.isInteger() && TLI.isOperationLegal(ISD::UMAX, OpVT) &&
6654 TLI.isOperationLegal(ISD::SMAX, OpVT) &&
6655 TLI.isOperationLegal(ISD::UMIN, OpVT) &&
6656 TLI.isOperationLegal(ISD::SMIN, OpVT)) ||
6657 (OpVT.isFloatingPoint() &&
6658 (isFMAXNUMFMINNUM_IEEE || isFMAXNUMFMINNUM))) &&
6660 CCL != ISD::SETFALSE && CCL != ISD::SETO && CCL != ISD::SETUO &&
6661 CCL != ISD::SETTRUE &&
6662 (CCL == CCR || CCL == ISD::getSetCCSwappedOperands(CCR))) {
6663
6664 SDValue CommonValue, Operand1, Operand2;
6666 if (CCL == CCR) {
6667 if (LHS0 == RHS0) {
6668 CommonValue = LHS0;
6669 Operand1 = LHS1;
6670 Operand2 = RHS1;
6672 } else if (LHS1 == RHS1) {
6673 CommonValue = LHS1;
6674 Operand1 = LHS0;
6675 Operand2 = RHS0;
6676 CC = CCL;
6677 }
6678 } else {
6679 assert(CCL == ISD::getSetCCSwappedOperands(CCR) && "Unexpected CC");
6680 if (LHS0 == RHS1) {
6681 CommonValue = LHS0;
6682 Operand1 = LHS1;
6683 Operand2 = RHS0;
6684 CC = CCR;
6685 } else if (RHS0 == LHS1) {
6686 CommonValue = LHS1;
6687 Operand1 = LHS0;
6688 Operand2 = RHS1;
6689 CC = CCL;
6690 }
6691 }
6692
6693 // Don't do this transform for sign bit tests. Let foldLogicOfSetCCs
6694 // handle it using OR/AND.
6695 if (CC == ISD::SETLT && isNullOrNullSplat(CommonValue))
6696 CC = ISD::SETCC_INVALID;
6697 else if (CC == ISD::SETGT && isAllOnesOrAllOnesSplat(CommonValue))
6698 CC = ISD::SETCC_INVALID;
6699
6700 if (CC != ISD::SETCC_INVALID) {
6701 unsigned NewOpcode = ISD::DELETED_NODE;
6702 bool IsSigned = isSignedIntSetCC(CC);
6703 if (OpVT.isInteger()) {
6704 bool IsLess = (CC == ISD::SETLE || CC == ISD::SETULE ||
6705 CC == ISD::SETLT || CC == ISD::SETULT);
6706 bool IsOr = (LogicOp->getOpcode() == ISD::OR);
6707 if (IsLess == IsOr)
6708 NewOpcode = IsSigned ? ISD::SMIN : ISD::UMIN;
6709 else
6710 NewOpcode = IsSigned ? ISD::SMAX : ISD::UMAX;
6711 } else if (OpVT.isFloatingPoint())
6712 NewOpcode =
6713 getMinMaxOpcodeForFP(Operand1, Operand2, CC, LogicOp->getOpcode(),
6714 DAG, isFMAXNUMFMINNUM_IEEE, isFMAXNUMFMINNUM);
6715
6716 if (NewOpcode != ISD::DELETED_NODE) {
6717 SDValue MinMaxValue =
6718 DAG.getNode(NewOpcode, DL, OpVT, Operand1, Operand2);
6719 return DAG.getSetCC(DL, VT, MinMaxValue, CommonValue, CC);
6720 }
6721 }
6722 }
6723
6724 if (LHS0 == LHS1 && RHS0 == RHS1 && CCL == CCR &&
6725 LHS0.getValueType() == RHS0.getValueType() &&
6726 ((LogicOp->getOpcode() == ISD::AND && CCL == ISD::SETO) ||
6727 (LogicOp->getOpcode() == ISD::OR && CCL == ISD::SETUO)))
6728 return DAG.getSetCC(DL, VT, LHS0, RHS0, CCL);
6729
6730 if (TargetPreference == AndOrSETCCFoldKind::None)
6731 return SDValue();
6732
6733 if (CCL == CCR &&
6734 CCL == (LogicOp->getOpcode() == ISD::AND ? ISD::SETNE : ISD::SETEQ) &&
6735 LHS0 == RHS0 && LHS1C && RHS1C && OpVT.isInteger()) {
6736 const APInt &APLhs = LHS1C->getAPIntValue();
6737 const APInt &APRhs = RHS1C->getAPIntValue();
6738
6739 // Preference is to use ISD::ABS or we already have an ISD::ABS (in which
6740 // case this is just a compare).
6741 if (APLhs == (-APRhs) &&
6742 ((TargetPreference & AndOrSETCCFoldKind::ABS) ||
6743 DAG.doesNodeExist(ISD::ABS, DAG.getVTList(OpVT), {LHS0}))) {
6744 const APInt &C = APLhs.isNegative() ? APRhs : APLhs;
6745 // (icmp eq A, C) | (icmp eq A, -C)
6746 // -> (icmp eq Abs(A), C)
6747 // (icmp ne A, C) & (icmp ne A, -C)
6748 // -> (icmp ne Abs(A), C)
6749 SDValue AbsOp = DAG.getNode(ISD::ABS, DL, OpVT, LHS0);
6750 return DAG.getNode(ISD::SETCC, DL, VT, AbsOp,
6751 DAG.getConstant(C, DL, OpVT), LHS.getOperand(2));
6752 } else if (TargetPreference &
6754
6755 // AndOrSETCCFoldKind::AddAnd:
6756 // A == C0 | A == C1
6757 // IF IsPow2(smax(C0, C1)-smin(C0, C1))
6758 // -> ((A - smin(C0, C1)) & ~(smax(C0, C1)-smin(C0, C1))) == 0
6759 // A != C0 & A != C1
6760 // IF IsPow2(smax(C0, C1)-smin(C0, C1))
6761 // -> ((A - smin(C0, C1)) & ~(smax(C0, C1)-smin(C0, C1))) != 0
6762
6763 // AndOrSETCCFoldKind::NotAnd:
6764 // A == C0 | A == C1
6765 // IF smax(C0, C1) == -1 AND IsPow2(smax(C0, C1) - smin(C0, C1))
6766 // -> ~A & smin(C0, C1) == 0
6767 // A != C0 & A != C1
6768 // IF smax(C0, C1) == -1 AND IsPow2(smax(C0, C1) - smin(C0, C1))
6769 // -> ~A & smin(C0, C1) != 0
6770
6771 const APInt &MaxC = APIntOps::smax(APRhs, APLhs);
6772 const APInt &MinC = APIntOps::smin(APRhs, APLhs);
6773 APInt Dif = MaxC - MinC;
6774 if (!Dif.isZero() && Dif.isPowerOf2()) {
6775 if (MaxC.isAllOnes() &&
6776 (TargetPreference & AndOrSETCCFoldKind::NotAnd)) {
6777 SDValue NotOp = DAG.getNOT(DL, LHS0, OpVT);
6778 SDValue AndOp = DAG.getNode(ISD::AND, DL, OpVT, NotOp,
6779 DAG.getConstant(MinC, DL, OpVT));
6780 return DAG.getNode(ISD::SETCC, DL, VT, AndOp,
6781 DAG.getConstant(0, DL, OpVT), LHS.getOperand(2));
6782 } else if (TargetPreference & AndOrSETCCFoldKind::AddAnd) {
6783
6784 SDValue AddOp = DAG.getNode(ISD::ADD, DL, OpVT, LHS0,
6785 DAG.getConstant(-MinC, DL, OpVT));
6786 SDValue AndOp = DAG.getNode(ISD::AND, DL, OpVT, AddOp,
6787 DAG.getConstant(~Dif, DL, OpVT));
6788 return DAG.getNode(ISD::SETCC, DL, VT, AndOp,
6789 DAG.getConstant(0, DL, OpVT), LHS.getOperand(2));
6790 }
6791 }
6792 }
6793 }
6794
6795 return SDValue();
6796}
6797
6798// Combine `(select c, (X & 1), 0)` -> `(and (zext c), X)`.
6799// We canonicalize to the `select` form in the middle end, but the `and` form
6800// gets better codegen and all tested targets (arm, x86, riscv)
6802 const SDLoc &DL, SelectionDAG &DAG) {
6803 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6804 if (!isNullConstant(F))
6805 return SDValue();
6806
6807 EVT CondVT = Cond.getValueType();
6808 if (TLI.getBooleanContents(CondVT) !=
6810 return SDValue();
6811
6812 if (T.getOpcode() != ISD::AND)
6813 return SDValue();
6814
6815 if (!isOneConstant(T.getOperand(1)))
6816 return SDValue();
6817
6818 EVT OpVT = T.getValueType();
6819
6820 SDValue CondMask =
6821 OpVT == CondVT ? Cond : DAG.getBoolExtOrTrunc(Cond, DL, OpVT, CondVT);
6822 return DAG.getNode(ISD::AND, DL, OpVT, CondMask, T.getOperand(0));
6823}
6824
6825/// This contains all DAGCombine rules which reduce two values combined by
6826/// an And operation to a single value. This makes them reusable in the context
6827/// of visitSELECT(). Rules involving constants are not included as
6828/// visitSELECT() already handles those cases.
6829SDValue DAGCombiner::visitANDLike(SDValue N0, SDValue N1, SDNode *N) {
6830 EVT VT = N1.getValueType();
6831 SDLoc DL(N);
6832
6833 // fold (and x, undef) -> 0
6834 if (N0.isUndef() || N1.isUndef())
6835 return DAG.getConstant(0, DL, VT);
6836
6837 if (SDValue V = foldLogicOfSetCCs(true, N0, N1, DL))
6838 return V;
6839
6840 // Canonicalize:
6841 // and(x, add) -> and(add, x)
6842 if (N1.getOpcode() == ISD::ADD)
6843 std::swap(N0, N1);
6844
6845 // TODO: Rewrite this to return a new 'AND' instead of using CombineTo.
6846 if (N0.getOpcode() == ISD::ADD && N1.getOpcode() == ISD::SRL &&
6847 VT.isScalarInteger() && VT.getSizeInBits() <= 64 && N0->hasOneUse()) {
6848 if (ConstantSDNode *ADDI = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
6849 if (ConstantSDNode *SRLI = dyn_cast<ConstantSDNode>(N1.getOperand(1))) {
6850 // Look for (and (add x, c1), (lshr y, c2)). If C1 wasn't a legal
6851 // immediate for an add, but it is legal if its top c2 bits are set,
6852 // transform the ADD so the immediate doesn't need to be materialized
6853 // in a register.
6854 APInt ADDC = ADDI->getAPIntValue();
6855 APInt SRLC = SRLI->getAPIntValue();
6856 if (ADDC.getSignificantBits() <= 64 && SRLC.ult(VT.getSizeInBits()) &&
6857 !TLI.isLegalAddImmediate(ADDC.getSExtValue())) {
6859 SRLC.getZExtValue());
6860 if (DAG.MaskedValueIsZero(N0.getOperand(1), Mask)) {
6861 ADDC |= Mask;
6862 if (TLI.isLegalAddImmediate(ADDC.getSExtValue())) {
6863 SDLoc DL0(N0);
6864 SDValue NewAdd =
6865 DAG.getNode(ISD::ADD, DL0, VT,
6866 N0.getOperand(0), DAG.getConstant(ADDC, DL, VT));
6867 CombineTo(N0.getNode(), NewAdd);
6868 // Return N so it doesn't get rechecked!
6869 return SDValue(N, 0);
6870 }
6871 }
6872 }
6873 }
6874 }
6875 }
6876
6877 return SDValue();
6878}
6879
6880bool DAGCombiner::isAndLoadExtLoad(ConstantSDNode *AndC, LoadSDNode *LoadN,
6881 EVT LoadResultTy, EVT &ExtVT) {
6882 if (!AndC->getAPIntValue().isMask())
6883 return false;
6884
6885 unsigned ActiveBits = AndC->getAPIntValue().countr_one();
6886
6887 ExtVT = EVT::getIntegerVT(*DAG.getContext(), ActiveBits);
6888 EVT LoadedVT = LoadN->getMemoryVT();
6889
6890 if (ExtVT == LoadedVT &&
6891 (!LegalOperations ||
6892 TLI.isLoadExtLegal(ISD::ZEXTLOAD, LoadResultTy, ExtVT))) {
6893 // ZEXTLOAD will match without needing to change the size of the value being
6894 // loaded.
6895 return true;
6896 }
6897
6898 // Do not change the width of a volatile or atomic loads.
6899 if (!LoadN->isSimple())
6900 return false;
6901
6902 // Do not generate loads of non-round integer types since these can
6903 // be expensive (and would be wrong if the type is not byte sized).
6904 if (!LoadedVT.bitsGT(ExtVT) || !ExtVT.isRound())
6905 return false;
6906
6907 if (LegalOperations &&
6908 !TLI.isLoadExtLegal(ISD::ZEXTLOAD, LoadResultTy, ExtVT))
6909 return false;
6910
6911 if (!TLI.shouldReduceLoadWidth(LoadN, ISD::ZEXTLOAD, ExtVT, /*ByteOffset=*/0))
6912 return false;
6913
6914 return true;
6915}
6916
6917bool DAGCombiner::isLegalNarrowLdSt(LSBaseSDNode *LDST,
6918 ISD::LoadExtType ExtType, EVT &MemVT,
6919 unsigned ShAmt) {
6920 if (!LDST)
6921 return false;
6922
6923 // Only allow byte offsets.
6924 if (ShAmt % 8)
6925 return false;
6926 const unsigned ByteShAmt = ShAmt / 8;
6927
6928 // Do not generate loads of non-round integer types since these can
6929 // be expensive (and would be wrong if the type is not byte sized).
6930 if (!MemVT.isRound())
6931 return false;
6932
6933 // Don't change the width of a volatile or atomic loads.
6934 if (!LDST->isSimple())
6935 return false;
6936
6937 EVT LdStMemVT = LDST->getMemoryVT();
6938
6939 // Bail out when changing the scalable property, since we can't be sure that
6940 // we're actually narrowing here.
6941 if (LdStMemVT.isScalableVector() != MemVT.isScalableVector())
6942 return false;
6943
6944 // Verify that we are actually reducing a load width here.
6945 if (LdStMemVT.bitsLT(MemVT))
6946 return false;
6947
6948 // Ensure that this isn't going to produce an unsupported memory access.
6949 if (ShAmt) {
6950 const Align LDSTAlign = LDST->getAlign();
6951 const Align NarrowAlign = commonAlignment(LDSTAlign, ByteShAmt);
6952 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
6953 LDST->getAddressSpace(), NarrowAlign,
6954 LDST->getMemOperand()->getFlags()))
6955 return false;
6956 }
6957
6958 // It's not possible to generate a constant of extended or untyped type.
6959 EVT PtrType = LDST->getBasePtr().getValueType();
6960 if (PtrType == MVT::Untyped || PtrType.isExtended())
6961 return false;
6962
6963 if (isa<LoadSDNode>(LDST)) {
6964 LoadSDNode *Load = cast<LoadSDNode>(LDST);
6965 // Don't transform one with multiple uses, this would require adding a new
6966 // load.
6967 if (!SDValue(Load, 0).hasOneUse())
6968 return false;
6969
6970 if (LegalOperations &&
6971 !TLI.isLoadExtLegal(ExtType, Load->getValueType(0), MemVT))
6972 return false;
6973
6974 // For the transform to be legal, the load must produce only two values
6975 // (the value loaded and the chain). Don't transform a pre-increment
6976 // load, for example, which produces an extra value. Otherwise the
6977 // transformation is not equivalent, and the downstream logic to replace
6978 // uses gets things wrong.
6979 if (Load->getNumValues() > 2)
6980 return false;
6981
6982 // If the load that we're shrinking is an extload and we're not just
6983 // discarding the extension we can't simply shrink the load. Bail.
6984 // TODO: It would be possible to merge the extensions in some cases.
6985 if (Load->getExtensionType() != ISD::NON_EXTLOAD &&
6986 Load->getMemoryVT().getSizeInBits() < MemVT.getSizeInBits() + ShAmt)
6987 return false;
6988
6989 if (!TLI.shouldReduceLoadWidth(Load, ExtType, MemVT, ByteShAmt))
6990 return false;
6991 } else {
6992 assert(isa<StoreSDNode>(LDST) && "It is not a Load nor a Store SDNode");
6993 StoreSDNode *Store = cast<StoreSDNode>(LDST);
6994 // Can't write outside the original store
6995 if (Store->getMemoryVT().getSizeInBits() < MemVT.getSizeInBits() + ShAmt)
6996 return false;
6997
6998 if (LegalOperations &&
6999 !TLI.isTruncStoreLegal(Store->getValue().getValueType(), MemVT))
7000 return false;
7001 }
7002 return true;
7003}
7004
7005bool DAGCombiner::SearchForAndLoads(SDNode *N,
7006 SmallVectorImpl<LoadSDNode*> &Loads,
7007 SmallPtrSetImpl<SDNode*> &NodesWithConsts,
7008 ConstantSDNode *Mask,
7009 SDNode *&NodeToMask) {
7010 // Recursively search for the operands, looking for loads which can be
7011 // narrowed.
7012 for (SDValue Op : N->op_values()) {
7013 if (Op.getValueType().isVector())
7014 return false;
7015
7016 // Some constants may need fixing up later if they are too large.
7017 if (auto *C = dyn_cast<ConstantSDNode>(Op)) {
7018 assert(ISD::isBitwiseLogicOp(N->getOpcode()) &&
7019 "Expected bitwise logic operation");
7020 if (!C->getAPIntValue().isSubsetOf(Mask->getAPIntValue()))
7021 NodesWithConsts.insert(N);
7022 continue;
7023 }
7024
7025 if (!Op.hasOneUse())
7026 return false;
7027
7028 switch(Op.getOpcode()) {
7029 case ISD::LOAD: {
7030 auto *Load = cast<LoadSDNode>(Op);
7031 EVT ExtVT;
7032 if (isAndLoadExtLoad(Mask, Load, Load->getValueType(0), ExtVT) &&
7033 isLegalNarrowLdSt(Load, ISD::ZEXTLOAD, ExtVT)) {
7034
7035 // ZEXTLOAD is already small enough.
7036 if (Load->getExtensionType() == ISD::ZEXTLOAD &&
7037 ExtVT.bitsGE(Load->getMemoryVT()))
7038 continue;
7039
7040 // Use LE to convert equal sized loads to zext.
7041 if (ExtVT.bitsLE(Load->getMemoryVT()))
7042 Loads.push_back(Load);
7043
7044 continue;
7045 }
7046 return false;
7047 }
7048 case ISD::ZERO_EXTEND:
7049 case ISD::AssertZext: {
7050 unsigned ActiveBits = Mask->getAPIntValue().countr_one();
7051 EVT ExtVT = EVT::getIntegerVT(*DAG.getContext(), ActiveBits);
7052 EVT VT = Op.getOpcode() == ISD::AssertZext ?
7053 cast<VTSDNode>(Op.getOperand(1))->getVT() :
7054 Op.getOperand(0).getValueType();
7055
7056 // We can accept extending nodes if the mask is wider or an equal
7057 // width to the original type.
7058 if (ExtVT.bitsGE(VT))
7059 continue;
7060 break;
7061 }
7062 case ISD::OR:
7063 case ISD::XOR:
7064 case ISD::AND:
7065 if (!SearchForAndLoads(Op.getNode(), Loads, NodesWithConsts, Mask,
7066 NodeToMask))
7067 return false;
7068 continue;
7069 }
7070
7071 // Allow one node which will masked along with any loads found.
7072 if (NodeToMask)
7073 return false;
7074
7075 // Also ensure that the node to be masked only produces one data result.
7076 NodeToMask = Op.getNode();
7077 if (NodeToMask->getNumValues() > 1) {
7078 bool HasValue = false;
7079 for (unsigned i = 0, e = NodeToMask->getNumValues(); i < e; ++i) {
7080 MVT VT = SDValue(NodeToMask, i).getSimpleValueType();
7081 if (VT != MVT::Glue && VT != MVT::Other) {
7082 if (HasValue) {
7083 NodeToMask = nullptr;
7084 return false;
7085 }
7086 HasValue = true;
7087 }
7088 }
7089 assert(HasValue && "Node to be masked has no data result?");
7090 }
7091 }
7092 return true;
7093}
7094
7095bool DAGCombiner::BackwardsPropagateMask(SDNode *N) {
7096 auto *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
7097 if (!Mask)
7098 return false;
7099
7100 if (!Mask->getAPIntValue().isMask())
7101 return false;
7102
7103 // No need to do anything if the and directly uses a load.
7104 if (isa<LoadSDNode>(N->getOperand(0)))
7105 return false;
7106
7108 SmallPtrSet<SDNode*, 2> NodesWithConsts;
7109 SDNode *FixupNode = nullptr;
7110 if (SearchForAndLoads(N, Loads, NodesWithConsts, Mask, FixupNode)) {
7111 if (Loads.empty())
7112 return false;
7113
7114 LLVM_DEBUG(dbgs() << "Backwards propagate AND: "; N->dump());
7115 SDValue MaskOp = N->getOperand(1);
7116
7117 // If it exists, fixup the single node we allow in the tree that needs
7118 // masking.
7119 if (FixupNode) {
7120 LLVM_DEBUG(dbgs() << "First, need to fix up: "; FixupNode->dump());
7121 SDValue And = DAG.getNode(ISD::AND, SDLoc(FixupNode),
7122 FixupNode->getValueType(0),
7123 SDValue(FixupNode, 0), MaskOp);
7124 DAG.ReplaceAllUsesOfValueWith(SDValue(FixupNode, 0), And);
7125 if (And.getOpcode() == ISD ::AND)
7126 DAG.UpdateNodeOperands(And.getNode(), SDValue(FixupNode, 0), MaskOp);
7127 }
7128
7129 // Narrow any constants that need it.
7130 for (auto *LogicN : NodesWithConsts) {
7131 SDValue Op0 = LogicN->getOperand(0);
7132 SDValue Op1 = LogicN->getOperand(1);
7133
7134 // We only need to fix AND if both inputs are constants. And we only need
7135 // to fix one of the constants.
7136 if (LogicN->getOpcode() == ISD::AND &&
7138 continue;
7139
7140 if (isa<ConstantSDNode>(Op0) && LogicN->getOpcode() != ISD::AND)
7141 Op0 =
7142 DAG.getNode(ISD::AND, SDLoc(Op0), Op0.getValueType(), Op0, MaskOp);
7143
7144 if (isa<ConstantSDNode>(Op1))
7145 Op1 =
7146 DAG.getNode(ISD::AND, SDLoc(Op1), Op1.getValueType(), Op1, MaskOp);
7147
7148 if (isa<ConstantSDNode>(Op0) && !isa<ConstantSDNode>(Op1))
7149 std::swap(Op0, Op1);
7150
7151 DAG.UpdateNodeOperands(LogicN, Op0, Op1);
7152 }
7153
7154 // Create narrow loads.
7155 for (auto *Load : Loads) {
7156 LLVM_DEBUG(dbgs() << "Propagate AND back to: "; Load->dump());
7157 SDValue And = DAG.getNode(ISD::AND, SDLoc(Load), Load->getValueType(0),
7158 SDValue(Load, 0), MaskOp);
7159 DAG.ReplaceAllUsesOfValueWith(SDValue(Load, 0), And);
7160 if (And.getOpcode() == ISD ::AND)
7161 And = SDValue(
7162 DAG.UpdateNodeOperands(And.getNode(), SDValue(Load, 0), MaskOp), 0);
7163 SDValue NewLoad = reduceLoadWidth(And.getNode());
7164 assert(NewLoad &&
7165 "Shouldn't be masking the load if it can't be narrowed");
7166 CombineTo(Load, NewLoad, NewLoad.getValue(1));
7167 }
7168 DAG.ReplaceAllUsesWith(N, N->getOperand(0).getNode());
7169 return true;
7170 }
7171 return false;
7172}
7173
7174// Unfold
7175// x & (-1 'logical shift' y)
7176// To
7177// (x 'opposite logical shift' y) 'logical shift' y
7178// if it is better for performance.
7179SDValue DAGCombiner::unfoldExtremeBitClearingToShifts(SDNode *N) {
7180 assert(N->getOpcode() == ISD::AND);
7181
7182 SDValue N0 = N->getOperand(0);
7183 SDValue N1 = N->getOperand(1);
7184
7185 // Do we actually prefer shifts over mask?
7187 return SDValue();
7188
7189 // Try to match (-1 '[outer] logical shift' y)
7190 unsigned OuterShift;
7191 unsigned InnerShift; // The opposite direction to the OuterShift.
7192 SDValue Y; // Shift amount.
7193 auto matchMask = [&OuterShift, &InnerShift, &Y](SDValue M) -> bool {
7194 if (!M.hasOneUse())
7195 return false;
7196 OuterShift = M->getOpcode();
7197 if (OuterShift == ISD::SHL)
7198 InnerShift = ISD::SRL;
7199 else if (OuterShift == ISD::SRL)
7200 InnerShift = ISD::SHL;
7201 else
7202 return false;
7203 if (!isAllOnesConstant(M->getOperand(0)))
7204 return false;
7205 Y = M->getOperand(1);
7206 return true;
7207 };
7208
7209 SDValue X;
7210 if (matchMask(N1))
7211 X = N0;
7212 else if (matchMask(N0))
7213 X = N1;
7214 else
7215 return SDValue();
7216
7217 SDLoc DL(N);
7218 EVT VT = N->getValueType(0);
7219
7220 // tmp = x 'opposite logical shift' y
7221 SDValue T0 = DAG.getNode(InnerShift, DL, VT, X, Y);
7222 // ret = tmp 'logical shift' y
7223 SDValue T1 = DAG.getNode(OuterShift, DL, VT, T0, Y);
7224
7225 return T1;
7226}
7227
7228/// Try to replace shift/logic that tests if a bit is clear with mask + setcc.
7229/// For a target with a bit test, this is expected to become test + set and save
7230/// at least 1 instruction.
7232 assert(And->getOpcode() == ISD::AND && "Expected an 'and' op");
7233
7234 // Look through an optional extension.
7235 SDValue And0 = And->getOperand(0), And1 = And->getOperand(1);
7236 if (And0.getOpcode() == ISD::ANY_EXTEND && And0.hasOneUse())
7237 And0 = And0.getOperand(0);
7238 if (!isOneConstant(And1) || !And0.hasOneUse())
7239 return SDValue();
7240
7241 SDValue Src = And0;
7242
7243 // Attempt to find a 'not' op.
7244 // TODO: Should we favor test+set even without the 'not' op?
7245 bool FoundNot = false;
7246 if (isBitwiseNot(Src)) {
7247 FoundNot = true;
7248 Src = Src.getOperand(0);
7249
7250 // Look though an optional truncation. The source operand may not be the
7251 // same type as the original 'and', but that is ok because we are masking
7252 // off everything but the low bit.
7253 if (Src.getOpcode() == ISD::TRUNCATE && Src.hasOneUse())
7254 Src = Src.getOperand(0);
7255 }
7256
7257 // Match a shift-right by constant.
7258 if (Src.getOpcode() != ISD::SRL || !Src.hasOneUse())
7259 return SDValue();
7260
7261 // This is probably not worthwhile without a supported type.
7262 EVT SrcVT = Src.getValueType();
7263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7264 if (!TLI.isTypeLegal(SrcVT))
7265 return SDValue();
7266
7267 // We might have looked through casts that make this transform invalid.
7268 unsigned BitWidth = SrcVT.getScalarSizeInBits();
7269 SDValue ShiftAmt = Src.getOperand(1);
7270 auto *ShiftAmtC = dyn_cast<ConstantSDNode>(ShiftAmt);
7271 if (!ShiftAmtC || !ShiftAmtC->getAPIntValue().ult(BitWidth))
7272 return SDValue();
7273
7274 // Set source to shift source.
7275 Src = Src.getOperand(0);
7276
7277 // Try again to find a 'not' op.
7278 // TODO: Should we favor test+set even with two 'not' ops?
7279 if (!FoundNot) {
7280 if (!isBitwiseNot(Src))
7281 return SDValue();
7282 Src = Src.getOperand(0);
7283 }
7284
7285 if (!TLI.hasBitTest(Src, ShiftAmt))
7286 return SDValue();
7287
7288 // Turn this into a bit-test pattern using mask op + setcc:
7289 // and (not (srl X, C)), 1 --> (and X, 1<<C) == 0
7290 // and (srl (not X), C)), 1 --> (and X, 1<<C) == 0
7291 SDLoc DL(And);
7292 SDValue X = DAG.getZExtOrTrunc(Src, DL, SrcVT);
7293 EVT CCVT =
7294 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), SrcVT);
7295 SDValue Mask = DAG.getConstant(
7296 APInt::getOneBitSet(BitWidth, ShiftAmtC->getZExtValue()), DL, SrcVT);
7297 SDValue NewAnd = DAG.getNode(ISD::AND, DL, SrcVT, X, Mask);
7298 SDValue Zero = DAG.getConstant(0, DL, SrcVT);
7299 SDValue Setcc = DAG.getSetCC(DL, CCVT, NewAnd, Zero, ISD::SETEQ);
7300 return DAG.getZExtOrTrunc(Setcc, DL, And->getValueType(0));
7301}
7302
7303/// For targets that support usubsat, match a bit-hack form of that operation
7304/// that ends in 'and' and convert it.
7306 EVT VT = N->getValueType(0);
7307 unsigned BitWidth = VT.getScalarSizeInBits();
7308 APInt SignMask = APInt::getSignMask(BitWidth);
7309
7310 // (i8 X ^ 128) & (i8 X s>> 7) --> usubsat X, 128
7311 // (i8 X + 128) & (i8 X s>> 7) --> usubsat X, 128
7312 // xor/add with SMIN (signmask) are logically equivalent.
7313 SDValue X;
7314 if (!sd_match(N, m_And(m_OneUse(m_Xor(m_Value(X), m_SpecificInt(SignMask))),
7316 m_SpecificInt(BitWidth - 1))))) &&
7319 m_SpecificInt(BitWidth - 1))))))
7320 return SDValue();
7321
7322 return DAG.getNode(ISD::USUBSAT, DL, VT, X,
7323 DAG.getConstant(SignMask, DL, VT));
7324}
7325
7326/// Given a bitwise logic operation N with a matching bitwise logic operand,
7327/// fold a pattern where 2 of the source operands are identically shifted
7328/// values. For example:
7329/// ((X0 << Y) | Z) | (X1 << Y) --> ((X0 | X1) << Y) | Z
7331 SelectionDAG &DAG) {
7332 unsigned LogicOpcode = N->getOpcode();
7333 assert(ISD::isBitwiseLogicOp(LogicOpcode) &&
7334 "Expected bitwise logic operation");
7335
7336 if (!LogicOp.hasOneUse() || !ShiftOp.hasOneUse())
7337 return SDValue();
7338
7339 // Match another bitwise logic op and a shift.
7340 unsigned ShiftOpcode = ShiftOp.getOpcode();
7341 if (LogicOp.getOpcode() != LogicOpcode ||
7342 !(ShiftOpcode == ISD::SHL || ShiftOpcode == ISD::SRL ||
7343 ShiftOpcode == ISD::SRA))
7344 return SDValue();
7345
7346 // Match another shift op inside the first logic operand. Handle both commuted
7347 // possibilities.
7348 // LOGIC (LOGIC (SH X0, Y), Z), (SH X1, Y) --> LOGIC (SH (LOGIC X0, X1), Y), Z
7349 // LOGIC (LOGIC Z, (SH X0, Y)), (SH X1, Y) --> LOGIC (SH (LOGIC X0, X1), Y), Z
7350 SDValue X1 = ShiftOp.getOperand(0);
7351 SDValue Y = ShiftOp.getOperand(1);
7352 SDValue X0, Z;
7353 if (LogicOp.getOperand(0).getOpcode() == ShiftOpcode &&
7354 LogicOp.getOperand(0).getOperand(1) == Y) {
7355 X0 = LogicOp.getOperand(0).getOperand(0);
7356 Z = LogicOp.getOperand(1);
7357 } else if (LogicOp.getOperand(1).getOpcode() == ShiftOpcode &&
7358 LogicOp.getOperand(1).getOperand(1) == Y) {
7359 X0 = LogicOp.getOperand(1).getOperand(0);
7360 Z = LogicOp.getOperand(0);
7361 } else {
7362 return SDValue();
7363 }
7364
7365 EVT VT = N->getValueType(0);
7366 SDLoc DL(N);
7367 SDValue LogicX = DAG.getNode(LogicOpcode, DL, VT, X0, X1);
7368 SDValue NewShift = DAG.getNode(ShiftOpcode, DL, VT, LogicX, Y);
7369 return DAG.getNode(LogicOpcode, DL, VT, NewShift, Z);
7370}
7371
7372/// Given a tree of logic operations with shape like
7373/// (LOGIC (LOGIC (X, Y), LOGIC (Z, Y)))
7374/// try to match and fold shift operations with the same shift amount.
7375/// For example:
7376/// LOGIC (LOGIC (SH X0, Y), Z), (LOGIC (SH X1, Y), W) -->
7377/// --> LOGIC (SH (LOGIC X0, X1), Y), (LOGIC Z, W)
7379 SDValue RightHand, SelectionDAG &DAG) {
7380 unsigned LogicOpcode = N->getOpcode();
7381 assert(ISD::isBitwiseLogicOp(LogicOpcode) &&
7382 "Expected bitwise logic operation");
7383 if (LeftHand.getOpcode() != LogicOpcode ||
7384 RightHand.getOpcode() != LogicOpcode)
7385 return SDValue();
7386 if (!LeftHand.hasOneUse() || !RightHand.hasOneUse())
7387 return SDValue();
7388
7389 // Try to match one of following patterns:
7390 // LOGIC (LOGIC (SH X0, Y), Z), (LOGIC (SH X1, Y), W)
7391 // LOGIC (LOGIC (SH X0, Y), Z), (LOGIC W, (SH X1, Y))
7392 // Note that foldLogicOfShifts will handle commuted versions of the left hand
7393 // itself.
7394 SDValue CombinedShifts, W;
7395 SDValue R0 = RightHand.getOperand(0);
7396 SDValue R1 = RightHand.getOperand(1);
7397 if ((CombinedShifts = foldLogicOfShifts(N, LeftHand, R0, DAG)))
7398 W = R1;
7399 else if ((CombinedShifts = foldLogicOfShifts(N, LeftHand, R1, DAG)))
7400 W = R0;
7401 else
7402 return SDValue();
7403
7404 EVT VT = N->getValueType(0);
7405 SDLoc DL(N);
7406 return DAG.getNode(LogicOpcode, DL, VT, CombinedShifts, W);
7407}
7408
7409/// Fold "masked merge" expressions like `(m & x) | (~m & y)` and its DeMorgan
7410/// variant `(~m | x) & (m | y)` into the equivalent `((x ^ y) & m) ^ y)`
7411/// pattern. This is typically a better representation for targets without a
7412/// fused "and-not" operation.
7414 const TargetLowering &TLI, const SDLoc &DL) {
7415 // Note that masked-merge variants using XOR or ADD expressions are
7416 // normalized to OR by InstCombine so we only check for OR or AND.
7417 assert((Node->getOpcode() == ISD::OR || Node->getOpcode() == ISD::AND) &&
7418 "Must be called with ISD::OR or ISD::AND node");
7419
7420 // If the target supports and-not, don't fold this.
7421 if (TLI.hasAndNot(SDValue(Node, 0)))
7422 return SDValue();
7423
7424 SDValue M, X, Y;
7425
7426 if (sd_match(Node,
7428 m_OneUse(m_And(m_Deferred(M), m_Value(X))))) ||
7429 sd_match(Node,
7431 m_OneUse(m_Or(m_Deferred(M), m_Value(Y)))))) {
7432 EVT VT = M.getValueType();
7433 SDValue Xor = DAG.getNode(ISD::XOR, DL, VT, X, Y);
7434 SDValue And = DAG.getNode(ISD::AND, DL, VT, Xor, M);
7435 return DAG.getNode(ISD::XOR, DL, VT, And, Y);
7436 }
7437 return SDValue();
7438}
7439
7440SDValue DAGCombiner::visitAND(SDNode *N) {
7441 SDValue N0 = N->getOperand(0);
7442 SDValue N1 = N->getOperand(1);
7443 EVT VT = N1.getValueType();
7444 SDLoc DL(N);
7445
7446 // x & x --> x
7447 if (N0 == N1)
7448 return N0;
7449
7450 // fold (and c1, c2) -> c1&c2
7451 if (SDValue C = DAG.FoldConstantArithmetic(ISD::AND, DL, VT, {N0, N1}))
7452 return C;
7453
7454 // canonicalize constant to RHS
7457 return DAG.getNode(ISD::AND, DL, VT, N1, N0);
7458
7459 if (areBitwiseNotOfEachother(N0, N1))
7460 return DAG.getConstant(APInt::getZero(VT.getScalarSizeInBits()), DL, VT);
7461
7462 // fold vector ops
7463 if (VT.isVector()) {
7464 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
7465 return FoldedVOp;
7466
7467 // fold (and x, 0) -> 0, vector edition
7469 // do not return N1, because undef node may exist in N1
7471 N1.getValueType());
7472
7473 // fold (and x, -1) -> x, vector edition
7475 return N0;
7476
7477 // fold (and (masked_load) (splat_vec (x, ...))) to zext_masked_load
7478 auto *MLoad = dyn_cast<MaskedLoadSDNode>(N0);
7479 ConstantSDNode *Splat = isConstOrConstSplat(N1, true, true);
7480 if (MLoad && MLoad->getExtensionType() == ISD::EXTLOAD && Splat) {
7481 EVT LoadVT = MLoad->getMemoryVT();
7482 EVT ExtVT = VT;
7483 if (TLI.isLoadExtLegal(ISD::ZEXTLOAD, ExtVT, LoadVT)) {
7484 // For this AND to be a zero extension of the masked load the elements
7485 // of the BuildVec must mask the bottom bits of the extended element
7486 // type
7487 uint64_t ElementSize =
7489 if (Splat->getAPIntValue().isMask(ElementSize)) {
7490 SDValue NewLoad = DAG.getMaskedLoad(
7491 ExtVT, DL, MLoad->getChain(), MLoad->getBasePtr(),
7492 MLoad->getOffset(), MLoad->getMask(), MLoad->getPassThru(),
7493 LoadVT, MLoad->getMemOperand(), MLoad->getAddressingMode(),
7494 ISD::ZEXTLOAD, MLoad->isExpandingLoad());
7495 bool LoadHasOtherUsers = !N0.hasOneUse();
7496 CombineTo(N, NewLoad);
7497 if (LoadHasOtherUsers)
7498 CombineTo(MLoad, NewLoad.getValue(0), NewLoad.getValue(1));
7499 return SDValue(N, 0);
7500 }
7501 }
7502 }
7503 }
7504
7505 // fold (and x, -1) -> x
7506 if (isAllOnesConstant(N1))
7507 return N0;
7508
7509 // if (and x, c) is known to be zero, return 0
7510 unsigned BitWidth = VT.getScalarSizeInBits();
7511 ConstantSDNode *N1C = isConstOrConstSplat(N1);
7513 return DAG.getConstant(0, DL, VT);
7514
7515 if (SDValue R = foldAndOrOfSETCC(N, DAG))
7516 return R;
7517
7518 if (SDValue NewSel = foldBinOpIntoSelect(N))
7519 return NewSel;
7520
7521 // reassociate and
7522 if (SDValue RAND = reassociateOps(ISD::AND, DL, N0, N1, N->getFlags()))
7523 return RAND;
7524
7525 // Fold and(vecreduce(x), vecreduce(y)) -> vecreduce(and(x, y))
7526 if (SDValue SD =
7527 reassociateReduction(ISD::VECREDUCE_AND, ISD::AND, DL, VT, N0, N1))
7528 return SD;
7529
7530 // fold (and (or x, C), D) -> D if (C & D) == D
7531 auto MatchSubset = [](ConstantSDNode *LHS, ConstantSDNode *RHS) {
7532 return RHS->getAPIntValue().isSubsetOf(LHS->getAPIntValue());
7533 };
7534 if (N0.getOpcode() == ISD::OR &&
7535 ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchSubset))
7536 return N1;
7537
7538 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
7539 SDValue N0Op0 = N0.getOperand(0);
7540 EVT SrcVT = N0Op0.getValueType();
7541 unsigned SrcBitWidth = SrcVT.getScalarSizeInBits();
7542 APInt Mask = ~N1C->getAPIntValue();
7543 Mask = Mask.trunc(SrcBitWidth);
7544
7545 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
7546 if (DAG.MaskedValueIsZero(N0Op0, Mask))
7547 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0Op0);
7548
7549 // fold (and (any_ext V), c) -> (zero_ext (and (trunc V), c)) if profitable.
7550 if (N1C->getAPIntValue().countLeadingZeros() >= (BitWidth - SrcBitWidth) &&
7551 TLI.isTruncateFree(VT, SrcVT) && TLI.isZExtFree(SrcVT, VT) &&
7552 TLI.isTypeDesirableForOp(ISD::AND, SrcVT) &&
7553 TLI.isNarrowingProfitable(N, VT, SrcVT))
7554 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT,
7555 DAG.getNode(ISD::AND, DL, SrcVT, N0Op0,
7556 DAG.getZExtOrTrunc(N1, DL, SrcVT)));
7557 }
7558
7559 // fold (and (ext (and V, c1)), c2) -> (and (ext V), (and c1, (ext c2)))
7560 if (ISD::isExtOpcode(N0.getOpcode())) {
7561 unsigned ExtOpc = N0.getOpcode();
7562 SDValue N0Op0 = N0.getOperand(0);
7563 if (N0Op0.getOpcode() == ISD::AND &&
7564 (ExtOpc != ISD::ZERO_EXTEND || !TLI.isZExtFree(N0Op0, VT)) &&
7565 N0->hasOneUse() && N0Op0->hasOneUse()) {
7566 if (SDValue NewExt = DAG.FoldConstantArithmetic(ExtOpc, DL, VT,
7567 {N0Op0.getOperand(1)})) {
7568 if (SDValue NewMask =
7569 DAG.FoldConstantArithmetic(ISD::AND, DL, VT, {N1, NewExt})) {
7570 return DAG.getNode(ISD::AND, DL, VT,
7571 DAG.getNode(ExtOpc, DL, VT, N0Op0.getOperand(0)),
7572 NewMask);
7573 }
7574 }
7575 }
7576 }
7577
7578 // similarly fold (and (X (load ([non_ext|any_ext|zero_ext] V))), c) ->
7579 // (X (load ([non_ext|zero_ext] V))) if 'and' only clears top bits which must
7580 // already be zero by virtue of the width of the base type of the load.
7581 //
7582 // the 'X' node here can either be nothing or an extract_vector_elt to catch
7583 // more cases.
7584 if ((N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
7586 N0.getOperand(0).getOpcode() == ISD::LOAD &&
7587 N0.getOperand(0).getResNo() == 0) ||
7588 (N0.getOpcode() == ISD::LOAD && N0.getResNo() == 0)) {
7589 auto *Load =
7590 cast<LoadSDNode>((N0.getOpcode() == ISD::LOAD) ? N0 : N0.getOperand(0));
7591
7592 // Get the constant (if applicable) the zero'th operand is being ANDed with.
7593 // This can be a pure constant or a vector splat, in which case we treat the
7594 // vector as a scalar and use the splat value.
7595 APInt Constant = APInt::getZero(1);
7596 if (const ConstantSDNode *C = isConstOrConstSplat(
7597 N1, /*AllowUndefs=*/false, /*AllowTruncation=*/true)) {
7598 Constant = C->getAPIntValue();
7599 } else if (BuildVectorSDNode *Vector = dyn_cast<BuildVectorSDNode>(N1)) {
7600 unsigned EltBitWidth = Vector->getValueType(0).getScalarSizeInBits();
7601 APInt SplatValue, SplatUndef;
7602 unsigned SplatBitSize;
7603 bool HasAnyUndefs;
7604 // Endianness should not matter here. Code below makes sure that we only
7605 // use the result if the SplatBitSize is a multiple of the vector element
7606 // size. And after that we AND all element sized parts of the splat
7607 // together. So the end result should be the same regardless of in which
7608 // order we do those operations.
7609 const bool IsBigEndian = false;
7610 bool IsSplat =
7611 Vector->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
7612 HasAnyUndefs, EltBitWidth, IsBigEndian);
7613
7614 // Make sure that variable 'Constant' is only set if 'SplatBitSize' is a
7615 // multiple of 'BitWidth'. Otherwise, we could propagate a wrong value.
7616 if (IsSplat && (SplatBitSize % EltBitWidth) == 0) {
7617 // Undef bits can contribute to a possible optimisation if set, so
7618 // set them.
7619 SplatValue |= SplatUndef;
7620
7621 // The splat value may be something like "0x00FFFFFF", which means 0 for
7622 // the first vector value and FF for the rest, repeating. We need a mask
7623 // that will apply equally to all members of the vector, so AND all the
7624 // lanes of the constant together.
7625 Constant = APInt::getAllOnes(EltBitWidth);
7626 for (unsigned i = 0, n = (SplatBitSize / EltBitWidth); i < n; ++i)
7627 Constant &= SplatValue.extractBits(EltBitWidth, i * EltBitWidth);
7628 }
7629 }
7630
7631 // If we want to change an EXTLOAD to a ZEXTLOAD, ensure a ZEXTLOAD is
7632 // actually legal and isn't going to get expanded, else this is a false
7633 // optimisation.
7634 bool CanZextLoadProfitably = TLI.isLoadExtLegal(ISD::ZEXTLOAD,
7635 Load->getValueType(0),
7636 Load->getMemoryVT());
7637
7638 // Resize the constant to the same size as the original memory access before
7639 // extension. If it is still the AllOnesValue then this AND is completely
7640 // unneeded.
7641 Constant = Constant.zextOrTrunc(Load->getMemoryVT().getScalarSizeInBits());
7642
7643 bool B;
7644 switch (Load->getExtensionType()) {
7645 default: B = false; break;
7646 case ISD::EXTLOAD: B = CanZextLoadProfitably; break;
7647 case ISD::ZEXTLOAD:
7648 case ISD::NON_EXTLOAD: B = true; break;
7649 }
7650
7651 if (B && Constant.isAllOnes()) {
7652 // If the load type was an EXTLOAD, convert to ZEXTLOAD in order to
7653 // preserve semantics once we get rid of the AND.
7654 SDValue NewLoad(Load, 0);
7655
7656 // Fold the AND away. NewLoad may get replaced immediately.
7657 CombineTo(N, (N0.getNode() == Load) ? NewLoad : N0);
7658
7659 if (Load->getExtensionType() == ISD::EXTLOAD) {
7660 NewLoad = DAG.getLoad(Load->getAddressingMode(), ISD::ZEXTLOAD,
7661 Load->getValueType(0), SDLoc(Load),
7662 Load->getChain(), Load->getBasePtr(),
7663 Load->getOffset(), Load->getMemoryVT(),
7664 Load->getMemOperand());
7665 // Replace uses of the EXTLOAD with the new ZEXTLOAD.
7666 if (Load->getNumValues() == 3) {
7667 // PRE/POST_INC loads have 3 values.
7668 SDValue To[] = { NewLoad.getValue(0), NewLoad.getValue(1),
7669 NewLoad.getValue(2) };
7670 CombineTo(Load, To, 3, true);
7671 } else {
7672 CombineTo(Load, NewLoad.getValue(0), NewLoad.getValue(1));
7673 }
7674 }
7675
7676 return SDValue(N, 0); // Return N so it doesn't get rechecked!
7677 }
7678 }
7679
7680 // Try to convert a constant mask AND into a shuffle clear mask.
7681 if (VT.isVector())
7682 if (SDValue Shuffle = XformToShuffleWithZero(N))
7683 return Shuffle;
7684
7685 if (SDValue Combined = combineCarryDiamond(DAG, TLI, N0, N1, N))
7686 return Combined;
7687
7688 if (N0.getOpcode() == ISD::EXTRACT_SUBVECTOR && N0.hasOneUse() && N1C &&
7690 SDValue Ext = N0.getOperand(0);
7691 EVT ExtVT = Ext->getValueType(0);
7692 SDValue Extendee = Ext->getOperand(0);
7693
7694 unsigned ScalarWidth = Extendee.getValueType().getScalarSizeInBits();
7695 if (N1C->getAPIntValue().isMask(ScalarWidth) &&
7696 (!LegalOperations || TLI.isOperationLegal(ISD::ZERO_EXTEND, ExtVT))) {
7697 // (and (extract_subvector (zext|anyext|sext v) _) iN_mask)
7698 // => (extract_subvector (iN_zeroext v))
7699 SDValue ZeroExtExtendee =
7700 DAG.getNode(ISD::ZERO_EXTEND, DL, ExtVT, Extendee);
7701
7702 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, ZeroExtExtendee,
7703 N0.getOperand(1));
7704 }
7705 }
7706
7707 // fold (and (masked_gather x)) -> (zext_masked_gather x)
7708 if (auto *GN0 = dyn_cast<MaskedGatherSDNode>(N0)) {
7709 EVT MemVT = GN0->getMemoryVT();
7710 EVT ScalarVT = MemVT.getScalarType();
7711
7712 if (SDValue(GN0, 0).hasOneUse() &&
7713 isConstantSplatVectorMaskForType(N1.getNode(), ScalarVT) &&
7715 SDValue Ops[] = {GN0->getChain(), GN0->getPassThru(), GN0->getMask(),
7716 GN0->getBasePtr(), GN0->getIndex(), GN0->getScale()};
7717
7718 SDValue ZExtLoad = DAG.getMaskedGather(
7719 DAG.getVTList(VT, MVT::Other), MemVT, DL, Ops, GN0->getMemOperand(),
7720 GN0->getIndexType(), ISD::ZEXTLOAD);
7721
7722 CombineTo(N, ZExtLoad);
7723 AddToWorklist(ZExtLoad.getNode());
7724 // Avoid recheck of N.
7725 return SDValue(N, 0);
7726 }
7727 }
7728
7729 // fold (and (load x), 255) -> (zextload x, i8)
7730 // fold (and (extload x, i16), 255) -> (zextload x, i8)
7731 if (N1C && N0.getOpcode() == ISD::LOAD && !VT.isVector())
7732 if (SDValue Res = reduceLoadWidth(N))
7733 return Res;
7734
7735 if (LegalTypes) {
7736 // Attempt to propagate the AND back up to the leaves which, if they're
7737 // loads, can be combined to narrow loads and the AND node can be removed.
7738 // Perform after legalization so that extend nodes will already be
7739 // combined into the loads.
7740 if (BackwardsPropagateMask(N))
7741 return SDValue(N, 0);
7742 }
7743
7744 if (SDValue Combined = visitANDLike(N0, N1, N))
7745 return Combined;
7746
7747 // Simplify: (and (op x...), (op y...)) -> (op (and x, y))
7748 if (N0.getOpcode() == N1.getOpcode())
7749 if (SDValue V = hoistLogicOpWithSameOpcodeHands(N))
7750 return V;
7751
7752 if (SDValue R = foldLogicOfShifts(N, N0, N1, DAG))
7753 return R;
7754 if (SDValue R = foldLogicOfShifts(N, N1, N0, DAG))
7755 return R;
7756
7757 // Fold (and X, (bswap (not Y))) -> (and X, (not (bswap Y)))
7758 // Fold (and X, (bitreverse (not Y))) -> (and X, (not (bitreverse Y)))
7759 SDValue X, Y, Z, NotY;
7760 for (unsigned Opc : {ISD::BSWAP, ISD::BITREVERSE})
7761 if (sd_match(N,
7762 m_And(m_Value(X), m_OneUse(m_UnaryOp(Opc, m_Value(NotY))))) &&
7763 sd_match(NotY, m_Not(m_Value(Y))) &&
7764 (TLI.hasAndNot(SDValue(N, 0)) || NotY->hasOneUse()))
7765 return DAG.getNode(ISD::AND, DL, VT, X,
7766 DAG.getNOT(DL, DAG.getNode(Opc, DL, VT, Y), VT));
7767
7768 // Fold (and X, (rot (not Y), Z)) -> (and X, (not (rot Y, Z)))
7769 for (unsigned Opc : {ISD::ROTL, ISD::ROTR})
7770 if (sd_match(N, m_And(m_Value(X),
7771 m_OneUse(m_BinOp(Opc, m_Value(NotY), m_Value(Z))))) &&
7772 sd_match(NotY, m_Not(m_Value(Y))) &&
7773 (TLI.hasAndNot(SDValue(N, 0)) || NotY->hasOneUse()))
7774 return DAG.getNode(ISD::AND, DL, VT, X,
7775 DAG.getNOT(DL, DAG.getNode(Opc, DL, VT, Y, Z), VT));
7776
7777 // Fold (and X, (add (not Y), Z)) -> (and X, (not (sub Y, Z)))
7778 // Fold (and X, (sub (not Y), Z)) -> (and X, (not (add Y, Z)))
7779 if (TLI.hasAndNot(SDValue(N, 0)))
7780 if (SDValue Folded = foldBitwiseOpWithNeg(N, DL, VT))
7781 return Folded;
7782
7783 // Fold (and (srl X, C), 1) -> (srl X, BW-1) for signbit extraction
7784 // If we are shifting down an extended sign bit, see if we can simplify
7785 // this to shifting the MSB directly to expose further simplifications.
7786 // This pattern often appears after sext_inreg legalization.
7787 APInt Amt;
7788 if (sd_match(N, m_And(m_Srl(m_Value(X), m_ConstInt(Amt)), m_One())) &&
7789 Amt.ult(BitWidth - 1) && Amt.uge(BitWidth - DAG.ComputeNumSignBits(X)))
7790 return DAG.getNode(ISD::SRL, DL, VT, X,
7791 DAG.getShiftAmountConstant(BitWidth - 1, VT, DL));
7792
7793 // Masking the negated extension of a boolean is just the zero-extended
7794 // boolean:
7795 // and (sub 0, zext(bool X)), 1 --> zext(bool X)
7796 // and (sub 0, sext(bool X)), 1 --> zext(bool X)
7797 //
7798 // Note: the SimplifyDemandedBits fold below can make an information-losing
7799 // transform, and then we have no way to find this better fold.
7800 if (sd_match(N, m_And(m_Sub(m_Zero(), m_Value(X)), m_One()))) {
7801 if (X.getOpcode() == ISD::ZERO_EXTEND &&
7802 X.getOperand(0).getScalarValueSizeInBits() == 1)
7803 return X;
7804 if (X.getOpcode() == ISD::SIGN_EXTEND &&
7805 X.getOperand(0).getScalarValueSizeInBits() == 1)
7806 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, X.getOperand(0));
7807 }
7808
7809 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
7810 // fold (and (sra)) -> (and (srl)) when possible.
7812 return SDValue(N, 0);
7813
7814 // fold (zext_inreg (extload x)) -> (zextload x)
7815 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
7816 if (ISD::isUNINDEXEDLoad(N0.getNode()) &&
7817 (ISD::isEXTLoad(N0.getNode()) ||
7818 (ISD::isSEXTLoad(N0.getNode()) && N0.hasOneUse()))) {
7819 auto *LN0 = cast<LoadSDNode>(N0);
7820 EVT MemVT = LN0->getMemoryVT();
7821 // If we zero all the possible extended bits, then we can turn this into
7822 // a zextload if we are running before legalize or the operation is legal.
7823 unsigned ExtBitSize = N1.getScalarValueSizeInBits();
7824 unsigned MemBitSize = MemVT.getScalarSizeInBits();
7825 APInt ExtBits = APInt::getHighBitsSet(ExtBitSize, ExtBitSize - MemBitSize);
7826 if (DAG.MaskedValueIsZero(N1, ExtBits) &&
7827 ((!LegalOperations && LN0->isSimple()) ||
7828 TLI.isLoadExtLegal(ISD::ZEXTLOAD, VT, MemVT))) {
7829 SDValue ExtLoad =
7830 DAG.getExtLoad(ISD::ZEXTLOAD, SDLoc(N0), VT, LN0->getChain(),
7831 LN0->getBasePtr(), MemVT, LN0->getMemOperand());
7832 AddToWorklist(N);
7833 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
7834 return SDValue(N, 0); // Return N so it doesn't get rechecked!
7835 }
7836 }
7837
7838 // fold (and (or (srl N, 8), (shl N, 8)), 0xffff) -> (srl (bswap N), const)
7839 if (N1C && N1C->getAPIntValue() == 0xffff && N0.getOpcode() == ISD::OR) {
7840 if (SDValue BSwap = MatchBSwapHWordLow(N0.getNode(), N0.getOperand(0),
7841 N0.getOperand(1), false))
7842 return BSwap;
7843 }
7844
7845 if (SDValue Shifts = unfoldExtremeBitClearingToShifts(N))
7846 return Shifts;
7847
7848 if (SDValue V = combineShiftAnd1ToBitTest(N, DAG))
7849 return V;
7850
7851 // Recognize the following pattern:
7852 //
7853 // AndVT = (and (sign_extend NarrowVT to AndVT) #bitmask)
7854 //
7855 // where bitmask is a mask that clears the upper bits of AndVT. The
7856 // number of bits in bitmask must be a power of two.
7857 auto IsAndZeroExtMask = [](SDValue LHS, SDValue RHS) {
7858 if (LHS->getOpcode() != ISD::SIGN_EXTEND)
7859 return false;
7860
7862 if (!C)
7863 return false;
7864
7865 if (!C->getAPIntValue().isMask(
7866 LHS.getOperand(0).getValueType().getFixedSizeInBits()))
7867 return false;
7868
7869 return true;
7870 };
7871
7872 // Replace (and (sign_extend ...) #bitmask) with (zero_extend ...).
7873 if (IsAndZeroExtMask(N0, N1))
7874 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0.getOperand(0));
7875
7876 if (hasOperation(ISD::USUBSAT, VT))
7877 if (SDValue V = foldAndToUsubsat(N, DAG, DL))
7878 return V;
7879
7880 // Postpone until legalization completed to avoid interference with bswap
7881 // folding
7882 if (LegalOperations || VT.isVector())
7883 if (SDValue R = foldLogicTreeOfShifts(N, N0, N1, DAG))
7884 return R;
7885
7886 if (VT.isScalarInteger() && VT != MVT::i1)
7887 if (SDValue R = foldMaskedMerge(N, DAG, TLI, DL))
7888 return R;
7889
7890 return SDValue();
7891}
7892
7893/// Match (a >> 8) | (a << 8) as (bswap a) >> 16.
7894SDValue DAGCombiner::MatchBSwapHWordLow(SDNode *N, SDValue N0, SDValue N1,
7895 bool DemandHighBits) {
7896 if (!LegalOperations)
7897 return SDValue();
7898
7899 EVT VT = N->getValueType(0);
7900 if (VT != MVT::i64 && VT != MVT::i32 && VT != MVT::i16)
7901 return SDValue();
7903 return SDValue();
7904
7905 // Recognize (and (shl a, 8), 0xff00), (and (srl a, 8), 0xff)
7906 bool LookPassAnd0 = false;
7907 bool LookPassAnd1 = false;
7908 if (N0.getOpcode() == ISD::AND && N0.getOperand(0).getOpcode() == ISD::SRL)
7909 std::swap(N0, N1);
7910 if (N1.getOpcode() == ISD::AND && N1.getOperand(0).getOpcode() == ISD::SHL)
7911 std::swap(N0, N1);
7912 if (N0.getOpcode() == ISD::AND) {
7913 if (!N0->hasOneUse())
7914 return SDValue();
7915 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
7916 // Also handle 0xffff since the LHS is guaranteed to have zeros there.
7917 // This is needed for X86.
7918 if (!N01C || (N01C->getZExtValue() != 0xFF00 &&
7919 N01C->getZExtValue() != 0xFFFF))
7920 return SDValue();
7921 N0 = N0.getOperand(0);
7922 LookPassAnd0 = true;
7923 }
7924
7925 if (N1.getOpcode() == ISD::AND) {
7926 if (!N1->hasOneUse())
7927 return SDValue();
7928 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
7929 if (!N11C || N11C->getZExtValue() != 0xFF)
7930 return SDValue();
7931 N1 = N1.getOperand(0);
7932 LookPassAnd1 = true;
7933 }
7934
7935 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
7936 std::swap(N0, N1);
7937 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
7938 return SDValue();
7939 if (!N0->hasOneUse() || !N1->hasOneUse())
7940 return SDValue();
7941
7942 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
7943 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
7944 if (!N01C || !N11C)
7945 return SDValue();
7946 if (N01C->getZExtValue() != 8 || N11C->getZExtValue() != 8)
7947 return SDValue();
7948
7949 // Look for (shl (and a, 0xff), 8), (srl (and a, 0xff00), 8)
7950 SDValue N00 = N0->getOperand(0);
7951 if (!LookPassAnd0 && N00.getOpcode() == ISD::AND) {
7952 if (!N00->hasOneUse())
7953 return SDValue();
7954 ConstantSDNode *N001C = dyn_cast<ConstantSDNode>(N00.getOperand(1));
7955 if (!N001C || N001C->getZExtValue() != 0xFF)
7956 return SDValue();
7957 N00 = N00.getOperand(0);
7958 LookPassAnd0 = true;
7959 }
7960
7961 SDValue N10 = N1->getOperand(0);
7962 if (!LookPassAnd1 && N10.getOpcode() == ISD::AND) {
7963 if (!N10->hasOneUse())
7964 return SDValue();
7965 ConstantSDNode *N101C = dyn_cast<ConstantSDNode>(N10.getOperand(1));
7966 // Also allow 0xFFFF since the bits will be shifted out. This is needed
7967 // for X86.
7968 if (!N101C || (N101C->getZExtValue() != 0xFF00 &&
7969 N101C->getZExtValue() != 0xFFFF))
7970 return SDValue();
7971 N10 = N10.getOperand(0);
7972 LookPassAnd1 = true;
7973 }
7974
7975 if (N00 != N10)
7976 return SDValue();
7977
7978 // Make sure everything beyond the low halfword gets set to zero since the SRL
7979 // 16 will clear the top bits.
7980 unsigned OpSizeInBits = VT.getSizeInBits();
7981 if (OpSizeInBits > 16) {
7982 // If the left-shift isn't masked out then the only way this is a bswap is
7983 // if all bits beyond the low 8 are 0. In that case the entire pattern
7984 // reduces to a left shift anyway: leave it for other parts of the combiner.
7985 if (DemandHighBits && !LookPassAnd0)
7986 return SDValue();
7987
7988 // However, if the right shift isn't masked out then it might be because
7989 // it's not needed. See if we can spot that too. If the high bits aren't
7990 // demanded, we only need bits 23:16 to be zero. Otherwise, we need all
7991 // upper bits to be zero.
7992 if (!LookPassAnd1) {
7993 unsigned HighBit = DemandHighBits ? OpSizeInBits : 24;
7994 if (!DAG.MaskedValueIsZero(N10,
7995 APInt::getBitsSet(OpSizeInBits, 16, HighBit)))
7996 return SDValue();
7997 }
7998 }
7999
8000 SDValue Res = DAG.getNode(ISD::BSWAP, SDLoc(N), VT, N00);
8001 if (OpSizeInBits > 16) {
8002 SDLoc DL(N);
8003 Res = DAG.getNode(ISD::SRL, DL, VT, Res,
8004 DAG.getShiftAmountConstant(OpSizeInBits - 16, VT, DL));
8005 }
8006 return Res;
8007}
8008
8009/// Return true if the specified node is an element that makes up a 32-bit
8010/// packed halfword byteswap.
8011/// ((x & 0x000000ff) << 8) |
8012/// ((x & 0x0000ff00) >> 8) |
8013/// ((x & 0x00ff0000) << 8) |
8014/// ((x & 0xff000000) >> 8)
8016 if (!N->hasOneUse())
8017 return false;
8018
8019 unsigned Opc = N.getOpcode();
8020 if (Opc != ISD::AND && Opc != ISD::SHL && Opc != ISD::SRL)
8021 return false;
8022
8023 SDValue N0 = N.getOperand(0);
8024 unsigned Opc0 = N0.getOpcode();
8025 if (Opc0 != ISD::AND && Opc0 != ISD::SHL && Opc0 != ISD::SRL)
8026 return false;
8027
8028 ConstantSDNode *N1C = nullptr;
8029 // SHL or SRL: look upstream for AND mask operand
8030 if (Opc == ISD::AND)
8031 N1C = dyn_cast<ConstantSDNode>(N.getOperand(1));
8032 else if (Opc0 == ISD::AND)
8034 if (!N1C)
8035 return false;
8036
8037 unsigned MaskByteOffset;
8038 switch (N1C->getZExtValue()) {
8039 default:
8040 return false;
8041 case 0xFF: MaskByteOffset = 0; break;
8042 case 0xFF00: MaskByteOffset = 1; break;
8043 case 0xFFFF:
8044 // In case demanded bits didn't clear the bits that will be shifted out.
8045 // This is needed for X86.
8046 if (Opc == ISD::SRL || (Opc == ISD::AND && Opc0 == ISD::SHL)) {
8047 MaskByteOffset = 1;
8048 break;
8049 }
8050 return false;
8051 case 0xFF0000: MaskByteOffset = 2; break;
8052 case 0xFF000000: MaskByteOffset = 3; break;
8053 }
8054
8055 // Look for (x & 0xff) << 8 as well as ((x << 8) & 0xff00).
8056 if (Opc == ISD::AND) {
8057 if (MaskByteOffset == 0 || MaskByteOffset == 2) {
8058 // (x >> 8) & 0xff
8059 // (x >> 8) & 0xff0000
8060 if (Opc0 != ISD::SRL)
8061 return false;
8063 if (!C || C->getZExtValue() != 8)
8064 return false;
8065 } else {
8066 // (x << 8) & 0xff00
8067 // (x << 8) & 0xff000000
8068 if (Opc0 != ISD::SHL)
8069 return false;
8071 if (!C || C->getZExtValue() != 8)
8072 return false;
8073 }
8074 } else if (Opc == ISD::SHL) {
8075 // (x & 0xff) << 8
8076 // (x & 0xff0000) << 8
8077 if (MaskByteOffset != 0 && MaskByteOffset != 2)
8078 return false;
8079 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N.getOperand(1));
8080 if (!C || C->getZExtValue() != 8)
8081 return false;
8082 } else { // Opc == ISD::SRL
8083 // (x & 0xff00) >> 8
8084 // (x & 0xff000000) >> 8
8085 if (MaskByteOffset != 1 && MaskByteOffset != 3)
8086 return false;
8087 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N.getOperand(1));
8088 if (!C || C->getZExtValue() != 8)
8089 return false;
8090 }
8091
8092 if (Parts[MaskByteOffset])
8093 return false;
8094
8095 Parts[MaskByteOffset] = N0.getOperand(0).getNode();
8096 return true;
8097}
8098
8099// Match 2 elements of a packed halfword bswap.
8101 if (N.getOpcode() == ISD::OR)
8102 return isBSwapHWordElement(N.getOperand(0), Parts) &&
8103 isBSwapHWordElement(N.getOperand(1), Parts);
8104
8105 if (N.getOpcode() == ISD::SRL && N.getOperand(0).getOpcode() == ISD::BSWAP) {
8106 ConstantSDNode *C = isConstOrConstSplat(N.getOperand(1));
8107 if (!C || C->getAPIntValue() != 16)
8108 return false;
8109 Parts[0] = Parts[1] = N.getOperand(0).getOperand(0).getNode();
8110 return true;
8111 }
8112
8113 return false;
8114}
8115
8116// Match this pattern:
8117// (or (and (shl (A, 8)), 0xff00ff00), (and (srl (A, 8)), 0x00ff00ff))
8118// And rewrite this to:
8119// (rotr (bswap A), 16)
8121 SelectionDAG &DAG, SDNode *N, SDValue N0,
8122 SDValue N1, EVT VT) {
8123 assert(N->getOpcode() == ISD::OR && VT == MVT::i32 &&
8124 "MatchBSwapHWordOrAndAnd: expecting i32");
8125 if (!TLI.isOperationLegalOrCustom(ISD::ROTR, VT))
8126 return SDValue();
8127 if (N0.getOpcode() != ISD::AND || N1.getOpcode() != ISD::AND)
8128 return SDValue();
8129 // TODO: this is too restrictive; lifting this restriction requires more tests
8130 if (!N0->hasOneUse() || !N1->hasOneUse())
8131 return SDValue();
8134 if (!Mask0 || !Mask1)
8135 return SDValue();
8136 if (Mask0->getAPIntValue() != 0xff00ff00 ||
8137 Mask1->getAPIntValue() != 0x00ff00ff)
8138 return SDValue();
8139 SDValue Shift0 = N0.getOperand(0);
8140 SDValue Shift1 = N1.getOperand(0);
8141 if (Shift0.getOpcode() != ISD::SHL || Shift1.getOpcode() != ISD::SRL)
8142 return SDValue();
8143 ConstantSDNode *ShiftAmt0 = isConstOrConstSplat(Shift0.getOperand(1));
8144 ConstantSDNode *ShiftAmt1 = isConstOrConstSplat(Shift1.getOperand(1));
8145 if (!ShiftAmt0 || !ShiftAmt1)
8146 return SDValue();
8147 if (ShiftAmt0->getAPIntValue() != 8 || ShiftAmt1->getAPIntValue() != 8)
8148 return SDValue();
8149 if (Shift0.getOperand(0) != Shift1.getOperand(0))
8150 return SDValue();
8151
8152 SDLoc DL(N);
8153 SDValue BSwap = DAG.getNode(ISD::BSWAP, DL, VT, Shift0.getOperand(0));
8154 SDValue ShAmt = DAG.getShiftAmountConstant(16, VT, DL);
8155 return DAG.getNode(ISD::ROTR, DL, VT, BSwap, ShAmt);
8156}
8157
8158/// Match a 32-bit packed halfword bswap. That is
8159/// ((x & 0x000000ff) << 8) |
8160/// ((x & 0x0000ff00) >> 8) |
8161/// ((x & 0x00ff0000) << 8) |
8162/// ((x & 0xff000000) >> 8)
8163/// => (rotl (bswap x), 16)
8164SDValue DAGCombiner::MatchBSwapHWord(SDNode *N, SDValue N0, SDValue N1) {
8165 if (!LegalOperations)
8166 return SDValue();
8167
8168 EVT VT = N->getValueType(0);
8169 if (VT != MVT::i32)
8170 return SDValue();
8172 return SDValue();
8173
8174 if (SDValue BSwap = matchBSwapHWordOrAndAnd(TLI, DAG, N, N0, N1, VT))
8175 return BSwap;
8176
8177 // Try again with commuted operands.
8178 if (SDValue BSwap = matchBSwapHWordOrAndAnd(TLI, DAG, N, N1, N0, VT))
8179 return BSwap;
8180
8181
8182 // Look for either
8183 // (or (bswaphpair), (bswaphpair))
8184 // (or (or (bswaphpair), (and)), (and))
8185 // (or (or (and), (bswaphpair)), (and))
8186 SDNode *Parts[4] = {};
8187
8188 if (isBSwapHWordPair(N0, Parts)) {
8189 // (or (or (and), (and)), (or (and), (and)))
8190 if (!isBSwapHWordPair(N1, Parts))
8191 return SDValue();
8192 } else if (N0.getOpcode() == ISD::OR) {
8193 // (or (or (or (and), (and)), (and)), (and))
8194 if (!isBSwapHWordElement(N1, Parts))
8195 return SDValue();
8196 SDValue N00 = N0.getOperand(0);
8197 SDValue N01 = N0.getOperand(1);
8198 if (!(isBSwapHWordElement(N01, Parts) && isBSwapHWordPair(N00, Parts)) &&
8199 !(isBSwapHWordElement(N00, Parts) && isBSwapHWordPair(N01, Parts)))
8200 return SDValue();
8201 } else {
8202 return SDValue();
8203 }
8204
8205 // Make sure the parts are all coming from the same node.
8206 if (Parts[0] != Parts[1] || Parts[0] != Parts[2] || Parts[0] != Parts[3])
8207 return SDValue();
8208
8209 SDLoc DL(N);
8210 SDValue BSwap = DAG.getNode(ISD::BSWAP, DL, VT,
8211 SDValue(Parts[0], 0));
8212
8213 // Result of the bswap should be rotated by 16. If it's not legal, then
8214 // do (x << 16) | (x >> 16).
8215 SDValue ShAmt = DAG.getShiftAmountConstant(16, VT, DL);
8217 return DAG.getNode(ISD::ROTL, DL, VT, BSwap, ShAmt);
8219 return DAG.getNode(ISD::ROTR, DL, VT, BSwap, ShAmt);
8220 return DAG.getNode(ISD::OR, DL, VT,
8221 DAG.getNode(ISD::SHL, DL, VT, BSwap, ShAmt),
8222 DAG.getNode(ISD::SRL, DL, VT, BSwap, ShAmt));
8223}
8224
8225/// This contains all DAGCombine rules which reduce two values combined by
8226/// an Or operation to a single value \see visitANDLike().
8227SDValue DAGCombiner::visitORLike(SDValue N0, SDValue N1, const SDLoc &DL) {
8228 EVT VT = N1.getValueType();
8229
8230 // fold (or x, undef) -> -1
8231 if (!LegalOperations && (N0.isUndef() || N1.isUndef()))
8232 return DAG.getAllOnesConstant(DL, VT);
8233
8234 if (SDValue V = foldLogicOfSetCCs(false, N0, N1, DL))
8235 return V;
8236
8237 // (or (and X, C1), (and Y, C2)) -> (and (or X, Y), C3) if possible.
8238 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == ISD::AND &&
8239 // Don't increase # computations.
8240 (N0->hasOneUse() || N1->hasOneUse())) {
8241 // We can only do this xform if we know that bits from X that are set in C2
8242 // but not in C1 are already zero. Likewise for Y.
8243 if (const ConstantSDNode *N0O1C =
8245 if (const ConstantSDNode *N1O1C =
8247 // We can only do this xform if we know that bits from X that are set in
8248 // C2 but not in C1 are already zero. Likewise for Y.
8249 const APInt &LHSMask = N0O1C->getAPIntValue();
8250 const APInt &RHSMask = N1O1C->getAPIntValue();
8251
8252 if (DAG.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
8253 DAG.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
8254 SDValue X = DAG.getNode(ISD::OR, SDLoc(N0), VT,
8255 N0.getOperand(0), N1.getOperand(0));
8256 return DAG.getNode(ISD::AND, DL, VT, X,
8257 DAG.getConstant(LHSMask | RHSMask, DL, VT));
8258 }
8259 }
8260 }
8261 }
8262
8263 // (or (and X, M), (and X, N)) -> (and X, (or M, N))
8264 if (N0.getOpcode() == ISD::AND &&
8265 N1.getOpcode() == ISD::AND &&
8266 N0.getOperand(0) == N1.getOperand(0) &&
8267 // Don't increase # computations.
8268 (N0->hasOneUse() || N1->hasOneUse())) {
8269 SDValue X = DAG.getNode(ISD::OR, SDLoc(N0), VT,
8270 N0.getOperand(1), N1.getOperand(1));
8271 return DAG.getNode(ISD::AND, DL, VT, N0.getOperand(0), X);
8272 }
8273
8274 return SDValue();
8275}
8276
8277/// OR combines for which the commuted variant will be tried as well.
8279 SDNode *N) {
8280 EVT VT = N0.getValueType();
8281 unsigned BW = VT.getScalarSizeInBits();
8282 SDLoc DL(N);
8283
8284 auto peekThroughResize = [](SDValue V) {
8285 if (V->getOpcode() == ISD::ZERO_EXTEND || V->getOpcode() == ISD::TRUNCATE)
8286 return V->getOperand(0);
8287 return V;
8288 };
8289
8290 SDValue N0Resized = peekThroughResize(N0);
8291 if (N0Resized.getOpcode() == ISD::AND) {
8292 SDValue N1Resized = peekThroughResize(N1);
8293 SDValue N00 = N0Resized.getOperand(0);
8294 SDValue N01 = N0Resized.getOperand(1);
8295
8296 // fold or (and x, y), x --> x
8297 if (N00 == N1Resized || N01 == N1Resized)
8298 return N1;
8299
8300 // fold (or (and X, (xor Y, -1)), Y) -> (or X, Y)
8301 // TODO: Set AllowUndefs = true.
8302 if (SDValue NotOperand = getBitwiseNotOperand(N01, N00,
8303 /* AllowUndefs */ false)) {
8304 if (peekThroughResize(NotOperand) == N1Resized)
8305 return DAG.getNode(ISD::OR, DL, VT, DAG.getZExtOrTrunc(N00, DL, VT),
8306 N1);
8307 }
8308
8309 // fold (or (and (xor Y, -1), X), Y) -> (or X, Y)
8310 if (SDValue NotOperand = getBitwiseNotOperand(N00, N01,
8311 /* AllowUndefs */ false)) {
8312 if (peekThroughResize(NotOperand) == N1Resized)
8313 return DAG.getNode(ISD::OR, DL, VT, DAG.getZExtOrTrunc(N01, DL, VT),
8314 N1);
8315 }
8316 }
8317
8318 SDValue X, Y;
8319
8320 // fold or (xor X, N1), N1 --> or X, N1
8321 if (sd_match(N0, m_Xor(m_Value(X), m_Specific(N1))))
8322 return DAG.getNode(ISD::OR, DL, VT, X, N1);
8323
8324 // fold or (xor x, y), (x and/or y) --> or x, y
8325 if (sd_match(N0, m_Xor(m_Value(X), m_Value(Y))) &&
8326 (sd_match(N1, m_And(m_Specific(X), m_Specific(Y))) ||
8328 return DAG.getNode(ISD::OR, DL, VT, X, Y);
8329
8330 if (SDValue R = foldLogicOfShifts(N, N0, N1, DAG))
8331 return R;
8332
8333 auto peekThroughZext = [](SDValue V) {
8334 if (V->getOpcode() == ISD::ZERO_EXTEND)
8335 return V->getOperand(0);
8336 return V;
8337 };
8338
8339 // (fshl X, ?, Y) | (shl X, Y) --> fshl X, ?, Y
8340 if (N0.getOpcode() == ISD::FSHL && N1.getOpcode() == ISD::SHL &&
8341 N0.getOperand(0) == N1.getOperand(0) &&
8342 peekThroughZext(N0.getOperand(2)) == peekThroughZext(N1.getOperand(1)))
8343 return N0;
8344
8345 // (fshr ?, X, Y) | (srl X, Y) --> fshr ?, X, Y
8346 if (N0.getOpcode() == ISD::FSHR && N1.getOpcode() == ISD::SRL &&
8347 N0.getOperand(1) == N1.getOperand(0) &&
8348 peekThroughZext(N0.getOperand(2)) == peekThroughZext(N1.getOperand(1)))
8349 return N0;
8350
8351 // Attempt to match a legalized build_pair-esque pattern:
8352 // or(shl(aext(Hi),BW/2),zext(Lo))
8353 SDValue Lo, Hi;
8354 if (sd_match(N0,
8356 sd_match(N1, m_ZExt(m_Value(Lo))) &&
8357 Lo.getScalarValueSizeInBits() == (BW / 2) &&
8358 Lo.getValueType() == Hi.getValueType()) {
8359 // Fold build_pair(not(Lo),not(Hi)) -> not(build_pair(Lo,Hi)).
8360 SDValue NotLo, NotHi;
8361 if (sd_match(Lo, m_OneUse(m_Not(m_Value(NotLo)))) &&
8362 sd_match(Hi, m_OneUse(m_Not(m_Value(NotHi))))) {
8363 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, NotLo);
8364 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, VT, NotHi);
8365 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi,
8366 DAG.getShiftAmountConstant(BW / 2, VT, DL));
8367 return DAG.getNOT(DL, DAG.getNode(ISD::OR, DL, VT, Lo, Hi), VT);
8368 }
8369 }
8370
8371 return SDValue();
8372}
8373
8374SDValue DAGCombiner::visitOR(SDNode *N) {
8375 SDValue N0 = N->getOperand(0);
8376 SDValue N1 = N->getOperand(1);
8377 EVT VT = N1.getValueType();
8378 SDLoc DL(N);
8379
8380 // x | x --> x
8381 if (N0 == N1)
8382 return N0;
8383
8384 // fold (or c1, c2) -> c1|c2
8385 if (SDValue C = DAG.FoldConstantArithmetic(ISD::OR, DL, VT, {N0, N1}))
8386 return C;
8387
8388 // canonicalize constant to RHS
8391 return DAG.getNode(ISD::OR, DL, VT, N1, N0);
8392
8393 // fold vector ops
8394 if (VT.isVector()) {
8395 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
8396 return FoldedVOp;
8397
8398 // fold (or x, 0) -> x, vector edition
8400 return N0;
8401
8402 // fold (or x, -1) -> -1, vector edition
8404 // do not return N1, because undef node may exist in N1
8405 return DAG.getAllOnesConstant(DL, N1.getValueType());
8406
8407 // fold (or (shuf A, V_0, MA), (shuf B, V_0, MB)) -> (shuf A, B, Mask)
8408 // Do this only if the resulting type / shuffle is legal.
8409 auto *SV0 = dyn_cast<ShuffleVectorSDNode>(N0);
8410 auto *SV1 = dyn_cast<ShuffleVectorSDNode>(N1);
8411 if (SV0 && SV1 && TLI.isTypeLegal(VT)) {
8412 bool ZeroN00 = ISD::isBuildVectorAllZeros(N0.getOperand(0).getNode());
8413 bool ZeroN01 = ISD::isBuildVectorAllZeros(N0.getOperand(1).getNode());
8414 bool ZeroN10 = ISD::isBuildVectorAllZeros(N1.getOperand(0).getNode());
8415 bool ZeroN11 = ISD::isBuildVectorAllZeros(N1.getOperand(1).getNode());
8416 // Ensure both shuffles have a zero input.
8417 if ((ZeroN00 != ZeroN01) && (ZeroN10 != ZeroN11)) {
8418 assert((!ZeroN00 || !ZeroN01) && "Both inputs zero!");
8419 assert((!ZeroN10 || !ZeroN11) && "Both inputs zero!");
8420 bool CanFold = true;
8421 int NumElts = VT.getVectorNumElements();
8422 SmallVector<int, 4> Mask(NumElts, -1);
8423
8424 for (int i = 0; i != NumElts; ++i) {
8425 int M0 = SV0->getMaskElt(i);
8426 int M1 = SV1->getMaskElt(i);
8427
8428 // Determine if either index is pointing to a zero vector.
8429 bool M0Zero = M0 < 0 || (ZeroN00 == (M0 < NumElts));
8430 bool M1Zero = M1 < 0 || (ZeroN10 == (M1 < NumElts));
8431
8432 // If one element is zero and the otherside is undef, keep undef.
8433 // This also handles the case that both are undef.
8434 if ((M0Zero && M1 < 0) || (M1Zero && M0 < 0))
8435 continue;
8436
8437 // Make sure only one of the elements is zero.
8438 if (M0Zero == M1Zero) {
8439 CanFold = false;
8440 break;
8441 }
8442
8443 assert((M0 >= 0 || M1 >= 0) && "Undef index!");
8444
8445 // We have a zero and non-zero element. If the non-zero came from
8446 // SV0 make the index a LHS index. If it came from SV1, make it
8447 // a RHS index. We need to mod by NumElts because we don't care
8448 // which operand it came from in the original shuffles.
8449 Mask[i] = M1Zero ? M0 % NumElts : (M1 % NumElts) + NumElts;
8450 }
8451
8452 if (CanFold) {
8453 SDValue NewLHS = ZeroN00 ? N0.getOperand(1) : N0.getOperand(0);
8454 SDValue NewRHS = ZeroN10 ? N1.getOperand(1) : N1.getOperand(0);
8455 SDValue LegalShuffle =
8456 TLI.buildLegalVectorShuffle(VT, DL, NewLHS, NewRHS, Mask, DAG);
8457 if (LegalShuffle)
8458 return LegalShuffle;
8459 }
8460 }
8461 }
8462 }
8463
8464 // fold (or x, 0) -> x
8465 if (isNullConstant(N1))
8466 return N0;
8467
8468 // fold (or x, -1) -> -1
8469 if (isAllOnesConstant(N1))
8470 return N1;
8471
8472 if (SDValue NewSel = foldBinOpIntoSelect(N))
8473 return NewSel;
8474
8475 // fold (or x, c) -> c iff (x & ~c) == 0
8476 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8477 if (N1C && DAG.MaskedValueIsZero(N0, ~N1C->getAPIntValue()))
8478 return N1;
8479
8480 if (SDValue R = foldAndOrOfSETCC(N, DAG))
8481 return R;
8482
8483 if (SDValue Combined = visitORLike(N0, N1, DL))
8484 return Combined;
8485
8486 if (SDValue Combined = combineCarryDiamond(DAG, TLI, N0, N1, N))
8487 return Combined;
8488
8489 // Recognize halfword bswaps as (bswap + rotl 16) or (bswap + shl 16)
8490 if (SDValue BSwap = MatchBSwapHWord(N, N0, N1))
8491 return BSwap;
8492 if (SDValue BSwap = MatchBSwapHWordLow(N, N0, N1))
8493 return BSwap;
8494
8495 // reassociate or
8496 if (SDValue ROR = reassociateOps(ISD::OR, DL, N0, N1, N->getFlags()))
8497 return ROR;
8498
8499 // Fold or(vecreduce(x), vecreduce(y)) -> vecreduce(or(x, y))
8500 if (SDValue SD =
8501 reassociateReduction(ISD::VECREDUCE_OR, ISD::OR, DL, VT, N0, N1))
8502 return SD;
8503
8504 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
8505 // iff (c1 & c2) != 0 or c1/c2 are undef.
8506 auto MatchIntersect = [](ConstantSDNode *C1, ConstantSDNode *C2) {
8507 return !C1 || !C2 || C1->getAPIntValue().intersects(C2->getAPIntValue());
8508 };
8509 if (N0.getOpcode() == ISD::AND && N0->hasOneUse() &&
8510 ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchIntersect, true)) {
8511 if (SDValue COR = DAG.FoldConstantArithmetic(ISD::OR, SDLoc(N1), VT,
8512 {N1, N0.getOperand(1)})) {
8513 SDValue IOR = DAG.getNode(ISD::OR, SDLoc(N0), VT, N0.getOperand(0), N1);
8514 AddToWorklist(IOR.getNode());
8515 return DAG.getNode(ISD::AND, DL, VT, COR, IOR);
8516 }
8517 }
8518
8519 if (SDValue Combined = visitORCommutative(DAG, N0, N1, N))
8520 return Combined;
8521 if (SDValue Combined = visitORCommutative(DAG, N1, N0, N))
8522 return Combined;
8523
8524 // Simplify: (or (op x...), (op y...)) -> (op (or x, y))
8525 if (N0.getOpcode() == N1.getOpcode())
8526 if (SDValue V = hoistLogicOpWithSameOpcodeHands(N))
8527 return V;
8528
8529 // See if this is some rotate idiom.
8530 if (SDValue Rot = MatchRotate(N0, N1, DL, /*FromAdd=*/false))
8531 return Rot;
8532
8533 if (SDValue Load = MatchLoadCombine(N))
8534 return Load;
8535
8536 // Simplify the operands using demanded-bits information.
8538 return SDValue(N, 0);
8539
8540 // If OR can be rewritten into ADD, try combines based on ADD.
8541 if ((!LegalOperations || TLI.isOperationLegal(ISD::ADD, VT)) &&
8542 DAG.isADDLike(SDValue(N, 0)))
8543 if (SDValue Combined = visitADDLike(N))
8544 return Combined;
8545
8546 // Postpone until legalization completed to avoid interference with bswap
8547 // folding
8548 if (LegalOperations || VT.isVector())
8549 if (SDValue R = foldLogicTreeOfShifts(N, N0, N1, DAG))
8550 return R;
8551
8552 if (VT.isScalarInteger() && VT != MVT::i1)
8553 if (SDValue R = foldMaskedMerge(N, DAG, TLI, DL))
8554 return R;
8555
8556 return SDValue();
8557}
8558
8560 SDValue &Mask) {
8561 if (Op.getOpcode() == ISD::AND &&
8562 DAG.isConstantIntBuildVectorOrConstantInt(Op.getOperand(1))) {
8563 Mask = Op.getOperand(1);
8564 return Op.getOperand(0);
8565 }
8566 return Op;
8567}
8568
8569/// Match "(X shl/srl V1) & V2" where V2 may not be present.
8570static bool matchRotateHalf(const SelectionDAG &DAG, SDValue Op, SDValue &Shift,
8571 SDValue &Mask) {
8572 Op = stripConstantMask(DAG, Op, Mask);
8573 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
8574 Shift = Op;
8575 return true;
8576 }
8577 return false;
8578}
8579
8580/// Helper function for visitOR to extract the needed side of a rotate idiom
8581/// from a shl/srl/mul/udiv. This is meant to handle cases where
8582/// InstCombine merged some outside op with one of the shifts from
8583/// the rotate pattern.
8584/// \returns An empty \c SDValue if the needed shift couldn't be extracted.
8585/// Otherwise, returns an expansion of \p ExtractFrom based on the following
8586/// patterns:
8587///
8588/// (or (add v v) (shrl v bitwidth-1)):
8589/// expands (add v v) -> (shl v 1)
8590///
8591/// (or (mul v c0) (shrl (mul v c1) c2)):
8592/// expands (mul v c0) -> (shl (mul v c1) c3)
8593///
8594/// (or (udiv v c0) (shl (udiv v c1) c2)):
8595/// expands (udiv v c0) -> (shrl (udiv v c1) c3)
8596///
8597/// (or (shl v c0) (shrl (shl v c1) c2)):
8598/// expands (shl v c0) -> (shl (shl v c1) c3)
8599///
8600/// (or (shrl v c0) (shl (shrl v c1) c2)):
8601/// expands (shrl v c0) -> (shrl (shrl v c1) c3)
8602///
8603/// Such that in all cases, c3+c2==bitwidth(op v c1).
8605 SDValue ExtractFrom, SDValue &Mask,
8606 const SDLoc &DL) {
8607 assert(OppShift && ExtractFrom && "Empty SDValue");
8608 if (OppShift.getOpcode() != ISD::SHL && OppShift.getOpcode() != ISD::SRL)
8609 return SDValue();
8610
8611 ExtractFrom = stripConstantMask(DAG, ExtractFrom, Mask);
8612
8613 // Value and Type of the shift.
8614 SDValue OppShiftLHS = OppShift.getOperand(0);
8615 EVT ShiftedVT = OppShiftLHS.getValueType();
8616
8617 // Amount of the existing shift.
8618 ConstantSDNode *OppShiftCst = isConstOrConstSplat(OppShift.getOperand(1));
8619
8620 // (add v v) -> (shl v 1)
8621 // TODO: Should this be a general DAG canonicalization?
8622 if (OppShift.getOpcode() == ISD::SRL && OppShiftCst &&
8623 ExtractFrom.getOpcode() == ISD::ADD &&
8624 ExtractFrom.getOperand(0) == ExtractFrom.getOperand(1) &&
8625 ExtractFrom.getOperand(0) == OppShiftLHS &&
8626 OppShiftCst->getAPIntValue() == ShiftedVT.getScalarSizeInBits() - 1)
8627 return DAG.getNode(ISD::SHL, DL, ShiftedVT, OppShiftLHS,
8628 DAG.getShiftAmountConstant(1, ShiftedVT, DL));
8629
8630 // Preconditions:
8631 // (or (op0 v c0) (shiftl/r (op0 v c1) c2))
8632 //
8633 // Find opcode of the needed shift to be extracted from (op0 v c0).
8634 unsigned Opcode = ISD::DELETED_NODE;
8635 bool IsMulOrDiv = false;
8636 // Set Opcode and IsMulOrDiv if the extract opcode matches the needed shift
8637 // opcode or its arithmetic (mul or udiv) variant.
8638 auto SelectOpcode = [&](unsigned NeededShift, unsigned MulOrDivVariant) {
8639 IsMulOrDiv = ExtractFrom.getOpcode() == MulOrDivVariant;
8640 if (!IsMulOrDiv && ExtractFrom.getOpcode() != NeededShift)
8641 return false;
8642 Opcode = NeededShift;
8643 return true;
8644 };
8645 // op0 must be either the needed shift opcode or the mul/udiv equivalent
8646 // that the needed shift can be extracted from.
8647 if ((OppShift.getOpcode() != ISD::SRL || !SelectOpcode(ISD::SHL, ISD::MUL)) &&
8648 (OppShift.getOpcode() != ISD::SHL || !SelectOpcode(ISD::SRL, ISD::UDIV)))
8649 return SDValue();
8650
8651 // op0 must be the same opcode on both sides, have the same LHS argument,
8652 // and produce the same value type.
8653 if (OppShiftLHS.getOpcode() != ExtractFrom.getOpcode() ||
8654 OppShiftLHS.getOperand(0) != ExtractFrom.getOperand(0) ||
8655 ShiftedVT != ExtractFrom.getValueType())
8656 return SDValue();
8657
8658 // Constant mul/udiv/shift amount from the RHS of the shift's LHS op.
8659 ConstantSDNode *OppLHSCst = isConstOrConstSplat(OppShiftLHS.getOperand(1));
8660 // Constant mul/udiv/shift amount from the RHS of the ExtractFrom op.
8661 ConstantSDNode *ExtractFromCst =
8662 isConstOrConstSplat(ExtractFrom.getOperand(1));
8663 // TODO: We should be able to handle non-uniform constant vectors for these values
8664 // Check that we have constant values.
8665 if (!OppShiftCst || !OppShiftCst->getAPIntValue() ||
8666 !OppLHSCst || !OppLHSCst->getAPIntValue() ||
8667 !ExtractFromCst || !ExtractFromCst->getAPIntValue())
8668 return SDValue();
8669
8670 // Compute the shift amount we need to extract to complete the rotate.
8671 const unsigned VTWidth = ShiftedVT.getScalarSizeInBits();
8672 if (OppShiftCst->getAPIntValue().ugt(VTWidth))
8673 return SDValue();
8674 APInt NeededShiftAmt = VTWidth - OppShiftCst->getAPIntValue();
8675 // Normalize the bitwidth of the two mul/udiv/shift constant operands.
8676 APInt ExtractFromAmt = ExtractFromCst->getAPIntValue();
8677 APInt OppLHSAmt = OppLHSCst->getAPIntValue();
8678 zeroExtendToMatch(ExtractFromAmt, OppLHSAmt);
8679
8680 // Now try extract the needed shift from the ExtractFrom op and see if the
8681 // result matches up with the existing shift's LHS op.
8682 if (IsMulOrDiv) {
8683 // Op to extract from is a mul or udiv by a constant.
8684 // Check:
8685 // c2 / (1 << (bitwidth(op0 v c0) - c1)) == c0
8686 // c2 % (1 << (bitwidth(op0 v c0) - c1)) == 0
8687 const APInt ExtractDiv = APInt::getOneBitSet(ExtractFromAmt.getBitWidth(),
8688 NeededShiftAmt.getZExtValue());
8689 APInt ResultAmt;
8690 APInt Rem;
8691 APInt::udivrem(ExtractFromAmt, ExtractDiv, ResultAmt, Rem);
8692 if (Rem != 0 || ResultAmt != OppLHSAmt)
8693 return SDValue();
8694 } else {
8695 // Op to extract from is a shift by a constant.
8696 // Check:
8697 // c2 - (bitwidth(op0 v c0) - c1) == c0
8698 if (OppLHSAmt != ExtractFromAmt - NeededShiftAmt.zextOrTrunc(
8699 ExtractFromAmt.getBitWidth()))
8700 return SDValue();
8701 }
8702
8703 // Return the expanded shift op that should allow a rotate to be formed.
8704 EVT ShiftVT = OppShift.getOperand(1).getValueType();
8705 EVT ResVT = ExtractFrom.getValueType();
8706 SDValue NewShiftNode = DAG.getConstant(NeededShiftAmt, DL, ShiftVT);
8707 return DAG.getNode(Opcode, DL, ResVT, OppShiftLHS, NewShiftNode);
8708}
8709
8710// Return true if we can prove that, whenever Neg and Pos are both in the
8711// range [0, EltSize), Neg == (Pos == 0 ? 0 : EltSize - Pos). This means that
8712// for two opposing shifts shift1 and shift2 and a value X with OpBits bits:
8713//
8714// (or (shift1 X, Neg), (shift2 X, Pos))
8715//
8716// reduces to a rotate in direction shift2 by Pos or (equivalently) a rotate
8717// in direction shift1 by Neg. The range [0, EltSize) means that we only need
8718// to consider shift amounts with defined behavior.
8719//
8720// The IsRotate flag should be set when the LHS of both shifts is the same.
8721// Otherwise if matching a general funnel shift, it should be clear.
8722static bool matchRotateSub(SDValue Pos, SDValue Neg, unsigned EltSize,
8723 SelectionDAG &DAG, bool IsRotate, bool FromAdd) {
8724 const auto &TLI = DAG.getTargetLoweringInfo();
8725 // If EltSize is a power of 2 then:
8726 //
8727 // (a) (Pos == 0 ? 0 : EltSize - Pos) == (EltSize - Pos) & (EltSize - 1)
8728 // (b) Neg == Neg & (EltSize - 1) whenever Neg is in [0, EltSize).
8729 //
8730 // So if EltSize is a power of 2 and Neg is (and Neg', EltSize-1), we check
8731 // for the stronger condition:
8732 //
8733 // Neg & (EltSize - 1) == (EltSize - Pos) & (EltSize - 1) [A]
8734 //
8735 // for all Neg and Pos. Since Neg & (EltSize - 1) == Neg' & (EltSize - 1)
8736 // we can just replace Neg with Neg' for the rest of the function.
8737 //
8738 // In other cases we check for the even stronger condition:
8739 //
8740 // Neg == EltSize - Pos [B]
8741 //
8742 // for all Neg and Pos. Note that the (or ...) then invokes undefined
8743 // behavior if Pos == 0 (and consequently Neg == EltSize).
8744 //
8745 // We could actually use [A] whenever EltSize is a power of 2, but the
8746 // only extra cases that it would match are those uninteresting ones
8747 // where Neg and Pos are never in range at the same time. E.g. for
8748 // EltSize == 32, using [A] would allow a Neg of the form (sub 64, Pos)
8749 // as well as (sub 32, Pos), but:
8750 //
8751 // (or (shift1 X, (sub 64, Pos)), (shift2 X, Pos))
8752 //
8753 // always invokes undefined behavior for 32-bit X.
8754 //
8755 // Below, Mask == EltSize - 1 when using [A] and is all-ones otherwise.
8756 // This allows us to peek through any operations that only affect Mask's
8757 // un-demanded bits.
8758 //
8759 // NOTE: We can only do this when matching operations which won't modify the
8760 // least Log2(EltSize) significant bits and not a general funnel shift.
8761 unsigned MaskLoBits = 0;
8762 if (IsRotate && !FromAdd && isPowerOf2_64(EltSize)) {
8763 unsigned Bits = Log2_64(EltSize);
8764 unsigned NegBits = Neg.getScalarValueSizeInBits();
8765 if (NegBits >= Bits) {
8766 APInt DemandedBits = APInt::getLowBitsSet(NegBits, Bits);
8767 if (SDValue Inner =
8769 Neg = Inner;
8770 MaskLoBits = Bits;
8771 }
8772 }
8773 }
8774
8775 // Check whether Neg has the form (sub NegC, NegOp1) for some NegC and NegOp1.
8776 if (Neg.getOpcode() != ISD::SUB)
8777 return false;
8779 if (!NegC)
8780 return false;
8781 SDValue NegOp1 = Neg.getOperand(1);
8782
8783 // On the RHS of [A], if Pos is the result of operation on Pos' that won't
8784 // affect Mask's demanded bits, just replace Pos with Pos'. These operations
8785 // are redundant for the purpose of the equality.
8786 if (MaskLoBits) {
8787 unsigned PosBits = Pos.getScalarValueSizeInBits();
8788 if (PosBits >= MaskLoBits) {
8789 APInt DemandedBits = APInt::getLowBitsSet(PosBits, MaskLoBits);
8790 if (SDValue Inner =
8792 Pos = Inner;
8793 }
8794 }
8795 }
8796
8797 // The condition we need is now:
8798 //
8799 // (NegC - NegOp1) & Mask == (EltSize - Pos) & Mask
8800 //
8801 // If NegOp1 == Pos then we need:
8802 //
8803 // EltSize & Mask == NegC & Mask
8804 //
8805 // (because "x & Mask" is a truncation and distributes through subtraction).
8806 //
8807 // We also need to account for a potential truncation of NegOp1 if the amount
8808 // has already been legalized to a shift amount type.
8809 APInt Width;
8810 if ((Pos == NegOp1) ||
8811 (NegOp1.getOpcode() == ISD::TRUNCATE && Pos == NegOp1.getOperand(0)))
8812 Width = NegC->getAPIntValue();
8813
8814 // Check for cases where Pos has the form (add NegOp1, PosC) for some PosC.
8815 // Then the condition we want to prove becomes:
8816 //
8817 // (NegC - NegOp1) & Mask == (EltSize - (NegOp1 + PosC)) & Mask
8818 //
8819 // which, again because "x & Mask" is a truncation, becomes:
8820 //
8821 // NegC & Mask == (EltSize - PosC) & Mask
8822 // EltSize & Mask == (NegC + PosC) & Mask
8823 else if (Pos.getOpcode() == ISD::ADD && Pos.getOperand(0) == NegOp1) {
8824 if (ConstantSDNode *PosC = isConstOrConstSplat(Pos.getOperand(1)))
8825 Width = PosC->getAPIntValue() + NegC->getAPIntValue();
8826 else
8827 return false;
8828 } else
8829 return false;
8830
8831 // Now we just need to check that EltSize & Mask == Width & Mask.
8832 if (MaskLoBits)
8833 // EltSize & Mask is 0 since Mask is EltSize - 1.
8834 return Width.getLoBits(MaskLoBits) == 0;
8835 return Width == EltSize;
8836}
8837
8838// A subroutine of MatchRotate used once we have found an OR of two opposite
8839// shifts of Shifted. If Neg == <operand size> - Pos then the OR reduces
8840// to both (PosOpcode Shifted, Pos) and (NegOpcode Shifted, Neg), with the
8841// former being preferred if supported. InnerPos and InnerNeg are Pos and
8842// Neg with outer conversions stripped away.
8843SDValue DAGCombiner::MatchRotatePosNeg(SDValue Shifted, SDValue Pos,
8844 SDValue Neg, SDValue InnerPos,
8845 SDValue InnerNeg, bool FromAdd,
8846 bool HasPos, unsigned PosOpcode,
8847 unsigned NegOpcode, const SDLoc &DL) {
8848 // fold (or/add (shl x, (*ext y)),
8849 // (srl x, (*ext (sub 32, y)))) ->
8850 // (rotl x, y) or (rotr x, (sub 32, y))
8851 //
8852 // fold (or/add (shl x, (*ext (sub 32, y))),
8853 // (srl x, (*ext y))) ->
8854 // (rotr x, y) or (rotl x, (sub 32, y))
8855 EVT VT = Shifted.getValueType();
8856 if (matchRotateSub(InnerPos, InnerNeg, VT.getScalarSizeInBits(), DAG,
8857 /*IsRotate*/ true, FromAdd))
8858 return DAG.getNode(HasPos ? PosOpcode : NegOpcode, DL, VT, Shifted,
8859 HasPos ? Pos : Neg);
8860
8861 return SDValue();
8862}
8863
8864// A subroutine of MatchRotate used once we have found an OR of two opposite
8865// shifts of N0 + N1. If Neg == <operand size> - Pos then the OR reduces
8866// to both (PosOpcode N0, N1, Pos) and (NegOpcode N0, N1, Neg), with the
8867// former being preferred if supported. InnerPos and InnerNeg are Pos and
8868// Neg with outer conversions stripped away.
8869// TODO: Merge with MatchRotatePosNeg.
8870SDValue DAGCombiner::MatchFunnelPosNeg(SDValue N0, SDValue N1, SDValue Pos,
8871 SDValue Neg, SDValue InnerPos,
8872 SDValue InnerNeg, bool FromAdd,
8873 bool HasPos, unsigned PosOpcode,
8874 unsigned NegOpcode, const SDLoc &DL) {
8875 EVT VT = N0.getValueType();
8876 unsigned EltBits = VT.getScalarSizeInBits();
8877
8878 // fold (or/add (shl x0, (*ext y)),
8879 // (srl x1, (*ext (sub 32, y)))) ->
8880 // (fshl x0, x1, y) or (fshr x0, x1, (sub 32, y))
8881 //
8882 // fold (or/add (shl x0, (*ext (sub 32, y))),
8883 // (srl x1, (*ext y))) ->
8884 // (fshr x0, x1, y) or (fshl x0, x1, (sub 32, y))
8885 if (matchRotateSub(InnerPos, InnerNeg, EltBits, DAG, /*IsRotate*/ N0 == N1,
8886 FromAdd))
8887 return DAG.getNode(HasPos ? PosOpcode : NegOpcode, DL, VT, N0, N1,
8888 HasPos ? Pos : Neg);
8889
8890 // Matching the shift+xor cases, we can't easily use the xor'd shift amount
8891 // so for now just use the PosOpcode case if its legal.
8892 // TODO: When can we use the NegOpcode case?
8893 if (PosOpcode == ISD::FSHL && isPowerOf2_32(EltBits)) {
8894 SDValue X;
8895 // fold (or/add (shl x0, y), (srl (srl x1, 1), (xor y, 31)))
8896 // -> (fshl x0, x1, y)
8897 if (sd_match(N1, m_Srl(m_Value(X), m_One())) &&
8898 sd_match(InnerNeg,
8899 m_Xor(m_Specific(InnerPos), m_SpecificInt(EltBits - 1))) &&
8901 return DAG.getNode(ISD::FSHL, DL, VT, N0, X, Pos);
8902 }
8903
8904 // fold (or/add (shl (shl x0, 1), (xor y, 31)), (srl x1, y))
8905 // -> (fshr x0, x1, y)
8906 if (sd_match(N0, m_Shl(m_Value(X), m_One())) &&
8907 sd_match(InnerPos,
8908 m_Xor(m_Specific(InnerNeg), m_SpecificInt(EltBits - 1))) &&
8910 return DAG.getNode(ISD::FSHR, DL, VT, X, N1, Neg);
8911 }
8912
8913 // fold (or/add (shl (add x0, x0), (xor y, 31)), (srl x1, y))
8914 // -> (fshr x0, x1, y)
8915 // TODO: Should add(x,x) -> shl(x,1) be a general DAG canonicalization?
8916 if (sd_match(N0, m_Add(m_Value(X), m_Deferred(X))) &&
8917 sd_match(InnerPos,
8918 m_Xor(m_Specific(InnerNeg), m_SpecificInt(EltBits - 1))) &&
8920 return DAG.getNode(ISD::FSHR, DL, VT, X, N1, Neg);
8921 }
8922 }
8923
8924 return SDValue();
8925}
8926
8927// MatchRotate - Handle an 'or' or 'add' of two operands. If this is one of the
8928// many idioms for rotate, and if the target supports rotation instructions,
8929// generate a rot[lr]. This also matches funnel shift patterns, similar to
8930// rotation but with different shifted sources.
8931SDValue DAGCombiner::MatchRotate(SDValue LHS, SDValue RHS, const SDLoc &DL,
8932 bool FromAdd) {
8933 EVT VT = LHS.getValueType();
8934
8935 // The target must have at least one rotate/funnel flavor.
8936 // We still try to match rotate by constant pre-legalization.
8937 // TODO: Support pre-legalization funnel-shift by constant.
8938 bool HasROTL = hasOperation(ISD::ROTL, VT);
8939 bool HasROTR = hasOperation(ISD::ROTR, VT);
8940 bool HasFSHL = hasOperation(ISD::FSHL, VT);
8941 bool HasFSHR = hasOperation(ISD::FSHR, VT);
8942
8943 // If the type is going to be promoted and the target has enabled custom
8944 // lowering for rotate, allow matching rotate by non-constants. Only allow
8945 // this for scalar types.
8946 if (VT.isScalarInteger() && TLI.getTypeAction(*DAG.getContext(), VT) ==
8950 }
8951
8952 if (LegalOperations && !HasROTL && !HasROTR && !HasFSHL && !HasFSHR)
8953 return SDValue();
8954
8955 // Check for truncated rotate.
8956 if (LHS.getOpcode() == ISD::TRUNCATE && RHS.getOpcode() == ISD::TRUNCATE &&
8957 LHS.getOperand(0).getValueType() == RHS.getOperand(0).getValueType()) {
8958 assert(LHS.getValueType() == RHS.getValueType());
8959 if (SDValue Rot =
8960 MatchRotate(LHS.getOperand(0), RHS.getOperand(0), DL, FromAdd))
8961 return DAG.getNode(ISD::TRUNCATE, SDLoc(LHS), LHS.getValueType(), Rot);
8962 }
8963
8964 // Match "(X shl/srl V1) & V2" where V2 may not be present.
8965 SDValue LHSShift; // The shift.
8966 SDValue LHSMask; // AND value if any.
8967 matchRotateHalf(DAG, LHS, LHSShift, LHSMask);
8968
8969 SDValue RHSShift; // The shift.
8970 SDValue RHSMask; // AND value if any.
8971 matchRotateHalf(DAG, RHS, RHSShift, RHSMask);
8972
8973 // If neither side matched a rotate half, bail
8974 if (!LHSShift && !RHSShift)
8975 return SDValue();
8976
8977 // InstCombine may have combined a constant shl, srl, mul, or udiv with one
8978 // side of the rotate, so try to handle that here. In all cases we need to
8979 // pass the matched shift from the opposite side to compute the opcode and
8980 // needed shift amount to extract. We still want to do this if both sides
8981 // matched a rotate half because one half may be a potential overshift that
8982 // can be broken down (ie if InstCombine merged two shl or srl ops into a
8983 // single one).
8984
8985 // Have LHS side of the rotate, try to extract the needed shift from the RHS.
8986 if (LHSShift)
8987 if (SDValue NewRHSShift =
8988 extractShiftForRotate(DAG, LHSShift, RHS, RHSMask, DL))
8989 RHSShift = NewRHSShift;
8990 // Have RHS side of the rotate, try to extract the needed shift from the LHS.
8991 if (RHSShift)
8992 if (SDValue NewLHSShift =
8993 extractShiftForRotate(DAG, RHSShift, LHS, LHSMask, DL))
8994 LHSShift = NewLHSShift;
8995
8996 // If a side is still missing, nothing else we can do.
8997 if (!RHSShift || !LHSShift)
8998 return SDValue();
8999
9000 // At this point we've matched or extracted a shift op on each side.
9001
9002 if (LHSShift.getOpcode() == RHSShift.getOpcode())
9003 return SDValue(); // Shifts must disagree.
9004
9005 // Canonicalize shl to left side in a shl/srl pair.
9006 if (RHSShift.getOpcode() == ISD::SHL) {
9007 std::swap(LHS, RHS);
9008 std::swap(LHSShift, RHSShift);
9009 std::swap(LHSMask, RHSMask);
9010 }
9011
9012 // Something has gone wrong - we've lost the shl/srl pair - bail.
9013 if (LHSShift.getOpcode() != ISD::SHL || RHSShift.getOpcode() != ISD::SRL)
9014 return SDValue();
9015
9016 unsigned EltSizeInBits = VT.getScalarSizeInBits();
9017 SDValue LHSShiftArg = LHSShift.getOperand(0);
9018 SDValue LHSShiftAmt = LHSShift.getOperand(1);
9019 SDValue RHSShiftArg = RHSShift.getOperand(0);
9020 SDValue RHSShiftAmt = RHSShift.getOperand(1);
9021
9022 auto MatchRotateSum = [EltSizeInBits](ConstantSDNode *LHS,
9023 ConstantSDNode *RHS) {
9024 return (LHS->getAPIntValue() + RHS->getAPIntValue()) == EltSizeInBits;
9025 };
9026
9027 auto ApplyMasks = [&](SDValue Res) {
9028 // If there is an AND of either shifted operand, apply it to the result.
9029 if (LHSMask.getNode() || RHSMask.getNode()) {
9032
9033 if (LHSMask.getNode()) {
9034 SDValue RHSBits = DAG.getNode(ISD::SRL, DL, VT, AllOnes, RHSShiftAmt);
9035 Mask = DAG.getNode(ISD::AND, DL, VT, Mask,
9036 DAG.getNode(ISD::OR, DL, VT, LHSMask, RHSBits));
9037 }
9038 if (RHSMask.getNode()) {
9039 SDValue LHSBits = DAG.getNode(ISD::SHL, DL, VT, AllOnes, LHSShiftAmt);
9040 Mask = DAG.getNode(ISD::AND, DL, VT, Mask,
9041 DAG.getNode(ISD::OR, DL, VT, RHSMask, LHSBits));
9042 }
9043
9044 Res = DAG.getNode(ISD::AND, DL, VT, Res, Mask);
9045 }
9046
9047 return Res;
9048 };
9049
9050 // TODO: Support pre-legalization funnel-shift by constant.
9051 bool IsRotate = LHSShiftArg == RHSShiftArg;
9052 if (!IsRotate && !(HasFSHL || HasFSHR)) {
9053 if (TLI.isTypeLegal(VT) && LHS.hasOneUse() && RHS.hasOneUse() &&
9054 ISD::matchBinaryPredicate(LHSShiftAmt, RHSShiftAmt, MatchRotateSum)) {
9055 // Look for a disguised rotate by constant.
9056 // The common shifted operand X may be hidden inside another 'or'.
9057 SDValue X, Y;
9058 auto matchOr = [&X, &Y](SDValue Or, SDValue CommonOp) {
9059 if (!Or.hasOneUse() || Or.getOpcode() != ISD::OR)
9060 return false;
9061 if (CommonOp == Or.getOperand(0)) {
9062 X = CommonOp;
9063 Y = Or.getOperand(1);
9064 return true;
9065 }
9066 if (CommonOp == Or.getOperand(1)) {
9067 X = CommonOp;
9068 Y = Or.getOperand(0);
9069 return true;
9070 }
9071 return false;
9072 };
9073
9074 SDValue Res;
9075 if (matchOr(LHSShiftArg, RHSShiftArg)) {
9076 // (shl (X | Y), C1) | (srl X, C2) --> (rotl X, C1) | (shl Y, C1)
9077 SDValue RotX = DAG.getNode(ISD::ROTL, DL, VT, X, LHSShiftAmt);
9078 SDValue ShlY = DAG.getNode(ISD::SHL, DL, VT, Y, LHSShiftAmt);
9079 Res = DAG.getNode(ISD::OR, DL, VT, RotX, ShlY);
9080 } else if (matchOr(RHSShiftArg, LHSShiftArg)) {
9081 // (shl X, C1) | (srl (X | Y), C2) --> (rotl X, C1) | (srl Y, C2)
9082 SDValue RotX = DAG.getNode(ISD::ROTL, DL, VT, X, LHSShiftAmt);
9083 SDValue SrlY = DAG.getNode(ISD::SRL, DL, VT, Y, RHSShiftAmt);
9084 Res = DAG.getNode(ISD::OR, DL, VT, RotX, SrlY);
9085 } else {
9086 return SDValue();
9087 }
9088
9089 return ApplyMasks(Res);
9090 }
9091
9092 return SDValue(); // Requires funnel shift support.
9093 }
9094
9095 // fold (or/add (shl x, C1), (srl x, C2)) -> (rotl x, C1)
9096 // fold (or/add (shl x, C1), (srl x, C2)) -> (rotr x, C2)
9097 // fold (or/add (shl x, C1), (srl y, C2)) -> (fshl x, y, C1)
9098 // fold (or/add (shl x, C1), (srl y, C2)) -> (fshr x, y, C2)
9099 // iff C1+C2 == EltSizeInBits
9100 if (ISD::matchBinaryPredicate(LHSShiftAmt, RHSShiftAmt, MatchRotateSum)) {
9101 SDValue Res;
9102 if (IsRotate && (HasROTL || HasROTR || !(HasFSHL || HasFSHR))) {
9103 bool UseROTL = !LegalOperations || HasROTL;
9104 Res = DAG.getNode(UseROTL ? ISD::ROTL : ISD::ROTR, DL, VT, LHSShiftArg,
9105 UseROTL ? LHSShiftAmt : RHSShiftAmt);
9106 } else {
9107 bool UseFSHL = !LegalOperations || HasFSHL;
9108 Res = DAG.getNode(UseFSHL ? ISD::FSHL : ISD::FSHR, DL, VT, LHSShiftArg,
9109 RHSShiftArg, UseFSHL ? LHSShiftAmt : RHSShiftAmt);
9110 }
9111
9112 return ApplyMasks(Res);
9113 }
9114
9115 // Even pre-legalization, we can't easily rotate/funnel-shift by a variable
9116 // shift.
9117 if (!HasROTL && !HasROTR && !HasFSHL && !HasFSHR)
9118 return SDValue();
9119
9120 // If there is a mask here, and we have a variable shift, we can't be sure
9121 // that we're masking out the right stuff.
9122 if (LHSMask.getNode() || RHSMask.getNode())
9123 return SDValue();
9124
9125 // If the shift amount is sign/zext/any-extended just peel it off.
9126 SDValue LExtOp0 = LHSShiftAmt;
9127 SDValue RExtOp0 = RHSShiftAmt;
9128 if ((LHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND ||
9129 LHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND ||
9130 LHSShiftAmt.getOpcode() == ISD::ANY_EXTEND ||
9131 LHSShiftAmt.getOpcode() == ISD::TRUNCATE) &&
9132 (RHSShiftAmt.getOpcode() == ISD::SIGN_EXTEND ||
9133 RHSShiftAmt.getOpcode() == ISD::ZERO_EXTEND ||
9134 RHSShiftAmt.getOpcode() == ISD::ANY_EXTEND ||
9135 RHSShiftAmt.getOpcode() == ISD::TRUNCATE)) {
9136 LExtOp0 = LHSShiftAmt.getOperand(0);
9137 RExtOp0 = RHSShiftAmt.getOperand(0);
9138 }
9139
9140 if (IsRotate && (HasROTL || HasROTR)) {
9141 if (SDValue TryL = MatchRotatePosNeg(LHSShiftArg, LHSShiftAmt, RHSShiftAmt,
9142 LExtOp0, RExtOp0, FromAdd, HasROTL,
9144 return TryL;
9145
9146 if (SDValue TryR = MatchRotatePosNeg(RHSShiftArg, RHSShiftAmt, LHSShiftAmt,
9147 RExtOp0, LExtOp0, FromAdd, HasROTR,
9149 return TryR;
9150 }
9151
9152 if (SDValue TryL = MatchFunnelPosNeg(LHSShiftArg, RHSShiftArg, LHSShiftAmt,
9153 RHSShiftAmt, LExtOp0, RExtOp0, FromAdd,
9154 HasFSHL, ISD::FSHL, ISD::FSHR, DL))
9155 return TryL;
9156
9157 if (SDValue TryR = MatchFunnelPosNeg(LHSShiftArg, RHSShiftArg, RHSShiftAmt,
9158 LHSShiftAmt, RExtOp0, LExtOp0, FromAdd,
9159 HasFSHR, ISD::FSHR, ISD::FSHL, DL))
9160 return TryR;
9161
9162 return SDValue();
9163}
9164
9165/// Recursively traverses the expression calculating the origin of the requested
9166/// byte of the given value. Returns std::nullopt if the provider can't be
9167/// calculated.
9168///
9169/// For all the values except the root of the expression, we verify that the
9170/// value has exactly one use and if not then return std::nullopt. This way if
9171/// the origin of the byte is returned it's guaranteed that the values which
9172/// contribute to the byte are not used outside of this expression.
9173
9174/// However, there is a special case when dealing with vector loads -- we allow
9175/// more than one use if the load is a vector type. Since the values that
9176/// contribute to the byte ultimately come from the ExtractVectorElements of the
9177/// Load, we don't care if the Load has uses other than ExtractVectorElements,
9178/// because those operations are independent from the pattern to be combined.
9179/// For vector loads, we simply care that the ByteProviders are adjacent
9180/// positions of the same vector, and their index matches the byte that is being
9181/// provided. This is captured by the \p VectorIndex algorithm. \p VectorIndex
9182/// is the index used in an ExtractVectorElement, and \p StartingIndex is the
9183/// byte position we are trying to provide for the LoadCombine. If these do
9184/// not match, then we can not combine the vector loads. \p Index uses the
9185/// byte position we are trying to provide for and is matched against the
9186/// shl and load size. The \p Index algorithm ensures the requested byte is
9187/// provided for by the pattern, and the pattern does not over provide bytes.
9188///
9189///
9190/// The supported LoadCombine pattern for vector loads is as follows
9191/// or
9192/// / \
9193/// or shl
9194/// / \ |
9195/// or shl zext
9196/// / \ | |
9197/// shl zext zext EVE*
9198/// | | | |
9199/// zext EVE* EVE* LOAD
9200/// | | |
9201/// EVE* LOAD LOAD
9202/// |
9203/// LOAD
9204///
9205/// *ExtractVectorElement
9207
9208static std::optional<SDByteProvider>
9209calculateByteProvider(SDValue Op, unsigned Index, unsigned Depth,
9210 std::optional<uint64_t> VectorIndex,
9211 unsigned StartingIndex = 0) {
9212
9213 // Typical i64 by i8 pattern requires recursion up to 8 calls depth
9214 if (Depth == 10)
9215 return std::nullopt;
9216
9217 // Only allow multiple uses if the instruction is a vector load (in which
9218 // case we will use the load for every ExtractVectorElement)
9219 if (Depth && !Op.hasOneUse() &&
9220 (Op.getOpcode() != ISD::LOAD || !Op.getValueType().isVector()))
9221 return std::nullopt;
9222
9223 // Fail to combine if we have encountered anything but a LOAD after handling
9224 // an ExtractVectorElement.
9225 if (Op.getOpcode() != ISD::LOAD && VectorIndex.has_value())
9226 return std::nullopt;
9227
9228 unsigned BitWidth = Op.getScalarValueSizeInBits();
9229 if (BitWidth % 8 != 0)
9230 return std::nullopt;
9231 unsigned ByteWidth = BitWidth / 8;
9232 assert(Index < ByteWidth && "invalid index requested");
9233 (void) ByteWidth;
9234
9235 switch (Op.getOpcode()) {
9236 case ISD::OR: {
9237 auto LHS =
9238 calculateByteProvider(Op->getOperand(0), Index, Depth + 1, VectorIndex);
9239 if (!LHS)
9240 return std::nullopt;
9241 auto RHS =
9242 calculateByteProvider(Op->getOperand(1), Index, Depth + 1, VectorIndex);
9243 if (!RHS)
9244 return std::nullopt;
9245
9246 if (LHS->isConstantZero())
9247 return RHS;
9248 if (RHS->isConstantZero())
9249 return LHS;
9250 return std::nullopt;
9251 }
9252 case ISD::SHL: {
9253 auto ShiftOp = dyn_cast<ConstantSDNode>(Op->getOperand(1));
9254 if (!ShiftOp)
9255 return std::nullopt;
9256
9257 uint64_t BitShift = ShiftOp->getZExtValue();
9258
9259 if (BitShift % 8 != 0)
9260 return std::nullopt;
9261 uint64_t ByteShift = BitShift / 8;
9262
9263 // If we are shifting by an amount greater than the index we are trying to
9264 // provide, then do not provide anything. Otherwise, subtract the index by
9265 // the amount we shifted by.
9266 return Index < ByteShift
9268 : calculateByteProvider(Op->getOperand(0), Index - ByteShift,
9269 Depth + 1, VectorIndex, Index);
9270 }
9271 case ISD::ANY_EXTEND:
9272 case ISD::SIGN_EXTEND:
9273 case ISD::ZERO_EXTEND: {
9274 SDValue NarrowOp = Op->getOperand(0);
9275 unsigned NarrowBitWidth = NarrowOp.getScalarValueSizeInBits();
9276 if (NarrowBitWidth % 8 != 0)
9277 return std::nullopt;
9278 uint64_t NarrowByteWidth = NarrowBitWidth / 8;
9279
9280 if (Index >= NarrowByteWidth)
9281 return Op.getOpcode() == ISD::ZERO_EXTEND
9282 ? std::optional<SDByteProvider>(
9284 : std::nullopt;
9285 return calculateByteProvider(NarrowOp, Index, Depth + 1, VectorIndex,
9286 StartingIndex);
9287 }
9288 case ISD::BSWAP:
9289 return calculateByteProvider(Op->getOperand(0), ByteWidth - Index - 1,
9290 Depth + 1, VectorIndex, StartingIndex);
9292 auto OffsetOp = dyn_cast<ConstantSDNode>(Op->getOperand(1));
9293 if (!OffsetOp)
9294 return std::nullopt;
9295
9296 VectorIndex = OffsetOp->getZExtValue();
9297
9298 SDValue NarrowOp = Op->getOperand(0);
9299 unsigned NarrowBitWidth = NarrowOp.getScalarValueSizeInBits();
9300 if (NarrowBitWidth % 8 != 0)
9301 return std::nullopt;
9302 uint64_t NarrowByteWidth = NarrowBitWidth / 8;
9303 // EXTRACT_VECTOR_ELT can extend the element type to the width of the return
9304 // type, leaving the high bits undefined.
9305 if (Index >= NarrowByteWidth)
9306 return std::nullopt;
9307
9308 // Check to see if the position of the element in the vector corresponds
9309 // with the byte we are trying to provide for. In the case of a vector of
9310 // i8, this simply means the VectorIndex == StartingIndex. For non i8 cases,
9311 // the element will provide a range of bytes. For example, if we have a
9312 // vector of i16s, each element provides two bytes (V[1] provides byte 2 and
9313 // 3).
9314 if (*VectorIndex * NarrowByteWidth > StartingIndex)
9315 return std::nullopt;
9316 if ((*VectorIndex + 1) * NarrowByteWidth <= StartingIndex)
9317 return std::nullopt;
9318
9319 return calculateByteProvider(Op->getOperand(0), Index, Depth + 1,
9320 VectorIndex, StartingIndex);
9321 }
9322 case ISD::LOAD: {
9323 auto L = cast<LoadSDNode>(Op.getNode());
9324 if (!L->isSimple() || L->isIndexed())
9325 return std::nullopt;
9326
9327 unsigned NarrowBitWidth = L->getMemoryVT().getScalarSizeInBits();
9328 if (NarrowBitWidth % 8 != 0)
9329 return std::nullopt;
9330 uint64_t NarrowByteWidth = NarrowBitWidth / 8;
9331
9332 // If the width of the load does not reach byte we are trying to provide for
9333 // and it is not a ZEXTLOAD, then the load does not provide for the byte in
9334 // question
9335 if (Index >= NarrowByteWidth)
9336 return L->getExtensionType() == ISD::ZEXTLOAD
9337 ? std::optional<SDByteProvider>(
9339 : std::nullopt;
9340
9341 unsigned BPVectorIndex = VectorIndex.value_or(0U);
9342 return SDByteProvider::getSrc(L, Index, BPVectorIndex);
9343 }
9344 }
9345
9346 return std::nullopt;
9347}
9348
9349static unsigned littleEndianByteAt(unsigned BW, unsigned i) {
9350 return i;
9351}
9352
9353static unsigned bigEndianByteAt(unsigned BW, unsigned i) {
9354 return BW - i - 1;
9355}
9356
9357// Check if the bytes offsets we are looking at match with either big or
9358// little endian value loaded. Return true for big endian, false for little
9359// endian, and std::nullopt if match failed.
9360static std::optional<bool> isBigEndian(const ArrayRef<int64_t> ByteOffsets,
9361 int64_t FirstOffset) {
9362 // The endian can be decided only when it is 2 bytes at least.
9363 unsigned Width = ByteOffsets.size();
9364 if (Width < 2)
9365 return std::nullopt;
9366
9367 bool BigEndian = true, LittleEndian = true;
9368 for (unsigned i = 0; i < Width; i++) {
9369 int64_t CurrentByteOffset = ByteOffsets[i] - FirstOffset;
9370 LittleEndian &= CurrentByteOffset == littleEndianByteAt(Width, i);
9371 BigEndian &= CurrentByteOffset == bigEndianByteAt(Width, i);
9372 if (!BigEndian && !LittleEndian)
9373 return std::nullopt;
9374 }
9375
9376 assert((BigEndian != LittleEndian) && "It should be either big endian or"
9377 "little endian");
9378 return BigEndian;
9379}
9380
9381// Look through one layer of truncate or extend.
9383 switch (Value.getOpcode()) {
9384 case ISD::TRUNCATE:
9385 case ISD::ZERO_EXTEND:
9386 case ISD::SIGN_EXTEND:
9387 case ISD::ANY_EXTEND:
9388 return Value.getOperand(0);
9389 }
9390 return SDValue();
9391}
9392
9393/// Match a pattern where a wide type scalar value is stored by several narrow
9394/// stores. Fold it into a single store or a BSWAP and a store if the targets
9395/// supports it.
9396///
9397/// Assuming little endian target:
9398/// i8 *p = ...
9399/// i32 val = ...
9400/// p[0] = (val >> 0) & 0xFF;
9401/// p[1] = (val >> 8) & 0xFF;
9402/// p[2] = (val >> 16) & 0xFF;
9403/// p[3] = (val >> 24) & 0xFF;
9404/// =>
9405/// *((i32)p) = val;
9406///
9407/// i8 *p = ...
9408/// i32 val = ...
9409/// p[0] = (val >> 24) & 0xFF;
9410/// p[1] = (val >> 16) & 0xFF;
9411/// p[2] = (val >> 8) & 0xFF;
9412/// p[3] = (val >> 0) & 0xFF;
9413/// =>
9414/// *((i32)p) = BSWAP(val);
9415SDValue DAGCombiner::mergeTruncStores(StoreSDNode *N) {
9416 // The matching looks for "store (trunc x)" patterns that appear early but are
9417 // likely to be replaced by truncating store nodes during combining.
9418 // TODO: If there is evidence that running this later would help, this
9419 // limitation could be removed. Legality checks may need to be added
9420 // for the created store and optional bswap/rotate.
9421 if (LegalOperations || OptLevel == CodeGenOptLevel::None)
9422 return SDValue();
9423
9424 // We only handle merging simple stores of 1-4 bytes.
9425 // TODO: Allow unordered atomics when wider type is legal (see D66309)
9426 EVT MemVT = N->getMemoryVT();
9427 if (!(MemVT == MVT::i8 || MemVT == MVT::i16 || MemVT == MVT::i32) ||
9428 !N->isSimple() || N->isIndexed())
9429 return SDValue();
9430
9431 // Collect all of the stores in the chain, upto the maximum store width (i64).
9432 SDValue Chain = N->getChain();
9434 unsigned NarrowNumBits = MemVT.getScalarSizeInBits();
9435 unsigned MaxWideNumBits = 64;
9436 unsigned MaxStores = MaxWideNumBits / NarrowNumBits;
9437 while (auto *Store = dyn_cast<StoreSDNode>(Chain)) {
9438 // All stores must be the same size to ensure that we are writing all of the
9439 // bytes in the wide value.
9440 // This store should have exactly one use as a chain operand for another
9441 // store in the merging set. If there are other chain uses, then the
9442 // transform may not be safe because order of loads/stores outside of this
9443 // set may not be preserved.
9444 // TODO: We could allow multiple sizes by tracking each stored byte.
9445 if (Store->getMemoryVT() != MemVT || !Store->isSimple() ||
9446 Store->isIndexed() || !Store->hasOneUse())
9447 return SDValue();
9448 Stores.push_back(Store);
9449 Chain = Store->getChain();
9450 if (MaxStores < Stores.size())
9451 return SDValue();
9452 }
9453 // There is no reason to continue if we do not have at least a pair of stores.
9454 if (Stores.size() < 2)
9455 return SDValue();
9456
9457 // Handle simple types only.
9458 LLVMContext &Context = *DAG.getContext();
9459 unsigned NumStores = Stores.size();
9460 unsigned WideNumBits = NumStores * NarrowNumBits;
9461 if (WideNumBits != 16 && WideNumBits != 32 && WideNumBits != 64)
9462 return SDValue();
9463
9464 // Check if all bytes of the source value that we are looking at are stored
9465 // to the same base address. Collect offsets from Base address into OffsetMap.
9466 SDValue SourceValue;
9467 SmallVector<int64_t, 8> OffsetMap(NumStores, INT64_MAX);
9468 int64_t FirstOffset = INT64_MAX;
9469 StoreSDNode *FirstStore = nullptr;
9470 std::optional<BaseIndexOffset> Base;
9471 for (auto *Store : Stores) {
9472 // All the stores store different parts of the CombinedValue. A truncate is
9473 // required to get the partial value.
9474 SDValue Trunc = Store->getValue();
9475 if (Trunc.getOpcode() != ISD::TRUNCATE)
9476 return SDValue();
9477 // Other than the first/last part, a shift operation is required to get the
9478 // offset.
9479 int64_t Offset = 0;
9480 SDValue WideVal = Trunc.getOperand(0);
9481 if ((WideVal.getOpcode() == ISD::SRL || WideVal.getOpcode() == ISD::SRA) &&
9482 isa<ConstantSDNode>(WideVal.getOperand(1))) {
9483 // The shift amount must be a constant multiple of the narrow type.
9484 // It is translated to the offset address in the wide source value "y".
9485 //
9486 // x = srl y, ShiftAmtC
9487 // i8 z = trunc x
9488 // store z, ...
9489 uint64_t ShiftAmtC = WideVal.getConstantOperandVal(1);
9490 if (ShiftAmtC % NarrowNumBits != 0)
9491 return SDValue();
9492
9493 // Make sure we aren't reading bits that are shifted in.
9494 if (ShiftAmtC > WideVal.getScalarValueSizeInBits() - NarrowNumBits)
9495 return SDValue();
9496
9497 Offset = ShiftAmtC / NarrowNumBits;
9498 WideVal = WideVal.getOperand(0);
9499 }
9500
9501 // Stores must share the same source value with different offsets.
9502 if (!SourceValue)
9503 SourceValue = WideVal;
9504 else if (SourceValue != WideVal) {
9505 // Truncate and extends can be stripped to see if the values are related.
9506 if (stripTruncAndExt(SourceValue) != WideVal &&
9507 stripTruncAndExt(WideVal) != SourceValue)
9508 return SDValue();
9509
9510 if (WideVal.getScalarValueSizeInBits() >
9511 SourceValue.getScalarValueSizeInBits())
9512 SourceValue = WideVal;
9513
9514 // Give up if the source value type is smaller than the store size.
9515 if (SourceValue.getScalarValueSizeInBits() < WideNumBits)
9516 return SDValue();
9517 }
9518
9519 // Stores must share the same base address.
9520 BaseIndexOffset Ptr = BaseIndexOffset::match(Store, DAG);
9521 int64_t ByteOffsetFromBase = 0;
9522 if (!Base)
9523 Base = Ptr;
9524 else if (!Base->equalBaseIndex(Ptr, DAG, ByteOffsetFromBase))
9525 return SDValue();
9526
9527 // Remember the first store.
9528 if (ByteOffsetFromBase < FirstOffset) {
9529 FirstStore = Store;
9530 FirstOffset = ByteOffsetFromBase;
9531 }
9532 // Map the offset in the store and the offset in the combined value, and
9533 // early return if it has been set before.
9534 if (Offset < 0 || Offset >= NumStores || OffsetMap[Offset] != INT64_MAX)
9535 return SDValue();
9536 OffsetMap[Offset] = ByteOffsetFromBase;
9537 }
9538
9539 EVT WideVT = EVT::getIntegerVT(Context, WideNumBits);
9540
9541 assert(FirstOffset != INT64_MAX && "First byte offset must be set");
9542 assert(FirstStore && "First store must be set");
9543
9544 // Check that a store of the wide type is both allowed and fast on the target
9545 const DataLayout &Layout = DAG.getDataLayout();
9546 unsigned Fast = 0;
9547 bool Allowed = TLI.allowsMemoryAccess(Context, Layout, WideVT,
9548 *FirstStore->getMemOperand(), &Fast);
9549 if (!Allowed || !Fast)
9550 return SDValue();
9551
9552 // Check if the pieces of the value are going to the expected places in memory
9553 // to merge the stores.
9554 auto checkOffsets = [&](bool MatchLittleEndian) {
9555 if (MatchLittleEndian) {
9556 for (unsigned i = 0; i != NumStores; ++i)
9557 if (OffsetMap[i] != i * (NarrowNumBits / 8) + FirstOffset)
9558 return false;
9559 } else { // MatchBigEndian by reversing loop counter.
9560 for (unsigned i = 0, j = NumStores - 1; i != NumStores; ++i, --j)
9561 if (OffsetMap[j] != i * (NarrowNumBits / 8) + FirstOffset)
9562 return false;
9563 }
9564 return true;
9565 };
9566
9567 // Check if the offsets line up for the native data layout of this target.
9568 bool NeedBswap = false;
9569 bool NeedRotate = false;
9570 if (!checkOffsets(Layout.isLittleEndian())) {
9571 // Special-case: check if byte offsets line up for the opposite endian.
9572 if (NarrowNumBits == 8 && checkOffsets(Layout.isBigEndian()))
9573 NeedBswap = true;
9574 else if (NumStores == 2 && checkOffsets(Layout.isBigEndian()))
9575 NeedRotate = true;
9576 else
9577 return SDValue();
9578 }
9579
9580 SDLoc DL(N);
9581 if (WideVT != SourceValue.getValueType()) {
9582 assert(SourceValue.getValueType().getScalarSizeInBits() > WideNumBits &&
9583 "Unexpected store value to merge");
9584 SourceValue = DAG.getNode(ISD::TRUNCATE, DL, WideVT, SourceValue);
9585 }
9586
9587 // Before legalize we can introduce illegal bswaps/rotates which will be later
9588 // converted to an explicit bswap sequence. This way we end up with a single
9589 // store and byte shuffling instead of several stores and byte shuffling.
9590 if (NeedBswap) {
9591 SourceValue = DAG.getNode(ISD::BSWAP, DL, WideVT, SourceValue);
9592 } else if (NeedRotate) {
9593 assert(WideNumBits % 2 == 0 && "Unexpected type for rotate");
9594 SDValue RotAmt = DAG.getConstant(WideNumBits / 2, DL, WideVT);
9595 SourceValue = DAG.getNode(ISD::ROTR, DL, WideVT, SourceValue, RotAmt);
9596 }
9597
9598 SDValue NewStore =
9599 DAG.getStore(Chain, DL, SourceValue, FirstStore->getBasePtr(),
9600 FirstStore->getPointerInfo(), FirstStore->getAlign());
9601
9602 // Rely on other DAG combine rules to remove the other individual stores.
9603 DAG.ReplaceAllUsesWith(N, NewStore.getNode());
9604 return NewStore;
9605}
9606
9607/// Match a pattern where a wide type scalar value is loaded by several narrow
9608/// loads and combined by shifts and ors. Fold it into a single load or a load
9609/// and a BSWAP if the targets supports it.
9610///
9611/// Assuming little endian target:
9612/// i8 *a = ...
9613/// i32 val = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24)
9614/// =>
9615/// i32 val = *((i32)a)
9616///
9617/// i8 *a = ...
9618/// i32 val = (a[0] << 24) | (a[1] << 16) | (a[2] << 8) | a[3]
9619/// =>
9620/// i32 val = BSWAP(*((i32)a))
9621///
9622/// TODO: This rule matches complex patterns with OR node roots and doesn't
9623/// interact well with the worklist mechanism. When a part of the pattern is
9624/// updated (e.g. one of the loads) its direct users are put into the worklist,
9625/// but the root node of the pattern which triggers the load combine is not
9626/// necessarily a direct user of the changed node. For example, once the address
9627/// of t28 load is reassociated load combine won't be triggered:
9628/// t25: i32 = add t4, Constant:i32<2>
9629/// t26: i64 = sign_extend t25
9630/// t27: i64 = add t2, t26
9631/// t28: i8,ch = load<LD1[%tmp9]> t0, t27, undef:i64
9632/// t29: i32 = zero_extend t28
9633/// t32: i32 = shl t29, Constant:i8<8>
9634/// t33: i32 = or t23, t32
9635/// As a possible fix visitLoad can check if the load can be a part of a load
9636/// combine pattern and add corresponding OR roots to the worklist.
9637SDValue DAGCombiner::MatchLoadCombine(SDNode *N) {
9638 assert(N->getOpcode() == ISD::OR &&
9639 "Can only match load combining against OR nodes");
9640
9641 // Handles simple types only
9642 EVT VT = N->getValueType(0);
9643 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
9644 return SDValue();
9645 unsigned ByteWidth = VT.getSizeInBits() / 8;
9646
9647 bool IsBigEndianTarget = DAG.getDataLayout().isBigEndian();
9648 auto MemoryByteOffset = [&](SDByteProvider P) {
9649 assert(P.hasSrc() && "Must be a memory byte provider");
9650 auto *Load = cast<LoadSDNode>(P.Src.value());
9651
9652 unsigned LoadBitWidth = Load->getMemoryVT().getScalarSizeInBits();
9653
9654 assert(LoadBitWidth % 8 == 0 &&
9655 "can only analyze providers for individual bytes not bit");
9656 unsigned LoadByteWidth = LoadBitWidth / 8;
9657 return IsBigEndianTarget ? bigEndianByteAt(LoadByteWidth, P.DestOffset)
9658 : littleEndianByteAt(LoadByteWidth, P.DestOffset);
9659 };
9660
9661 std::optional<BaseIndexOffset> Base;
9662 SDValue Chain;
9663
9664 SmallPtrSet<LoadSDNode *, 8> Loads;
9665 std::optional<SDByteProvider> FirstByteProvider;
9666 int64_t FirstOffset = INT64_MAX;
9667
9668 // Check if all the bytes of the OR we are looking at are loaded from the same
9669 // base address. Collect bytes offsets from Base address in ByteOffsets.
9670 SmallVector<int64_t, 8> ByteOffsets(ByteWidth);
9671 unsigned ZeroExtendedBytes = 0;
9672 for (int i = ByteWidth - 1; i >= 0; --i) {
9673 auto P =
9674 calculateByteProvider(SDValue(N, 0), i, 0, /*VectorIndex*/ std::nullopt,
9675 /*StartingIndex*/ i);
9676 if (!P)
9677 return SDValue();
9678
9679 if (P->isConstantZero()) {
9680 // It's OK for the N most significant bytes to be 0, we can just
9681 // zero-extend the load.
9682 if (++ZeroExtendedBytes != (ByteWidth - static_cast<unsigned>(i)))
9683 return SDValue();
9684 continue;
9685 }
9686 assert(P->hasSrc() && "provenance should either be memory or zero");
9687 auto *L = cast<LoadSDNode>(P->Src.value());
9688
9689 // All loads must share the same chain
9690 SDValue LChain = L->getChain();
9691 if (!Chain)
9692 Chain = LChain;
9693 else if (Chain != LChain)
9694 return SDValue();
9695
9696 // Loads must share the same base address
9697 BaseIndexOffset Ptr = BaseIndexOffset::match(L, DAG);
9698 int64_t ByteOffsetFromBase = 0;
9699
9700 // For vector loads, the expected load combine pattern will have an
9701 // ExtractElement for each index in the vector. While each of these
9702 // ExtractElements will be accessing the same base address as determined
9703 // by the load instruction, the actual bytes they interact with will differ
9704 // due to different ExtractElement indices. To accurately determine the
9705 // byte position of an ExtractElement, we offset the base load ptr with
9706 // the index multiplied by the byte size of each element in the vector.
9707 if (L->getMemoryVT().isVector()) {
9708 unsigned LoadWidthInBit = L->getMemoryVT().getScalarSizeInBits();
9709 if (LoadWidthInBit % 8 != 0)
9710 return SDValue();
9711 unsigned ByteOffsetFromVector = P->SrcOffset * LoadWidthInBit / 8;
9712 Ptr.addToOffset(ByteOffsetFromVector);
9713 }
9714
9715 if (!Base)
9716 Base = Ptr;
9717
9718 else if (!Base->equalBaseIndex(Ptr, DAG, ByteOffsetFromBase))
9719 return SDValue();
9720
9721 // Calculate the offset of the current byte from the base address
9722 ByteOffsetFromBase += MemoryByteOffset(*P);
9723 ByteOffsets[i] = ByteOffsetFromBase;
9724
9725 // Remember the first byte load
9726 if (ByteOffsetFromBase < FirstOffset) {
9727 FirstByteProvider = P;
9728 FirstOffset = ByteOffsetFromBase;
9729 }
9730
9731 Loads.insert(L);
9732 }
9733
9734 assert(!Loads.empty() && "All the bytes of the value must be loaded from "
9735 "memory, so there must be at least one load which produces the value");
9736 assert(Base && "Base address of the accessed memory location must be set");
9737 assert(FirstOffset != INT64_MAX && "First byte offset must be set");
9738
9739 bool NeedsZext = ZeroExtendedBytes > 0;
9740
9741 EVT MemVT =
9742 EVT::getIntegerVT(*DAG.getContext(), (ByteWidth - ZeroExtendedBytes) * 8);
9743
9744 if (!MemVT.isSimple())
9745 return SDValue();
9746
9747 // Before legalize we can introduce too wide illegal loads which will be later
9748 // split into legal sized loads. This enables us to combine i64 load by i8
9749 // patterns to a couple of i32 loads on 32 bit targets.
9750 if (LegalOperations &&
9751 !TLI.isLoadExtLegal(NeedsZext ? ISD::ZEXTLOAD : ISD::NON_EXTLOAD, VT,
9752 MemVT))
9753 return SDValue();
9754
9755 // Check if the bytes of the OR we are looking at match with either big or
9756 // little endian value load
9757 std::optional<bool> IsBigEndian = isBigEndian(
9758 ArrayRef(ByteOffsets).drop_back(ZeroExtendedBytes), FirstOffset);
9759 if (!IsBigEndian)
9760 return SDValue();
9761
9762 assert(FirstByteProvider && "must be set");
9763
9764 // Ensure that the first byte is loaded from zero offset of the first load.
9765 // So the combined value can be loaded from the first load address.
9766 if (MemoryByteOffset(*FirstByteProvider) != 0)
9767 return SDValue();
9768 auto *FirstLoad = cast<LoadSDNode>(FirstByteProvider->Src.value());
9769
9770 // The node we are looking at matches with the pattern, check if we can
9771 // replace it with a single (possibly zero-extended) load and bswap + shift if
9772 // needed.
9773
9774 // If the load needs byte swap check if the target supports it
9775 bool NeedsBswap = IsBigEndianTarget != *IsBigEndian;
9776
9777 // Before legalize we can introduce illegal bswaps which will be later
9778 // converted to an explicit bswap sequence. This way we end up with a single
9779 // load and byte shuffling instead of several loads and byte shuffling.
9780 // We do not introduce illegal bswaps when zero-extending as this tends to
9781 // introduce too many arithmetic instructions.
9782 if (NeedsBswap && (LegalOperations || NeedsZext) &&
9783 !TLI.isOperationLegal(ISD::BSWAP, VT))
9784 return SDValue();
9785
9786 // If we need to bswap and zero extend, we have to insert a shift. Check that
9787 // it is legal.
9788 if (NeedsBswap && NeedsZext && LegalOperations &&
9789 !TLI.isOperationLegal(ISD::SHL, VT))
9790 return SDValue();
9791
9792 // Check that a load of the wide type is both allowed and fast on the target
9793 unsigned Fast = 0;
9794 bool Allowed =
9795 TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), MemVT,
9796 *FirstLoad->getMemOperand(), &Fast);
9797 if (!Allowed || !Fast)
9798 return SDValue();
9799
9800 SDValue NewLoad =
9801 DAG.getExtLoad(NeedsZext ? ISD::ZEXTLOAD : ISD::NON_EXTLOAD, SDLoc(N), VT,
9802 Chain, FirstLoad->getBasePtr(),
9803 FirstLoad->getPointerInfo(), MemVT, FirstLoad->getAlign());
9804
9805 // Transfer chain users from old loads to the new load.
9806 for (LoadSDNode *L : Loads)
9807 DAG.makeEquivalentMemoryOrdering(L, NewLoad);
9808
9809 if (!NeedsBswap)
9810 return NewLoad;
9811
9812 SDValue ShiftedLoad =
9813 NeedsZext ? DAG.getNode(ISD::SHL, SDLoc(N), VT, NewLoad,
9814 DAG.getShiftAmountConstant(ZeroExtendedBytes * 8,
9815 VT, SDLoc(N)))
9816 : NewLoad;
9817 return DAG.getNode(ISD::BSWAP, SDLoc(N), VT, ShiftedLoad);
9818}
9819
9820// If the target has andn, bsl, or a similar bit-select instruction,
9821// we want to unfold masked merge, with canonical pattern of:
9822// | A | |B|
9823// ((x ^ y) & m) ^ y
9824// | D |
9825// Into:
9826// (x & m) | (y & ~m)
9827// If y is a constant, m is not a 'not', and the 'andn' does not work with
9828// immediates, we unfold into a different pattern:
9829// ~(~x & m) & (m | y)
9830// If x is a constant, m is a 'not', and the 'andn' does not work with
9831// immediates, we unfold into a different pattern:
9832// (x | ~m) & ~(~m & ~y)
9833// NOTE: we don't unfold the pattern if 'xor' is actually a 'not', because at
9834// the very least that breaks andnpd / andnps patterns, and because those
9835// patterns are simplified in IR and shouldn't be created in the DAG
9836SDValue DAGCombiner::unfoldMaskedMerge(SDNode *N) {
9837 assert(N->getOpcode() == ISD::XOR);
9838
9839 // Don't touch 'not' (i.e. where y = -1).
9840 if (isAllOnesOrAllOnesSplat(N->getOperand(1)))
9841 return SDValue();
9842
9843 EVT VT = N->getValueType(0);
9844
9845 // There are 3 commutable operators in the pattern,
9846 // so we have to deal with 8 possible variants of the basic pattern.
9847 SDValue X, Y, M;
9848 auto matchAndXor = [&X, &Y, &M](SDValue And, unsigned XorIdx, SDValue Other) {
9849 if (And.getOpcode() != ISD::AND || !And.hasOneUse())
9850 return false;
9851 SDValue Xor = And.getOperand(XorIdx);
9852 if (Xor.getOpcode() != ISD::XOR || !Xor.hasOneUse())
9853 return false;
9854 SDValue Xor0 = Xor.getOperand(0);
9855 SDValue Xor1 = Xor.getOperand(1);
9856 // Don't touch 'not' (i.e. where y = -1).
9857 if (isAllOnesOrAllOnesSplat(Xor1))
9858 return false;
9859 if (Other == Xor0)
9860 std::swap(Xor0, Xor1);
9861 if (Other != Xor1)
9862 return false;
9863 X = Xor0;
9864 Y = Xor1;
9865 M = And.getOperand(XorIdx ? 0 : 1);
9866 return true;
9867 };
9868
9869 SDValue N0 = N->getOperand(0);
9870 SDValue N1 = N->getOperand(1);
9871 if (!matchAndXor(N0, 0, N1) && !matchAndXor(N0, 1, N1) &&
9872 !matchAndXor(N1, 0, N0) && !matchAndXor(N1, 1, N0))
9873 return SDValue();
9874
9875 // Don't do anything if the mask is constant. This should not be reachable.
9876 // InstCombine should have already unfolded this pattern, and DAGCombiner
9877 // probably shouldn't produce it, too.
9878 if (isa<ConstantSDNode>(M.getNode()))
9879 return SDValue();
9880
9881 // We can transform if the target has AndNot
9882 if (!TLI.hasAndNot(M))
9883 return SDValue();
9884
9885 SDLoc DL(N);
9886
9887 // If Y is a constant, check that 'andn' works with immediates. Unless M is
9888 // a bitwise not that would already allow ANDN to be used.
9889 if (!TLI.hasAndNot(Y) && !isBitwiseNot(M)) {
9890 assert(TLI.hasAndNot(X) && "Only mask is a variable? Unreachable.");
9891 // If not, we need to do a bit more work to make sure andn is still used.
9892 SDValue NotX = DAG.getNOT(DL, X, VT);
9893 SDValue LHS = DAG.getNode(ISD::AND, DL, VT, NotX, M);
9894 SDValue NotLHS = DAG.getNOT(DL, LHS, VT);
9895 SDValue RHS = DAG.getNode(ISD::OR, DL, VT, M, Y);
9896 return DAG.getNode(ISD::AND, DL, VT, NotLHS, RHS);
9897 }
9898
9899 // If X is a constant and M is a bitwise not, check that 'andn' works with
9900 // immediates.
9901 if (!TLI.hasAndNot(X) && isBitwiseNot(M)) {
9902 assert(TLI.hasAndNot(Y) && "Only mask is a variable? Unreachable.");
9903 // If not, we need to do a bit more work to make sure andn is still used.
9904 SDValue NotM = M.getOperand(0);
9905 SDValue LHS = DAG.getNode(ISD::OR, DL, VT, X, NotM);
9906 SDValue NotY = DAG.getNOT(DL, Y, VT);
9907 SDValue RHS = DAG.getNode(ISD::AND, DL, VT, NotM, NotY);
9908 SDValue NotRHS = DAG.getNOT(DL, RHS, VT);
9909 return DAG.getNode(ISD::AND, DL, VT, LHS, NotRHS);
9910 }
9911
9912 SDValue LHS = DAG.getNode(ISD::AND, DL, VT, X, M);
9913 SDValue NotM = DAG.getNOT(DL, M, VT);
9914 SDValue RHS = DAG.getNode(ISD::AND, DL, VT, Y, NotM);
9915
9916 return DAG.getNode(ISD::OR, DL, VT, LHS, RHS);
9917}
9918
9919SDValue DAGCombiner::visitXOR(SDNode *N) {
9920 SDValue N0 = N->getOperand(0);
9921 SDValue N1 = N->getOperand(1);
9922 EVT VT = N0.getValueType();
9923 SDLoc DL(N);
9924
9925 // fold (xor undef, undef) -> 0. This is a common idiom (misuse).
9926 if (N0.isUndef() && N1.isUndef())
9927 return DAG.getConstant(0, DL, VT);
9928
9929 // fold (xor x, undef) -> undef
9930 if (N0.isUndef())
9931 return N0;
9932 if (N1.isUndef())
9933 return N1;
9934
9935 // fold (xor c1, c2) -> c1^c2
9936 if (SDValue C = DAG.FoldConstantArithmetic(ISD::XOR, DL, VT, {N0, N1}))
9937 return C;
9938
9939 // canonicalize constant to RHS
9942 return DAG.getNode(ISD::XOR, DL, VT, N1, N0);
9943
9944 // fold vector ops
9945 if (VT.isVector()) {
9946 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
9947 return FoldedVOp;
9948
9949 // fold (xor x, 0) -> x, vector edition
9951 return N0;
9952 }
9953
9954 // fold (xor x, 0) -> x
9955 if (isNullConstant(N1))
9956 return N0;
9957
9958 if (SDValue NewSel = foldBinOpIntoSelect(N))
9959 return NewSel;
9960
9961 // reassociate xor
9962 if (SDValue RXOR = reassociateOps(ISD::XOR, DL, N0, N1, N->getFlags()))
9963 return RXOR;
9964
9965 // Fold xor(vecreduce(x), vecreduce(y)) -> vecreduce(xor(x, y))
9966 if (SDValue SD =
9967 reassociateReduction(ISD::VECREDUCE_XOR, ISD::XOR, DL, VT, N0, N1))
9968 return SD;
9969
9970 // fold (a^b) -> (a|b) iff a and b share no bits.
9971 if ((!LegalOperations || TLI.isOperationLegal(ISD::OR, VT)) &&
9972 DAG.haveNoCommonBitsSet(N0, N1))
9973 return DAG.getNode(ISD::OR, DL, VT, N0, N1, SDNodeFlags::Disjoint);
9974
9975 // look for 'add-like' folds:
9976 // XOR(N0,MIN_SIGNED_VALUE) == ADD(N0,MIN_SIGNED_VALUE)
9977 if ((!LegalOperations || TLI.isOperationLegal(ISD::ADD, VT)) &&
9979 if (SDValue Combined = visitADDLike(N))
9980 return Combined;
9981
9982 // fold not (setcc x, y, cc) -> setcc x y !cc
9983 // Avoid breaking: and (not(setcc x, y, cc), z) -> andn for vec
9984 unsigned N0Opcode = N0.getOpcode();
9985 SDValue LHS, RHS, CC;
9986 if (TLI.isConstTrueVal(N1) &&
9987 isSetCCEquivalent(N0, LHS, RHS, CC, /*MatchStrict*/ true) &&
9988 !(VT.isVector() && TLI.hasAndNot(SDValue(N, 0)) && N->hasOneUse() &&
9989 N->use_begin()->getUser()->getOpcode() == ISD::AND)) {
9991 LHS.getValueType());
9992 if (!LegalOperations ||
9993 TLI.isCondCodeLegal(NotCC, LHS.getSimpleValueType())) {
9994 switch (N0Opcode) {
9995 default:
9996 llvm_unreachable("Unhandled SetCC Equivalent!");
9997 case ISD::SETCC:
9998 return DAG.getSetCC(SDLoc(N0), VT, LHS, RHS, NotCC);
9999 case ISD::SELECT_CC:
10000 return DAG.getSelectCC(SDLoc(N0), LHS, RHS, N0.getOperand(2),
10001 N0.getOperand(3), NotCC);
10002 case ISD::STRICT_FSETCC:
10003 case ISD::STRICT_FSETCCS: {
10004 if (N0.hasOneUse()) {
10005 // FIXME Can we handle multiple uses? Could we token factor the chain
10006 // results from the new/old setcc?
10007 SDValue SetCC =
10008 DAG.getSetCC(SDLoc(N0), VT, LHS, RHS, NotCC,
10009 N0.getOperand(0), N0Opcode == ISD::STRICT_FSETCCS);
10010 CombineTo(N, SetCC);
10011 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), SetCC.getValue(1));
10012 recursivelyDeleteUnusedNodes(N0.getNode());
10013 return SDValue(N, 0); // Return N so it doesn't get rechecked!
10014 }
10015 break;
10016 }
10017 }
10018 }
10019 }
10020
10021 // fold (not (zext (setcc x, y))) -> (zext (not (setcc x, y)))
10022 if (isOneConstant(N1) && N0Opcode == ISD::ZERO_EXTEND && N0.hasOneUse() &&
10023 isSetCCEquivalent(N0.getOperand(0), LHS, RHS, CC)){
10024 SDValue V = N0.getOperand(0);
10025 SDLoc DL0(N0);
10026 V = DAG.getNode(ISD::XOR, DL0, V.getValueType(), V,
10027 DAG.getConstant(1, DL0, V.getValueType()));
10028 AddToWorklist(V.getNode());
10029 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, V);
10030 }
10031
10032 // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are setcc
10033 // fold (not (and x, y)) -> (or (not x), (not y)) iff x or y are setcc
10034 if (isOneConstant(N1) && VT == MVT::i1 && N0.hasOneUse() &&
10035 (N0Opcode == ISD::OR || N0Opcode == ISD::AND)) {
10036 SDValue N00 = N0.getOperand(0), N01 = N0.getOperand(1);
10037 if (isOneUseSetCC(N01) || isOneUseSetCC(N00)) {
10038 unsigned NewOpcode = N0Opcode == ISD::AND ? ISD::OR : ISD::AND;
10039 N00 = DAG.getNode(ISD::XOR, SDLoc(N00), VT, N00, N1); // N00 = ~N00
10040 N01 = DAG.getNode(ISD::XOR, SDLoc(N01), VT, N01, N1); // N01 = ~N01
10041 AddToWorklist(N00.getNode()); AddToWorklist(N01.getNode());
10042 return DAG.getNode(NewOpcode, DL, VT, N00, N01);
10043 }
10044 }
10045 // fold (not (or x, y)) -> (and (not x), (not y)) iff x or y are constants
10046 // fold (not (and x, y)) -> (or (not x), (not y)) iff x or y are constants
10047 if (isAllOnesConstant(N1) && N0.hasOneUse() &&
10048 (N0Opcode == ISD::OR || N0Opcode == ISD::AND)) {
10049 SDValue N00 = N0.getOperand(0), N01 = N0.getOperand(1);
10050 if (isa<ConstantSDNode>(N01) || isa<ConstantSDNode>(N00)) {
10051 unsigned NewOpcode = N0Opcode == ISD::AND ? ISD::OR : ISD::AND;
10052 N00 = DAG.getNode(ISD::XOR, SDLoc(N00), VT, N00, N1); // N00 = ~N00
10053 N01 = DAG.getNode(ISD::XOR, SDLoc(N01), VT, N01, N1); // N01 = ~N01
10054 AddToWorklist(N00.getNode()); AddToWorklist(N01.getNode());
10055 return DAG.getNode(NewOpcode, DL, VT, N00, N01);
10056 }
10057 }
10058
10059 // fold (not (sub Y, X)) -> (add X, ~Y) if Y is a constant
10060 if (N0.getOpcode() == ISD::SUB && isAllOnesConstant(N1)) {
10061 SDValue Y = N0.getOperand(0);
10062 SDValue X = N0.getOperand(1);
10063
10064 if (auto *YConst = dyn_cast<ConstantSDNode>(Y)) {
10065 APInt NotYValue = ~YConst->getAPIntValue();
10066 SDValue NotY = DAG.getConstant(NotYValue, DL, VT);
10067 return DAG.getNode(ISD::ADD, DL, VT, X, NotY, N->getFlags());
10068 }
10069 }
10070
10071 // fold (not (add X, -1)) -> (neg X)
10072 if (N0.getOpcode() == ISD::ADD && N0.hasOneUse() && isAllOnesConstant(N1) &&
10074 return DAG.getNegative(N0.getOperand(0), DL, VT);
10075 }
10076
10077 // fold (xor (and x, y), y) -> (and (not x), y)
10078 if (N0Opcode == ISD::AND && N0.hasOneUse() && N0->getOperand(1) == N1) {
10079 SDValue X = N0.getOperand(0);
10080 SDValue NotX = DAG.getNOT(SDLoc(X), X, VT);
10081 AddToWorklist(NotX.getNode());
10082 return DAG.getNode(ISD::AND, DL, VT, NotX, N1);
10083 }
10084
10085 // fold Y = sra (X, size(X)-1); xor (add (X, Y), Y) -> (abs X)
10086 if (!LegalOperations || hasOperation(ISD::ABS, VT)) {
10087 SDValue A = N0Opcode == ISD::ADD ? N0 : N1;
10088 SDValue S = N0Opcode == ISD::SRA ? N0 : N1;
10089 if (A.getOpcode() == ISD::ADD && S.getOpcode() == ISD::SRA) {
10090 SDValue A0 = A.getOperand(0), A1 = A.getOperand(1);
10091 SDValue S0 = S.getOperand(0);
10092 if ((A0 == S && A1 == S0) || (A1 == S && A0 == S0))
10093 if (ConstantSDNode *C = isConstOrConstSplat(S.getOperand(1)))
10094 if (C->getAPIntValue() == (VT.getScalarSizeInBits() - 1))
10095 return DAG.getNode(ISD::ABS, DL, VT, S0);
10096 }
10097 }
10098
10099 // fold (xor x, x) -> 0
10100 if (N0 == N1)
10101 return tryFoldToZero(DL, TLI, VT, DAG, LegalOperations);
10102
10103 // fold (xor (shl 1, x), -1) -> (rotl ~1, x)
10104 // Here is a concrete example of this equivalence:
10105 // i16 x == 14
10106 // i16 shl == 1 << 14 == 16384 == 0b0100000000000000
10107 // i16 xor == ~(1 << 14) == 49151 == 0b1011111111111111
10108 //
10109 // =>
10110 //
10111 // i16 ~1 == 0b1111111111111110
10112 // i16 rol(~1, 14) == 0b1011111111111111
10113 //
10114 // Some additional tips to help conceptualize this transform:
10115 // - Try to see the operation as placing a single zero in a value of all ones.
10116 // - There exists no value for x which would allow the result to contain zero.
10117 // - Values of x larger than the bitwidth are undefined and do not require a
10118 // consistent result.
10119 // - Pushing the zero left requires shifting one bits in from the right.
10120 // A rotate left of ~1 is a nice way of achieving the desired result.
10121 if (TLI.isOperationLegalOrCustom(ISD::ROTL, VT) && N0Opcode == ISD::SHL &&
10123 return DAG.getNode(ISD::ROTL, DL, VT, DAG.getSignedConstant(~1, DL, VT),
10124 N0.getOperand(1));
10125 }
10126
10127 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
10128 if (N0Opcode == N1.getOpcode())
10129 if (SDValue V = hoistLogicOpWithSameOpcodeHands(N))
10130 return V;
10131
10132 if (SDValue R = foldLogicOfShifts(N, N0, N1, DAG))
10133 return R;
10134 if (SDValue R = foldLogicOfShifts(N, N1, N0, DAG))
10135 return R;
10136 if (SDValue R = foldLogicTreeOfShifts(N, N0, N1, DAG))
10137 return R;
10138
10139 // Unfold ((x ^ y) & m) ^ y into (x & m) | (y & ~m) if profitable
10140 if (SDValue MM = unfoldMaskedMerge(N))
10141 return MM;
10142
10143 // Simplify the expression using non-local knowledge.
10145 return SDValue(N, 0);
10146
10147 if (SDValue Combined = combineCarryDiamond(DAG, TLI, N0, N1, N))
10148 return Combined;
10149
10150 // fold (xor (smin(x, C), C)) -> select (x < C), xor(x, C), 0
10151 // fold (xor (smax(x, C), C)) -> select (x > C), xor(x, C), 0
10152 // fold (xor (umin(x, C), C)) -> select (x < C), xor(x, C), 0
10153 // fold (xor (umax(x, C), C)) -> select (x > C), xor(x, C), 0
10154 SDValue Op0;
10155 if (sd_match(N0, m_OneUse(m_AnyOf(m_SMin(m_Value(Op0), m_Specific(N1)),
10156 m_SMax(m_Value(Op0), m_Specific(N1)),
10157 m_UMin(m_Value(Op0), m_Specific(N1)),
10158 m_UMax(m_Value(Op0), m_Specific(N1)))))) {
10159
10160 if (isa<ConstantSDNode>(N1) ||
10162 // For vectors, only optimize when the constant is zero or all-ones to
10163 // avoid generating more instructions
10164 if (VT.isVector()) {
10165 ConstantSDNode *N1C = isConstOrConstSplat(N1);
10166 if (!N1C || (!N1C->isZero() && !N1C->isAllOnes()))
10167 return SDValue();
10168 }
10169
10170 // Avoid the fold if the minmax operation is legal and select is expensive
10171 if (TLI.isOperationLegal(N0.getOpcode(), VT) &&
10173 return SDValue();
10174
10175 EVT CCVT = getSetCCResultType(VT);
10176 ISD::CondCode CC;
10177 switch (N0.getOpcode()) {
10178 case ISD::SMIN:
10179 CC = ISD::SETLT;
10180 break;
10181 case ISD::SMAX:
10182 CC = ISD::SETGT;
10183 break;
10184 case ISD::UMIN:
10185 CC = ISD::SETULT;
10186 break;
10187 case ISD::UMAX:
10188 CC = ISD::SETUGT;
10189 break;
10190 }
10191 SDValue FN1 = DAG.getFreeze(N1);
10192 SDValue Cmp = DAG.getSetCC(DL, CCVT, Op0, FN1, CC);
10193 SDValue XorXC = DAG.getNode(ISD::XOR, DL, VT, Op0, FN1);
10194 SDValue Zero = DAG.getConstant(0, DL, VT);
10195 return DAG.getSelect(DL, VT, Cmp, XorXC, Zero);
10196 }
10197 }
10198
10199 return SDValue();
10200}
10201
10202/// If we have a shift-by-constant of a bitwise logic op that itself has a
10203/// shift-by-constant operand with identical opcode, we may be able to convert
10204/// that into 2 independent shifts followed by the logic op. This is a
10205/// throughput improvement.
10207 // Match a one-use bitwise logic op.
10208 SDValue LogicOp = Shift->getOperand(0);
10209 if (!LogicOp.hasOneUse())
10210 return SDValue();
10211
10212 unsigned LogicOpcode = LogicOp.getOpcode();
10213 if (LogicOpcode != ISD::AND && LogicOpcode != ISD::OR &&
10214 LogicOpcode != ISD::XOR)
10215 return SDValue();
10216
10217 // Find a matching one-use shift by constant.
10218 unsigned ShiftOpcode = Shift->getOpcode();
10219 SDValue C1 = Shift->getOperand(1);
10220 ConstantSDNode *C1Node = isConstOrConstSplat(C1);
10221 assert(C1Node && "Expected a shift with constant operand");
10222 const APInt &C1Val = C1Node->getAPIntValue();
10223 auto matchFirstShift = [&](SDValue V, SDValue &ShiftOp,
10224 const APInt *&ShiftAmtVal) {
10225 if (V.getOpcode() != ShiftOpcode || !V.hasOneUse())
10226 return false;
10227
10228 ConstantSDNode *ShiftCNode = isConstOrConstSplat(V.getOperand(1));
10229 if (!ShiftCNode)
10230 return false;
10231
10232 // Capture the shifted operand and shift amount value.
10233 ShiftOp = V.getOperand(0);
10234 ShiftAmtVal = &ShiftCNode->getAPIntValue();
10235
10236 // Shift amount types do not have to match their operand type, so check that
10237 // the constants are the same width.
10238 if (ShiftAmtVal->getBitWidth() != C1Val.getBitWidth())
10239 return false;
10240
10241 // The fold is not valid if the sum of the shift values doesn't fit in the
10242 // given shift amount type.
10243 bool Overflow = false;
10244 APInt NewShiftAmt = C1Val.uadd_ov(*ShiftAmtVal, Overflow);
10245 if (Overflow)
10246 return false;
10247
10248 // The fold is not valid if the sum of the shift values exceeds bitwidth.
10249 if (NewShiftAmt.uge(V.getScalarValueSizeInBits()))
10250 return false;
10251
10252 return true;
10253 };
10254
10255 // Logic ops are commutative, so check each operand for a match.
10256 SDValue X, Y;
10257 const APInt *C0Val;
10258 if (matchFirstShift(LogicOp.getOperand(0), X, C0Val))
10259 Y = LogicOp.getOperand(1);
10260 else if (matchFirstShift(LogicOp.getOperand(1), X, C0Val))
10261 Y = LogicOp.getOperand(0);
10262 else
10263 return SDValue();
10264
10265 // shift (logic (shift X, C0), Y), C1 -> logic (shift X, C0+C1), (shift Y, C1)
10266 SDLoc DL(Shift);
10267 EVT VT = Shift->getValueType(0);
10268 EVT ShiftAmtVT = Shift->getOperand(1).getValueType();
10269 SDValue ShiftSumC = DAG.getConstant(*C0Val + C1Val, DL, ShiftAmtVT);
10270 SDValue NewShift1 = DAG.getNode(ShiftOpcode, DL, VT, X, ShiftSumC);
10271 SDValue NewShift2 = DAG.getNode(ShiftOpcode, DL, VT, Y, C1);
10272 return DAG.getNode(LogicOpcode, DL, VT, NewShift1, NewShift2,
10273 LogicOp->getFlags());
10274}
10275
10276/// Handle transforms common to the three shifts, when the shift amount is a
10277/// constant.
10278/// We are looking for: (shift being one of shl/sra/srl)
10279/// shift (binop X, C0), C1
10280/// And want to transform into:
10281/// binop (shift X, C1), (shift C0, C1)
10282SDValue DAGCombiner::visitShiftByConstant(SDNode *N) {
10283 assert(isConstOrConstSplat(N->getOperand(1)) && "Expected constant operand");
10284
10285 // Do not turn a 'not' into a regular xor.
10286 if (isBitwiseNot(N->getOperand(0)))
10287 return SDValue();
10288
10289 // The inner binop must be one-use, since we want to replace it.
10290 SDValue LHS = N->getOperand(0);
10291 if (!LHS.hasOneUse() || !TLI.isDesirableToCommuteWithShift(N, Level))
10292 return SDValue();
10293
10294 // Fold shift(bitop(shift(x,c1),y), c2) -> bitop(shift(x,c1+c2),shift(y,c2)).
10295 if (SDValue R = combineShiftOfShiftedLogic(N, DAG))
10296 return R;
10297
10298 // We want to pull some binops through shifts, so that we have (and (shift))
10299 // instead of (shift (and)), likewise for add, or, xor, etc. This sort of
10300 // thing happens with address calculations, so it's important to canonicalize
10301 // it.
10302 switch (LHS.getOpcode()) {
10303 default:
10304 return SDValue();
10305 case ISD::OR:
10306 case ISD::XOR:
10307 case ISD::AND:
10308 break;
10309 case ISD::ADD:
10310 if (N->getOpcode() != ISD::SHL)
10311 return SDValue(); // only shl(add) not sr[al](add).
10312 break;
10313 }
10314
10315 // FIXME: disable this unless the input to the binop is a shift by a constant
10316 // or is copy/select. Enable this in other cases when figure out it's exactly
10317 // profitable.
10318 SDValue BinOpLHSVal = LHS.getOperand(0);
10319 bool IsShiftByConstant = (BinOpLHSVal.getOpcode() == ISD::SHL ||
10320 BinOpLHSVal.getOpcode() == ISD::SRA ||
10321 BinOpLHSVal.getOpcode() == ISD::SRL) &&
10322 isa<ConstantSDNode>(BinOpLHSVal.getOperand(1));
10323 bool IsCopyOrSelect = BinOpLHSVal.getOpcode() == ISD::CopyFromReg ||
10324 BinOpLHSVal.getOpcode() == ISD::SELECT;
10325
10326 if (!IsShiftByConstant && !IsCopyOrSelect)
10327 return SDValue();
10328
10329 if (IsCopyOrSelect && N->hasOneUse())
10330 return SDValue();
10331
10332 // Attempt to fold the constants, shifting the binop RHS by the shift amount.
10333 SDLoc DL(N);
10334 EVT VT = N->getValueType(0);
10335 if (SDValue NewRHS = DAG.FoldConstantArithmetic(
10336 N->getOpcode(), DL, VT, {LHS.getOperand(1), N->getOperand(1)})) {
10337 SDValue NewShift = DAG.getNode(N->getOpcode(), DL, VT, LHS.getOperand(0),
10338 N->getOperand(1));
10339 return DAG.getNode(LHS.getOpcode(), DL, VT, NewShift, NewRHS);
10340 }
10341
10342 return SDValue();
10343}
10344
10345SDValue DAGCombiner::distributeTruncateThroughAnd(SDNode *N) {
10346 assert(N->getOpcode() == ISD::TRUNCATE);
10347 assert(N->getOperand(0).getOpcode() == ISD::AND);
10348
10349 // (truncate:TruncVT (and N00, N01C)) -> (and (truncate:TruncVT N00), TruncC)
10350 EVT TruncVT = N->getValueType(0);
10351 if (N->hasOneUse() && N->getOperand(0).hasOneUse() &&
10352 TLI.isTypeDesirableForOp(ISD::AND, TruncVT)) {
10353 SDValue N01 = N->getOperand(0).getOperand(1);
10354 if (isConstantOrConstantVector(N01, /* NoOpaques */ true)) {
10355 SDLoc DL(N);
10356 SDValue N00 = N->getOperand(0).getOperand(0);
10357 SDValue Trunc00 = DAG.getNode(ISD::TRUNCATE, DL, TruncVT, N00);
10358 SDValue Trunc01 = DAG.getNode(ISD::TRUNCATE, DL, TruncVT, N01);
10359 AddToWorklist(Trunc00.getNode());
10360 AddToWorklist(Trunc01.getNode());
10361 return DAG.getNode(ISD::AND, DL, TruncVT, Trunc00, Trunc01);
10362 }
10363 }
10364
10365 return SDValue();
10366}
10367
10368SDValue DAGCombiner::visitRotate(SDNode *N) {
10369 SDLoc dl(N);
10370 SDValue N0 = N->getOperand(0);
10371 SDValue N1 = N->getOperand(1);
10372 EVT VT = N->getValueType(0);
10373 unsigned Bitsize = VT.getScalarSizeInBits();
10374
10375 // fold (rot x, 0) -> x
10376 if (isNullOrNullSplat(N1))
10377 return N0;
10378
10379 // fold (rot x, c) -> x iff (c % BitSize) == 0
10380 if (isPowerOf2_32(Bitsize) && Bitsize > 1) {
10381 APInt ModuloMask(N1.getScalarValueSizeInBits(), Bitsize - 1);
10382 if (DAG.MaskedValueIsZero(N1, ModuloMask))
10383 return N0;
10384 }
10385
10386 // fold (rot x, c) -> (rot x, c % BitSize)
10387 bool OutOfRange = false;
10388 auto MatchOutOfRange = [Bitsize, &OutOfRange](ConstantSDNode *C) {
10389 OutOfRange |= C->getAPIntValue().uge(Bitsize);
10390 return true;
10391 };
10392 if (ISD::matchUnaryPredicate(N1, MatchOutOfRange) && OutOfRange) {
10393 EVT AmtVT = N1.getValueType();
10394 SDValue Bits = DAG.getConstant(Bitsize, dl, AmtVT);
10395 if (SDValue Amt =
10396 DAG.FoldConstantArithmetic(ISD::UREM, dl, AmtVT, {N1, Bits}))
10397 return DAG.getNode(N->getOpcode(), dl, VT, N0, Amt);
10398 }
10399
10400 // rot i16 X, 8 --> bswap X
10401 auto *RotAmtC = isConstOrConstSplat(N1);
10402 if (RotAmtC && RotAmtC->getAPIntValue() == 8 &&
10403 VT.getScalarSizeInBits() == 16 && hasOperation(ISD::BSWAP, VT))
10404 return DAG.getNode(ISD::BSWAP, dl, VT, N0);
10405
10406 // Simplify the operands using demanded-bits information.
10408 return SDValue(N, 0);
10409
10410 // fold (rot* x, (trunc (and y, c))) -> (rot* x, (and (trunc y), (trunc c))).
10411 if (N1.getOpcode() == ISD::TRUNCATE &&
10412 N1.getOperand(0).getOpcode() == ISD::AND) {
10413 if (SDValue NewOp1 = distributeTruncateThroughAnd(N1.getNode()))
10414 return DAG.getNode(N->getOpcode(), dl, VT, N0, NewOp1);
10415 }
10416
10417 unsigned NextOp = N0.getOpcode();
10418
10419 // fold (rot* (rot* x, c2), c1)
10420 // -> (rot* x, ((c1 % bitsize) +- (c2 % bitsize) + bitsize) % bitsize)
10421 if (NextOp == ISD::ROTL || NextOp == ISD::ROTR) {
10422 bool C1 = DAG.isConstantIntBuildVectorOrConstantInt(N1);
10424 if (C1 && C2 && N1.getValueType() == N0.getOperand(1).getValueType()) {
10425 EVT ShiftVT = N1.getValueType();
10426 bool SameSide = (N->getOpcode() == NextOp);
10427 unsigned CombineOp = SameSide ? ISD::ADD : ISD::SUB;
10428 SDValue BitsizeC = DAG.getConstant(Bitsize, dl, ShiftVT);
10429 SDValue Norm1 = DAG.FoldConstantArithmetic(ISD::UREM, dl, ShiftVT,
10430 {N1, BitsizeC});
10431 SDValue Norm2 = DAG.FoldConstantArithmetic(ISD::UREM, dl, ShiftVT,
10432 {N0.getOperand(1), BitsizeC});
10433 if (Norm1 && Norm2)
10434 if (SDValue CombinedShift = DAG.FoldConstantArithmetic(
10435 CombineOp, dl, ShiftVT, {Norm1, Norm2})) {
10436 CombinedShift = DAG.FoldConstantArithmetic(ISD::ADD, dl, ShiftVT,
10437 {CombinedShift, BitsizeC});
10438 SDValue CombinedShiftNorm = DAG.FoldConstantArithmetic(
10439 ISD::UREM, dl, ShiftVT, {CombinedShift, BitsizeC});
10440 return DAG.getNode(N->getOpcode(), dl, VT, N0->getOperand(0),
10441 CombinedShiftNorm);
10442 }
10443 }
10444 }
10445 return SDValue();
10446}
10447
10448SDValue DAGCombiner::visitSHL(SDNode *N) {
10449 SDValue N0 = N->getOperand(0);
10450 SDValue N1 = N->getOperand(1);
10451 if (SDValue V = DAG.simplifyShift(N0, N1))
10452 return V;
10453
10454 SDLoc DL(N);
10455 EVT VT = N0.getValueType();
10456 EVT ShiftVT = N1.getValueType();
10457 unsigned OpSizeInBits = VT.getScalarSizeInBits();
10458
10459 // fold (shl c1, c2) -> c1<<c2
10460 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SHL, DL, VT, {N0, N1}))
10461 return C;
10462
10463 // fold vector ops
10464 if (VT.isVector()) {
10465 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
10466 return FoldedVOp;
10467
10468 BuildVectorSDNode *N1CV = dyn_cast<BuildVectorSDNode>(N1);
10469 // If setcc produces all-one true value then:
10470 // (shl (and (setcc) N01CV) N1CV) -> (and (setcc) N01CV<<N1CV)
10471 if (N1CV && N1CV->isConstant()) {
10472 if (N0.getOpcode() == ISD::AND) {
10473 SDValue N00 = N0->getOperand(0);
10474 SDValue N01 = N0->getOperand(1);
10475 BuildVectorSDNode *N01CV = dyn_cast<BuildVectorSDNode>(N01);
10476
10477 if (N01CV && N01CV->isConstant() && N00.getOpcode() == ISD::SETCC &&
10480 if (SDValue C =
10481 DAG.FoldConstantArithmetic(ISD::SHL, DL, VT, {N01, N1}))
10482 return DAG.getNode(ISD::AND, DL, VT, N00, C);
10483 }
10484 }
10485 }
10486 }
10487
10488 if (SDValue NewSel = foldBinOpIntoSelect(N))
10489 return NewSel;
10490
10491 // if (shl x, c) is known to be zero, return 0
10492 if (DAG.MaskedValueIsZero(SDValue(N, 0), APInt::getAllOnes(OpSizeInBits)))
10493 return DAG.getConstant(0, DL, VT);
10494
10495 // fold (shl x, (trunc (and y, c))) -> (shl x, (and (trunc y), (trunc c))).
10496 if (N1.getOpcode() == ISD::TRUNCATE &&
10497 N1.getOperand(0).getOpcode() == ISD::AND) {
10498 if (SDValue NewOp1 = distributeTruncateThroughAnd(N1.getNode()))
10499 return DAG.getNode(ISD::SHL, DL, VT, N0, NewOp1);
10500 }
10501
10502 // fold (shl (shl x, c1), c2) -> 0 or (shl x, (add c1, c2))
10503 if (N0.getOpcode() == ISD::SHL) {
10504 auto MatchOutOfRange = [OpSizeInBits](ConstantSDNode *LHS,
10505 ConstantSDNode *RHS) {
10506 APInt c1 = LHS->getAPIntValue();
10507 APInt c2 = RHS->getAPIntValue();
10508 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
10509 return (c1 + c2).uge(OpSizeInBits);
10510 };
10511 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchOutOfRange))
10512 return DAG.getConstant(0, DL, VT);
10513
10514 auto MatchInRange = [OpSizeInBits](ConstantSDNode *LHS,
10515 ConstantSDNode *RHS) {
10516 APInt c1 = LHS->getAPIntValue();
10517 APInt c2 = RHS->getAPIntValue();
10518 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
10519 return (c1 + c2).ult(OpSizeInBits);
10520 };
10521 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchInRange)) {
10522 SDValue Sum = DAG.getNode(ISD::ADD, DL, ShiftVT, N1, N0.getOperand(1));
10523 return DAG.getNode(ISD::SHL, DL, VT, N0.getOperand(0), Sum);
10524 }
10525 }
10526
10527 // fold (shl (ext (shl x, c1)), c2) -> (shl (ext x), (add c1, c2))
10528 // For this to be valid, the second form must not preserve any of the bits
10529 // that are shifted out by the inner shift in the first form. This means
10530 // the outer shift size must be >= the number of bits added by the ext.
10531 // As a corollary, we don't care what kind of ext it is.
10532 if ((N0.getOpcode() == ISD::ZERO_EXTEND ||
10533 N0.getOpcode() == ISD::ANY_EXTEND ||
10534 N0.getOpcode() == ISD::SIGN_EXTEND) &&
10535 N0.getOperand(0).getOpcode() == ISD::SHL) {
10536 SDValue N0Op0 = N0.getOperand(0);
10537 SDValue InnerShiftAmt = N0Op0.getOperand(1);
10538 EVT InnerVT = N0Op0.getValueType();
10539 uint64_t InnerBitwidth = InnerVT.getScalarSizeInBits();
10540
10541 auto MatchOutOfRange = [OpSizeInBits, InnerBitwidth](ConstantSDNode *LHS,
10542 ConstantSDNode *RHS) {
10543 APInt c1 = LHS->getAPIntValue();
10544 APInt c2 = RHS->getAPIntValue();
10545 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
10546 return c2.uge(OpSizeInBits - InnerBitwidth) &&
10547 (c1 + c2).uge(OpSizeInBits);
10548 };
10549 if (ISD::matchBinaryPredicate(InnerShiftAmt, N1, MatchOutOfRange,
10550 /*AllowUndefs*/ false,
10551 /*AllowTypeMismatch*/ true))
10552 return DAG.getConstant(0, DL, VT);
10553
10554 auto MatchInRange = [OpSizeInBits, InnerBitwidth](ConstantSDNode *LHS,
10555 ConstantSDNode *RHS) {
10556 APInt c1 = LHS->getAPIntValue();
10557 APInt c2 = RHS->getAPIntValue();
10558 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
10559 return c2.uge(OpSizeInBits - InnerBitwidth) &&
10560 (c1 + c2).ult(OpSizeInBits);
10561 };
10562 if (ISD::matchBinaryPredicate(InnerShiftAmt, N1, MatchInRange,
10563 /*AllowUndefs*/ false,
10564 /*AllowTypeMismatch*/ true)) {
10565 SDValue Ext = DAG.getNode(N0.getOpcode(), DL, VT, N0Op0.getOperand(0));
10566 SDValue Sum = DAG.getZExtOrTrunc(InnerShiftAmt, DL, ShiftVT);
10567 Sum = DAG.getNode(ISD::ADD, DL, ShiftVT, Sum, N1);
10568 return DAG.getNode(ISD::SHL, DL, VT, Ext, Sum);
10569 }
10570 }
10571
10572 // fold (shl (zext (srl x, C)), C) -> (zext (shl (srl x, C), C))
10573 // Only fold this if the inner zext has no other uses to avoid increasing
10574 // the total number of instructions.
10575 if (N0.getOpcode() == ISD::ZERO_EXTEND && N0.hasOneUse() &&
10576 N0.getOperand(0).getOpcode() == ISD::SRL) {
10577 SDValue N0Op0 = N0.getOperand(0);
10578 SDValue InnerShiftAmt = N0Op0.getOperand(1);
10579
10580 auto MatchEqual = [VT](ConstantSDNode *LHS, ConstantSDNode *RHS) {
10581 APInt c1 = LHS->getAPIntValue();
10582 APInt c2 = RHS->getAPIntValue();
10583 zeroExtendToMatch(c1, c2);
10584 return c1.ult(VT.getScalarSizeInBits()) && (c1 == c2);
10585 };
10586 if (ISD::matchBinaryPredicate(InnerShiftAmt, N1, MatchEqual,
10587 /*AllowUndefs*/ false,
10588 /*AllowTypeMismatch*/ true)) {
10589 EVT InnerShiftAmtVT = N0Op0.getOperand(1).getValueType();
10590 SDValue NewSHL = DAG.getZExtOrTrunc(N1, DL, InnerShiftAmtVT);
10591 NewSHL = DAG.getNode(ISD::SHL, DL, N0Op0.getValueType(), N0Op0, NewSHL);
10592 AddToWorklist(NewSHL.getNode());
10593 return DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N0), VT, NewSHL);
10594 }
10595 }
10596
10597 if (N0.getOpcode() == ISD::SRL || N0.getOpcode() == ISD::SRA) {
10598 auto MatchShiftAmount = [OpSizeInBits](ConstantSDNode *LHS,
10599 ConstantSDNode *RHS) {
10600 const APInt &LHSC = LHS->getAPIntValue();
10601 const APInt &RHSC = RHS->getAPIntValue();
10602 return LHSC.ult(OpSizeInBits) && RHSC.ult(OpSizeInBits) &&
10603 LHSC.getZExtValue() <= RHSC.getZExtValue();
10604 };
10605
10606 // fold (shl (sr[la] exact X, C1), C2) -> (shl X, (C2-C1)) if C1 <= C2
10607 // fold (shl (sr[la] exact X, C1), C2) -> (sr[la] X, (C2-C1)) if C1 >= C2
10608 if (N0->getFlags().hasExact()) {
10609 if (ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchShiftAmount,
10610 /*AllowUndefs*/ false,
10611 /*AllowTypeMismatch*/ true)) {
10612 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
10613 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N1, N01);
10614 return DAG.getNode(ISD::SHL, DL, VT, N0.getOperand(0), Diff);
10615 }
10616 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchShiftAmount,
10617 /*AllowUndefs*/ false,
10618 /*AllowTypeMismatch*/ true)) {
10619 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
10620 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N01, N1);
10621 return DAG.getNode(N0.getOpcode(), DL, VT, N0.getOperand(0), Diff);
10622 }
10623 }
10624
10625 // fold (shl (srl x, c1), c2) -> (and (shl x, (sub c2, c1), MASK) or
10626 // (and (srl x, (sub c1, c2), MASK)
10627 // Only fold this if the inner shift has no other uses -- if it does,
10628 // folding this will increase the total number of instructions.
10629 if (N0.getOpcode() == ISD::SRL &&
10630 (N0.getOperand(1) == N1 || N0.hasOneUse()) &&
10632 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchShiftAmount,
10633 /*AllowUndefs*/ false,
10634 /*AllowTypeMismatch*/ true)) {
10635 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
10636 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N01, N1);
10637 SDValue Mask = DAG.getAllOnesConstant(DL, VT);
10638 Mask = DAG.getNode(ISD::SHL, DL, VT, Mask, N01);
10639 Mask = DAG.getNode(ISD::SRL, DL, VT, Mask, Diff);
10640 SDValue Shift = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0), Diff);
10641 return DAG.getNode(ISD::AND, DL, VT, Shift, Mask);
10642 }
10643 if (ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchShiftAmount,
10644 /*AllowUndefs*/ false,
10645 /*AllowTypeMismatch*/ true)) {
10646 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
10647 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N1, N01);
10648 SDValue Mask = DAG.getAllOnesConstant(DL, VT);
10649 Mask = DAG.getNode(ISD::SHL, DL, VT, Mask, N1);
10650 SDValue Shift = DAG.getNode(ISD::SHL, DL, VT, N0.getOperand(0), Diff);
10651 return DAG.getNode(ISD::AND, DL, VT, Shift, Mask);
10652 }
10653 }
10654 }
10655
10656 // fold (shl (sra x, c1), c1) -> (and x, (shl -1, c1))
10657 if (N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1) &&
10658 isConstantOrConstantVector(N1, /* No Opaques */ true)) {
10659 SDValue AllBits = DAG.getAllOnesConstant(DL, VT);
10660 SDValue HiBitsMask = DAG.getNode(ISD::SHL, DL, VT, AllBits, N1);
10661 return DAG.getNode(ISD::AND, DL, VT, N0.getOperand(0), HiBitsMask);
10662 }
10663
10664 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1 << c2)
10665 // fold (shl (or x, c1), c2) -> (or (shl x, c2), c1 << c2)
10666 // Variant of version done on multiply, except mul by a power of 2 is turned
10667 // into a shift.
10668 if ((N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::OR) &&
10669 TLI.isDesirableToCommuteWithShift(N, Level)) {
10670 SDValue N01 = N0.getOperand(1);
10671 if (SDValue Shl1 =
10672 DAG.FoldConstantArithmetic(ISD::SHL, SDLoc(N1), VT, {N01, N1})) {
10673 SDValue Shl0 = DAG.getNode(ISD::SHL, SDLoc(N0), VT, N0.getOperand(0), N1);
10674 AddToWorklist(Shl0.getNode());
10675 SDNodeFlags Flags;
10676 // Preserve the disjoint flag for Or.
10677 if (N0.getOpcode() == ISD::OR && N0->getFlags().hasDisjoint())
10679 return DAG.getNode(N0.getOpcode(), DL, VT, Shl0, Shl1, Flags);
10680 }
10681 }
10682
10683 // fold (shl (sext (add_nsw x, c1)), c2) -> (add (shl (sext x), c2), c1 << c2)
10684 // TODO: Add zext/add_nuw variant with suitable test coverage
10685 // TODO: Should we limit this with isLegalAddImmediate?
10686 if (N0.getOpcode() == ISD::SIGN_EXTEND &&
10687 N0.getOperand(0).getOpcode() == ISD::ADD &&
10688 N0.getOperand(0)->getFlags().hasNoSignedWrap() &&
10689 TLI.isDesirableToCommuteWithShift(N, Level)) {
10690 SDValue Add = N0.getOperand(0);
10691 SDLoc DL(N0);
10692 if (SDValue ExtC = DAG.FoldConstantArithmetic(N0.getOpcode(), DL, VT,
10693 {Add.getOperand(1)})) {
10694 if (SDValue ShlC =
10695 DAG.FoldConstantArithmetic(ISD::SHL, DL, VT, {ExtC, N1})) {
10696 SDValue ExtX = DAG.getNode(N0.getOpcode(), DL, VT, Add.getOperand(0));
10697 SDValue ShlX = DAG.getNode(ISD::SHL, DL, VT, ExtX, N1);
10698 return DAG.getNode(ISD::ADD, DL, VT, ShlX, ShlC);
10699 }
10700 }
10701 }
10702
10703 // fold (shl (mul x, c1), c2) -> (mul x, c1 << c2)
10704 if (N0.getOpcode() == ISD::MUL && N0->hasOneUse()) {
10705 SDValue N01 = N0.getOperand(1);
10706 if (SDValue Shl =
10707 DAG.FoldConstantArithmetic(ISD::SHL, SDLoc(N1), VT, {N01, N1}))
10708 return DAG.getNode(ISD::MUL, DL, VT, N0.getOperand(0), Shl);
10709 }
10710
10711 ConstantSDNode *N1C = isConstOrConstSplat(N1);
10712 if (N1C && !N1C->isOpaque())
10713 if (SDValue NewSHL = visitShiftByConstant(N))
10714 return NewSHL;
10715
10716 // fold (shl X, cttz(Y)) -> (mul (Y & -Y), X) if cttz is unsupported on the
10717 // target.
10718 if (((N1.getOpcode() == ISD::CTTZ &&
10719 VT.getScalarSizeInBits() <= ShiftVT.getScalarSizeInBits()) ||
10721 N1.hasOneUse() && !TLI.isOperationLegalOrCustom(ISD::CTTZ, ShiftVT) &&
10723 SDValue Y = N1.getOperand(0);
10724 SDLoc DL(N);
10725 SDValue NegY = DAG.getNegative(Y, DL, ShiftVT);
10726 SDValue And =
10727 DAG.getZExtOrTrunc(DAG.getNode(ISD::AND, DL, ShiftVT, Y, NegY), DL, VT);
10728 return DAG.getNode(ISD::MUL, DL, VT, And, N0);
10729 }
10730
10732 return SDValue(N, 0);
10733
10734 // Fold (shl (vscale * C0), C1) to (vscale * (C0 << C1)).
10735 if (N0.getOpcode() == ISD::VSCALE && N1C) {
10736 const APInt &C0 = N0.getConstantOperandAPInt(0);
10737 const APInt &C1 = N1C->getAPIntValue();
10738 return DAG.getVScale(DL, VT, C0 << C1);
10739 }
10740
10741 SDValue X;
10742 APInt VS0;
10743
10744 // fold (shl (X * vscale(VS0)), C1) -> (X * vscale(VS0 << C1))
10745 if (N1C && sd_match(N0, m_Mul(m_Value(X), m_VScale(m_ConstInt(VS0))))) {
10746 SDNodeFlags Flags;
10747 Flags.setNoUnsignedWrap(N->getFlags().hasNoUnsignedWrap() &&
10748 N0->getFlags().hasNoUnsignedWrap());
10749
10750 SDValue VScale = DAG.getVScale(DL, VT, VS0 << N1C->getAPIntValue());
10751 return DAG.getNode(ISD::MUL, DL, VT, X, VScale, Flags);
10752 }
10753
10754 // Fold (shl step_vector(C0), C1) to (step_vector(C0 << C1)).
10755 APInt ShlVal;
10756 if (N0.getOpcode() == ISD::STEP_VECTOR &&
10757 ISD::isConstantSplatVector(N1.getNode(), ShlVal)) {
10758 const APInt &C0 = N0.getConstantOperandAPInt(0);
10759 if (ShlVal.ult(C0.getBitWidth())) {
10760 APInt NewStep = C0 << ShlVal;
10761 return DAG.getStepVector(DL, VT, NewStep);
10762 }
10763 }
10764
10765 return SDValue();
10766}
10767
10768// Transform a right shift of a multiply into a multiply-high.
10769// Examples:
10770// (srl (mul (zext i32:$a to i64), (zext i32:$a to i64)), 32) -> (mulhu $a, $b)
10771// (sra (mul (sext i32:$a to i64), (sext i32:$a to i64)), 32) -> (mulhs $a, $b)
10773 const TargetLowering &TLI) {
10774 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
10775 "SRL or SRA node is required here!");
10776
10777 // Check the shift amount. Proceed with the transformation if the shift
10778 // amount is constant.
10779 ConstantSDNode *ShiftAmtSrc = isConstOrConstSplat(N->getOperand(1));
10780 if (!ShiftAmtSrc)
10781 return SDValue();
10782
10783 // The operation feeding into the shift must be a multiply.
10784 SDValue ShiftOperand = N->getOperand(0);
10785 if (ShiftOperand.getOpcode() != ISD::MUL)
10786 return SDValue();
10787
10788 // Both operands must be equivalent extend nodes.
10789 SDValue LeftOp = ShiftOperand.getOperand(0);
10790 SDValue RightOp = ShiftOperand.getOperand(1);
10791
10792 bool IsSignExt = LeftOp.getOpcode() == ISD::SIGN_EXTEND;
10793 bool IsZeroExt = LeftOp.getOpcode() == ISD::ZERO_EXTEND;
10794
10795 if (!IsSignExt && !IsZeroExt)
10796 return SDValue();
10797
10798 EVT NarrowVT = LeftOp.getOperand(0).getValueType();
10799 unsigned NarrowVTSize = NarrowVT.getScalarSizeInBits();
10800
10801 // return true if U may use the lower bits of its operands
10802 auto UserOfLowerBits = [NarrowVTSize](SDNode *U) {
10803 if (U->getOpcode() != ISD::SRL && U->getOpcode() != ISD::SRA) {
10804 return true;
10805 }
10806 ConstantSDNode *UShiftAmtSrc = isConstOrConstSplat(U->getOperand(1));
10807 if (!UShiftAmtSrc) {
10808 return true;
10809 }
10810 unsigned UShiftAmt = UShiftAmtSrc->getZExtValue();
10811 return UShiftAmt < NarrowVTSize;
10812 };
10813
10814 // If the lower part of the MUL is also used and MUL_LOHI is supported
10815 // do not introduce the MULH in favor of MUL_LOHI
10816 unsigned MulLoHiOp = IsSignExt ? ISD::SMUL_LOHI : ISD::UMUL_LOHI;
10817 if (!ShiftOperand.hasOneUse() &&
10818 TLI.isOperationLegalOrCustom(MulLoHiOp, NarrowVT) &&
10819 llvm::any_of(ShiftOperand->users(), UserOfLowerBits)) {
10820 return SDValue();
10821 }
10822
10823 SDValue MulhRightOp;
10825 unsigned ActiveBits = IsSignExt
10826 ? Constant->getAPIntValue().getSignificantBits()
10827 : Constant->getAPIntValue().getActiveBits();
10828 if (ActiveBits > NarrowVTSize)
10829 return SDValue();
10830 MulhRightOp = DAG.getConstant(
10831 Constant->getAPIntValue().trunc(NarrowVT.getScalarSizeInBits()), DL,
10832 NarrowVT);
10833 } else {
10834 if (LeftOp.getOpcode() != RightOp.getOpcode())
10835 return SDValue();
10836 // Check that the two extend nodes are the same type.
10837 if (NarrowVT != RightOp.getOperand(0).getValueType())
10838 return SDValue();
10839 MulhRightOp = RightOp.getOperand(0);
10840 }
10841
10842 EVT WideVT = LeftOp.getValueType();
10843 // Proceed with the transformation if the wide types match.
10844 assert((WideVT == RightOp.getValueType()) &&
10845 "Cannot have a multiply node with two different operand types.");
10846
10847 // Proceed with the transformation if the wide type is twice as large
10848 // as the narrow type.
10849 if (WideVT.getScalarSizeInBits() != 2 * NarrowVTSize)
10850 return SDValue();
10851
10852 // Check the shift amount with the narrow type size.
10853 // Proceed with the transformation if the shift amount is the width
10854 // of the narrow type.
10855 unsigned ShiftAmt = ShiftAmtSrc->getZExtValue();
10856 if (ShiftAmt != NarrowVTSize)
10857 return SDValue();
10858
10859 // If the operation feeding into the MUL is a sign extend (sext),
10860 // we use mulhs. Othewise, zero extends (zext) use mulhu.
10861 unsigned MulhOpcode = IsSignExt ? ISD::MULHS : ISD::MULHU;
10862
10863 // Combine to mulh if mulh is legal/custom for the narrow type on the target
10864 // or if it is a vector type then we could transform to an acceptable type and
10865 // rely on legalization to split/combine the result.
10866 if (NarrowVT.isVector()) {
10867 EVT TransformVT = TLI.getTypeToTransformTo(*DAG.getContext(), NarrowVT);
10868 if (TransformVT.getVectorElementType() != NarrowVT.getVectorElementType() ||
10869 !TLI.isOperationLegalOrCustom(MulhOpcode, TransformVT))
10870 return SDValue();
10871 } else {
10872 if (!TLI.isOperationLegalOrCustom(MulhOpcode, NarrowVT))
10873 return SDValue();
10874 }
10875
10876 SDValue Result =
10877 DAG.getNode(MulhOpcode, DL, NarrowVT, LeftOp.getOperand(0), MulhRightOp);
10878 bool IsSigned = N->getOpcode() == ISD::SRA;
10879 return DAG.getExtOrTrunc(IsSigned, Result, DL, WideVT);
10880}
10881
10882// fold (bswap (logic_op(bswap(x),y))) -> logic_op(x,bswap(y))
10883// This helper function accept SDNode with opcode ISD::BSWAP and ISD::BITREVERSE
10885 unsigned Opcode = N->getOpcode();
10886 if (Opcode != ISD::BSWAP && Opcode != ISD::BITREVERSE)
10887 return SDValue();
10888
10889 SDValue N0 = N->getOperand(0);
10890 EVT VT = N->getValueType(0);
10891 SDLoc DL(N);
10892 SDValue X, Y;
10893
10894 // If both operands are bswap/bitreverse, ignore the multiuse
10896 m_UnaryOp(Opcode, m_Value(Y))))))
10897 return DAG.getNode(N0.getOpcode(), DL, VT, X, Y);
10898
10899 // Otherwise need to ensure logic_op and bswap/bitreverse(x) have one use.
10901 m_OneUse(m_UnaryOp(Opcode, m_Value(X))), m_Value(Y))))) {
10902 SDValue NewBitReorder = DAG.getNode(Opcode, DL, VT, Y);
10903 return DAG.getNode(N0.getOpcode(), DL, VT, X, NewBitReorder);
10904 }
10905
10906 return SDValue();
10907}
10908
10909SDValue DAGCombiner::visitSRA(SDNode *N) {
10910 SDValue N0 = N->getOperand(0);
10911 SDValue N1 = N->getOperand(1);
10912 if (SDValue V = DAG.simplifyShift(N0, N1))
10913 return V;
10914
10915 SDLoc DL(N);
10916 EVT VT = N0.getValueType();
10917 unsigned OpSizeInBits = VT.getScalarSizeInBits();
10918
10919 // fold (sra c1, c2) -> (sra c1, c2)
10920 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SRA, DL, VT, {N0, N1}))
10921 return C;
10922
10923 // Arithmetic shifting an all-sign-bit value is a no-op.
10924 // fold (sra 0, x) -> 0
10925 // fold (sra -1, x) -> -1
10926 if (DAG.ComputeNumSignBits(N0) == OpSizeInBits)
10927 return N0;
10928
10929 // fold vector ops
10930 if (VT.isVector())
10931 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
10932 return FoldedVOp;
10933
10934 if (SDValue NewSel = foldBinOpIntoSelect(N))
10935 return NewSel;
10936
10937 ConstantSDNode *N1C = isConstOrConstSplat(N1);
10938
10939 // fold (sra (sra x, c1), c2) -> (sra x, (add c1, c2))
10940 // clamp (add c1, c2) to max shift.
10941 if (N0.getOpcode() == ISD::SRA) {
10942 EVT ShiftVT = N1.getValueType();
10943 EVT ShiftSVT = ShiftVT.getScalarType();
10944 SmallVector<SDValue, 16> ShiftValues;
10945
10946 auto SumOfShifts = [&](ConstantSDNode *LHS, ConstantSDNode *RHS) {
10947 APInt c1 = LHS->getAPIntValue();
10948 APInt c2 = RHS->getAPIntValue();
10949 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
10950 APInt Sum = c1 + c2;
10951 unsigned ShiftSum =
10952 Sum.uge(OpSizeInBits) ? (OpSizeInBits - 1) : Sum.getZExtValue();
10953 ShiftValues.push_back(DAG.getConstant(ShiftSum, DL, ShiftSVT));
10954 return true;
10955 };
10956 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), SumOfShifts)) {
10957 SDValue ShiftValue;
10958 if (N1.getOpcode() == ISD::BUILD_VECTOR)
10959 ShiftValue = DAG.getBuildVector(ShiftVT, DL, ShiftValues);
10960 else if (N1.getOpcode() == ISD::SPLAT_VECTOR) {
10961 assert(ShiftValues.size() == 1 &&
10962 "Expected matchBinaryPredicate to return one element for "
10963 "SPLAT_VECTORs");
10964 ShiftValue = DAG.getSplatVector(ShiftVT, DL, ShiftValues[0]);
10965 } else
10966 ShiftValue = ShiftValues[0];
10967 return DAG.getNode(ISD::SRA, DL, VT, N0.getOperand(0), ShiftValue);
10968 }
10969 }
10970
10971 // fold (sra (shl X, m), (sub result_size, n))
10972 // -> (sign_extend (trunc (shl X, (sub (sub result_size, n), m)))) for
10973 // result_size - n != m.
10974 // If truncate is free for the target sext(shl) is likely to result in better
10975 // code.
10976 if (N0.getOpcode() == ISD::SHL && N1C) {
10977 // Get the two constants of the shifts, CN0 = m, CN = n.
10978 const ConstantSDNode *N01C = isConstOrConstSplat(N0.getOperand(1));
10979 if (N01C) {
10980 LLVMContext &Ctx = *DAG.getContext();
10981 // Determine what the truncate's result bitsize and type would be.
10982 EVT TruncVT = EVT::getIntegerVT(Ctx, OpSizeInBits - N1C->getZExtValue());
10983
10984 if (VT.isVector())
10985 TruncVT = EVT::getVectorVT(Ctx, TruncVT, VT.getVectorElementCount());
10986
10987 // Determine the residual right-shift amount.
10988 int ShiftAmt = N1C->getZExtValue() - N01C->getZExtValue();
10989
10990 // If the shift is not a no-op (in which case this should be just a sign
10991 // extend already), the truncated to type is legal, sign_extend is legal
10992 // on that type, and the truncate to that type is both legal and free,
10993 // perform the transform.
10994 if ((ShiftAmt > 0) &&
10997 TLI.isTruncateFree(VT, TruncVT)) {
10998 SDValue Amt = DAG.getShiftAmountConstant(ShiftAmt, VT, DL);
10999 SDValue Shift = DAG.getNode(ISD::SRL, DL, VT,
11000 N0.getOperand(0), Amt);
11001 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, TruncVT,
11002 Shift);
11003 return DAG.getNode(ISD::SIGN_EXTEND, DL,
11004 N->getValueType(0), Trunc);
11005 }
11006 }
11007 }
11008
11009 // We convert trunc/ext to opposing shifts in IR, but casts may be cheaper.
11010 // sra (add (shl X, N1C), AddC), N1C -->
11011 // sext (add (trunc X to (width - N1C)), AddC')
11012 // sra (sub AddC, (shl X, N1C)), N1C -->
11013 // sext (sub AddC1',(trunc X to (width - N1C)))
11014 if ((N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB) && N1C &&
11015 N0.hasOneUse()) {
11016 bool IsAdd = N0.getOpcode() == ISD::ADD;
11017 SDValue Shl = N0.getOperand(IsAdd ? 0 : 1);
11018 if (Shl.getOpcode() == ISD::SHL && Shl.getOperand(1) == N1 &&
11019 Shl.hasOneUse()) {
11020 // TODO: AddC does not need to be a splat.
11021 if (ConstantSDNode *AddC =
11022 isConstOrConstSplat(N0.getOperand(IsAdd ? 1 : 0))) {
11023 // Determine what the truncate's type would be and ask the target if
11024 // that is a free operation.
11025 LLVMContext &Ctx = *DAG.getContext();
11026 unsigned ShiftAmt = N1C->getZExtValue();
11027 EVT TruncVT = EVT::getIntegerVT(Ctx, OpSizeInBits - ShiftAmt);
11028 if (VT.isVector())
11029 TruncVT = EVT::getVectorVT(Ctx, TruncVT, VT.getVectorElementCount());
11030
11031 // TODO: The simple type check probably belongs in the default hook
11032 // implementation and/or target-specific overrides (because
11033 // non-simple types likely require masking when legalized), but
11034 // that restriction may conflict with other transforms.
11035 if (TruncVT.isSimple() && isTypeLegal(TruncVT) &&
11036 TLI.isTruncateFree(VT, TruncVT)) {
11037 SDValue Trunc = DAG.getZExtOrTrunc(Shl.getOperand(0), DL, TruncVT);
11038 SDValue ShiftC =
11039 DAG.getConstant(AddC->getAPIntValue().lshr(ShiftAmt).trunc(
11040 TruncVT.getScalarSizeInBits()),
11041 DL, TruncVT);
11042 SDValue Add;
11043 if (IsAdd)
11044 Add = DAG.getNode(ISD::ADD, DL, TruncVT, Trunc, ShiftC);
11045 else
11046 Add = DAG.getNode(ISD::SUB, DL, TruncVT, ShiftC, Trunc);
11047 return DAG.getSExtOrTrunc(Add, DL, VT);
11048 }
11049 }
11050 }
11051 }
11052
11053 // fold (sra x, (trunc (and y, c))) -> (sra x, (and (trunc y), (trunc c))).
11054 if (N1.getOpcode() == ISD::TRUNCATE &&
11055 N1.getOperand(0).getOpcode() == ISD::AND) {
11056 if (SDValue NewOp1 = distributeTruncateThroughAnd(N1.getNode()))
11057 return DAG.getNode(ISD::SRA, DL, VT, N0, NewOp1);
11058 }
11059
11060 // fold (sra (trunc (sra x, c1)), c2) -> (trunc (sra x, c1 + c2))
11061 // fold (sra (trunc (srl x, c1)), c2) -> (trunc (sra x, c1 + c2))
11062 // if c1 is equal to the number of bits the trunc removes
11063 // TODO - support non-uniform vector shift amounts.
11064 if (N0.getOpcode() == ISD::TRUNCATE &&
11065 (N0.getOperand(0).getOpcode() == ISD::SRL ||
11066 N0.getOperand(0).getOpcode() == ISD::SRA) &&
11067 N0.getOperand(0).hasOneUse() &&
11068 N0.getOperand(0).getOperand(1).hasOneUse() && N1C) {
11069 SDValue N0Op0 = N0.getOperand(0);
11070 if (ConstantSDNode *LargeShift = isConstOrConstSplat(N0Op0.getOperand(1))) {
11071 EVT LargeVT = N0Op0.getValueType();
11072 unsigned TruncBits = LargeVT.getScalarSizeInBits() - OpSizeInBits;
11073 if (LargeShift->getAPIntValue() == TruncBits) {
11074 EVT LargeShiftVT = getShiftAmountTy(LargeVT);
11075 SDValue Amt = DAG.getZExtOrTrunc(N1, DL, LargeShiftVT);
11076 Amt = DAG.getNode(ISD::ADD, DL, LargeShiftVT, Amt,
11077 DAG.getConstant(TruncBits, DL, LargeShiftVT));
11078 SDValue SRA =
11079 DAG.getNode(ISD::SRA, DL, LargeVT, N0Op0.getOperand(0), Amt);
11080 return DAG.getNode(ISD::TRUNCATE, DL, VT, SRA);
11081 }
11082 }
11083 }
11084
11085 // Simplify, based on bits shifted out of the LHS.
11087 return SDValue(N, 0);
11088
11089 // If the sign bit is known to be zero, switch this to a SRL.
11090 if (DAG.SignBitIsZero(N0))
11091 return DAG.getNode(ISD::SRL, DL, VT, N0, N1);
11092
11093 if (N1C && !N1C->isOpaque())
11094 if (SDValue NewSRA = visitShiftByConstant(N))
11095 return NewSRA;
11096
11097 // Try to transform this shift into a multiply-high if
11098 // it matches the appropriate pattern detected in combineShiftToMULH.
11099 if (SDValue MULH = combineShiftToMULH(N, DL, DAG, TLI))
11100 return MULH;
11101
11102 // Attempt to convert a sra of a load into a narrower sign-extending load.
11103 if (SDValue NarrowLoad = reduceLoadWidth(N))
11104 return NarrowLoad;
11105
11106 if (SDValue AVG = foldShiftToAvg(N, DL))
11107 return AVG;
11108
11109 return SDValue();
11110}
11111
11112SDValue DAGCombiner::visitSRL(SDNode *N) {
11113 SDValue N0 = N->getOperand(0);
11114 SDValue N1 = N->getOperand(1);
11115 if (SDValue V = DAG.simplifyShift(N0, N1))
11116 return V;
11117
11118 SDLoc DL(N);
11119 EVT VT = N0.getValueType();
11120 EVT ShiftVT = N1.getValueType();
11121 unsigned OpSizeInBits = VT.getScalarSizeInBits();
11122
11123 // fold (srl c1, c2) -> c1 >>u c2
11124 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SRL, DL, VT, {N0, N1}))
11125 return C;
11126
11127 // fold vector ops
11128 if (VT.isVector())
11129 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
11130 return FoldedVOp;
11131
11132 if (SDValue NewSel = foldBinOpIntoSelect(N))
11133 return NewSel;
11134
11135 // if (srl x, c) is known to be zero, return 0
11136 ConstantSDNode *N1C = isConstOrConstSplat(N1);
11137 if (N1C &&
11138 DAG.MaskedValueIsZero(SDValue(N, 0), APInt::getAllOnes(OpSizeInBits)))
11139 return DAG.getConstant(0, DL, VT);
11140
11141 // fold (srl (srl x, c1), c2) -> 0 or (srl x, (add c1, c2))
11142 if (N0.getOpcode() == ISD::SRL) {
11143 auto MatchOutOfRange = [OpSizeInBits](ConstantSDNode *LHS,
11144 ConstantSDNode *RHS) {
11145 APInt c1 = LHS->getAPIntValue();
11146 APInt c2 = RHS->getAPIntValue();
11147 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
11148 return (c1 + c2).uge(OpSizeInBits);
11149 };
11150 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchOutOfRange))
11151 return DAG.getConstant(0, DL, VT);
11152
11153 auto MatchInRange = [OpSizeInBits](ConstantSDNode *LHS,
11154 ConstantSDNode *RHS) {
11155 APInt c1 = LHS->getAPIntValue();
11156 APInt c2 = RHS->getAPIntValue();
11157 zeroExtendToMatch(c1, c2, 1 /* Overflow Bit */);
11158 return (c1 + c2).ult(OpSizeInBits);
11159 };
11160 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchInRange)) {
11161 SDValue Sum = DAG.getNode(ISD::ADD, DL, ShiftVT, N1, N0.getOperand(1));
11162 return DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0), Sum);
11163 }
11164 }
11165
11166 if (N1C && N0.getOpcode() == ISD::TRUNCATE &&
11167 N0.getOperand(0).getOpcode() == ISD::SRL) {
11168 SDValue InnerShift = N0.getOperand(0);
11169 // TODO - support non-uniform vector shift amounts.
11170 if (auto *N001C = isConstOrConstSplat(InnerShift.getOperand(1))) {
11171 uint64_t c1 = N001C->getZExtValue();
11172 uint64_t c2 = N1C->getZExtValue();
11173 EVT InnerShiftVT = InnerShift.getValueType();
11174 EVT ShiftAmtVT = InnerShift.getOperand(1).getValueType();
11175 uint64_t InnerShiftSize = InnerShiftVT.getScalarSizeInBits();
11176 // srl (trunc (srl x, c1)), c2 --> 0 or (trunc (srl x, (add c1, c2)))
11177 // This is only valid if the OpSizeInBits + c1 = size of inner shift.
11178 if (c1 + OpSizeInBits == InnerShiftSize) {
11179 if (c1 + c2 >= InnerShiftSize)
11180 return DAG.getConstant(0, DL, VT);
11181 SDValue NewShiftAmt = DAG.getConstant(c1 + c2, DL, ShiftAmtVT);
11182 SDValue NewShift = DAG.getNode(ISD::SRL, DL, InnerShiftVT,
11183 InnerShift.getOperand(0), NewShiftAmt);
11184 return DAG.getNode(ISD::TRUNCATE, DL, VT, NewShift);
11185 }
11186 // In the more general case, we can clear the high bits after the shift:
11187 // srl (trunc (srl x, c1)), c2 --> trunc (and (srl x, (c1+c2)), Mask)
11188 if (N0.hasOneUse() && InnerShift.hasOneUse() &&
11189 c1 + c2 < InnerShiftSize) {
11190 SDValue NewShiftAmt = DAG.getConstant(c1 + c2, DL, ShiftAmtVT);
11191 SDValue NewShift = DAG.getNode(ISD::SRL, DL, InnerShiftVT,
11192 InnerShift.getOperand(0), NewShiftAmt);
11193 SDValue Mask = DAG.getConstant(APInt::getLowBitsSet(InnerShiftSize,
11194 OpSizeInBits - c2),
11195 DL, InnerShiftVT);
11196 SDValue And = DAG.getNode(ISD::AND, DL, InnerShiftVT, NewShift, Mask);
11197 return DAG.getNode(ISD::TRUNCATE, DL, VT, And);
11198 }
11199 }
11200 }
11201
11202 if (N0.getOpcode() == ISD::SHL) {
11203 // fold (srl (shl nuw x, c), c) -> x
11204 if (N0.getOperand(1) == N1 && N0->getFlags().hasNoUnsignedWrap())
11205 return N0.getOperand(0);
11206
11207 // fold (srl (shl x, c1), c2) -> (and (shl x, (sub c1, c2), MASK) or
11208 // (and (srl x, (sub c2, c1), MASK)
11209 if ((N0.getOperand(1) == N1 || N0->hasOneUse()) &&
11211 auto MatchShiftAmount = [OpSizeInBits](ConstantSDNode *LHS,
11212 ConstantSDNode *RHS) {
11213 const APInt &LHSC = LHS->getAPIntValue();
11214 const APInt &RHSC = RHS->getAPIntValue();
11215 return LHSC.ult(OpSizeInBits) && RHSC.ult(OpSizeInBits) &&
11216 LHSC.getZExtValue() <= RHSC.getZExtValue();
11217 };
11218 if (ISD::matchBinaryPredicate(N1, N0.getOperand(1), MatchShiftAmount,
11219 /*AllowUndefs*/ false,
11220 /*AllowTypeMismatch*/ true)) {
11221 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
11222 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N01, N1);
11223 SDValue Mask = DAG.getAllOnesConstant(DL, VT);
11224 Mask = DAG.getNode(ISD::SRL, DL, VT, Mask, N01);
11225 Mask = DAG.getNode(ISD::SHL, DL, VT, Mask, Diff);
11226 SDValue Shift = DAG.getNode(ISD::SHL, DL, VT, N0.getOperand(0), Diff);
11227 return DAG.getNode(ISD::AND, DL, VT, Shift, Mask);
11228 }
11229 if (ISD::matchBinaryPredicate(N0.getOperand(1), N1, MatchShiftAmount,
11230 /*AllowUndefs*/ false,
11231 /*AllowTypeMismatch*/ true)) {
11232 SDValue N01 = DAG.getZExtOrTrunc(N0.getOperand(1), DL, ShiftVT);
11233 SDValue Diff = DAG.getNode(ISD::SUB, DL, ShiftVT, N1, N01);
11234 SDValue Mask = DAG.getAllOnesConstant(DL, VT);
11235 Mask = DAG.getNode(ISD::SRL, DL, VT, Mask, N1);
11236 SDValue Shift = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0), Diff);
11237 return DAG.getNode(ISD::AND, DL, VT, Shift, Mask);
11238 }
11239 }
11240 }
11241
11242 // fold (srl (anyextend x), c) -> (and (anyextend (srl x, c)), mask)
11243 // TODO - support non-uniform vector shift amounts.
11244 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
11245 // Shifting in all undef bits?
11246 EVT SmallVT = N0.getOperand(0).getValueType();
11247 unsigned BitSize = SmallVT.getScalarSizeInBits();
11248 if (N1C->getAPIntValue().uge(BitSize))
11249 return DAG.getUNDEF(VT);
11250
11251 if (!LegalTypes || TLI.isTypeDesirableForOp(ISD::SRL, SmallVT)) {
11252 uint64_t ShiftAmt = N1C->getZExtValue();
11253 SDLoc DL0(N0);
11254 SDValue SmallShift =
11255 DAG.getNode(ISD::SRL, DL0, SmallVT, N0.getOperand(0),
11256 DAG.getShiftAmountConstant(ShiftAmt, SmallVT, DL0));
11257 AddToWorklist(SmallShift.getNode());
11258 APInt Mask = APInt::getLowBitsSet(OpSizeInBits, OpSizeInBits - ShiftAmt);
11259 return DAG.getNode(ISD::AND, DL, VT,
11260 DAG.getNode(ISD::ANY_EXTEND, DL, VT, SmallShift),
11261 DAG.getConstant(Mask, DL, VT));
11262 }
11263 }
11264
11265 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
11266 // bit, which is unmodified by sra.
11267 if (N1C && N1C->getAPIntValue() == (OpSizeInBits - 1)) {
11268 if (N0.getOpcode() == ISD::SRA)
11269 return DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0), N1);
11270 }
11271
11272 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit), and x has a power
11273 // of two bitwidth. The "5" represents (log2 (bitwidth x)).
11274 if (N1C && N0.getOpcode() == ISD::CTLZ &&
11275 isPowerOf2_32(OpSizeInBits) &&
11276 N1C->getAPIntValue() == Log2_32(OpSizeInBits)) {
11277 KnownBits Known = DAG.computeKnownBits(N0.getOperand(0));
11278
11279 // If any of the input bits are KnownOne, then the input couldn't be all
11280 // zeros, thus the result of the srl will always be zero.
11281 if (Known.One.getBoolValue()) return DAG.getConstant(0, SDLoc(N0), VT);
11282
11283 // If all of the bits input the to ctlz node are known to be zero, then
11284 // the result of the ctlz is "32" and the result of the shift is one.
11285 APInt UnknownBits = ~Known.Zero;
11286 if (UnknownBits == 0) return DAG.getConstant(1, SDLoc(N0), VT);
11287
11288 // Otherwise, check to see if there is exactly one bit input to the ctlz.
11289 if (UnknownBits.isPowerOf2()) {
11290 // Okay, we know that only that the single bit specified by UnknownBits
11291 // could be set on input to the CTLZ node. If this bit is set, the SRL
11292 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
11293 // to an SRL/XOR pair, which is likely to simplify more.
11294 unsigned ShAmt = UnknownBits.countr_zero();
11295 SDValue Op = N0.getOperand(0);
11296
11297 if (ShAmt) {
11298 SDLoc DL(N0);
11299 Op = DAG.getNode(ISD::SRL, DL, VT, Op,
11300 DAG.getShiftAmountConstant(ShAmt, VT, DL));
11301 AddToWorklist(Op.getNode());
11302 }
11303 return DAG.getNode(ISD::XOR, DL, VT, Op, DAG.getConstant(1, DL, VT));
11304 }
11305 }
11306
11307 // fold (srl x, (trunc (and y, c))) -> (srl x, (and (trunc y), (trunc c))).
11308 if (N1.getOpcode() == ISD::TRUNCATE &&
11309 N1.getOperand(0).getOpcode() == ISD::AND) {
11310 if (SDValue NewOp1 = distributeTruncateThroughAnd(N1.getNode()))
11311 return DAG.getNode(ISD::SRL, DL, VT, N0, NewOp1);
11312 }
11313
11314 // fold (srl (logic_op x, (shl (zext y), c1)), c1)
11315 // -> (logic_op (srl x, c1), (zext y))
11316 // c1 <= leadingzeros(zext(y))
11317 SDValue X, ZExtY;
11318 if (N1C && sd_match(N0, m_OneUse(m_BitwiseLogic(
11319 m_Value(X),
11322 m_Specific(N1))))))) {
11323 unsigned NumLeadingZeros = ZExtY.getScalarValueSizeInBits() -
11325 if (N1C->getZExtValue() <= NumLeadingZeros)
11326 return DAG.getNode(N0.getOpcode(), SDLoc(N0), VT,
11327 DAG.getNode(ISD::SRL, SDLoc(N0), VT, X, N1), ZExtY);
11328 }
11329
11330 // fold operands of srl based on knowledge that the low bits are not
11331 // demanded.
11333 return SDValue(N, 0);
11334
11335 if (N1C && !N1C->isOpaque())
11336 if (SDValue NewSRL = visitShiftByConstant(N))
11337 return NewSRL;
11338
11339 // Attempt to convert a srl of a load into a narrower zero-extending load.
11340 if (SDValue NarrowLoad = reduceLoadWidth(N))
11341 return NarrowLoad;
11342
11343 // Here is a common situation. We want to optimize:
11344 //
11345 // %a = ...
11346 // %b = and i32 %a, 2
11347 // %c = srl i32 %b, 1
11348 // brcond i32 %c ...
11349 //
11350 // into
11351 //
11352 // %a = ...
11353 // %b = and %a, 2
11354 // %c = setcc eq %b, 0
11355 // brcond %c ...
11356 //
11357 // However when after the source operand of SRL is optimized into AND, the SRL
11358 // itself may not be optimized further. Look for it and add the BRCOND into
11359 // the worklist.
11360 //
11361 // The also tends to happen for binary operations when SimplifyDemandedBits
11362 // is involved.
11363 //
11364 // FIXME: This is unecessary if we process the DAG in topological order,
11365 // which we plan to do. This workaround can be removed once the DAG is
11366 // processed in topological order.
11367 if (N->hasOneUse()) {
11368 SDNode *User = *N->user_begin();
11369
11370 // Look pass the truncate.
11371 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse())
11372 User = *User->user_begin();
11373
11374 if (User->getOpcode() == ISD::BRCOND || User->getOpcode() == ISD::AND ||
11375 User->getOpcode() == ISD::OR || User->getOpcode() == ISD::XOR)
11376 AddToWorklist(User);
11377 }
11378
11379 // Try to transform this shift into a multiply-high if
11380 // it matches the appropriate pattern detected in combineShiftToMULH.
11381 if (SDValue MULH = combineShiftToMULH(N, DL, DAG, TLI))
11382 return MULH;
11383
11384 if (SDValue AVG = foldShiftToAvg(N, DL))
11385 return AVG;
11386
11387 return SDValue();
11388}
11389
11390SDValue DAGCombiner::visitFunnelShift(SDNode *N) {
11391 EVT VT = N->getValueType(0);
11392 SDValue N0 = N->getOperand(0);
11393 SDValue N1 = N->getOperand(1);
11394 SDValue N2 = N->getOperand(2);
11395 bool IsFSHL = N->getOpcode() == ISD::FSHL;
11396 unsigned BitWidth = VT.getScalarSizeInBits();
11397 SDLoc DL(N);
11398
11399 // fold (fshl/fshr C0, C1, C2) -> C3
11400 if (SDValue C =
11401 DAG.FoldConstantArithmetic(N->getOpcode(), DL, VT, {N0, N1, N2}))
11402 return C;
11403
11404 // fold (fshl N0, N1, 0) -> N0
11405 // fold (fshr N0, N1, 0) -> N1
11407 if (DAG.MaskedValueIsZero(
11408 N2, APInt(N2.getScalarValueSizeInBits(), BitWidth - 1)))
11409 return IsFSHL ? N0 : N1;
11410
11411 auto IsUndefOrZero = [](SDValue V) {
11412 return V.isUndef() || isNullOrNullSplat(V, /*AllowUndefs*/ true);
11413 };
11414
11415 // TODO - support non-uniform vector shift amounts.
11416 if (ConstantSDNode *Cst = isConstOrConstSplat(N2)) {
11417 EVT ShAmtTy = N2.getValueType();
11418
11419 // fold (fsh* N0, N1, c) -> (fsh* N0, N1, c % BitWidth)
11420 if (Cst->getAPIntValue().uge(BitWidth)) {
11421 uint64_t RotAmt = Cst->getAPIntValue().urem(BitWidth);
11422 return DAG.getNode(N->getOpcode(), DL, VT, N0, N1,
11423 DAG.getConstant(RotAmt, DL, ShAmtTy));
11424 }
11425
11426 unsigned ShAmt = Cst->getZExtValue();
11427 if (ShAmt == 0)
11428 return IsFSHL ? N0 : N1;
11429
11430 // fold fshl(undef_or_zero, N1, C) -> lshr(N1, BW-C)
11431 // fold fshr(undef_or_zero, N1, C) -> lshr(N1, C)
11432 // fold fshl(N0, undef_or_zero, C) -> shl(N0, C)
11433 // fold fshr(N0, undef_or_zero, C) -> shl(N0, BW-C)
11434 if (IsUndefOrZero(N0))
11435 return DAG.getNode(
11436 ISD::SRL, DL, VT, N1,
11437 DAG.getConstant(IsFSHL ? BitWidth - ShAmt : ShAmt, DL, ShAmtTy));
11438 if (IsUndefOrZero(N1))
11439 return DAG.getNode(
11440 ISD::SHL, DL, VT, N0,
11441 DAG.getConstant(IsFSHL ? ShAmt : BitWidth - ShAmt, DL, ShAmtTy));
11442
11443 // fold (fshl ld1, ld0, c) -> (ld0[ofs]) iff ld0 and ld1 are consecutive.
11444 // fold (fshr ld1, ld0, c) -> (ld0[ofs]) iff ld0 and ld1 are consecutive.
11445 // TODO - bigendian support once we have test coverage.
11446 // TODO - can we merge this with CombineConseutiveLoads/MatchLoadCombine?
11447 // TODO - permit LHS EXTLOAD if extensions are shifted out.
11448 if ((BitWidth % 8) == 0 && (ShAmt % 8) == 0 && !VT.isVector() &&
11449 !DAG.getDataLayout().isBigEndian()) {
11450 auto *LHS = dyn_cast<LoadSDNode>(N0);
11451 auto *RHS = dyn_cast<LoadSDNode>(N1);
11452 if (LHS && RHS && LHS->isSimple() && RHS->isSimple() &&
11453 LHS->getAddressSpace() == RHS->getAddressSpace() &&
11454 (LHS->hasNUsesOfValue(1, 0) || RHS->hasNUsesOfValue(1, 0)) &&
11456 if (DAG.areNonVolatileConsecutiveLoads(LHS, RHS, BitWidth / 8, 1)) {
11457 SDLoc DL(RHS);
11458 uint64_t PtrOff =
11459 IsFSHL ? (((BitWidth - ShAmt) % BitWidth) / 8) : (ShAmt / 8);
11460 Align NewAlign = commonAlignment(RHS->getAlign(), PtrOff);
11461 unsigned Fast = 0;
11462 if (TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
11463 RHS->getAddressSpace(), NewAlign,
11464 RHS->getMemOperand()->getFlags(), &Fast) &&
11465 Fast) {
11466 SDValue NewPtr = DAG.getMemBasePlusOffset(
11467 RHS->getBasePtr(), TypeSize::getFixed(PtrOff), DL);
11468 AddToWorklist(NewPtr.getNode());
11469 SDValue Load = DAG.getLoad(
11470 VT, DL, RHS->getChain(), NewPtr,
11471 RHS->getPointerInfo().getWithOffset(PtrOff), NewAlign,
11472 RHS->getMemOperand()->getFlags(), RHS->getAAInfo());
11473 DAG.makeEquivalentMemoryOrdering(LHS, Load.getValue(1));
11474 DAG.makeEquivalentMemoryOrdering(RHS, Load.getValue(1));
11475 return Load;
11476 }
11477 }
11478 }
11479 }
11480 }
11481
11482 // fold fshr(undef_or_zero, N1, N2) -> lshr(N1, N2)
11483 // fold fshl(N0, undef_or_zero, N2) -> shl(N0, N2)
11484 // iff We know the shift amount is in range.
11485 // TODO: when is it worth doing SUB(BW, N2) as well?
11486 if (isPowerOf2_32(BitWidth)) {
11487 APInt ModuloBits(N2.getScalarValueSizeInBits(), BitWidth - 1);
11488 if (IsUndefOrZero(N0) && !IsFSHL && DAG.MaskedValueIsZero(N2, ~ModuloBits))
11489 return DAG.getNode(ISD::SRL, DL, VT, N1, N2);
11490 if (IsUndefOrZero(N1) && IsFSHL && DAG.MaskedValueIsZero(N2, ~ModuloBits))
11491 return DAG.getNode(ISD::SHL, DL, VT, N0, N2);
11492 }
11493
11494 // fold (fshl N0, N0, N2) -> (rotl N0, N2)
11495 // fold (fshr N0, N0, N2) -> (rotr N0, N2)
11496 // TODO: Investigate flipping this rotate if only one is legal.
11497 // If funnel shift is legal as well we might be better off avoiding
11498 // non-constant (BW - N2).
11499 unsigned RotOpc = IsFSHL ? ISD::ROTL : ISD::ROTR;
11500 if (N0 == N1 && hasOperation(RotOpc, VT))
11501 return DAG.getNode(RotOpc, DL, VT, N0, N2);
11502
11503 // Simplify, based on bits shifted out of N0/N1.
11505 return SDValue(N, 0);
11506
11507 return SDValue();
11508}
11509
11510SDValue DAGCombiner::visitSHLSAT(SDNode *N) {
11511 SDValue N0 = N->getOperand(0);
11512 SDValue N1 = N->getOperand(1);
11513 if (SDValue V = DAG.simplifyShift(N0, N1))
11514 return V;
11515
11516 SDLoc DL(N);
11517 EVT VT = N0.getValueType();
11518
11519 // fold (*shlsat c1, c2) -> c1<<c2
11520 if (SDValue C = DAG.FoldConstantArithmetic(N->getOpcode(), DL, VT, {N0, N1}))
11521 return C;
11522
11523 ConstantSDNode *N1C = isConstOrConstSplat(N1);
11524
11525 if (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::SHL, VT)) {
11526 // fold (sshlsat x, c) -> (shl x, c)
11527 if (N->getOpcode() == ISD::SSHLSAT && N1C &&
11528 N1C->getAPIntValue().ult(DAG.ComputeNumSignBits(N0)))
11529 return DAG.getNode(ISD::SHL, DL, VT, N0, N1);
11530
11531 // fold (ushlsat x, c) -> (shl x, c)
11532 if (N->getOpcode() == ISD::USHLSAT && N1C &&
11533 N1C->getAPIntValue().ule(
11535 return DAG.getNode(ISD::SHL, DL, VT, N0, N1);
11536 }
11537
11538 return SDValue();
11539}
11540
11541// Given a ABS node, detect the following patterns:
11542// (ABS (SUB (EXTEND a), (EXTEND b))).
11543// (TRUNC (ABS (SUB (EXTEND a), (EXTEND b)))).
11544// Generates UABD/SABD instruction.
11545SDValue DAGCombiner::foldABSToABD(SDNode *N, const SDLoc &DL) {
11546 EVT SrcVT = N->getValueType(0);
11547
11548 if (N->getOpcode() == ISD::TRUNCATE)
11549 N = N->getOperand(0).getNode();
11550
11551 EVT VT = N->getValueType(0);
11552 SDValue Op0, Op1;
11553
11554 if (!sd_match(N, m_Abs(m_Sub(m_Value(Op0), m_Value(Op1)))))
11555 return SDValue();
11556
11557 SDValue AbsOp0 = N->getOperand(0);
11558 unsigned Opc0 = Op0.getOpcode();
11559
11560 // Check if the operands of the sub are (zero|sign)-extended, otherwise
11561 // fallback to ValueTracking.
11562 if (Opc0 != Op1.getOpcode() ||
11563 (Opc0 != ISD::ZERO_EXTEND && Opc0 != ISD::SIGN_EXTEND &&
11564 Opc0 != ISD::SIGN_EXTEND_INREG)) {
11565 // fold (abs (sub nsw x, y)) -> abds(x, y)
11566 // Don't fold this for unsupported types as we lose the NSW handling.
11567 if (hasOperation(ISD::ABDS, VT) && TLI.preferABDSToABSWithNSW(VT) &&
11568 (AbsOp0->getFlags().hasNoSignedWrap() ||
11569 DAG.willNotOverflowSub(/*IsSigned=*/true, Op0, Op1))) {
11570 SDValue ABD = DAG.getNode(ISD::ABDS, DL, VT, Op0, Op1);
11571 return DAG.getZExtOrTrunc(ABD, DL, SrcVT);
11572 }
11573 // fold (abs (sub x, y)) -> abdu(x, y)
11574 if (hasOperation(ISD::ABDU, VT) && DAG.SignBitIsZero(Op0) &&
11575 DAG.SignBitIsZero(Op1)) {
11576 SDValue ABD = DAG.getNode(ISD::ABDU, DL, VT, Op0, Op1);
11577 return DAG.getZExtOrTrunc(ABD, DL, SrcVT);
11578 }
11579 return SDValue();
11580 }
11581
11582 EVT VT0, VT1;
11583 if (Opc0 == ISD::SIGN_EXTEND_INREG) {
11584 VT0 = cast<VTSDNode>(Op0.getOperand(1))->getVT();
11585 VT1 = cast<VTSDNode>(Op1.getOperand(1))->getVT();
11586 } else {
11587 VT0 = Op0.getOperand(0).getValueType();
11588 VT1 = Op1.getOperand(0).getValueType();
11589 }
11590 unsigned ABDOpcode = (Opc0 == ISD::ZERO_EXTEND) ? ISD::ABDU : ISD::ABDS;
11591
11592 // fold abs(sext(x) - sext(y)) -> zext(abds(x, y))
11593 // fold abs(zext(x) - zext(y)) -> zext(abdu(x, y))
11594 EVT MaxVT = VT0.bitsGT(VT1) ? VT0 : VT1;
11595 if ((VT0 == MaxVT || Op0->hasOneUse()) &&
11596 (VT1 == MaxVT || Op1->hasOneUse()) &&
11597 (!LegalTypes || hasOperation(ABDOpcode, MaxVT))) {
11598 SDValue ABD = DAG.getNode(ABDOpcode, DL, MaxVT,
11599 DAG.getNode(ISD::TRUNCATE, DL, MaxVT, Op0),
11600 DAG.getNode(ISD::TRUNCATE, DL, MaxVT, Op1));
11601 ABD = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, ABD);
11602 return DAG.getZExtOrTrunc(ABD, DL, SrcVT);
11603 }
11604
11605 // fold abs(sext(x) - sext(y)) -> abds(sext(x), sext(y))
11606 // fold abs(zext(x) - zext(y)) -> abdu(zext(x), zext(y))
11607 if (!LegalOperations || hasOperation(ABDOpcode, VT)) {
11608 SDValue ABD = DAG.getNode(ABDOpcode, DL, VT, Op0, Op1);
11609 return DAG.getZExtOrTrunc(ABD, DL, SrcVT);
11610 }
11611
11612 return SDValue();
11613}
11614
11615SDValue DAGCombiner::visitABS(SDNode *N) {
11616 SDValue N0 = N->getOperand(0);
11617 EVT VT = N->getValueType(0);
11618 SDLoc DL(N);
11619
11620 // fold (abs c1) -> c2
11621 if (SDValue C = DAG.FoldConstantArithmetic(ISD::ABS, DL, VT, {N0}))
11622 return C;
11623 // fold (abs (abs x)) -> (abs x)
11624 if (N0.getOpcode() == ISD::ABS)
11625 return N0;
11626 // fold (abs x) -> x iff not-negative
11627 if (DAG.SignBitIsZero(N0))
11628 return N0;
11629
11630 if (SDValue ABD = foldABSToABD(N, DL))
11631 return ABD;
11632
11633 // fold (abs (sign_extend_inreg x)) -> (zero_extend (abs (truncate x)))
11634 // iff zero_extend/truncate are free.
11635 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG) {
11636 EVT ExtVT = cast<VTSDNode>(N0.getOperand(1))->getVT();
11637 if (TLI.isTruncateFree(VT, ExtVT) && TLI.isZExtFree(ExtVT, VT) &&
11638 TLI.isTypeDesirableForOp(ISD::ABS, ExtVT) &&
11639 hasOperation(ISD::ABS, ExtVT)) {
11640 return DAG.getNode(
11641 ISD::ZERO_EXTEND, DL, VT,
11642 DAG.getNode(ISD::ABS, DL, ExtVT,
11643 DAG.getNode(ISD::TRUNCATE, DL, ExtVT, N0.getOperand(0))));
11644 }
11645 }
11646
11647 return SDValue();
11648}
11649
11650SDValue DAGCombiner::visitBSWAP(SDNode *N) {
11651 SDValue N0 = N->getOperand(0);
11652 EVT VT = N->getValueType(0);
11653 SDLoc DL(N);
11654
11655 // fold (bswap c1) -> c2
11656 if (SDValue C = DAG.FoldConstantArithmetic(ISD::BSWAP, DL, VT, {N0}))
11657 return C;
11658 // fold (bswap (bswap x)) -> x
11659 if (N0.getOpcode() == ISD::BSWAP)
11660 return N0.getOperand(0);
11661
11662 // Canonicalize bswap(bitreverse(x)) -> bitreverse(bswap(x)). If bitreverse
11663 // isn't supported, it will be expanded to bswap followed by a manual reversal
11664 // of bits in each byte. By placing bswaps before bitreverse, we can remove
11665 // the two bswaps if the bitreverse gets expanded.
11666 if (N0.getOpcode() == ISD::BITREVERSE && N0.hasOneUse()) {
11667 SDValue BSwap = DAG.getNode(ISD::BSWAP, DL, VT, N0.getOperand(0));
11668 return DAG.getNode(ISD::BITREVERSE, DL, VT, BSwap);
11669 }
11670
11671 // fold (bswap shl(x,c)) -> (zext(bswap(trunc(shl(x,sub(c,bw/2))))))
11672 // iff x >= bw/2 (i.e. lower half is known zero)
11673 unsigned BW = VT.getScalarSizeInBits();
11674 if (BW >= 32 && N0.getOpcode() == ISD::SHL && N0.hasOneUse()) {
11675 auto *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11676 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), BW / 2);
11677 if (ShAmt && ShAmt->getAPIntValue().ult(BW) &&
11678 ShAmt->getZExtValue() >= (BW / 2) &&
11679 (ShAmt->getZExtValue() % 16) == 0 && TLI.isTypeLegal(HalfVT) &&
11680 TLI.isTruncateFree(VT, HalfVT) &&
11681 (!LegalOperations || hasOperation(ISD::BSWAP, HalfVT))) {
11682 SDValue Res = N0.getOperand(0);
11683 if (uint64_t NewShAmt = (ShAmt->getZExtValue() - (BW / 2)))
11684 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
11685 DAG.getShiftAmountConstant(NewShAmt, VT, DL));
11686 Res = DAG.getZExtOrTrunc(Res, DL, HalfVT);
11687 Res = DAG.getNode(ISD::BSWAP, DL, HalfVT, Res);
11688 return DAG.getZExtOrTrunc(Res, DL, VT);
11689 }
11690 }
11691
11692 // Try to canonicalize bswap-of-logical-shift-by-8-bit-multiple as
11693 // inverse-shift-of-bswap:
11694 // bswap (X u<< C) --> (bswap X) u>> C
11695 // bswap (X u>> C) --> (bswap X) u<< C
11696 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL) &&
11697 N0.hasOneUse()) {
11698 auto *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11699 if (ShAmt && ShAmt->getAPIntValue().ult(BW) &&
11700 ShAmt->getZExtValue() % 8 == 0) {
11701 SDValue NewSwap = DAG.getNode(ISD::BSWAP, DL, VT, N0.getOperand(0));
11702 unsigned InverseShift = N0.getOpcode() == ISD::SHL ? ISD::SRL : ISD::SHL;
11703 return DAG.getNode(InverseShift, DL, VT, NewSwap, N0.getOperand(1));
11704 }
11705 }
11706
11707 if (SDValue V = foldBitOrderCrossLogicOp(N, DAG))
11708 return V;
11709
11710 return SDValue();
11711}
11712
11713SDValue DAGCombiner::visitBITREVERSE(SDNode *N) {
11714 SDValue N0 = N->getOperand(0);
11715 EVT VT = N->getValueType(0);
11716 SDLoc DL(N);
11717
11718 // fold (bitreverse c1) -> c2
11719 if (SDValue C = DAG.FoldConstantArithmetic(ISD::BITREVERSE, DL, VT, {N0}))
11720 return C;
11721
11722 // fold (bitreverse (bitreverse x)) -> x
11723 if (N0.getOpcode() == ISD::BITREVERSE)
11724 return N0.getOperand(0);
11725
11726 SDValue X, Y;
11727
11728 // fold (bitreverse (lshr (bitreverse x), y)) -> (shl x, y)
11729 if ((!LegalOperations || TLI.isOperationLegal(ISD::SHL, VT)) &&
11731 return DAG.getNode(ISD::SHL, DL, VT, X, Y);
11732
11733 // fold (bitreverse (shl (bitreverse x), y)) -> (lshr x, y)
11734 if ((!LegalOperations || TLI.isOperationLegal(ISD::SRL, VT)) &&
11736 return DAG.getNode(ISD::SRL, DL, VT, X, Y);
11737
11738 return SDValue();
11739}
11740
11741SDValue DAGCombiner::visitCTLZ(SDNode *N) {
11742 SDValue N0 = N->getOperand(0);
11743 EVT VT = N->getValueType(0);
11744 SDLoc DL(N);
11745
11746 // fold (ctlz c1) -> c2
11747 if (SDValue C = DAG.FoldConstantArithmetic(ISD::CTLZ, DL, VT, {N0}))
11748 return C;
11749
11750 // If the value is known never to be zero, switch to the undef version.
11751 if (!LegalOperations || TLI.isOperationLegal(ISD::CTLZ_ZERO_UNDEF, VT))
11752 if (DAG.isKnownNeverZero(N0))
11753 return DAG.getNode(ISD::CTLZ_ZERO_UNDEF, DL, VT, N0);
11754
11755 return SDValue();
11756}
11757
11758SDValue DAGCombiner::visitCTLZ_ZERO_UNDEF(SDNode *N) {
11759 SDValue N0 = N->getOperand(0);
11760 EVT VT = N->getValueType(0);
11761 SDLoc DL(N);
11762
11763 // fold (ctlz_zero_undef c1) -> c2
11764 if (SDValue C =
11766 return C;
11767 return SDValue();
11768}
11769
11770SDValue DAGCombiner::visitCTTZ(SDNode *N) {
11771 SDValue N0 = N->getOperand(0);
11772 EVT VT = N->getValueType(0);
11773 SDLoc DL(N);
11774
11775 // fold (cttz c1) -> c2
11776 if (SDValue C = DAG.FoldConstantArithmetic(ISD::CTTZ, DL, VT, {N0}))
11777 return C;
11778
11779 // If the value is known never to be zero, switch to the undef version.
11780 if (!LegalOperations || TLI.isOperationLegal(ISD::CTTZ_ZERO_UNDEF, VT))
11781 if (DAG.isKnownNeverZero(N0))
11782 return DAG.getNode(ISD::CTTZ_ZERO_UNDEF, DL, VT, N0);
11783
11784 return SDValue();
11785}
11786
11787SDValue DAGCombiner::visitCTTZ_ZERO_UNDEF(SDNode *N) {
11788 SDValue N0 = N->getOperand(0);
11789 EVT VT = N->getValueType(0);
11790 SDLoc DL(N);
11791
11792 // fold (cttz_zero_undef c1) -> c2
11793 if (SDValue C =
11795 return C;
11796 return SDValue();
11797}
11798
11799SDValue DAGCombiner::visitCTPOP(SDNode *N) {
11800 SDValue N0 = N->getOperand(0);
11801 EVT VT = N->getValueType(0);
11802 unsigned NumBits = VT.getScalarSizeInBits();
11803 SDLoc DL(N);
11804
11805 // fold (ctpop c1) -> c2
11806 if (SDValue C = DAG.FoldConstantArithmetic(ISD::CTPOP, DL, VT, {N0}))
11807 return C;
11808
11809 // If the source is being shifted, but doesn't affect any active bits,
11810 // then we can call CTPOP on the shift source directly.
11811 if (N0.getOpcode() == ISD::SRL || N0.getOpcode() == ISD::SHL) {
11812 if (ConstantSDNode *AmtC = isConstOrConstSplat(N0.getOperand(1))) {
11813 const APInt &Amt = AmtC->getAPIntValue();
11814 if (Amt.ult(NumBits)) {
11815 KnownBits KnownSrc = DAG.computeKnownBits(N0.getOperand(0));
11816 if ((N0.getOpcode() == ISD::SRL &&
11817 Amt.ule(KnownSrc.countMinTrailingZeros())) ||
11818 (N0.getOpcode() == ISD::SHL &&
11819 Amt.ule(KnownSrc.countMinLeadingZeros()))) {
11820 return DAG.getNode(ISD::CTPOP, DL, VT, N0.getOperand(0));
11821 }
11822 }
11823 }
11824 }
11825
11826 // If the upper bits are known to be zero, then see if its profitable to
11827 // only count the lower bits.
11828 if (VT.isScalarInteger() && NumBits > 8 && (NumBits & 1) == 0) {
11829 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), NumBits / 2);
11830 if (hasOperation(ISD::CTPOP, HalfVT) &&
11831 TLI.isTypeDesirableForOp(ISD::CTPOP, HalfVT) &&
11832 TLI.isTruncateFree(N0, HalfVT) && TLI.isZExtFree(HalfVT, VT)) {
11833 APInt UpperBits = APInt::getHighBitsSet(NumBits, NumBits / 2);
11834 if (DAG.MaskedValueIsZero(N0, UpperBits)) {
11835 SDValue PopCnt = DAG.getNode(ISD::CTPOP, DL, HalfVT,
11836 DAG.getZExtOrTrunc(N0, DL, HalfVT));
11837 return DAG.getZExtOrTrunc(PopCnt, DL, VT);
11838 }
11839 }
11840 }
11841
11842 return SDValue();
11843}
11844
11846 SDValue RHS, const SDNodeFlags Flags,
11847 const TargetLowering &TLI) {
11848 EVT VT = LHS.getValueType();
11849 if (!VT.isFloatingPoint())
11850 return false;
11851
11852 return Flags.hasNoSignedZeros() &&
11854 (Flags.hasNoNaNs() ||
11855 (DAG.isKnownNeverNaN(RHS) && DAG.isKnownNeverNaN(LHS)));
11856}
11857
11859 SDValue RHS, SDValue True, SDValue False,
11860 ISD::CondCode CC,
11861 const TargetLowering &TLI,
11862 SelectionDAG &DAG) {
11863 EVT TransformVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
11864 switch (CC) {
11865 case ISD::SETOLT:
11866 case ISD::SETOLE:
11867 case ISD::SETLT:
11868 case ISD::SETLE:
11869 case ISD::SETULT:
11870 case ISD::SETULE: {
11871 // Since it's known never nan to get here already, either fminnum or
11872 // fminnum_ieee are OK. Try the ieee version first, since it's fminnum is
11873 // expanded in terms of it.
11874 unsigned IEEEOpcode = (LHS == True) ? ISD::FMINNUM_IEEE : ISD::FMAXNUM_IEEE;
11875 if (TLI.isOperationLegalOrCustom(IEEEOpcode, VT))
11876 return DAG.getNode(IEEEOpcode, DL, VT, LHS, RHS);
11877
11878 unsigned Opcode = (LHS == True) ? ISD::FMINNUM : ISD::FMAXNUM;
11879 if (TLI.isOperationLegalOrCustom(Opcode, TransformVT))
11880 return DAG.getNode(Opcode, DL, VT, LHS, RHS);
11881 return SDValue();
11882 }
11883 case ISD::SETOGT:
11884 case ISD::SETOGE:
11885 case ISD::SETGT:
11886 case ISD::SETGE:
11887 case ISD::SETUGT:
11888 case ISD::SETUGE: {
11889 unsigned IEEEOpcode = (LHS == True) ? ISD::FMAXNUM_IEEE : ISD::FMINNUM_IEEE;
11890 if (TLI.isOperationLegalOrCustom(IEEEOpcode, VT))
11891 return DAG.getNode(IEEEOpcode, DL, VT, LHS, RHS);
11892
11893 unsigned Opcode = (LHS == True) ? ISD::FMAXNUM : ISD::FMINNUM;
11894 if (TLI.isOperationLegalOrCustom(Opcode, TransformVT))
11895 return DAG.getNode(Opcode, DL, VT, LHS, RHS);
11896 return SDValue();
11897 }
11898 default:
11899 return SDValue();
11900 }
11901}
11902
11903// Convert (sr[al] (add n[su]w x, y)) -> (avgfloor[su] x, y)
11904SDValue DAGCombiner::foldShiftToAvg(SDNode *N, const SDLoc &DL) {
11905 const unsigned Opcode = N->getOpcode();
11906 if (Opcode != ISD::SRA && Opcode != ISD::SRL)
11907 return SDValue();
11908
11909 EVT VT = N->getValueType(0);
11910 bool IsUnsigned = Opcode == ISD::SRL;
11911
11912 // Captured values.
11913 SDValue A, B, Add;
11914
11915 // Match floor average as it is common to both floor/ceil avgs.
11916 if (sd_match(N, m_BinOp(Opcode,
11918 m_One()))) {
11919 // Decide whether signed or unsigned.
11920 unsigned FloorISD = IsUnsigned ? ISD::AVGFLOORU : ISD::AVGFLOORS;
11921 if (!hasOperation(FloorISD, VT))
11922 return SDValue();
11923
11924 // Can't optimize adds that may wrap.
11925 if ((IsUnsigned && !Add->getFlags().hasNoUnsignedWrap()) ||
11926 (!IsUnsigned && !Add->getFlags().hasNoSignedWrap()))
11927 return SDValue();
11928
11929 return DAG.getNode(FloorISD, DL, N->getValueType(0), {A, B});
11930 }
11931
11932 return SDValue();
11933}
11934
11935SDValue DAGCombiner::foldBitwiseOpWithNeg(SDNode *N, const SDLoc &DL, EVT VT) {
11936 unsigned Opc = N->getOpcode();
11937 SDValue X, Y, Z;
11938 if (sd_match(
11940 return DAG.getNode(Opc, DL, VT, X,
11941 DAG.getNOT(DL, DAG.getNode(ISD::SUB, DL, VT, Y, Z), VT));
11942
11944 m_Value(Z)))))
11945 return DAG.getNode(Opc, DL, VT, X,
11946 DAG.getNOT(DL, DAG.getNode(ISD::ADD, DL, VT, Y, Z), VT));
11947
11948 return SDValue();
11949}
11950
11951/// Generate Min/Max node
11952SDValue DAGCombiner::combineMinNumMaxNum(const SDLoc &DL, EVT VT, SDValue LHS,
11953 SDValue RHS, SDValue True,
11954 SDValue False, ISD::CondCode CC) {
11955 if ((LHS == True && RHS == False) || (LHS == False && RHS == True))
11956 return combineMinNumMaxNumImpl(DL, VT, LHS, RHS, True, False, CC, TLI, DAG);
11957
11958 // If we can't directly match this, try to see if we can pull an fneg out of
11959 // the select.
11961 True, DAG, LegalOperations, ForCodeSize);
11962 if (!NegTrue)
11963 return SDValue();
11964
11965 HandleSDNode NegTrueHandle(NegTrue);
11966
11967 // Try to unfold an fneg from the select if we are comparing the negated
11968 // constant.
11969 //
11970 // select (setcc x, K) (fneg x), -K -> fneg(minnum(x, K))
11971 //
11972 // TODO: Handle fabs
11973 if (LHS == NegTrue) {
11974 // If we can't directly match this, try to see if we can pull an fneg out of
11975 // the select.
11977 RHS, DAG, LegalOperations, ForCodeSize);
11978 if (NegRHS) {
11979 HandleSDNode NegRHSHandle(NegRHS);
11980 if (NegRHS == False) {
11981 SDValue Combined = combineMinNumMaxNumImpl(DL, VT, LHS, RHS, NegTrue,
11982 False, CC, TLI, DAG);
11983 if (Combined)
11984 return DAG.getNode(ISD::FNEG, DL, VT, Combined);
11985 }
11986 }
11987 }
11988
11989 return SDValue();
11990}
11991
11992/// If a (v)select has a condition value that is a sign-bit test, try to smear
11993/// the condition operand sign-bit across the value width and use it as a mask.
11995 SelectionDAG &DAG) {
11996 SDValue Cond = N->getOperand(0);
11997 SDValue C1 = N->getOperand(1);
11998 SDValue C2 = N->getOperand(2);
12000 return SDValue();
12001
12002 EVT VT = N->getValueType(0);
12003 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse() ||
12004 VT != Cond.getOperand(0).getValueType())
12005 return SDValue();
12006
12007 // The inverted-condition + commuted-select variants of these patterns are
12008 // canonicalized to these forms in IR.
12009 SDValue X = Cond.getOperand(0);
12010 SDValue CondC = Cond.getOperand(1);
12011 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
12012 if (CC == ISD::SETGT && isAllOnesOrAllOnesSplat(CondC) &&
12014 // i32 X > -1 ? C1 : -1 --> (X >>s 31) | C1
12015 SDValue ShAmtC = DAG.getConstant(X.getScalarValueSizeInBits() - 1, DL, VT);
12016 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, X, ShAmtC);
12017 return DAG.getNode(ISD::OR, DL, VT, Sra, C1);
12018 }
12019 if (CC == ISD::SETLT && isNullOrNullSplat(CondC) && isNullOrNullSplat(C2)) {
12020 // i8 X < 0 ? C1 : 0 --> (X >>s 7) & C1
12021 SDValue ShAmtC = DAG.getConstant(X.getScalarValueSizeInBits() - 1, DL, VT);
12022 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, X, ShAmtC);
12023 return DAG.getNode(ISD::AND, DL, VT, Sra, C1);
12024 }
12025 return SDValue();
12026}
12027
12029 const TargetLowering &TLI) {
12030 if (!TLI.convertSelectOfConstantsToMath(VT))
12031 return false;
12032
12033 if (Cond.getOpcode() != ISD::SETCC || !Cond->hasOneUse())
12034 return true;
12036 return true;
12037
12038 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
12039 if (CC == ISD::SETLT && isNullOrNullSplat(Cond.getOperand(1)))
12040 return true;
12041 if (CC == ISD::SETGT && isAllOnesOrAllOnesSplat(Cond.getOperand(1)))
12042 return true;
12043
12044 return false;
12045}
12046
12047SDValue DAGCombiner::foldSelectOfConstants(SDNode *N) {
12048 SDValue Cond = N->getOperand(0);
12049 SDValue N1 = N->getOperand(1);
12050 SDValue N2 = N->getOperand(2);
12051 EVT VT = N->getValueType(0);
12052 EVT CondVT = Cond.getValueType();
12053 SDLoc DL(N);
12054
12055 if (!VT.isInteger())
12056 return SDValue();
12057
12058 auto *C1 = dyn_cast<ConstantSDNode>(N1);
12059 auto *C2 = dyn_cast<ConstantSDNode>(N2);
12060 if (!C1 || !C2)
12061 return SDValue();
12062
12063 if (CondVT != MVT::i1 || LegalOperations) {
12064 // fold (select Cond, 0, 1) -> (xor Cond, 1)
12065 // We can't do this reliably if integer based booleans have different contents
12066 // to floating point based booleans. This is because we can't tell whether we
12067 // have an integer-based boolean or a floating-point-based boolean unless we
12068 // can find the SETCC that produced it and inspect its operands. This is
12069 // fairly easy if C is the SETCC node, but it can potentially be
12070 // undiscoverable (or not reasonably discoverable). For example, it could be
12071 // in another basic block or it could require searching a complicated
12072 // expression.
12073 if (CondVT.isInteger() &&
12074 TLI.getBooleanContents(/*isVec*/false, /*isFloat*/true) ==
12076 TLI.getBooleanContents(/*isVec*/false, /*isFloat*/false) ==
12078 C1->isZero() && C2->isOne()) {
12079 SDValue NotCond =
12080 DAG.getNode(ISD::XOR, DL, CondVT, Cond, DAG.getConstant(1, DL, CondVT));
12081 if (VT.bitsEq(CondVT))
12082 return NotCond;
12083 return DAG.getZExtOrTrunc(NotCond, DL, VT);
12084 }
12085
12086 return SDValue();
12087 }
12088
12089 // Only do this before legalization to avoid conflicting with target-specific
12090 // transforms in the other direction (create a select from a zext/sext). There
12091 // is also a target-independent combine here in DAGCombiner in the other
12092 // direction for (select Cond, -1, 0) when the condition is not i1.
12093 assert(CondVT == MVT::i1 && !LegalOperations);
12094
12095 // select Cond, 1, 0 --> zext (Cond)
12096 if (C1->isOne() && C2->isZero())
12097 return DAG.getZExtOrTrunc(Cond, DL, VT);
12098
12099 // select Cond, -1, 0 --> sext (Cond)
12100 if (C1->isAllOnes() && C2->isZero())
12101 return DAG.getSExtOrTrunc(Cond, DL, VT);
12102
12103 // select Cond, 0, 1 --> zext (!Cond)
12104 if (C1->isZero() && C2->isOne()) {
12105 SDValue NotCond = DAG.getNOT(DL, Cond, MVT::i1);
12106 NotCond = DAG.getZExtOrTrunc(NotCond, DL, VT);
12107 return NotCond;
12108 }
12109
12110 // select Cond, 0, -1 --> sext (!Cond)
12111 if (C1->isZero() && C2->isAllOnes()) {
12112 SDValue NotCond = DAG.getNOT(DL, Cond, MVT::i1);
12113 NotCond = DAG.getSExtOrTrunc(NotCond, DL, VT);
12114 return NotCond;
12115 }
12116
12117 // Use a target hook because some targets may prefer to transform in the
12118 // other direction.
12120 return SDValue();
12121
12122 // For any constants that differ by 1, we can transform the select into
12123 // an extend and add.
12124 const APInt &C1Val = C1->getAPIntValue();
12125 const APInt &C2Val = C2->getAPIntValue();
12126
12127 // select Cond, C1, C1-1 --> add (zext Cond), C1-1
12128 if (C1Val - 1 == C2Val) {
12129 Cond = DAG.getZExtOrTrunc(Cond, DL, VT);
12130 return DAG.getNode(ISD::ADD, DL, VT, Cond, N2);
12131 }
12132
12133 // select Cond, C1, C1+1 --> add (sext Cond), C1+1
12134 if (C1Val + 1 == C2Val) {
12135 Cond = DAG.getSExtOrTrunc(Cond, DL, VT);
12136 return DAG.getNode(ISD::ADD, DL, VT, Cond, N2);
12137 }
12138
12139 // select Cond, Pow2, 0 --> (zext Cond) << log2(Pow2)
12140 if (C1Val.isPowerOf2() && C2Val.isZero()) {
12141 Cond = DAG.getZExtOrTrunc(Cond, DL, VT);
12142 SDValue ShAmtC =
12143 DAG.getShiftAmountConstant(C1Val.exactLogBase2(), VT, DL);
12144 return DAG.getNode(ISD::SHL, DL, VT, Cond, ShAmtC);
12145 }
12146
12147 // select Cond, -1, C --> or (sext Cond), C
12148 if (C1->isAllOnes()) {
12149 Cond = DAG.getSExtOrTrunc(Cond, DL, VT);
12150 return DAG.getNode(ISD::OR, DL, VT, Cond, N2);
12151 }
12152
12153 // select Cond, C, -1 --> or (sext (not Cond)), C
12154 if (C2->isAllOnes()) {
12155 SDValue NotCond = DAG.getNOT(DL, Cond, MVT::i1);
12156 NotCond = DAG.getSExtOrTrunc(NotCond, DL, VT);
12157 return DAG.getNode(ISD::OR, DL, VT, NotCond, N1);
12158 }
12159
12161 return V;
12162
12163 return SDValue();
12164}
12165
12166template <class MatchContextClass>
12168 SelectionDAG &DAG) {
12169 assert((N->getOpcode() == ISD::SELECT || N->getOpcode() == ISD::VSELECT ||
12170 N->getOpcode() == ISD::VP_SELECT) &&
12171 "Expected a (v)(vp.)select");
12172 SDValue Cond = N->getOperand(0);
12173 SDValue T = N->getOperand(1), F = N->getOperand(2);
12174 EVT VT = N->getValueType(0);
12175 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12176 MatchContextClass matcher(DAG, TLI, N);
12177
12178 if (VT != Cond.getValueType() || VT.getScalarSizeInBits() != 1)
12179 return SDValue();
12180
12181 // select Cond, Cond, F --> or Cond, freeze(F)
12182 // select Cond, 1, F --> or Cond, freeze(F)
12183 if (Cond == T || isOneOrOneSplat(T, /* AllowUndefs */ true))
12184 return matcher.getNode(ISD::OR, DL, VT, Cond, DAG.getFreeze(F));
12185
12186 // select Cond, T, Cond --> and Cond, freeze(T)
12187 // select Cond, T, 0 --> and Cond, freeze(T)
12188 if (Cond == F || isNullOrNullSplat(F, /* AllowUndefs */ true))
12189 return matcher.getNode(ISD::AND, DL, VT, Cond, DAG.getFreeze(T));
12190
12191 // select Cond, T, 1 --> or (not Cond), freeze(T)
12192 if (isOneOrOneSplat(F, /* AllowUndefs */ true)) {
12193 SDValue NotCond =
12194 matcher.getNode(ISD::XOR, DL, VT, Cond, DAG.getAllOnesConstant(DL, VT));
12195 return matcher.getNode(ISD::OR, DL, VT, NotCond, DAG.getFreeze(T));
12196 }
12197
12198 // select Cond, 0, F --> and (not Cond), freeze(F)
12199 if (isNullOrNullSplat(T, /* AllowUndefs */ true)) {
12200 SDValue NotCond =
12201 matcher.getNode(ISD::XOR, DL, VT, Cond, DAG.getAllOnesConstant(DL, VT));
12202 return matcher.getNode(ISD::AND, DL, VT, NotCond, DAG.getFreeze(F));
12203 }
12204
12205 return SDValue();
12206}
12207
12209 SDValue N0 = N->getOperand(0);
12210 SDValue N1 = N->getOperand(1);
12211 SDValue N2 = N->getOperand(2);
12212 EVT VT = N->getValueType(0);
12213 unsigned EltSizeInBits = VT.getScalarSizeInBits();
12214
12215 SDValue Cond0, Cond1;
12216 ISD::CondCode CC;
12217 if (!sd_match(N0, m_OneUse(m_SetCC(m_Value(Cond0), m_Value(Cond1),
12218 m_CondCode(CC)))) ||
12219 VT != Cond0.getValueType())
12220 return SDValue();
12221
12222 // Match a signbit check of Cond0 as "Cond0 s<0". Swap select operands if the
12223 // compare is inverted from that pattern ("Cond0 s> -1").
12224 if (CC == ISD::SETLT && isNullOrNullSplat(Cond1))
12225 ; // This is the pattern we are looking for.
12226 else if (CC == ISD::SETGT && isAllOnesOrAllOnesSplat(Cond1))
12227 std::swap(N1, N2);
12228 else
12229 return SDValue();
12230
12231 // (Cond0 s< 0) ? N1 : 0 --> (Cond0 s>> BW-1) & freeze(N1)
12232 if (isNullOrNullSplat(N2)) {
12233 SDLoc DL(N);
12234 SDValue ShiftAmt = DAG.getShiftAmountConstant(EltSizeInBits - 1, VT, DL);
12235 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, Cond0, ShiftAmt);
12236 return DAG.getNode(ISD::AND, DL, VT, Sra, DAG.getFreeze(N1));
12237 }
12238
12239 // (Cond0 s< 0) ? -1 : N2 --> (Cond0 s>> BW-1) | freeze(N2)
12240 if (isAllOnesOrAllOnesSplat(N1)) {
12241 SDLoc DL(N);
12242 SDValue ShiftAmt = DAG.getShiftAmountConstant(EltSizeInBits - 1, VT, DL);
12243 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, Cond0, ShiftAmt);
12244 return DAG.getNode(ISD::OR, DL, VT, Sra, DAG.getFreeze(N2));
12245 }
12246
12247 // If we have to invert the sign bit mask, only do that transform if the
12248 // target has a bitwise 'and not' instruction (the invert is free).
12249 // (Cond0 s< -0) ? 0 : N2 --> ~(Cond0 s>> BW-1) & freeze(N2)
12250 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12251 if (isNullOrNullSplat(N1) && TLI.hasAndNot(N1)) {
12252 SDLoc DL(N);
12253 SDValue ShiftAmt = DAG.getShiftAmountConstant(EltSizeInBits - 1, VT, DL);
12254 SDValue Sra = DAG.getNode(ISD::SRA, DL, VT, Cond0, ShiftAmt);
12255 SDValue Not = DAG.getNOT(DL, Sra, VT);
12256 return DAG.getNode(ISD::AND, DL, VT, Not, DAG.getFreeze(N2));
12257 }
12258
12259 // TODO: There's another pattern in this family, but it may require
12260 // implementing hasOrNot() to check for profitability:
12261 // (Cond0 s> -1) ? -1 : N2 --> ~(Cond0 s>> BW-1) | freeze(N2)
12262
12263 return SDValue();
12264}
12265
12266// Match SELECTs with absolute difference patterns.
12267// (select (setcc a, b, set?gt), (sub a, b), (sub b, a)) --> (abd? a, b)
12268// (select (setcc a, b, set?ge), (sub a, b), (sub b, a)) --> (abd? a, b)
12269// (select (setcc a, b, set?lt), (sub b, a), (sub a, b)) --> (abd? a, b)
12270// (select (setcc a, b, set?le), (sub b, a), (sub a, b)) --> (abd? a, b)
12271SDValue DAGCombiner::foldSelectToABD(SDValue LHS, SDValue RHS, SDValue True,
12272 SDValue False, ISD::CondCode CC,
12273 const SDLoc &DL) {
12274 bool IsSigned = isSignedIntSetCC(CC);
12275 unsigned ABDOpc = IsSigned ? ISD::ABDS : ISD::ABDU;
12276 EVT VT = LHS.getValueType();
12277
12278 if (LegalOperations && !hasOperation(ABDOpc, VT))
12279 return SDValue();
12280
12281 switch (CC) {
12282 case ISD::SETGT:
12283 case ISD::SETGE:
12284 case ISD::SETUGT:
12285 case ISD::SETUGE:
12286 if (sd_match(True, m_Sub(m_Specific(LHS), m_Specific(RHS))) &&
12288 return DAG.getNode(ABDOpc, DL, VT, LHS, RHS);
12289 if (sd_match(True, m_Sub(m_Specific(RHS), m_Specific(LHS))) &&
12290 sd_match(False, m_Sub(m_Specific(LHS), m_Specific(RHS))) &&
12291 hasOperation(ABDOpc, VT))
12292 return DAG.getNegative(DAG.getNode(ABDOpc, DL, VT, LHS, RHS), DL, VT);
12293 break;
12294 case ISD::SETLT:
12295 case ISD::SETLE:
12296 case ISD::SETULT:
12297 case ISD::SETULE:
12298 if (sd_match(True, m_Sub(m_Specific(RHS), m_Specific(LHS))) &&
12300 return DAG.getNode(ABDOpc, DL, VT, LHS, RHS);
12301 if (sd_match(True, m_Sub(m_Specific(LHS), m_Specific(RHS))) &&
12302 sd_match(False, m_Sub(m_Specific(RHS), m_Specific(LHS))) &&
12303 hasOperation(ABDOpc, VT))
12304 return DAG.getNegative(DAG.getNode(ABDOpc, DL, VT, LHS, RHS), DL, VT);
12305 break;
12306 default:
12307 break;
12308 }
12309
12310 return SDValue();
12311}
12312
12313// ([v]select (ugt x, C), (add x, ~C), x) -> (umin (add x, ~C), x)
12314// ([v]select (ult x, C), x, (add x, -C)) -> (umin x, (add x, -C))
12315SDValue DAGCombiner::foldSelectToUMin(SDValue LHS, SDValue RHS, SDValue True,
12316 SDValue False, ISD::CondCode CC,
12317 const SDLoc &DL) {
12318 APInt C;
12319 EVT VT = True.getValueType();
12320 if (sd_match(RHS, m_ConstInt(C)) && hasUMin(VT)) {
12321 if (CC == ISD::SETUGT && LHS == False &&
12322 sd_match(True, m_Add(m_Specific(False), m_SpecificInt(~C)))) {
12323 SDValue AddC = DAG.getConstant(~C, DL, VT);
12324 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, False, AddC);
12325 return DAG.getNode(ISD::UMIN, DL, VT, Add, False);
12326 }
12327 if (CC == ISD::SETULT && LHS == True &&
12328 sd_match(False, m_Add(m_Specific(True), m_SpecificInt(-C)))) {
12329 SDValue AddC = DAG.getConstant(-C, DL, VT);
12330 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, True, AddC);
12331 return DAG.getNode(ISD::UMIN, DL, VT, True, Add);
12332 }
12333 }
12334 return SDValue();
12335}
12336
12337SDValue DAGCombiner::visitSELECT(SDNode *N) {
12338 SDValue N0 = N->getOperand(0);
12339 SDValue N1 = N->getOperand(1);
12340 SDValue N2 = N->getOperand(2);
12341 EVT VT = N->getValueType(0);
12342 EVT VT0 = N0.getValueType();
12343 SDLoc DL(N);
12344 SDNodeFlags Flags = N->getFlags();
12345
12346 if (SDValue V = DAG.simplifySelect(N0, N1, N2))
12347 return V;
12348
12350 return V;
12351
12352 // select (not Cond), N1, N2 -> select Cond, N2, N1
12353 if (SDValue F = extractBooleanFlip(N0, DAG, TLI, false))
12354 return DAG.getSelect(DL, VT, F, N2, N1, Flags);
12355
12356 if (SDValue V = foldSelectOfConstants(N))
12357 return V;
12358
12359 // If we can fold this based on the true/false value, do so.
12360 if (SimplifySelectOps(N, N1, N2))
12361 return SDValue(N, 0); // Don't revisit N.
12362
12363 if (VT0 == MVT::i1) {
12364 // The code in this block deals with the following 2 equivalences:
12365 // select(C0|C1, x, y) <=> select(C0, x, select(C1, x, y))
12366 // select(C0&C1, x, y) <=> select(C0, select(C1, x, y), y)
12367 // The target can specify its preferred form with the
12368 // shouldNormalizeToSelectSequence() callback. However we always transform
12369 // to the right anyway if we find the inner select exists in the DAG anyway
12370 // and we always transform to the left side if we know that we can further
12371 // optimize the combination of the conditions.
12372 bool normalizeToSequence =
12374 // select (and Cond0, Cond1), X, Y
12375 // -> select Cond0, (select Cond1, X, Y), Y
12376 if (N0->getOpcode() == ISD::AND && N0->hasOneUse()) {
12377 SDValue Cond0 = N0->getOperand(0);
12378 SDValue Cond1 = N0->getOperand(1);
12379 SDValue InnerSelect =
12380 DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Cond1, N1, N2, Flags);
12381 if (normalizeToSequence || !InnerSelect.use_empty())
12382 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Cond0,
12383 InnerSelect, N2, Flags);
12384 // Cleanup on failure.
12385 if (InnerSelect.use_empty())
12386 recursivelyDeleteUnusedNodes(InnerSelect.getNode());
12387 }
12388 // select (or Cond0, Cond1), X, Y -> select Cond0, X, (select Cond1, X, Y)
12389 if (N0->getOpcode() == ISD::OR && N0->hasOneUse()) {
12390 SDValue Cond0 = N0->getOperand(0);
12391 SDValue Cond1 = N0->getOperand(1);
12392 SDValue InnerSelect = DAG.getNode(ISD::SELECT, DL, N1.getValueType(),
12393 Cond1, N1, N2, Flags);
12394 if (normalizeToSequence || !InnerSelect.use_empty())
12395 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Cond0, N1,
12396 InnerSelect, Flags);
12397 // Cleanup on failure.
12398 if (InnerSelect.use_empty())
12399 recursivelyDeleteUnusedNodes(InnerSelect.getNode());
12400 }
12401
12402 // select Cond0, (select Cond1, X, Y), Y -> select (and Cond0, Cond1), X, Y
12403 if (N1->getOpcode() == ISD::SELECT && N1->hasOneUse()) {
12404 SDValue N1_0 = N1->getOperand(0);
12405 SDValue N1_1 = N1->getOperand(1);
12406 SDValue N1_2 = N1->getOperand(2);
12407 if (N1_2 == N2 && N0.getValueType() == N1_0.getValueType()) {
12408 // Create the actual and node if we can generate good code for it.
12409 if (!normalizeToSequence) {
12410 SDValue And = DAG.getNode(ISD::AND, DL, N0.getValueType(), N0, N1_0);
12411 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), And, N1_1,
12412 N2, Flags);
12413 }
12414 // Otherwise see if we can optimize the "and" to a better pattern.
12415 if (SDValue Combined = visitANDLike(N0, N1_0, N)) {
12416 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Combined, N1_1,
12417 N2, Flags);
12418 }
12419 }
12420 }
12421 // select Cond0, X, (select Cond1, X, Y) -> select (or Cond0, Cond1), X, Y
12422 if (N2->getOpcode() == ISD::SELECT && N2->hasOneUse()) {
12423 SDValue N2_0 = N2->getOperand(0);
12424 SDValue N2_1 = N2->getOperand(1);
12425 SDValue N2_2 = N2->getOperand(2);
12426 if (N2_1 == N1 && N0.getValueType() == N2_0.getValueType()) {
12427 // Create the actual or node if we can generate good code for it.
12428 if (!normalizeToSequence) {
12429 SDValue Or = DAG.getNode(ISD::OR, DL, N0.getValueType(), N0, N2_0);
12430 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Or, N1,
12431 N2_2, Flags);
12432 }
12433 // Otherwise see if we can optimize to a better pattern.
12434 if (SDValue Combined = visitORLike(N0, N2_0, DL))
12435 return DAG.getNode(ISD::SELECT, DL, N1.getValueType(), Combined, N1,
12436 N2_2, Flags);
12437 }
12438 }
12439
12440 // select usubo(x, y).overflow, (sub y, x), (usubo x, y) -> abdu(x, y)
12441 if (N0.getOpcode() == ISD::USUBO && N0.getResNo() == 1 &&
12442 N2.getNode() == N0.getNode() && N2.getResNo() == 0 &&
12443 N1.getOpcode() == ISD::SUB && N2.getOperand(0) == N1.getOperand(1) &&
12444 N2.getOperand(1) == N1.getOperand(0) &&
12445 (!LegalOperations || TLI.isOperationLegal(ISD::ABDU, VT)))
12446 return DAG.getNode(ISD::ABDU, DL, VT, N0.getOperand(0), N0.getOperand(1));
12447
12448 // select usubo(x, y).overflow, (usubo x, y), (sub y, x) -> neg (abdu x, y)
12449 if (N0.getOpcode() == ISD::USUBO && N0.getResNo() == 1 &&
12450 N1.getNode() == N0.getNode() && N1.getResNo() == 0 &&
12451 N2.getOpcode() == ISD::SUB && N2.getOperand(0) == N1.getOperand(1) &&
12452 N2.getOperand(1) == N1.getOperand(0) &&
12453 (!LegalOperations || TLI.isOperationLegal(ISD::ABDU, VT)))
12454 return DAG.getNegative(
12455 DAG.getNode(ISD::ABDU, DL, VT, N0.getOperand(0), N0.getOperand(1)),
12456 DL, VT);
12457 }
12458
12459 // Fold selects based on a setcc into other things, such as min/max/abs.
12460 if (N0.getOpcode() == ISD::SETCC) {
12461 SDValue Cond0 = N0.getOperand(0), Cond1 = N0.getOperand(1);
12463
12464 // select (fcmp lt x, y), x, y -> fminnum x, y
12465 // select (fcmp gt x, y), x, y -> fmaxnum x, y
12466 //
12467 // This is OK if we don't care what happens if either operand is a NaN.
12468 if (N0.hasOneUse() && isLegalToCombineMinNumMaxNum(DAG, N1, N2, Flags, TLI))
12469 if (SDValue FMinMax =
12470 combineMinNumMaxNum(DL, VT, Cond0, Cond1, N1, N2, CC))
12471 return FMinMax;
12472
12473 // Use 'unsigned add with overflow' to optimize an unsigned saturating add.
12474 // This is conservatively limited to pre-legal-operations to give targets
12475 // a chance to reverse the transform if they want to do that. Also, it is
12476 // unlikely that the pattern would be formed late, so it's probably not
12477 // worth going through the other checks.
12478 if (!LegalOperations && TLI.isOperationLegalOrCustom(ISD::UADDO, VT) &&
12479 CC == ISD::SETUGT && N0.hasOneUse() && isAllOnesConstant(N1) &&
12480 N2.getOpcode() == ISD::ADD && Cond0 == N2.getOperand(0)) {
12481 auto *C = dyn_cast<ConstantSDNode>(N2.getOperand(1));
12482 auto *NotC = dyn_cast<ConstantSDNode>(Cond1);
12483 if (C && NotC && C->getAPIntValue() == ~NotC->getAPIntValue()) {
12484 // select (setcc Cond0, ~C, ugt), -1, (add Cond0, C) -->
12485 // uaddo Cond0, C; select uaddo.1, -1, uaddo.0
12486 //
12487 // The IR equivalent of this transform would have this form:
12488 // %a = add %x, C
12489 // %c = icmp ugt %x, ~C
12490 // %r = select %c, -1, %a
12491 // =>
12492 // %u = call {iN,i1} llvm.uadd.with.overflow(%x, C)
12493 // %u0 = extractvalue %u, 0
12494 // %u1 = extractvalue %u, 1
12495 // %r = select %u1, -1, %u0
12496 SDVTList VTs = DAG.getVTList(VT, VT0);
12497 SDValue UAO = DAG.getNode(ISD::UADDO, DL, VTs, Cond0, N2.getOperand(1));
12498 return DAG.getSelect(DL, VT, UAO.getValue(1), N1, UAO.getValue(0));
12499 }
12500 }
12501
12502 if (TLI.isOperationLegal(ISD::SELECT_CC, VT) ||
12503 (!LegalOperations &&
12505 // Any flags available in a select/setcc fold will be on the setcc as they
12506 // migrated from fcmp
12507 return DAG.getNode(ISD::SELECT_CC, DL, VT, Cond0, Cond1, N1, N2,
12508 N0.getOperand(2), N0->getFlags());
12509 }
12510
12511 if (SDValue ABD = foldSelectToABD(Cond0, Cond1, N1, N2, CC, DL))
12512 return ABD;
12513
12514 if (SDValue NewSel = SimplifySelect(DL, N0, N1, N2))
12515 return NewSel;
12516
12517 // (select (ugt x, C), (add x, ~C), x) -> (umin (add x, ~C), x)
12518 // (select (ult x, C), x, (add x, -C)) -> (umin x, (add x, -C))
12519 if (SDValue UMin = foldSelectToUMin(Cond0, Cond1, N1, N2, CC, DL))
12520 return UMin;
12521 }
12522
12523 if (!VT.isVector())
12524 if (SDValue BinOp = foldSelectOfBinops(N))
12525 return BinOp;
12526
12527 if (SDValue R = combineSelectAsExtAnd(N0, N1, N2, DL, DAG))
12528 return R;
12529
12530 return SDValue();
12531}
12532
12533// This function assumes all the vselect's arguments are CONCAT_VECTOR
12534// nodes and that the condition is a BV of ConstantSDNodes (or undefs).
12536 SDLoc DL(N);
12537 SDValue Cond = N->getOperand(0);
12538 SDValue LHS = N->getOperand(1);
12539 SDValue RHS = N->getOperand(2);
12540 EVT VT = N->getValueType(0);
12541 int NumElems = VT.getVectorNumElements();
12542 assert(LHS.getOpcode() == ISD::CONCAT_VECTORS &&
12543 RHS.getOpcode() == ISD::CONCAT_VECTORS &&
12544 Cond.getOpcode() == ISD::BUILD_VECTOR);
12545
12546 // CONCAT_VECTOR can take an arbitrary number of arguments. We only care about
12547 // binary ones here.
12548 if (LHS->getNumOperands() != 2 || RHS->getNumOperands() != 2)
12549 return SDValue();
12550
12551 // We're sure we have an even number of elements due to the
12552 // concat_vectors we have as arguments to vselect.
12553 // Skip BV elements until we find one that's not an UNDEF
12554 // After we find an UNDEF element, keep looping until we get to half the
12555 // length of the BV and see if all the non-undef nodes are the same.
12556 ConstantSDNode *BottomHalf = nullptr;
12557 for (int i = 0; i < NumElems / 2; ++i) {
12558 if (Cond->getOperand(i)->isUndef())
12559 continue;
12560
12561 if (BottomHalf == nullptr)
12562 BottomHalf = cast<ConstantSDNode>(Cond.getOperand(i));
12563 else if (Cond->getOperand(i).getNode() != BottomHalf)
12564 return SDValue();
12565 }
12566
12567 // Do the same for the second half of the BuildVector
12568 ConstantSDNode *TopHalf = nullptr;
12569 for (int i = NumElems / 2; i < NumElems; ++i) {
12570 if (Cond->getOperand(i)->isUndef())
12571 continue;
12572
12573 if (TopHalf == nullptr)
12574 TopHalf = cast<ConstantSDNode>(Cond.getOperand(i));
12575 else if (Cond->getOperand(i).getNode() != TopHalf)
12576 return SDValue();
12577 }
12578
12579 assert(TopHalf && BottomHalf &&
12580 "One half of the selector was all UNDEFs and the other was all the "
12581 "same value. This should have been addressed before this function.");
12582 return DAG.getNode(
12584 BottomHalf->isZero() ? RHS->getOperand(0) : LHS->getOperand(0),
12585 TopHalf->isZero() ? RHS->getOperand(1) : LHS->getOperand(1));
12586}
12587
12588bool refineUniformBase(SDValue &BasePtr, SDValue &Index, bool IndexIsScaled,
12589 SelectionDAG &DAG, const SDLoc &DL) {
12590
12591 // Only perform the transformation when existing operands can be reused.
12592 if (IndexIsScaled)
12593 return false;
12594
12595 if (!isNullConstant(BasePtr) && !Index.hasOneUse())
12596 return false;
12597
12598 EVT VT = BasePtr.getValueType();
12599
12600 if (SDValue SplatVal = DAG.getSplatValue(Index);
12601 SplatVal && !isNullConstant(SplatVal) &&
12602 SplatVal.getValueType() == VT) {
12603 BasePtr = DAG.getNode(ISD::ADD, DL, VT, BasePtr, SplatVal);
12604 Index = DAG.getSplat(Index.getValueType(), DL, DAG.getConstant(0, DL, VT));
12605 return true;
12606 }
12607
12608 if (Index.getOpcode() != ISD::ADD)
12609 return false;
12610
12611 if (SDValue SplatVal = DAG.getSplatValue(Index.getOperand(0));
12612 SplatVal && SplatVal.getValueType() == VT) {
12613 BasePtr = DAG.getNode(ISD::ADD, DL, VT, BasePtr, SplatVal);
12614 Index = Index.getOperand(1);
12615 return true;
12616 }
12617 if (SDValue SplatVal = DAG.getSplatValue(Index.getOperand(1));
12618 SplatVal && SplatVal.getValueType() == VT) {
12619 BasePtr = DAG.getNode(ISD::ADD, DL, VT, BasePtr, SplatVal);
12620 Index = Index.getOperand(0);
12621 return true;
12622 }
12623 return false;
12624}
12625
12626// Fold sext/zext of index into index type.
12627bool refineIndexType(SDValue &Index, ISD::MemIndexType &IndexType, EVT DataVT,
12628 SelectionDAG &DAG) {
12629 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12630
12631 // It's always safe to look through zero extends.
12632 if (Index.getOpcode() == ISD::ZERO_EXTEND) {
12633 if (TLI.shouldRemoveExtendFromGSIndex(Index, DataVT)) {
12634 IndexType = ISD::UNSIGNED_SCALED;
12635 Index = Index.getOperand(0);
12636 return true;
12637 }
12638 if (ISD::isIndexTypeSigned(IndexType)) {
12639 IndexType = ISD::UNSIGNED_SCALED;
12640 return true;
12641 }
12642 }
12643
12644 // It's only safe to look through sign extends when Index is signed.
12645 if (Index.getOpcode() == ISD::SIGN_EXTEND &&
12646 ISD::isIndexTypeSigned(IndexType) &&
12647 TLI.shouldRemoveExtendFromGSIndex(Index, DataVT)) {
12648 Index = Index.getOperand(0);
12649 return true;
12650 }
12651
12652 return false;
12653}
12654
12655SDValue DAGCombiner::visitVPSCATTER(SDNode *N) {
12656 VPScatterSDNode *MSC = cast<VPScatterSDNode>(N);
12657 SDValue Mask = MSC->getMask();
12658 SDValue Chain = MSC->getChain();
12659 SDValue Index = MSC->getIndex();
12660 SDValue Scale = MSC->getScale();
12661 SDValue StoreVal = MSC->getValue();
12662 SDValue BasePtr = MSC->getBasePtr();
12663 SDValue VL = MSC->getVectorLength();
12664 ISD::MemIndexType IndexType = MSC->getIndexType();
12665 SDLoc DL(N);
12666
12667 // Zap scatters with a zero mask.
12669 return Chain;
12670
12671 if (refineUniformBase(BasePtr, Index, MSC->isIndexScaled(), DAG, DL)) {
12672 SDValue Ops[] = {Chain, StoreVal, BasePtr, Index, Scale, Mask, VL};
12673 return DAG.getScatterVP(DAG.getVTList(MVT::Other), MSC->getMemoryVT(),
12674 DL, Ops, MSC->getMemOperand(), IndexType);
12675 }
12676
12677 if (refineIndexType(Index, IndexType, StoreVal.getValueType(), DAG)) {
12678 SDValue Ops[] = {Chain, StoreVal, BasePtr, Index, Scale, Mask, VL};
12679 return DAG.getScatterVP(DAG.getVTList(MVT::Other), MSC->getMemoryVT(),
12680 DL, Ops, MSC->getMemOperand(), IndexType);
12681 }
12682
12683 return SDValue();
12684}
12685
12686SDValue DAGCombiner::visitMSCATTER(SDNode *N) {
12687 MaskedScatterSDNode *MSC = cast<MaskedScatterSDNode>(N);
12688 SDValue Mask = MSC->getMask();
12689 SDValue Chain = MSC->getChain();
12690 SDValue Index = MSC->getIndex();
12691 SDValue Scale = MSC->getScale();
12692 SDValue StoreVal = MSC->getValue();
12693 SDValue BasePtr = MSC->getBasePtr();
12694 ISD::MemIndexType IndexType = MSC->getIndexType();
12695 SDLoc DL(N);
12696
12697 // Zap scatters with a zero mask.
12699 return Chain;
12700
12701 if (refineUniformBase(BasePtr, Index, MSC->isIndexScaled(), DAG, DL)) {
12702 SDValue Ops[] = {Chain, StoreVal, Mask, BasePtr, Index, Scale};
12703 return DAG.getMaskedScatter(DAG.getVTList(MVT::Other), MSC->getMemoryVT(),
12704 DL, Ops, MSC->getMemOperand(), IndexType,
12705 MSC->isTruncatingStore());
12706 }
12707
12708 if (refineIndexType(Index, IndexType, StoreVal.getValueType(), DAG)) {
12709 SDValue Ops[] = {Chain, StoreVal, Mask, BasePtr, Index, Scale};
12710 return DAG.getMaskedScatter(DAG.getVTList(MVT::Other), MSC->getMemoryVT(),
12711 DL, Ops, MSC->getMemOperand(), IndexType,
12712 MSC->isTruncatingStore());
12713 }
12714
12715 return SDValue();
12716}
12717
12718SDValue DAGCombiner::visitMSTORE(SDNode *N) {
12719 MaskedStoreSDNode *MST = cast<MaskedStoreSDNode>(N);
12720 SDValue Mask = MST->getMask();
12721 SDValue Chain = MST->getChain();
12722 SDValue Value = MST->getValue();
12723 SDValue Ptr = MST->getBasePtr();
12724
12725 // Zap masked stores with a zero mask.
12727 return Chain;
12728
12729 // Remove a masked store if base pointers and masks are equal.
12730 if (MaskedStoreSDNode *MST1 = dyn_cast<MaskedStoreSDNode>(Chain)) {
12731 if (MST->isUnindexed() && MST->isSimple() && MST1->isUnindexed() &&
12732 MST1->isSimple() && MST1->getBasePtr() == Ptr &&
12733 !MST->getBasePtr().isUndef() &&
12734 ((Mask == MST1->getMask() && MST->getMemoryVT().getStoreSize() ==
12735 MST1->getMemoryVT().getStoreSize()) ||
12737 TypeSize::isKnownLE(MST1->getMemoryVT().getStoreSize(),
12738 MST->getMemoryVT().getStoreSize())) {
12739 CombineTo(MST1, MST1->getChain());
12740 if (N->getOpcode() != ISD::DELETED_NODE)
12741 AddToWorklist(N);
12742 return SDValue(N, 0);
12743 }
12744 }
12745
12746 // If this is a masked load with an all ones mask, we can use a unmasked load.
12747 // FIXME: Can we do this for indexed, compressing, or truncating stores?
12748 if (ISD::isConstantSplatVectorAllOnes(Mask.getNode()) && MST->isUnindexed() &&
12749 !MST->isCompressingStore() && !MST->isTruncatingStore())
12750 return DAG.getStore(MST->getChain(), SDLoc(N), MST->getValue(),
12751 MST->getBasePtr(), MST->getPointerInfo(),
12752 MST->getBaseAlign(), MST->getMemOperand()->getFlags(),
12753 MST->getAAInfo());
12754
12755 // Try transforming N to an indexed store.
12756 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
12757 return SDValue(N, 0);
12758
12759 if (MST->isTruncatingStore() && MST->isUnindexed() &&
12760 Value.getValueType().isInteger() &&
12762 !cast<ConstantSDNode>(Value)->isOpaque())) {
12763 APInt TruncDemandedBits =
12764 APInt::getLowBitsSet(Value.getScalarValueSizeInBits(),
12766
12767 // See if we can simplify the operation with
12768 // SimplifyDemandedBits, which only works if the value has a single use.
12769 if (SimplifyDemandedBits(Value, TruncDemandedBits)) {
12770 // Re-visit the store if anything changed and the store hasn't been merged
12771 // with another node (N is deleted) SimplifyDemandedBits will add Value's
12772 // node back to the worklist if necessary, but we also need to re-visit
12773 // the Store node itself.
12774 if (N->getOpcode() != ISD::DELETED_NODE)
12775 AddToWorklist(N);
12776 return SDValue(N, 0);
12777 }
12778 }
12779
12780 // If this is a TRUNC followed by a masked store, fold this into a masked
12781 // truncating store. We can do this even if this is already a masked
12782 // truncstore.
12783 // TODO: Try combine to masked compress store if possiable.
12784 if ((Value.getOpcode() == ISD::TRUNCATE) && Value->hasOneUse() &&
12785 MST->isUnindexed() && !MST->isCompressingStore() &&
12786 TLI.canCombineTruncStore(Value.getOperand(0).getValueType(),
12787 MST->getMemoryVT(), LegalOperations)) {
12788 auto Mask = TLI.promoteTargetBoolean(DAG, MST->getMask(),
12789 Value.getOperand(0).getValueType());
12790 return DAG.getMaskedStore(Chain, SDLoc(N), Value.getOperand(0), Ptr,
12791 MST->getOffset(), Mask, MST->getMemoryVT(),
12792 MST->getMemOperand(), MST->getAddressingMode(),
12793 /*IsTruncating=*/true);
12794 }
12795
12796 return SDValue();
12797}
12798
12799SDValue DAGCombiner::visitVP_STRIDED_STORE(SDNode *N) {
12800 auto *SST = cast<VPStridedStoreSDNode>(N);
12801 EVT EltVT = SST->getValue().getValueType().getVectorElementType();
12802 // Combine strided stores with unit-stride to a regular VP store.
12803 if (auto *CStride = dyn_cast<ConstantSDNode>(SST->getStride());
12804 CStride && CStride->getZExtValue() == EltVT.getStoreSize()) {
12805 return DAG.getStoreVP(SST->getChain(), SDLoc(N), SST->getValue(),
12806 SST->getBasePtr(), SST->getOffset(), SST->getMask(),
12807 SST->getVectorLength(), SST->getMemoryVT(),
12808 SST->getMemOperand(), SST->getAddressingMode(),
12809 SST->isTruncatingStore(), SST->isCompressingStore());
12810 }
12811 return SDValue();
12812}
12813
12814SDValue DAGCombiner::visitVECTOR_COMPRESS(SDNode *N) {
12815 SDLoc DL(N);
12816 SDValue Vec = N->getOperand(0);
12817 SDValue Mask = N->getOperand(1);
12818 SDValue Passthru = N->getOperand(2);
12819 EVT VecVT = Vec.getValueType();
12820
12821 bool HasPassthru = !Passthru.isUndef();
12822
12823 APInt SplatVal;
12824 if (ISD::isConstantSplatVector(Mask.getNode(), SplatVal))
12825 return TLI.isConstTrueVal(Mask) ? Vec : Passthru;
12826
12827 if (Vec.isUndef() || Mask.isUndef())
12828 return Passthru;
12829
12830 // No need for potentially expensive compress if the mask is constant.
12833 EVT ScalarVT = VecVT.getVectorElementType();
12834 unsigned NumSelected = 0;
12835 unsigned NumElmts = VecVT.getVectorNumElements();
12836 for (unsigned I = 0; I < NumElmts; ++I) {
12837 SDValue MaskI = Mask.getOperand(I);
12838 // We treat undef mask entries as "false".
12839 if (MaskI.isUndef())
12840 continue;
12841
12842 if (TLI.isConstTrueVal(MaskI)) {
12843 SDValue VecI = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ScalarVT, Vec,
12844 DAG.getVectorIdxConstant(I, DL));
12845 Ops.push_back(VecI);
12846 NumSelected++;
12847 }
12848 }
12849 for (unsigned Rest = NumSelected; Rest < NumElmts; ++Rest) {
12850 SDValue Val =
12851 HasPassthru
12852 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ScalarVT, Passthru,
12853 DAG.getVectorIdxConstant(Rest, DL))
12854 : DAG.getUNDEF(ScalarVT);
12855 Ops.push_back(Val);
12856 }
12857 return DAG.getBuildVector(VecVT, DL, Ops);
12858 }
12859
12860 return SDValue();
12861}
12862
12863SDValue DAGCombiner::visitVPGATHER(SDNode *N) {
12864 VPGatherSDNode *MGT = cast<VPGatherSDNode>(N);
12865 SDValue Mask = MGT->getMask();
12866 SDValue Chain = MGT->getChain();
12867 SDValue Index = MGT->getIndex();
12868 SDValue Scale = MGT->getScale();
12869 SDValue BasePtr = MGT->getBasePtr();
12870 SDValue VL = MGT->getVectorLength();
12871 ISD::MemIndexType IndexType = MGT->getIndexType();
12872 SDLoc DL(N);
12873
12874 if (refineUniformBase(BasePtr, Index, MGT->isIndexScaled(), DAG, DL)) {
12875 SDValue Ops[] = {Chain, BasePtr, Index, Scale, Mask, VL};
12876 return DAG.getGatherVP(
12877 DAG.getVTList(N->getValueType(0), MVT::Other), MGT->getMemoryVT(), DL,
12878 Ops, MGT->getMemOperand(), IndexType);
12879 }
12880
12881 if (refineIndexType(Index, IndexType, N->getValueType(0), DAG)) {
12882 SDValue Ops[] = {Chain, BasePtr, Index, Scale, Mask, VL};
12883 return DAG.getGatherVP(
12884 DAG.getVTList(N->getValueType(0), MVT::Other), MGT->getMemoryVT(), DL,
12885 Ops, MGT->getMemOperand(), IndexType);
12886 }
12887
12888 return SDValue();
12889}
12890
12891SDValue DAGCombiner::visitMGATHER(SDNode *N) {
12892 MaskedGatherSDNode *MGT = cast<MaskedGatherSDNode>(N);
12893 SDValue Mask = MGT->getMask();
12894 SDValue Chain = MGT->getChain();
12895 SDValue Index = MGT->getIndex();
12896 SDValue Scale = MGT->getScale();
12897 SDValue PassThru = MGT->getPassThru();
12898 SDValue BasePtr = MGT->getBasePtr();
12899 ISD::MemIndexType IndexType = MGT->getIndexType();
12900 SDLoc DL(N);
12901
12902 // Zap gathers with a zero mask.
12904 return CombineTo(N, PassThru, MGT->getChain());
12905
12906 if (refineUniformBase(BasePtr, Index, MGT->isIndexScaled(), DAG, DL)) {
12907 SDValue Ops[] = {Chain, PassThru, Mask, BasePtr, Index, Scale};
12908 return DAG.getMaskedGather(
12909 DAG.getVTList(N->getValueType(0), MVT::Other), MGT->getMemoryVT(), DL,
12910 Ops, MGT->getMemOperand(), IndexType, MGT->getExtensionType());
12911 }
12912
12913 if (refineIndexType(Index, IndexType, N->getValueType(0), DAG)) {
12914 SDValue Ops[] = {Chain, PassThru, Mask, BasePtr, Index, Scale};
12915 return DAG.getMaskedGather(
12916 DAG.getVTList(N->getValueType(0), MVT::Other), MGT->getMemoryVT(), DL,
12917 Ops, MGT->getMemOperand(), IndexType, MGT->getExtensionType());
12918 }
12919
12920 return SDValue();
12921}
12922
12923SDValue DAGCombiner::visitMLOAD(SDNode *N) {
12924 MaskedLoadSDNode *MLD = cast<MaskedLoadSDNode>(N);
12925 SDValue Mask = MLD->getMask();
12926
12927 // Zap masked loads with a zero mask.
12929 return CombineTo(N, MLD->getPassThru(), MLD->getChain());
12930
12931 // If this is a masked load with an all ones mask, we can use a unmasked load.
12932 // FIXME: Can we do this for indexed, expanding, or extending loads?
12933 if (ISD::isConstantSplatVectorAllOnes(Mask.getNode()) && MLD->isUnindexed() &&
12934 !MLD->isExpandingLoad() && MLD->getExtensionType() == ISD::NON_EXTLOAD) {
12935 SDValue NewLd = DAG.getLoad(
12936 N->getValueType(0), SDLoc(N), MLD->getChain(), MLD->getBasePtr(),
12937 MLD->getPointerInfo(), MLD->getBaseAlign(),
12938 MLD->getMemOperand()->getFlags(), MLD->getAAInfo(), MLD->getRanges());
12939 return CombineTo(N, NewLd, NewLd.getValue(1));
12940 }
12941
12942 // Try transforming N to an indexed load.
12943 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
12944 return SDValue(N, 0);
12945
12946 return SDValue();
12947}
12948
12949SDValue DAGCombiner::visitMHISTOGRAM(SDNode *N) {
12950 MaskedHistogramSDNode *HG = cast<MaskedHistogramSDNode>(N);
12951 SDValue Chain = HG->getChain();
12952 SDValue Inc = HG->getInc();
12953 SDValue Mask = HG->getMask();
12954 SDValue BasePtr = HG->getBasePtr();
12955 SDValue Index = HG->getIndex();
12956 SDLoc DL(HG);
12957
12958 EVT MemVT = HG->getMemoryVT();
12959 EVT DataVT = Index.getValueType();
12960 MachineMemOperand *MMO = HG->getMemOperand();
12961 ISD::MemIndexType IndexType = HG->getIndexType();
12962
12964 return Chain;
12965
12966 if (refineUniformBase(BasePtr, Index, HG->isIndexScaled(), DAG, DL) ||
12967 refineIndexType(Index, IndexType, DataVT, DAG)) {
12968 SDValue Ops[] = {Chain, Inc, Mask, BasePtr, Index,
12969 HG->getScale(), HG->getIntID()};
12970 return DAG.getMaskedHistogram(DAG.getVTList(MVT::Other), MemVT, DL, Ops,
12971 MMO, IndexType);
12972 }
12973
12974 return SDValue();
12975}
12976
12977SDValue DAGCombiner::visitPARTIAL_REDUCE_MLA(SDNode *N) {
12978 if (SDValue Res = foldPartialReduceMLAMulOp(N))
12979 return Res;
12980 if (SDValue Res = foldPartialReduceAdd(N))
12981 return Res;
12982 return SDValue();
12983}
12984
12985// partial_reduce_*mla(acc, mul(ext(a), ext(b)), splat(1))
12986// -> partial_reduce_*mla(acc, a, b)
12987//
12988// partial_reduce_*mla(acc, mul(ext(x), splat(C)), splat(1))
12989// -> partial_reduce_*mla(acc, x, C)
12990SDValue DAGCombiner::foldPartialReduceMLAMulOp(SDNode *N) {
12991 SDLoc DL(N);
12992 auto *Context = DAG.getContext();
12993 SDValue Acc = N->getOperand(0);
12994 SDValue Op1 = N->getOperand(1);
12995 SDValue Op2 = N->getOperand(2);
12996
12997 unsigned Opc = Op1->getOpcode();
12998 if (Opc != ISD::MUL && Opc != ISD::SHL)
12999 return SDValue();
13000
13001 SDValue LHS = Op1->getOperand(0);
13002 SDValue RHS = Op1->getOperand(1);
13003
13004 // Try to treat (shl %a, %c) as (mul %a, (1 << %c)) for constant %c.
13005 if (Opc == ISD::SHL) {
13006 APInt C;
13007 if (!ISD::isConstantSplatVector(RHS.getNode(), C))
13008 return SDValue();
13009
13010 RHS =
13011 DAG.getSplatVector(RHS.getValueType(), DL,
13012 DAG.getConstant(APInt(C.getBitWidth(), 1).shl(C), DL,
13013 RHS.getValueType().getScalarType()));
13014 Opc = ISD::MUL;
13015 }
13016
13017 APInt C;
13018 if (Opc != ISD::MUL || !ISD::isConstantSplatVector(Op2.getNode(), C) ||
13019 !C.isOne())
13020 return SDValue();
13021
13022 unsigned LHSOpcode = LHS->getOpcode();
13023 if (!ISD::isExtOpcode(LHSOpcode))
13024 return SDValue();
13025
13026 SDValue LHSExtOp = LHS->getOperand(0);
13027 EVT LHSExtOpVT = LHSExtOp.getValueType();
13028
13029 // partial_reduce_*mla(acc, mul(ext(x), splat(C)), splat(1))
13030 // -> partial_reduce_*mla(acc, x, C)
13031 if (ISD::isConstantSplatVector(RHS.getNode(), C)) {
13032 // TODO: Make use of partial_reduce_sumla here
13033 APInt CTrunc = C.trunc(LHSExtOpVT.getScalarSizeInBits());
13034 unsigned LHSBits = LHS.getValueType().getScalarSizeInBits();
13035 if ((LHSOpcode != ISD::ZERO_EXTEND || CTrunc.zext(LHSBits) != C) &&
13036 (LHSOpcode != ISD::SIGN_EXTEND || CTrunc.sext(LHSBits) != C))
13037 return SDValue();
13038
13039 unsigned NewOpcode = LHSOpcode == ISD::SIGN_EXTEND
13040 ? ISD::PARTIAL_REDUCE_SMLA
13041 : ISD::PARTIAL_REDUCE_UMLA;
13042
13043 // Only perform these combines if the target supports folding
13044 // the extends into the operation.
13046 NewOpcode, TLI.getTypeToTransformTo(*Context, N->getValueType(0)),
13047 TLI.getTypeToTransformTo(*Context, LHSExtOpVT)))
13048 return SDValue();
13049
13050 return DAG.getNode(NewOpcode, DL, N->getValueType(0), Acc, LHSExtOp,
13051 DAG.getConstant(CTrunc, DL, LHSExtOpVT));
13052 }
13053
13054 unsigned RHSOpcode = RHS->getOpcode();
13055 if (!ISD::isExtOpcode(RHSOpcode))
13056 return SDValue();
13057
13058 SDValue RHSExtOp = RHS->getOperand(0);
13059 if (LHSExtOpVT != RHSExtOp.getValueType())
13060 return SDValue();
13061
13062 unsigned NewOpc;
13063 if (LHSOpcode == ISD::SIGN_EXTEND && RHSOpcode == ISD::SIGN_EXTEND)
13064 NewOpc = ISD::PARTIAL_REDUCE_SMLA;
13065 else if (LHSOpcode == ISD::ZERO_EXTEND && RHSOpcode == ISD::ZERO_EXTEND)
13066 NewOpc = ISD::PARTIAL_REDUCE_UMLA;
13067 else if (LHSOpcode == ISD::SIGN_EXTEND && RHSOpcode == ISD::ZERO_EXTEND)
13068 NewOpc = ISD::PARTIAL_REDUCE_SUMLA;
13069 else if (LHSOpcode == ISD::ZERO_EXTEND && RHSOpcode == ISD::SIGN_EXTEND) {
13070 NewOpc = ISD::PARTIAL_REDUCE_SUMLA;
13071 std::swap(LHSExtOp, RHSExtOp);
13072 } else
13073 return SDValue();
13074 // For a 2-stage extend the signedness of both of the extends must match
13075 // If the mul has the same type, there is no outer extend, and thus we
13076 // can simply use the inner extends to pick the result node.
13077 // TODO: extend to handle nonneg zext as sext
13078 EVT AccElemVT = Acc.getValueType().getVectorElementType();
13079 if (Op1.getValueType().getVectorElementType() != AccElemVT &&
13080 NewOpc != N->getOpcode())
13081 return SDValue();
13082
13083 // Only perform these combines if the target supports folding
13084 // the extends into the operation.
13086 NewOpc, TLI.getTypeToTransformTo(*Context, N->getValueType(0)),
13087 TLI.getTypeToTransformTo(*Context, LHSExtOpVT)))
13088 return SDValue();
13089
13090 return DAG.getNode(NewOpc, DL, N->getValueType(0), Acc, LHSExtOp, RHSExtOp);
13091}
13092
13093// partial.reduce.umla(acc, zext(op), splat(1))
13094// -> partial.reduce.umla(acc, op, splat(trunc(1)))
13095// partial.reduce.smla(acc, sext(op), splat(1))
13096// -> partial.reduce.smla(acc, op, splat(trunc(1)))
13097// partial.reduce.sumla(acc, sext(op), splat(1))
13098// -> partial.reduce.smla(acc, op, splat(trunc(1)))
13099SDValue DAGCombiner::foldPartialReduceAdd(SDNode *N) {
13100 SDLoc DL(N);
13101 SDValue Acc = N->getOperand(0);
13102 SDValue Op1 = N->getOperand(1);
13103 SDValue Op2 = N->getOperand(2);
13104
13105 APInt ConstantOne;
13106 if (!ISD::isConstantSplatVector(Op2.getNode(), ConstantOne) ||
13107 !ConstantOne.isOne())
13108 return SDValue();
13109
13110 unsigned Op1Opcode = Op1.getOpcode();
13111 if (!ISD::isExtOpcode(Op1Opcode))
13112 return SDValue();
13113
13114 bool Op1IsSigned = Op1Opcode == ISD::SIGN_EXTEND;
13115 bool NodeIsSigned = N->getOpcode() != ISD::PARTIAL_REDUCE_UMLA;
13116 EVT AccElemVT = Acc.getValueType().getVectorElementType();
13117 if (Op1IsSigned != NodeIsSigned &&
13118 Op1.getValueType().getVectorElementType() != AccElemVT)
13119 return SDValue();
13120
13121 unsigned NewOpcode =
13122 Op1IsSigned ? ISD::PARTIAL_REDUCE_SMLA : ISD::PARTIAL_REDUCE_UMLA;
13123
13124 SDValue UnextOp1 = Op1.getOperand(0);
13125 EVT UnextOp1VT = UnextOp1.getValueType();
13126 auto *Context = DAG.getContext();
13128 NewOpcode, TLI.getTypeToTransformTo(*Context, N->getValueType(0)),
13129 TLI.getTypeToTransformTo(*Context, UnextOp1VT)))
13130 return SDValue();
13131
13132 return DAG.getNode(NewOpcode, DL, N->getValueType(0), Acc, UnextOp1,
13133 DAG.getConstant(1, DL, UnextOp1VT));
13134}
13135
13136SDValue DAGCombiner::visitVP_STRIDED_LOAD(SDNode *N) {
13137 auto *SLD = cast<VPStridedLoadSDNode>(N);
13138 EVT EltVT = SLD->getValueType(0).getVectorElementType();
13139 // Combine strided loads with unit-stride to a regular VP load.
13140 if (auto *CStride = dyn_cast<ConstantSDNode>(SLD->getStride());
13141 CStride && CStride->getZExtValue() == EltVT.getStoreSize()) {
13142 SDValue NewLd = DAG.getLoadVP(
13143 SLD->getAddressingMode(), SLD->getExtensionType(), SLD->getValueType(0),
13144 SDLoc(N), SLD->getChain(), SLD->getBasePtr(), SLD->getOffset(),
13145 SLD->getMask(), SLD->getVectorLength(), SLD->getMemoryVT(),
13146 SLD->getMemOperand(), SLD->isExpandingLoad());
13147 return CombineTo(N, NewLd, NewLd.getValue(1));
13148 }
13149 return SDValue();
13150}
13151
13152/// A vector select of 2 constant vectors can be simplified to math/logic to
13153/// avoid a variable select instruction and possibly avoid constant loads.
13154SDValue DAGCombiner::foldVSelectOfConstants(SDNode *N) {
13155 SDValue Cond = N->getOperand(0);
13156 SDValue N1 = N->getOperand(1);
13157 SDValue N2 = N->getOperand(2);
13158 EVT VT = N->getValueType(0);
13159 if (!Cond.hasOneUse() || Cond.getScalarValueSizeInBits() != 1 ||
13163 return SDValue();
13164
13165 // Check if we can use the condition value to increment/decrement a single
13166 // constant value. This simplifies a select to an add and removes a constant
13167 // load/materialization from the general case.
13168 bool AllAddOne = true;
13169 bool AllSubOne = true;
13170 unsigned Elts = VT.getVectorNumElements();
13171 for (unsigned i = 0; i != Elts; ++i) {
13172 SDValue N1Elt = N1.getOperand(i);
13173 SDValue N2Elt = N2.getOperand(i);
13174 if (N1Elt.isUndef())
13175 continue;
13176 // N2 should not contain undef values since it will be reused in the fold.
13177 if (N2Elt.isUndef() || N1Elt.getValueType() != N2Elt.getValueType()) {
13178 AllAddOne = false;
13179 AllSubOne = false;
13180 break;
13181 }
13182
13183 const APInt &C1 = N1Elt->getAsAPIntVal();
13184 const APInt &C2 = N2Elt->getAsAPIntVal();
13185 if (C1 != C2 + 1)
13186 AllAddOne = false;
13187 if (C1 != C2 - 1)
13188 AllSubOne = false;
13189 }
13190
13191 // Further simplifications for the extra-special cases where the constants are
13192 // all 0 or all -1 should be implemented as folds of these patterns.
13193 SDLoc DL(N);
13194 if (AllAddOne || AllSubOne) {
13195 // vselect <N x i1> Cond, C+1, C --> add (zext Cond), C
13196 // vselect <N x i1> Cond, C-1, C --> add (sext Cond), C
13197 auto ExtendOpcode = AllAddOne ? ISD::ZERO_EXTEND : ISD::SIGN_EXTEND;
13198 SDValue ExtendedCond = DAG.getNode(ExtendOpcode, DL, VT, Cond);
13199 return DAG.getNode(ISD::ADD, DL, VT, ExtendedCond, N2);
13200 }
13201
13202 // select Cond, Pow2C, 0 --> (zext Cond) << log2(Pow2C)
13203 APInt Pow2C;
13204 if (ISD::isConstantSplatVector(N1.getNode(), Pow2C) && Pow2C.isPowerOf2() &&
13205 isNullOrNullSplat(N2)) {
13206 SDValue ZextCond = DAG.getZExtOrTrunc(Cond, DL, VT);
13207 SDValue ShAmtC = DAG.getConstant(Pow2C.exactLogBase2(), DL, VT);
13208 return DAG.getNode(ISD::SHL, DL, VT, ZextCond, ShAmtC);
13209 }
13210
13212 return V;
13213
13214 // The general case for select-of-constants:
13215 // vselect <N x i1> Cond, C1, C2 --> xor (and (sext Cond), (C1^C2)), C2
13216 // ...but that only makes sense if a vselect is slower than 2 logic ops, so
13217 // leave that to a machine-specific pass.
13218 return SDValue();
13219}
13220
13221SDValue DAGCombiner::visitVP_SELECT(SDNode *N) {
13222 SDValue N0 = N->getOperand(0);
13223 SDValue N1 = N->getOperand(1);
13224 SDValue N2 = N->getOperand(2);
13225 SDLoc DL(N);
13226
13227 if (SDValue V = DAG.simplifySelect(N0, N1, N2))
13228 return V;
13229
13231 return V;
13232
13233 return SDValue();
13234}
13235
13237 SDValue FVal,
13238 const TargetLowering &TLI,
13239 SelectionDAG &DAG,
13240 const SDLoc &DL) {
13241 EVT VT = TVal.getValueType();
13242 if (!TLI.isTypeLegal(VT))
13243 return SDValue();
13244
13245 EVT CondVT = Cond.getValueType();
13246 assert(CondVT.isVector() && "Vector select expects a vector selector!");
13247
13248 bool IsTAllZero = ISD::isConstantSplatVectorAllZeros(TVal.getNode());
13249 bool IsTAllOne = ISD::isConstantSplatVectorAllOnes(TVal.getNode());
13250 bool IsFAllZero = ISD::isConstantSplatVectorAllZeros(FVal.getNode());
13251 bool IsFAllOne = ISD::isConstantSplatVectorAllOnes(FVal.getNode());
13252
13253 // no vselect(cond, 0/-1, X) or vselect(cond, X, 0/-1), return
13254 if (!IsTAllZero && !IsTAllOne && !IsFAllZero && !IsFAllOne)
13255 return SDValue();
13256
13257 // select Cond, 0, 0 → 0
13258 if (IsTAllZero && IsFAllZero) {
13259 return VT.isFloatingPoint() ? DAG.getConstantFP(0.0, DL, VT)
13260 : DAG.getConstant(0, DL, VT);
13261 }
13262
13263 // check select(setgt lhs, -1), 1, -1 --> or (sra lhs, bitwidth - 1), 1
13264 APInt TValAPInt;
13265 if (Cond.getOpcode() == ISD::SETCC &&
13266 Cond.getOperand(2) == DAG.getCondCode(ISD::SETGT) &&
13267 Cond.getOperand(0).getValueType() == VT && VT.isSimple() &&
13268 ISD::isConstantSplatVector(TVal.getNode(), TValAPInt) &&
13269 TValAPInt.isOne() &&
13270 ISD::isConstantSplatVectorAllOnes(Cond.getOperand(1).getNode()) &&
13272 return SDValue();
13273 }
13274
13275 // To use the condition operand as a bitwise mask, it must have elements that
13276 // are the same size as the select elements. i.e, the condition operand must
13277 // have already been promoted from the IR select condition type <N x i1>.
13278 // Don't check if the types themselves are equal because that excludes
13279 // vector floating-point selects.
13280 if (CondVT.getScalarSizeInBits() != VT.getScalarSizeInBits())
13281 return SDValue();
13282
13283 // Cond value must be 'sign splat' to be converted to a logical op.
13284 if (DAG.ComputeNumSignBits(Cond) != CondVT.getScalarSizeInBits())
13285 return SDValue();
13286
13287 // Try inverting Cond and swapping T/F if it gives all-ones/all-zeros form
13288 if (!IsTAllOne && !IsFAllZero && Cond.hasOneUse() &&
13289 Cond.getOpcode() == ISD::SETCC &&
13290 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT) ==
13291 CondVT) {
13292 if (IsTAllZero || IsFAllOne) {
13293 SDValue CC = Cond.getOperand(2);
13295 cast<CondCodeSDNode>(CC)->get(), Cond.getOperand(0).getValueType());
13296 Cond = DAG.getSetCC(DL, CondVT, Cond.getOperand(0), Cond.getOperand(1),
13297 InverseCC);
13298 std::swap(TVal, FVal);
13299 std::swap(IsTAllOne, IsFAllOne);
13300 std::swap(IsTAllZero, IsFAllZero);
13301 }
13302 }
13303
13305 "Select condition no longer all-sign bits");
13306
13307 // select Cond, -1, 0 → bitcast Cond
13308 if (IsTAllOne && IsFAllZero)
13309 return DAG.getBitcast(VT, Cond);
13310
13311 // select Cond, -1, x → or Cond, x
13312 if (IsTAllOne) {
13313 SDValue X = DAG.getBitcast(CondVT, DAG.getFreeze(FVal));
13314 SDValue Or = DAG.getNode(ISD::OR, DL, CondVT, Cond, X);
13315 return DAG.getBitcast(VT, Or);
13316 }
13317
13318 // select Cond, x, 0 → and Cond, x
13319 if (IsFAllZero) {
13320 SDValue X = DAG.getBitcast(CondVT, DAG.getFreeze(TVal));
13321 SDValue And = DAG.getNode(ISD::AND, DL, CondVT, Cond, X);
13322 return DAG.getBitcast(VT, And);
13323 }
13324
13325 // select Cond, 0, x -> and not(Cond), x
13326 if (IsTAllZero &&
13328 SDValue X = DAG.getBitcast(CondVT, DAG.getFreeze(FVal));
13329 SDValue And =
13330 DAG.getNode(ISD::AND, DL, CondVT, DAG.getNOT(DL, Cond, CondVT), X);
13331 return DAG.getBitcast(VT, And);
13332 }
13333
13334 return SDValue();
13335}
13336
13337SDValue DAGCombiner::visitVSELECT(SDNode *N) {
13338 SDValue N0 = N->getOperand(0);
13339 SDValue N1 = N->getOperand(1);
13340 SDValue N2 = N->getOperand(2);
13341 EVT VT = N->getValueType(0);
13342 SDLoc DL(N);
13343
13344 if (SDValue V = DAG.simplifySelect(N0, N1, N2))
13345 return V;
13346
13348 return V;
13349
13350 // vselect (not Cond), N1, N2 -> vselect Cond, N2, N1
13351 if (!TLI.isTargetCanonicalSelect(N))
13352 if (SDValue F = extractBooleanFlip(N0, DAG, TLI, false))
13353 return DAG.getSelect(DL, VT, F, N2, N1);
13354
13355 // select (sext m), (add X, C), X --> (add X, (and C, (sext m))))
13356 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N2 && N1->hasOneUse() &&
13359 TLI.getBooleanContents(N0.getValueType()) ==
13361 return DAG.getNode(
13362 ISD::ADD, DL, N1.getValueType(), N2,
13363 DAG.getNode(ISD::AND, DL, N0.getValueType(), N1.getOperand(1), N0));
13364 }
13365
13366 // Canonicalize integer abs.
13367 // vselect (setg[te] X, 0), X, -X ->
13368 // vselect (setgt X, -1), X, -X ->
13369 // vselect (setl[te] X, 0), -X, X ->
13370 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
13371 if (N0.getOpcode() == ISD::SETCC) {
13372 SDValue LHS = N0.getOperand(0), RHS = N0.getOperand(1);
13374 bool isAbs = false;
13375 bool RHSIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
13376
13377 if (((RHSIsAllZeros && (CC == ISD::SETGT || CC == ISD::SETGE)) ||
13378 (ISD::isBuildVectorAllOnes(RHS.getNode()) && CC == ISD::SETGT)) &&
13379 N1 == LHS && N2.getOpcode() == ISD::SUB && N1 == N2.getOperand(1))
13381 else if ((RHSIsAllZeros && (CC == ISD::SETLT || CC == ISD::SETLE)) &&
13382 N2 == LHS && N1.getOpcode() == ISD::SUB && N2 == N1.getOperand(1))
13384
13385 if (isAbs) {
13387 return DAG.getNode(ISD::ABS, DL, VT, LHS);
13388
13389 SDValue Shift = DAG.getNode(
13390 ISD::SRA, DL, VT, LHS,
13391 DAG.getShiftAmountConstant(VT.getScalarSizeInBits() - 1, VT, DL));
13392 SDValue Add = DAG.getNode(ISD::ADD, DL, VT, LHS, Shift);
13393 AddToWorklist(Shift.getNode());
13394 AddToWorklist(Add.getNode());
13395 return DAG.getNode(ISD::XOR, DL, VT, Add, Shift);
13396 }
13397
13398 // vselect x, y (fcmp lt x, y) -> fminnum x, y
13399 // vselect x, y (fcmp gt x, y) -> fmaxnum x, y
13400 //
13401 // This is OK if we don't care about what happens if either operand is a
13402 // NaN.
13403 //
13404 if (N0.hasOneUse() &&
13405 isLegalToCombineMinNumMaxNum(DAG, LHS, RHS, N->getFlags(), TLI)) {
13406 if (SDValue FMinMax = combineMinNumMaxNum(DL, VT, LHS, RHS, N1, N2, CC))
13407 return FMinMax;
13408 }
13409
13410 if (SDValue S = PerformMinMaxFpToSatCombine(LHS, RHS, N1, N2, CC, DAG))
13411 return S;
13412 if (SDValue S = PerformUMinFpToSatCombine(LHS, RHS, N1, N2, CC, DAG))
13413 return S;
13414
13415 // If this select has a condition (setcc) with narrower operands than the
13416 // select, try to widen the compare to match the select width.
13417 // TODO: This should be extended to handle any constant.
13418 // TODO: This could be extended to handle non-loading patterns, but that
13419 // requires thorough testing to avoid regressions.
13420 if (isNullOrNullSplat(RHS)) {
13421 EVT NarrowVT = LHS.getValueType();
13423 EVT SetCCVT = getSetCCResultType(LHS.getValueType());
13424 unsigned SetCCWidth = SetCCVT.getScalarSizeInBits();
13425 unsigned WideWidth = WideVT.getScalarSizeInBits();
13426 bool IsSigned = isSignedIntSetCC(CC);
13427 auto LoadExtOpcode = IsSigned ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
13428 if (LHS.getOpcode() == ISD::LOAD && LHS.hasOneUse() &&
13429 SetCCWidth != 1 && SetCCWidth < WideWidth &&
13430 TLI.isLoadExtLegalOrCustom(LoadExtOpcode, WideVT, NarrowVT) &&
13431 TLI.isOperationLegalOrCustom(ISD::SETCC, WideVT)) {
13432 // Both compare operands can be widened for free. The LHS can use an
13433 // extended load, and the RHS is a constant:
13434 // vselect (ext (setcc load(X), C)), N1, N2 -->
13435 // vselect (setcc extload(X), C'), N1, N2
13436 auto ExtOpcode = IsSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
13437 SDValue WideLHS = DAG.getNode(ExtOpcode, DL, WideVT, LHS);
13438 SDValue WideRHS = DAG.getNode(ExtOpcode, DL, WideVT, RHS);
13439 EVT WideSetCCVT = getSetCCResultType(WideVT);
13440 SDValue WideSetCC = DAG.getSetCC(DL, WideSetCCVT, WideLHS, WideRHS, CC);
13441 return DAG.getSelect(DL, N1.getValueType(), WideSetCC, N1, N2);
13442 }
13443 }
13444
13445 if (SDValue ABD = foldSelectToABD(LHS, RHS, N1, N2, CC, DL))
13446 return ABD;
13447
13448 // Match VSELECTs into add with unsigned saturation.
13449 if (hasOperation(ISD::UADDSAT, VT)) {
13450 // Check if one of the arms of the VSELECT is vector with all bits set.
13451 // If it's on the left side invert the predicate to simplify logic below.
13452 SDValue Other;
13453 ISD::CondCode SatCC = CC;
13455 Other = N2;
13456 SatCC = ISD::getSetCCInverse(SatCC, VT.getScalarType());
13457 } else if (ISD::isConstantSplatVectorAllOnes(N2.getNode())) {
13458 Other = N1;
13459 }
13460
13461 if (Other && Other.getOpcode() == ISD::ADD) {
13462 SDValue CondLHS = LHS, CondRHS = RHS;
13463 SDValue OpLHS = Other.getOperand(0), OpRHS = Other.getOperand(1);
13464
13465 // Canonicalize condition operands.
13466 if (SatCC == ISD::SETUGE) {
13467 std::swap(CondLHS, CondRHS);
13468 SatCC = ISD::SETULE;
13469 }
13470
13471 // We can test against either of the addition operands.
13472 // x <= x+y ? x+y : ~0 --> uaddsat x, y
13473 // x+y >= x ? x+y : ~0 --> uaddsat x, y
13474 if (SatCC == ISD::SETULE && Other == CondRHS &&
13475 (OpLHS == CondLHS || OpRHS == CondLHS))
13476 return DAG.getNode(ISD::UADDSAT, DL, VT, OpLHS, OpRHS);
13477
13478 if (OpRHS.getOpcode() == CondRHS.getOpcode() &&
13479 (OpRHS.getOpcode() == ISD::BUILD_VECTOR ||
13480 OpRHS.getOpcode() == ISD::SPLAT_VECTOR) &&
13481 CondLHS == OpLHS) {
13482 // If the RHS is a constant we have to reverse the const
13483 // canonicalization.
13484 // x >= ~C ? x+C : ~0 --> uaddsat x, C
13485 auto MatchUADDSAT = [](ConstantSDNode *Op, ConstantSDNode *Cond) {
13486 return Cond->getAPIntValue() == ~Op->getAPIntValue();
13487 };
13488 if (SatCC == ISD::SETULE &&
13489 ISD::matchBinaryPredicate(OpRHS, CondRHS, MatchUADDSAT))
13490 return DAG.getNode(ISD::UADDSAT, DL, VT, OpLHS, OpRHS);
13491 }
13492 }
13493 }
13494
13495 // Match VSELECTs into sub with unsigned saturation.
13496 if (hasOperation(ISD::USUBSAT, VT)) {
13497 // Check if one of the arms of the VSELECT is a zero vector. If it's on
13498 // the left side invert the predicate to simplify logic below.
13499 SDValue Other;
13500 ISD::CondCode SatCC = CC;
13502 Other = N2;
13503 SatCC = ISD::getSetCCInverse(SatCC, VT.getScalarType());
13505 Other = N1;
13506 }
13507
13508 // zext(x) >= y ? trunc(zext(x) - y) : 0
13509 // --> usubsat(trunc(zext(x)),trunc(umin(y,SatLimit)))
13510 // zext(x) > y ? trunc(zext(x) - y) : 0
13511 // --> usubsat(trunc(zext(x)),trunc(umin(y,SatLimit)))
13512 if (Other && Other.getOpcode() == ISD::TRUNCATE &&
13513 Other.getOperand(0).getOpcode() == ISD::SUB &&
13514 (SatCC == ISD::SETUGE || SatCC == ISD::SETUGT)) {
13515 SDValue OpLHS = Other.getOperand(0).getOperand(0);
13516 SDValue OpRHS = Other.getOperand(0).getOperand(1);
13517 if (LHS == OpLHS && RHS == OpRHS && LHS.getOpcode() == ISD::ZERO_EXTEND)
13518 if (SDValue R = getTruncatedUSUBSAT(VT, LHS.getValueType(), LHS, RHS,
13519 DAG, DL))
13520 return R;
13521 }
13522
13523 if (Other && Other.getNumOperands() == 2) {
13524 SDValue CondRHS = RHS;
13525 SDValue OpLHS = Other.getOperand(0), OpRHS = Other.getOperand(1);
13526
13527 if (OpLHS == LHS) {
13528 // Look for a general sub with unsigned saturation first.
13529 // x >= y ? x-y : 0 --> usubsat x, y
13530 // x > y ? x-y : 0 --> usubsat x, y
13531 if ((SatCC == ISD::SETUGE || SatCC == ISD::SETUGT) &&
13532 Other.getOpcode() == ISD::SUB && OpRHS == CondRHS)
13533 return DAG.getNode(ISD::USUBSAT, DL, VT, OpLHS, OpRHS);
13534
13535 if (OpRHS.getOpcode() == ISD::BUILD_VECTOR ||
13536 OpRHS.getOpcode() == ISD::SPLAT_VECTOR) {
13537 if (CondRHS.getOpcode() == ISD::BUILD_VECTOR ||
13538 CondRHS.getOpcode() == ISD::SPLAT_VECTOR) {
13539 // If the RHS is a constant we have to reverse the const
13540 // canonicalization.
13541 // x > C-1 ? x+-C : 0 --> usubsat x, C
13542 auto MatchUSUBSAT = [](ConstantSDNode *Op, ConstantSDNode *Cond) {
13543 return (!Op && !Cond) ||
13544 (Op && Cond &&
13545 Cond->getAPIntValue() == (-Op->getAPIntValue() - 1));
13546 };
13547 if (SatCC == ISD::SETUGT && Other.getOpcode() == ISD::ADD &&
13548 ISD::matchBinaryPredicate(OpRHS, CondRHS, MatchUSUBSAT,
13549 /*AllowUndefs*/ true)) {
13550 OpRHS = DAG.getNegative(OpRHS, DL, VT);
13551 return DAG.getNode(ISD::USUBSAT, DL, VT, OpLHS, OpRHS);
13552 }
13553
13554 // Another special case: If C was a sign bit, the sub has been
13555 // canonicalized into a xor.
13556 // FIXME: Would it be better to use computeKnownBits to
13557 // determine whether it's safe to decanonicalize the xor?
13558 // x s< 0 ? x^C : 0 --> usubsat x, C
13559 APInt SplatValue;
13560 if (SatCC == ISD::SETLT && Other.getOpcode() == ISD::XOR &&
13561 ISD::isConstantSplatVector(OpRHS.getNode(), SplatValue) &&
13563 SplatValue.isSignMask()) {
13564 // Note that we have to rebuild the RHS constant here to
13565 // ensure we don't rely on particular values of undef lanes.
13566 OpRHS = DAG.getConstant(SplatValue, DL, VT);
13567 return DAG.getNode(ISD::USUBSAT, DL, VT, OpLHS, OpRHS);
13568 }
13569 }
13570 }
13571 }
13572 }
13573 }
13574
13575 // (vselect (ugt x, C), (add x, ~C), x) -> (umin (add x, ~C), x)
13576 // (vselect (ult x, C), x, (add x, -C)) -> (umin x, (add x, -C))
13577 if (SDValue UMin = foldSelectToUMin(LHS, RHS, N1, N2, CC, DL))
13578 return UMin;
13579 }
13580
13581 if (SimplifySelectOps(N, N1, N2))
13582 return SDValue(N, 0); // Don't revisit N.
13583
13584 // Fold (vselect all_ones, N1, N2) -> N1
13586 return N1;
13587 // Fold (vselect all_zeros, N1, N2) -> N2
13589 return N2;
13590
13591 // The ConvertSelectToConcatVector function is assuming both the above
13592 // checks for (vselect (build_vector all{ones,zeros) ...) have been made
13593 // and addressed.
13594 if (N1.getOpcode() == ISD::CONCAT_VECTORS &&
13597 if (SDValue CV = ConvertSelectToConcatVector(N, DAG))
13598 return CV;
13599 }
13600
13601 if (SDValue V = foldVSelectOfConstants(N))
13602 return V;
13603
13604 if (hasOperation(ISD::SRA, VT))
13606 return V;
13607
13609 return SDValue(N, 0);
13610
13611 if (SDValue V = combineVSelectWithAllOnesOrZeros(N0, N1, N2, TLI, DAG, DL))
13612 return V;
13613
13614 return SDValue();
13615}
13616
13617SDValue DAGCombiner::visitSELECT_CC(SDNode *N) {
13618 SDValue N0 = N->getOperand(0);
13619 SDValue N1 = N->getOperand(1);
13620 SDValue N2 = N->getOperand(2);
13621 SDValue N3 = N->getOperand(3);
13622 SDValue N4 = N->getOperand(4);
13623 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
13624 SDLoc DL(N);
13625
13626 // fold select_cc lhs, rhs, x, x, cc -> x
13627 if (N2 == N3)
13628 return N2;
13629
13630 // select_cc bool, 0, x, y, seteq -> select bool, y, x
13631 if (CC == ISD::SETEQ && !LegalTypes && N0.getValueType() == MVT::i1 &&
13632 isNullConstant(N1))
13633 return DAG.getSelect(DL, N2.getValueType(), N0, N3, N2);
13634
13635 // Determine if the condition we're dealing with is constant
13636 if (SDValue SCC = SimplifySetCC(getSetCCResultType(N0.getValueType()), N0, N1,
13637 CC, DL, false)) {
13638 AddToWorklist(SCC.getNode());
13639
13640 // cond always true -> true val
13641 // cond always false -> false val
13642 if (auto *SCCC = dyn_cast<ConstantSDNode>(SCC.getNode()))
13643 return SCCC->isZero() ? N3 : N2;
13644
13645 // When the condition is UNDEF, just return the first operand. This is
13646 // coherent the DAG creation, no setcc node is created in this case
13647 if (SCC->isUndef())
13648 return N2;
13649
13650 // Fold to a simpler select_cc
13651 if (SCC.getOpcode() == ISD::SETCC) {
13652 return DAG.getNode(ISD::SELECT_CC, DL, N2.getValueType(),
13653 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
13654 SCC.getOperand(2), SCC->getFlags());
13655 }
13656 }
13657
13658 // If we can fold this based on the true/false value, do so.
13659 if (SimplifySelectOps(N, N2, N3))
13660 return SDValue(N, 0); // Don't revisit N.
13661
13662 // fold select_cc into other things, such as min/max/abs
13663 return SimplifySelectCC(DL, N0, N1, N2, N3, CC);
13664}
13665
13666SDValue DAGCombiner::visitSETCC(SDNode *N) {
13667 // setcc is very commonly used as an argument to brcond. This pattern
13668 // also lend itself to numerous combines and, as a result, it is desired
13669 // we keep the argument to a brcond as a setcc as much as possible.
13670 bool PreferSetCC =
13671 N->hasOneUse() && N->user_begin()->getOpcode() == ISD::BRCOND;
13672
13673 ISD::CondCode Cond = cast<CondCodeSDNode>(N->getOperand(2))->get();
13674 EVT VT = N->getValueType(0);
13675 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
13676 SDLoc DL(N);
13677
13678 if (SDValue Combined = SimplifySetCC(VT, N0, N1, Cond, DL, !PreferSetCC)) {
13679 // If we prefer to have a setcc, and we don't, we'll try our best to
13680 // recreate one using rebuildSetCC.
13681 if (PreferSetCC && Combined.getOpcode() != ISD::SETCC) {
13682 SDValue NewSetCC = rebuildSetCC(Combined);
13683
13684 // We don't have anything interesting to combine to.
13685 if (NewSetCC.getNode() == N)
13686 return SDValue();
13687
13688 if (NewSetCC)
13689 return NewSetCC;
13690 }
13691 return Combined;
13692 }
13693
13694 // Optimize
13695 // 1) (icmp eq/ne (and X, C0), (shift X, C1))
13696 // or
13697 // 2) (icmp eq/ne X, (rotate X, C1))
13698 // If C0 is a mask or shifted mask and the shift amt (C1) isolates the
13699 // remaining bits (i.e something like `(x64 & UINT32_MAX) == (x64 >> 32)`)
13700 // Then:
13701 // If C1 is a power of 2, then the rotate and shift+and versions are
13702 // equivilent, so we can interchange them depending on target preference.
13703 // Otherwise, if we have the shift+and version we can interchange srl/shl
13704 // which inturn affects the constant C0. We can use this to get better
13705 // constants again determined by target preference.
13706 if (Cond == ISD::SETNE || Cond == ISD::SETEQ) {
13707 auto IsAndWithShift = [](SDValue A, SDValue B) {
13708 return A.getOpcode() == ISD::AND &&
13709 (B.getOpcode() == ISD::SRL || B.getOpcode() == ISD::SHL) &&
13710 A.getOperand(0) == B.getOperand(0);
13711 };
13712 auto IsRotateWithOp = [](SDValue A, SDValue B) {
13713 return (B.getOpcode() == ISD::ROTL || B.getOpcode() == ISD::ROTR) &&
13714 B.getOperand(0) == A;
13715 };
13716 SDValue AndOrOp = SDValue(), ShiftOrRotate = SDValue();
13717 bool IsRotate = false;
13718
13719 // Find either shift+and or rotate pattern.
13720 if (IsAndWithShift(N0, N1)) {
13721 AndOrOp = N0;
13722 ShiftOrRotate = N1;
13723 } else if (IsAndWithShift(N1, N0)) {
13724 AndOrOp = N1;
13725 ShiftOrRotate = N0;
13726 } else if (IsRotateWithOp(N0, N1)) {
13727 IsRotate = true;
13728 AndOrOp = N0;
13729 ShiftOrRotate = N1;
13730 } else if (IsRotateWithOp(N1, N0)) {
13731 IsRotate = true;
13732 AndOrOp = N1;
13733 ShiftOrRotate = N0;
13734 }
13735
13736 if (AndOrOp && ShiftOrRotate && ShiftOrRotate.hasOneUse() &&
13737 (IsRotate || AndOrOp.hasOneUse())) {
13738 EVT OpVT = N0.getValueType();
13739 // Get constant shift/rotate amount and possibly mask (if its shift+and
13740 // variant).
13741 auto GetAPIntValue = [](SDValue Op) -> std::optional<APInt> {
13742 ConstantSDNode *CNode = isConstOrConstSplat(Op, /*AllowUndefs*/ false,
13743 /*AllowTrunc*/ false);
13744 if (CNode == nullptr)
13745 return std::nullopt;
13746 return CNode->getAPIntValue();
13747 };
13748 std::optional<APInt> AndCMask =
13749 IsRotate ? std::nullopt : GetAPIntValue(AndOrOp.getOperand(1));
13750 std::optional<APInt> ShiftCAmt =
13751 GetAPIntValue(ShiftOrRotate.getOperand(1));
13752 unsigned NumBits = OpVT.getScalarSizeInBits();
13753
13754 // We found constants.
13755 if (ShiftCAmt && (IsRotate || AndCMask) && ShiftCAmt->ult(NumBits)) {
13756 unsigned ShiftOpc = ShiftOrRotate.getOpcode();
13757 // Check that the constants meet the constraints.
13758 bool CanTransform = IsRotate;
13759 if (!CanTransform) {
13760 // Check that mask and shift compliment eachother
13761 CanTransform = *ShiftCAmt == (~*AndCMask).popcount();
13762 // Check that we are comparing all bits
13763 CanTransform &= (*ShiftCAmt + AndCMask->popcount()) == NumBits;
13764 // Check that the and mask is correct for the shift
13765 CanTransform &=
13766 ShiftOpc == ISD::SHL ? (~*AndCMask).isMask() : AndCMask->isMask();
13767 }
13768
13769 // See if target prefers another shift/rotate opcode.
13770 unsigned NewShiftOpc = TLI.preferedOpcodeForCmpEqPiecesOfOperand(
13771 OpVT, ShiftOpc, ShiftCAmt->isPowerOf2(), *ShiftCAmt, AndCMask);
13772 // Transform is valid and we have a new preference.
13773 if (CanTransform && NewShiftOpc != ShiftOpc) {
13774 SDValue NewShiftOrRotate =
13775 DAG.getNode(NewShiftOpc, DL, OpVT, ShiftOrRotate.getOperand(0),
13776 ShiftOrRotate.getOperand(1));
13777 SDValue NewAndOrOp = SDValue();
13778
13779 if (NewShiftOpc == ISD::SHL || NewShiftOpc == ISD::SRL) {
13780 APInt NewMask =
13781 NewShiftOpc == ISD::SHL
13782 ? APInt::getHighBitsSet(NumBits,
13783 NumBits - ShiftCAmt->getZExtValue())
13784 : APInt::getLowBitsSet(NumBits,
13785 NumBits - ShiftCAmt->getZExtValue());
13786 NewAndOrOp =
13787 DAG.getNode(ISD::AND, DL, OpVT, ShiftOrRotate.getOperand(0),
13788 DAG.getConstant(NewMask, DL, OpVT));
13789 } else {
13790 NewAndOrOp = ShiftOrRotate.getOperand(0);
13791 }
13792
13793 return DAG.getSetCC(DL, VT, NewAndOrOp, NewShiftOrRotate, Cond);
13794 }
13795 }
13796 }
13797 }
13798 return SDValue();
13799}
13800
13801SDValue DAGCombiner::visitSETCCCARRY(SDNode *N) {
13802 SDValue LHS = N->getOperand(0);
13803 SDValue RHS = N->getOperand(1);
13804 SDValue Carry = N->getOperand(2);
13805 SDValue Cond = N->getOperand(3);
13806
13807 // If Carry is false, fold to a regular SETCC.
13808 if (isNullConstant(Carry))
13809 return DAG.getNode(ISD::SETCC, SDLoc(N), N->getVTList(), LHS, RHS, Cond);
13810
13811 return SDValue();
13812}
13813
13814/// Check if N satisfies:
13815/// N is used once.
13816/// N is a Load.
13817/// The load is compatible with ExtOpcode. It means
13818/// If load has explicit zero/sign extension, ExpOpcode must have the same
13819/// extension.
13820/// Otherwise returns true.
13821static bool isCompatibleLoad(SDValue N, unsigned ExtOpcode) {
13822 if (!N.hasOneUse())
13823 return false;
13824
13825 if (!isa<LoadSDNode>(N))
13826 return false;
13827
13828 LoadSDNode *Load = cast<LoadSDNode>(N);
13829 ISD::LoadExtType LoadExt = Load->getExtensionType();
13830 if (LoadExt == ISD::NON_EXTLOAD || LoadExt == ISD::EXTLOAD)
13831 return true;
13832
13833 // Now LoadExt is either SEXTLOAD or ZEXTLOAD, ExtOpcode must have the same
13834 // extension.
13835 if ((LoadExt == ISD::SEXTLOAD && ExtOpcode != ISD::SIGN_EXTEND) ||
13836 (LoadExt == ISD::ZEXTLOAD && ExtOpcode != ISD::ZERO_EXTEND))
13837 return false;
13838
13839 return true;
13840}
13841
13842/// Fold
13843/// (sext (select c, load x, load y)) -> (select c, sextload x, sextload y)
13844/// (zext (select c, load x, load y)) -> (select c, zextload x, zextload y)
13845/// (aext (select c, load x, load y)) -> (select c, extload x, extload y)
13846/// This function is called by the DAGCombiner when visiting sext/zext/aext
13847/// dag nodes (see for example method DAGCombiner::visitSIGN_EXTEND).
13849 SelectionDAG &DAG, const SDLoc &DL,
13850 CombineLevel Level) {
13851 unsigned Opcode = N->getOpcode();
13852 SDValue N0 = N->getOperand(0);
13853 EVT VT = N->getValueType(0);
13854 assert((Opcode == ISD::SIGN_EXTEND || Opcode == ISD::ZERO_EXTEND ||
13855 Opcode == ISD::ANY_EXTEND) &&
13856 "Expected EXTEND dag node in input!");
13857
13858 if (!(N0->getOpcode() == ISD::SELECT || N0->getOpcode() == ISD::VSELECT) ||
13859 !N0.hasOneUse())
13860 return SDValue();
13861
13862 SDValue Op1 = N0->getOperand(1);
13863 SDValue Op2 = N0->getOperand(2);
13864 if (!isCompatibleLoad(Op1, Opcode) || !isCompatibleLoad(Op2, Opcode))
13865 return SDValue();
13866
13867 auto ExtLoadOpcode = ISD::EXTLOAD;
13868 if (Opcode == ISD::SIGN_EXTEND)
13869 ExtLoadOpcode = ISD::SEXTLOAD;
13870 else if (Opcode == ISD::ZERO_EXTEND)
13871 ExtLoadOpcode = ISD::ZEXTLOAD;
13872
13873 // Illegal VSELECT may ISel fail if happen after legalization (DAG
13874 // Combine2), so we should conservatively check the OperationAction.
13875 LoadSDNode *Load1 = cast<LoadSDNode>(Op1);
13876 LoadSDNode *Load2 = cast<LoadSDNode>(Op2);
13877 if (!TLI.isLoadExtLegal(ExtLoadOpcode, VT, Load1->getMemoryVT()) ||
13878 !TLI.isLoadExtLegal(ExtLoadOpcode, VT, Load2->getMemoryVT()) ||
13879 (N0->getOpcode() == ISD::VSELECT && Level >= AfterLegalizeTypes &&
13881 return SDValue();
13882
13883 SDValue Ext1 = DAG.getNode(Opcode, DL, VT, Op1);
13884 SDValue Ext2 = DAG.getNode(Opcode, DL, VT, Op2);
13885 return DAG.getSelect(DL, VT, N0->getOperand(0), Ext1, Ext2);
13886}
13887
13888/// Try to fold a sext/zext/aext dag node into a ConstantSDNode or
13889/// a build_vector of constants.
13890/// This function is called by the DAGCombiner when visiting sext/zext/aext
13891/// dag nodes (see for example method DAGCombiner::visitSIGN_EXTEND).
13892/// Vector extends are not folded if operations are legal; this is to
13893/// avoid introducing illegal build_vector dag nodes.
13895 const TargetLowering &TLI,
13896 SelectionDAG &DAG, bool LegalTypes) {
13897 unsigned Opcode = N->getOpcode();
13898 SDValue N0 = N->getOperand(0);
13899 EVT VT = N->getValueType(0);
13900
13901 assert((ISD::isExtOpcode(Opcode) || ISD::isExtVecInRegOpcode(Opcode)) &&
13902 "Expected EXTEND dag node in input!");
13903
13904 // fold (sext c1) -> c1
13905 // fold (zext c1) -> c1
13906 // fold (aext c1) -> c1
13907 if (isa<ConstantSDNode>(N0))
13908 return DAG.getNode(Opcode, DL, VT, N0);
13909
13910 // fold (sext (select cond, c1, c2)) -> (select cond, sext c1, sext c2)
13911 // fold (zext (select cond, c1, c2)) -> (select cond, zext c1, zext c2)
13912 // fold (aext (select cond, c1, c2)) -> (select cond, sext c1, sext c2)
13913 if (N0->getOpcode() == ISD::SELECT) {
13914 SDValue Op1 = N0->getOperand(1);
13915 SDValue Op2 = N0->getOperand(2);
13916 if (isa<ConstantSDNode>(Op1) && isa<ConstantSDNode>(Op2) &&
13917 (Opcode != ISD::ZERO_EXTEND || !TLI.isZExtFree(N0.getValueType(), VT))) {
13918 // For any_extend, choose sign extension of the constants to allow a
13919 // possible further transform to sign_extend_inreg.i.e.
13920 //
13921 // t1: i8 = select t0, Constant:i8<-1>, Constant:i8<0>
13922 // t2: i64 = any_extend t1
13923 // -->
13924 // t3: i64 = select t0, Constant:i64<-1>, Constant:i64<0>
13925 // -->
13926 // t4: i64 = sign_extend_inreg t3
13927 unsigned FoldOpc = Opcode;
13928 if (FoldOpc == ISD::ANY_EXTEND)
13929 FoldOpc = ISD::SIGN_EXTEND;
13930 return DAG.getSelect(DL, VT, N0->getOperand(0),
13931 DAG.getNode(FoldOpc, DL, VT, Op1),
13932 DAG.getNode(FoldOpc, DL, VT, Op2));
13933 }
13934 }
13935
13936 // fold (sext (build_vector AllConstants) -> (build_vector AllConstants)
13937 // fold (zext (build_vector AllConstants) -> (build_vector AllConstants)
13938 // fold (aext (build_vector AllConstants) -> (build_vector AllConstants)
13939 EVT SVT = VT.getScalarType();
13940 if (!(VT.isVector() && (!LegalTypes || TLI.isTypeLegal(SVT)) &&
13942 return SDValue();
13943
13944 // We can fold this node into a build_vector.
13945 unsigned VTBits = SVT.getSizeInBits();
13946 unsigned EVTBits = N0->getValueType(0).getScalarSizeInBits();
13948 unsigned NumElts = VT.getVectorNumElements();
13949
13950 for (unsigned i = 0; i != NumElts; ++i) {
13951 SDValue Op = N0.getOperand(i);
13952 if (Op.isUndef()) {
13953 if (Opcode == ISD::ANY_EXTEND || Opcode == ISD::ANY_EXTEND_VECTOR_INREG)
13954 Elts.push_back(DAG.getUNDEF(SVT));
13955 else
13956 Elts.push_back(DAG.getConstant(0, DL, SVT));
13957 continue;
13958 }
13959
13960 SDLoc DL(Op);
13961 // Get the constant value and if needed trunc it to the size of the type.
13962 // Nodes like build_vector might have constants wider than the scalar type.
13963 APInt C = Op->getAsAPIntVal().zextOrTrunc(EVTBits);
13964 if (Opcode == ISD::SIGN_EXTEND || Opcode == ISD::SIGN_EXTEND_VECTOR_INREG)
13965 Elts.push_back(DAG.getConstant(C.sext(VTBits), DL, SVT));
13966 else
13967 Elts.push_back(DAG.getConstant(C.zext(VTBits), DL, SVT));
13968 }
13969
13970 return DAG.getBuildVector(VT, DL, Elts);
13971}
13972
13973// ExtendUsesToFormExtLoad - Trying to extend uses of a load to enable this:
13974// "fold ({s|z|a}ext (load x)) -> ({s|z|a}ext (truncate ({s|z|a}extload x)))"
13975// transformation. Returns true if extension are possible and the above
13976// mentioned transformation is profitable.
13978 unsigned ExtOpc,
13979 SmallVectorImpl<SDNode *> &ExtendNodes,
13980 const TargetLowering &TLI) {
13981 bool HasCopyToRegUses = false;
13982 bool isTruncFree = TLI.isTruncateFree(VT, N0.getValueType());
13983 for (SDUse &Use : N0->uses()) {
13984 SDNode *User = Use.getUser();
13985 if (User == N)
13986 continue;
13987 if (Use.getResNo() != N0.getResNo())
13988 continue;
13989 // FIXME: Only extend SETCC N, N and SETCC N, c for now.
13990 if (ExtOpc != ISD::ANY_EXTEND && User->getOpcode() == ISD::SETCC) {
13992 if (ExtOpc == ISD::ZERO_EXTEND && ISD::isSignedIntSetCC(CC))
13993 // Sign bits will be lost after a zext.
13994 return false;
13995 bool Add = false;
13996 for (unsigned i = 0; i != 2; ++i) {
13997 SDValue UseOp = User->getOperand(i);
13998 if (UseOp == N0)
13999 continue;
14000 if (!isa<ConstantSDNode>(UseOp))
14001 return false;
14002 Add = true;
14003 }
14004 if (Add)
14005 ExtendNodes.push_back(User);
14006 continue;
14007 }
14008 // If truncates aren't free and there are users we can't
14009 // extend, it isn't worthwhile.
14010 if (!isTruncFree)
14011 return false;
14012 // Remember if this value is live-out.
14013 if (User->getOpcode() == ISD::CopyToReg)
14014 HasCopyToRegUses = true;
14015 }
14016
14017 if (HasCopyToRegUses) {
14018 bool BothLiveOut = false;
14019 for (SDUse &Use : N->uses()) {
14020 if (Use.getResNo() == 0 && Use.getUser()->getOpcode() == ISD::CopyToReg) {
14021 BothLiveOut = true;
14022 break;
14023 }
14024 }
14025 if (BothLiveOut)
14026 // Both unextended and extended values are live out. There had better be
14027 // a good reason for the transformation.
14028 return !ExtendNodes.empty();
14029 }
14030 return true;
14031}
14032
14033void DAGCombiner::ExtendSetCCUses(const SmallVectorImpl<SDNode *> &SetCCs,
14034 SDValue OrigLoad, SDValue ExtLoad,
14035 ISD::NodeType ExtType) {
14036 // Extend SetCC uses if necessary.
14037 SDLoc DL(ExtLoad);
14038 for (SDNode *SetCC : SetCCs) {
14040
14041 for (unsigned j = 0; j != 2; ++j) {
14042 SDValue SOp = SetCC->getOperand(j);
14043 if (SOp == OrigLoad)
14044 Ops.push_back(ExtLoad);
14045 else
14046 Ops.push_back(DAG.getNode(ExtType, DL, ExtLoad->getValueType(0), SOp));
14047 }
14048
14049 Ops.push_back(SetCC->getOperand(2));
14050 CombineTo(SetCC, DAG.getNode(ISD::SETCC, DL, SetCC->getValueType(0), Ops));
14051 }
14052}
14053
14054// FIXME: Bring more similar combines here, common to sext/zext (maybe aext?).
14055SDValue DAGCombiner::CombineExtLoad(SDNode *N) {
14056 SDValue N0 = N->getOperand(0);
14057 EVT DstVT = N->getValueType(0);
14058 EVT SrcVT = N0.getValueType();
14059
14060 assert((N->getOpcode() == ISD::SIGN_EXTEND ||
14061 N->getOpcode() == ISD::ZERO_EXTEND) &&
14062 "Unexpected node type (not an extend)!");
14063
14064 // fold (sext (load x)) to multiple smaller sextloads; same for zext.
14065 // For example, on a target with legal v4i32, but illegal v8i32, turn:
14066 // (v8i32 (sext (v8i16 (load x))))
14067 // into:
14068 // (v8i32 (concat_vectors (v4i32 (sextload x)),
14069 // (v4i32 (sextload (x + 16)))))
14070 // Where uses of the original load, i.e.:
14071 // (v8i16 (load x))
14072 // are replaced with:
14073 // (v8i16 (truncate
14074 // (v8i32 (concat_vectors (v4i32 (sextload x)),
14075 // (v4i32 (sextload (x + 16)))))))
14076 //
14077 // This combine is only applicable to illegal, but splittable, vectors.
14078 // All legal types, and illegal non-vector types, are handled elsewhere.
14079 // This combine is controlled by TargetLowering::isVectorLoadExtDesirable.
14080 //
14081 if (N0->getOpcode() != ISD::LOAD)
14082 return SDValue();
14083
14084 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
14085
14086 if (!ISD::isNON_EXTLoad(LN0) || !ISD::isUNINDEXEDLoad(LN0) ||
14087 !N0.hasOneUse() || !LN0->isSimple() ||
14088 !DstVT.isVector() || !DstVT.isPow2VectorType() ||
14090 return SDValue();
14091
14093 if (!ExtendUsesToFormExtLoad(DstVT, N, N0, N->getOpcode(), SetCCs, TLI))
14094 return SDValue();
14095
14096 ISD::LoadExtType ExtType =
14097 N->getOpcode() == ISD::SIGN_EXTEND ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
14098
14099 // Try to split the vector types to get down to legal types.
14100 EVT SplitSrcVT = SrcVT;
14101 EVT SplitDstVT = DstVT;
14102 while (!TLI.isLoadExtLegalOrCustom(ExtType, SplitDstVT, SplitSrcVT) &&
14103 SplitSrcVT.getVectorNumElements() > 1) {
14104 SplitDstVT = DAG.GetSplitDestVTs(SplitDstVT).first;
14105 SplitSrcVT = DAG.GetSplitDestVTs(SplitSrcVT).first;
14106 }
14107
14108 if (!TLI.isLoadExtLegalOrCustom(ExtType, SplitDstVT, SplitSrcVT))
14109 return SDValue();
14110
14111 assert(!DstVT.isScalableVector() && "Unexpected scalable vector type");
14112
14113 SDLoc DL(N);
14114 const unsigned NumSplits =
14115 DstVT.getVectorNumElements() / SplitDstVT.getVectorNumElements();
14116 const unsigned Stride = SplitSrcVT.getStoreSize();
14119
14120 SDValue BasePtr = LN0->getBasePtr();
14121 for (unsigned Idx = 0; Idx < NumSplits; Idx++) {
14122 const unsigned Offset = Idx * Stride;
14123
14125 DAG.getExtLoad(ExtType, SDLoc(LN0), SplitDstVT, LN0->getChain(),
14126 BasePtr, LN0->getPointerInfo().getWithOffset(Offset),
14127 SplitSrcVT, LN0->getBaseAlign(),
14128 LN0->getMemOperand()->getFlags(), LN0->getAAInfo());
14129
14130 BasePtr = DAG.getMemBasePlusOffset(BasePtr, TypeSize::getFixed(Stride), DL);
14131
14132 Loads.push_back(SplitLoad.getValue(0));
14133 Chains.push_back(SplitLoad.getValue(1));
14134 }
14135
14136 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
14137 SDValue NewValue = DAG.getNode(ISD::CONCAT_VECTORS, DL, DstVT, Loads);
14138
14139 // Simplify TF.
14140 AddToWorklist(NewChain.getNode());
14141
14142 CombineTo(N, NewValue);
14143
14144 // Replace uses of the original load (before extension)
14145 // with a truncate of the concatenated sextloaded vectors.
14146 SDValue Trunc =
14147 DAG.getNode(ISD::TRUNCATE, SDLoc(N0), N0.getValueType(), NewValue);
14148 ExtendSetCCUses(SetCCs, N0, NewValue, (ISD::NodeType)N->getOpcode());
14149 CombineTo(N0.getNode(), Trunc, NewChain);
14150 return SDValue(N, 0); // Return N so it doesn't get rechecked!
14151}
14152
14153// fold (zext (and/or/xor (shl/shr (load x), cst), cst)) ->
14154// (and/or/xor (shl/shr (zextload x), (zext cst)), (zext cst))
14155SDValue DAGCombiner::CombineZExtLogicopShiftLoad(SDNode *N) {
14156 assert(N->getOpcode() == ISD::ZERO_EXTEND);
14157 EVT VT = N->getValueType(0);
14158 EVT OrigVT = N->getOperand(0).getValueType();
14159 if (TLI.isZExtFree(OrigVT, VT))
14160 return SDValue();
14161
14162 // and/or/xor
14163 SDValue N0 = N->getOperand(0);
14164 if (!ISD::isBitwiseLogicOp(N0.getOpcode()) ||
14165 N0.getOperand(1).getOpcode() != ISD::Constant ||
14166 (LegalOperations && !TLI.isOperationLegal(N0.getOpcode(), VT)))
14167 return SDValue();
14168
14169 // shl/shr
14170 SDValue N1 = N0->getOperand(0);
14171 if (!(N1.getOpcode() == ISD::SHL || N1.getOpcode() == ISD::SRL) ||
14172 N1.getOperand(1).getOpcode() != ISD::Constant ||
14173 (LegalOperations && !TLI.isOperationLegal(N1.getOpcode(), VT)))
14174 return SDValue();
14175
14176 // load
14177 if (!isa<LoadSDNode>(N1.getOperand(0)))
14178 return SDValue();
14179 LoadSDNode *Load = cast<LoadSDNode>(N1.getOperand(0));
14180 EVT MemVT = Load->getMemoryVT();
14181 if (!TLI.isLoadExtLegal(ISD::ZEXTLOAD, VT, MemVT) ||
14182 Load->getExtensionType() == ISD::SEXTLOAD || Load->isIndexed())
14183 return SDValue();
14184
14185
14186 // If the shift op is SHL, the logic op must be AND, otherwise the result
14187 // will be wrong.
14188 if (N1.getOpcode() == ISD::SHL && N0.getOpcode() != ISD::AND)
14189 return SDValue();
14190
14191 if (!N0.hasOneUse() || !N1.hasOneUse())
14192 return SDValue();
14193
14195 if (!ExtendUsesToFormExtLoad(VT, N1.getNode(), N1.getOperand(0),
14196 ISD::ZERO_EXTEND, SetCCs, TLI))
14197 return SDValue();
14198
14199 // Actually do the transformation.
14200 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, SDLoc(Load), VT,
14201 Load->getChain(), Load->getBasePtr(),
14202 Load->getMemoryVT(), Load->getMemOperand());
14203
14204 SDLoc DL1(N1);
14205 SDValue Shift = DAG.getNode(N1.getOpcode(), DL1, VT, ExtLoad,
14206 N1.getOperand(1));
14207
14208 APInt Mask = N0.getConstantOperandAPInt(1).zext(VT.getSizeInBits());
14209 SDLoc DL0(N0);
14210 SDValue And = DAG.getNode(N0.getOpcode(), DL0, VT, Shift,
14211 DAG.getConstant(Mask, DL0, VT));
14212
14213 ExtendSetCCUses(SetCCs, N1.getOperand(0), ExtLoad, ISD::ZERO_EXTEND);
14214 CombineTo(N, And);
14215 if (SDValue(Load, 0).hasOneUse()) {
14216 DAG.ReplaceAllUsesOfValueWith(SDValue(Load, 1), ExtLoad.getValue(1));
14217 } else {
14218 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SDLoc(Load),
14219 Load->getValueType(0), ExtLoad);
14220 CombineTo(Load, Trunc, ExtLoad.getValue(1));
14221 }
14222
14223 // N0 is dead at this point.
14224 recursivelyDeleteUnusedNodes(N0.getNode());
14225
14226 return SDValue(N,0); // Return N so it doesn't get rechecked!
14227}
14228
14229/// If we're narrowing or widening the result of a vector select and the final
14230/// size is the same size as a setcc (compare) feeding the select, then try to
14231/// apply the cast operation to the select's operands because matching vector
14232/// sizes for a select condition and other operands should be more efficient.
14233SDValue DAGCombiner::matchVSelectOpSizesWithSetCC(SDNode *Cast) {
14234 unsigned CastOpcode = Cast->getOpcode();
14235 assert((CastOpcode == ISD::SIGN_EXTEND || CastOpcode == ISD::ZERO_EXTEND ||
14236 CastOpcode == ISD::TRUNCATE || CastOpcode == ISD::FP_EXTEND ||
14237 CastOpcode == ISD::FP_ROUND) &&
14238 "Unexpected opcode for vector select narrowing/widening");
14239
14240 // We only do this transform before legal ops because the pattern may be
14241 // obfuscated by target-specific operations after legalization. Do not create
14242 // an illegal select op, however, because that may be difficult to lower.
14243 EVT VT = Cast->getValueType(0);
14244 if (LegalOperations || !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT))
14245 return SDValue();
14246
14247 SDValue VSel = Cast->getOperand(0);
14248 if (VSel.getOpcode() != ISD::VSELECT || !VSel.hasOneUse() ||
14249 VSel.getOperand(0).getOpcode() != ISD::SETCC)
14250 return SDValue();
14251
14252 // Does the setcc have the same vector size as the casted select?
14253 SDValue SetCC = VSel.getOperand(0);
14254 EVT SetCCVT = getSetCCResultType(SetCC.getOperand(0).getValueType());
14255 if (SetCCVT.getSizeInBits() != VT.getSizeInBits())
14256 return SDValue();
14257
14258 // cast (vsel (setcc X), A, B) --> vsel (setcc X), (cast A), (cast B)
14259 SDValue A = VSel.getOperand(1);
14260 SDValue B = VSel.getOperand(2);
14261 SDValue CastA, CastB;
14262 SDLoc DL(Cast);
14263 if (CastOpcode == ISD::FP_ROUND) {
14264 // FP_ROUND (fptrunc) has an extra flag operand to pass along.
14265 CastA = DAG.getNode(CastOpcode, DL, VT, A, Cast->getOperand(1));
14266 CastB = DAG.getNode(CastOpcode, DL, VT, B, Cast->getOperand(1));
14267 } else {
14268 CastA = DAG.getNode(CastOpcode, DL, VT, A);
14269 CastB = DAG.getNode(CastOpcode, DL, VT, B);
14270 }
14271 return DAG.getNode(ISD::VSELECT, DL, VT, SetCC, CastA, CastB);
14272}
14273
14274// fold ([s|z]ext ([s|z]extload x)) -> ([s|z]ext (truncate ([s|z]extload x)))
14275// fold ([s|z]ext ( extload x)) -> ([s|z]ext (truncate ([s|z]extload x)))
14277 const TargetLowering &TLI, EVT VT,
14278 bool LegalOperations, SDNode *N,
14279 SDValue N0, ISD::LoadExtType ExtLoadType) {
14280 SDNode *N0Node = N0.getNode();
14281 bool isAExtLoad = (ExtLoadType == ISD::SEXTLOAD) ? ISD::isSEXTLoad(N0Node)
14282 : ISD::isZEXTLoad(N0Node);
14283 if ((!isAExtLoad && !ISD::isEXTLoad(N0Node)) ||
14284 !ISD::isUNINDEXEDLoad(N0Node) || !N0.hasOneUse())
14285 return SDValue();
14286
14287 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
14288 EVT MemVT = LN0->getMemoryVT();
14289 if ((LegalOperations || !LN0->isSimple() ||
14290 VT.isVector()) &&
14291 !TLI.isLoadExtLegal(ExtLoadType, VT, MemVT))
14292 return SDValue();
14293
14294 SDValue ExtLoad =
14295 DAG.getExtLoad(ExtLoadType, SDLoc(LN0), VT, LN0->getChain(),
14296 LN0->getBasePtr(), MemVT, LN0->getMemOperand());
14297 Combiner.CombineTo(N, ExtLoad);
14298 DAG.ReplaceAllUsesOfValueWith(SDValue(LN0, 1), ExtLoad.getValue(1));
14299 if (LN0->use_empty())
14300 Combiner.recursivelyDeleteUnusedNodes(LN0);
14301 return SDValue(N, 0); // Return N so it doesn't get rechecked!
14302}
14303
14304// fold ([s|z]ext (load x)) -> ([s|z]ext (truncate ([s|z]extload x)))
14305// Only generate vector extloads when 1) they're legal, and 2) they are
14306// deemed desirable by the target. NonNegZExt can be set to true if a zero
14307// extend has the nonneg flag to allow use of sextload if profitable.
14309 const TargetLowering &TLI, EVT VT,
14310 bool LegalOperations, SDNode *N, SDValue N0,
14311 ISD::LoadExtType ExtLoadType,
14312 ISD::NodeType ExtOpc,
14313 bool NonNegZExt = false) {
14315 return {};
14316
14317 // If this is zext nneg, see if it would make sense to treat it as a sext.
14318 if (NonNegZExt) {
14319 assert(ExtLoadType == ISD::ZEXTLOAD && ExtOpc == ISD::ZERO_EXTEND &&
14320 "Unexpected load type or opcode");
14321 for (SDNode *User : N0->users()) {
14322 if (User->getOpcode() == ISD::SETCC) {
14324 if (ISD::isSignedIntSetCC(CC)) {
14325 ExtLoadType = ISD::SEXTLOAD;
14326 ExtOpc = ISD::SIGN_EXTEND;
14327 break;
14328 }
14329 }
14330 }
14331 }
14332
14333 // TODO: isFixedLengthVector() should be removed and any negative effects on
14334 // code generation being the result of that target's implementation of
14335 // isVectorLoadExtDesirable().
14336 if ((LegalOperations || VT.isFixedLengthVector() ||
14337 !cast<LoadSDNode>(N0)->isSimple()) &&
14338 !TLI.isLoadExtLegal(ExtLoadType, VT, N0.getValueType()))
14339 return {};
14340
14341 bool DoXform = true;
14343 if (!N0.hasOneUse())
14344 DoXform = ExtendUsesToFormExtLoad(VT, N, N0, ExtOpc, SetCCs, TLI);
14345 if (VT.isVector())
14346 DoXform &= TLI.isVectorLoadExtDesirable(SDValue(N, 0));
14347 if (!DoXform)
14348 return {};
14349
14350 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
14351 SDValue ExtLoad = DAG.getExtLoad(ExtLoadType, SDLoc(LN0), VT, LN0->getChain(),
14352 LN0->getBasePtr(), N0.getValueType(),
14353 LN0->getMemOperand());
14354 Combiner.ExtendSetCCUses(SetCCs, N0, ExtLoad, ExtOpc);
14355 // If the load value is used only by N, replace it via CombineTo N.
14356 bool NoReplaceTrunc = SDValue(LN0, 0).hasOneUse();
14357 Combiner.CombineTo(N, ExtLoad);
14358 if (NoReplaceTrunc) {
14359 DAG.ReplaceAllUsesOfValueWith(SDValue(LN0, 1), ExtLoad.getValue(1));
14360 Combiner.recursivelyDeleteUnusedNodes(LN0);
14361 } else {
14362 SDValue Trunc =
14363 DAG.getNode(ISD::TRUNCATE, SDLoc(N0), N0.getValueType(), ExtLoad);
14364 Combiner.CombineTo(LN0, Trunc, ExtLoad.getValue(1));
14365 }
14366 return SDValue(N, 0); // Return N so it doesn't get rechecked!
14367}
14368
14369static SDValue
14371 bool LegalOperations, SDNode *N, SDValue N0,
14372 ISD::LoadExtType ExtLoadType, ISD::NodeType ExtOpc) {
14373 if (!N0.hasOneUse())
14374 return SDValue();
14375
14377 if (!Ld || Ld->getExtensionType() != ISD::NON_EXTLOAD)
14378 return SDValue();
14379
14380 if ((LegalOperations || !cast<MaskedLoadSDNode>(N0)->isSimple()) &&
14381 !TLI.isLoadExtLegalOrCustom(ExtLoadType, VT, Ld->getValueType(0)))
14382 return SDValue();
14383
14384 if (!TLI.isVectorLoadExtDesirable(SDValue(N, 0)))
14385 return SDValue();
14386
14387 SDLoc dl(Ld);
14388 SDValue PassThru = DAG.getNode(ExtOpc, dl, VT, Ld->getPassThru());
14389 SDValue NewLoad = DAG.getMaskedLoad(
14390 VT, dl, Ld->getChain(), Ld->getBasePtr(), Ld->getOffset(), Ld->getMask(),
14391 PassThru, Ld->getMemoryVT(), Ld->getMemOperand(), Ld->getAddressingMode(),
14392 ExtLoadType, Ld->isExpandingLoad());
14393 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), SDValue(NewLoad.getNode(), 1));
14394 return NewLoad;
14395}
14396
14397// fold ([s|z]ext (atomic_load)) -> ([s|z]ext (truncate ([s|z]ext atomic_load)))
14399 const TargetLowering &TLI, EVT VT,
14400 SDValue N0,
14401 ISD::LoadExtType ExtLoadType) {
14402 auto *ALoad = dyn_cast<AtomicSDNode>(N0);
14403 if (!ALoad || ALoad->getOpcode() != ISD::ATOMIC_LOAD)
14404 return {};
14405 EVT MemoryVT = ALoad->getMemoryVT();
14406 if (!TLI.isAtomicLoadExtLegal(ExtLoadType, VT, MemoryVT))
14407 return {};
14408 // Can't fold into ALoad if it is already extending differently.
14409 ISD::LoadExtType ALoadExtTy = ALoad->getExtensionType();
14410 if ((ALoadExtTy == ISD::ZEXTLOAD && ExtLoadType == ISD::SEXTLOAD) ||
14411 (ALoadExtTy == ISD::SEXTLOAD && ExtLoadType == ISD::ZEXTLOAD))
14412 return {};
14413
14414 EVT OrigVT = ALoad->getValueType(0);
14415 assert(OrigVT.getSizeInBits() < VT.getSizeInBits() && "VT should be wider.");
14416 auto *NewALoad = cast<AtomicSDNode>(DAG.getAtomicLoad(
14417 ExtLoadType, SDLoc(ALoad), MemoryVT, VT, ALoad->getChain(),
14418 ALoad->getBasePtr(), ALoad->getMemOperand()));
14420 SDValue(ALoad, 0),
14421 DAG.getNode(ISD::TRUNCATE, SDLoc(ALoad), OrigVT, SDValue(NewALoad, 0)));
14422 // Update the chain uses.
14423 DAG.ReplaceAllUsesOfValueWith(SDValue(ALoad, 1), SDValue(NewALoad, 1));
14424 return SDValue(NewALoad, 0);
14425}
14426
14428 bool LegalOperations) {
14429 assert((N->getOpcode() == ISD::SIGN_EXTEND ||
14430 N->getOpcode() == ISD::ZERO_EXTEND) && "Expected sext or zext");
14431
14432 SDValue SetCC = N->getOperand(0);
14433 if (LegalOperations || SetCC.getOpcode() != ISD::SETCC ||
14434 !SetCC.hasOneUse() || SetCC.getValueType() != MVT::i1)
14435 return SDValue();
14436
14437 SDValue X = SetCC.getOperand(0);
14438 SDValue Ones = SetCC.getOperand(1);
14439 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
14440 EVT VT = N->getValueType(0);
14441 EVT XVT = X.getValueType();
14442 // setge X, C is canonicalized to setgt, so we do not need to match that
14443 // pattern. The setlt sibling is folded in SimplifySelectCC() because it does
14444 // not require the 'not' op.
14445 if (CC == ISD::SETGT && isAllOnesConstant(Ones) && VT == XVT) {
14446 // Invert and smear/shift the sign bit:
14447 // sext i1 (setgt iN X, -1) --> sra (not X), (N - 1)
14448 // zext i1 (setgt iN X, -1) --> srl (not X), (N - 1)
14449 SDLoc DL(N);
14450 unsigned ShCt = VT.getSizeInBits() - 1;
14451 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14452 if (!TLI.shouldAvoidTransformToShift(VT, ShCt)) {
14453 SDValue NotX = DAG.getNOT(DL, X, VT);
14454 SDValue ShiftAmount = DAG.getConstant(ShCt, DL, VT);
14455 auto ShiftOpcode =
14456 N->getOpcode() == ISD::SIGN_EXTEND ? ISD::SRA : ISD::SRL;
14457 return DAG.getNode(ShiftOpcode, DL, VT, NotX, ShiftAmount);
14458 }
14459 }
14460 return SDValue();
14461}
14462
14463SDValue DAGCombiner::foldSextSetcc(SDNode *N) {
14464 SDValue N0 = N->getOperand(0);
14465 if (N0.getOpcode() != ISD::SETCC)
14466 return SDValue();
14467
14468 SDValue N00 = N0.getOperand(0);
14469 SDValue N01 = N0.getOperand(1);
14471 EVT VT = N->getValueType(0);
14472 EVT N00VT = N00.getValueType();
14473 SDLoc DL(N);
14474
14475 // Propagate fast-math-flags.
14476 SelectionDAG::FlagInserter FlagsInserter(DAG, N0->getFlags());
14477
14478 // On some architectures (such as SSE/NEON/etc) the SETCC result type is
14479 // the same size as the compared operands. Try to optimize sext(setcc())
14480 // if this is the case.
14481 if (VT.isVector() && !LegalOperations &&
14482 TLI.getBooleanContents(N00VT) ==
14484 EVT SVT = getSetCCResultType(N00VT);
14485
14486 // If we already have the desired type, don't change it.
14487 if (SVT != N0.getValueType()) {
14488 // We know that the # elements of the results is the same as the
14489 // # elements of the compare (and the # elements of the compare result
14490 // for that matter). Check to see that they are the same size. If so,
14491 // we know that the element size of the sext'd result matches the
14492 // element size of the compare operands.
14493 if (VT.getSizeInBits() == SVT.getSizeInBits())
14494 return DAG.getSetCC(DL, VT, N00, N01, CC);
14495
14496 // If the desired elements are smaller or larger than the source
14497 // elements, we can use a matching integer vector type and then
14498 // truncate/sign extend.
14499 EVT MatchingVecType = N00VT.changeVectorElementTypeToInteger();
14500 if (SVT == MatchingVecType) {
14501 SDValue VsetCC = DAG.getSetCC(DL, MatchingVecType, N00, N01, CC);
14502 return DAG.getSExtOrTrunc(VsetCC, DL, VT);
14503 }
14504 }
14505
14506 // Try to eliminate the sext of a setcc by zexting the compare operands.
14507 if (N0.hasOneUse() && TLI.isOperationLegalOrCustom(ISD::SETCC, VT) &&
14509 bool IsSignedCmp = ISD::isSignedIntSetCC(CC);
14510 unsigned LoadOpcode = IsSignedCmp ? ISD::SEXTLOAD : ISD::ZEXTLOAD;
14511 unsigned ExtOpcode = IsSignedCmp ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
14512
14513 // We have an unsupported narrow vector compare op that would be legal
14514 // if extended to the destination type. See if the compare operands
14515 // can be freely extended to the destination type.
14516 auto IsFreeToExtend = [&](SDValue V) {
14517 if (isConstantOrConstantVector(V, /*NoOpaques*/ true))
14518 return true;
14519 // Match a simple, non-extended load that can be converted to a
14520 // legal {z/s}ext-load.
14521 // TODO: Allow widening of an existing {z/s}ext-load?
14522 if (!(ISD::isNON_EXTLoad(V.getNode()) &&
14523 ISD::isUNINDEXEDLoad(V.getNode()) &&
14524 cast<LoadSDNode>(V)->isSimple() &&
14525 TLI.isLoadExtLegal(LoadOpcode, VT, V.getValueType())))
14526 return false;
14527
14528 // Non-chain users of this value must either be the setcc in this
14529 // sequence or extends that can be folded into the new {z/s}ext-load.
14530 for (SDUse &Use : V->uses()) {
14531 // Skip uses of the chain and the setcc.
14532 SDNode *User = Use.getUser();
14533 if (Use.getResNo() != 0 || User == N0.getNode())
14534 continue;
14535 // Extra users must have exactly the same cast we are about to create.
14536 // TODO: This restriction could be eased if ExtendUsesToFormExtLoad()
14537 // is enhanced similarly.
14538 if (User->getOpcode() != ExtOpcode || User->getValueType(0) != VT)
14539 return false;
14540 }
14541 return true;
14542 };
14543
14544 if (IsFreeToExtend(N00) && IsFreeToExtend(N01)) {
14545 SDValue Ext0 = DAG.getNode(ExtOpcode, DL, VT, N00);
14546 SDValue Ext1 = DAG.getNode(ExtOpcode, DL, VT, N01);
14547 return DAG.getSetCC(DL, VT, Ext0, Ext1, CC);
14548 }
14549 }
14550 }
14551
14552 // sext(setcc x, y, cc) -> (select (setcc x, y, cc), T, 0)
14553 // Here, T can be 1 or -1, depending on the type of the setcc and
14554 // getBooleanContents().
14555 unsigned SetCCWidth = N0.getScalarValueSizeInBits();
14556
14557 // To determine the "true" side of the select, we need to know the high bit
14558 // of the value returned by the setcc if it evaluates to true.
14559 // If the type of the setcc is i1, then the true case of the select is just
14560 // sext(i1 1), that is, -1.
14561 // If the type of the setcc is larger (say, i8) then the value of the high
14562 // bit depends on getBooleanContents(), so ask TLI for a real "true" value
14563 // of the appropriate width.
14564 SDValue ExtTrueVal = (SetCCWidth == 1)
14565 ? DAG.getAllOnesConstant(DL, VT)
14566 : DAG.getBoolConstant(true, DL, VT, N00VT);
14567 SDValue Zero = DAG.getConstant(0, DL, VT);
14568 if (SDValue SCC = SimplifySelectCC(DL, N00, N01, ExtTrueVal, Zero, CC, true))
14569 return SCC;
14570
14571 if (!VT.isVector() && !shouldConvertSelectOfConstantsToMath(N0, VT, TLI)) {
14572 EVT SetCCVT = getSetCCResultType(N00VT);
14573 // Don't do this transform for i1 because there's a select transform
14574 // that would reverse it.
14575 // TODO: We should not do this transform at all without a target hook
14576 // because a sext is likely cheaper than a select?
14577 if (SetCCVT.getScalarSizeInBits() != 1 &&
14578 (!LegalOperations || TLI.isOperationLegal(ISD::SETCC, N00VT))) {
14579 SDValue SetCC = DAG.getSetCC(DL, SetCCVT, N00, N01, CC);
14580 return DAG.getSelect(DL, VT, SetCC, ExtTrueVal, Zero);
14581 }
14582 }
14583
14584 return SDValue();
14585}
14586
14587SDValue DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
14588 SDValue N0 = N->getOperand(0);
14589 EVT VT = N->getValueType(0);
14590 SDLoc DL(N);
14591
14592 if (VT.isVector())
14593 if (SDValue FoldedVOp = SimplifyVCastOp(N, DL))
14594 return FoldedVOp;
14595
14596 // sext(undef) = 0 because the top bit will all be the same.
14597 if (N0.isUndef())
14598 return DAG.getConstant(0, DL, VT);
14599
14600 if (SDValue Res = tryToFoldExtendOfConstant(N, DL, TLI, DAG, LegalTypes))
14601 return Res;
14602
14603 // fold (sext (sext x)) -> (sext x)
14604 // fold (sext (aext x)) -> (sext x)
14605 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
14606 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, N0.getOperand(0));
14607
14608 // fold (sext (aext_extend_vector_inreg x)) -> (sext_extend_vector_inreg x)
14609 // fold (sext (sext_extend_vector_inreg x)) -> (sext_extend_vector_inreg x)
14612 return DAG.getNode(ISD::SIGN_EXTEND_VECTOR_INREG, SDLoc(N), VT,
14613 N0.getOperand(0));
14614
14615 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG) {
14616 SDValue N00 = N0.getOperand(0);
14617 EVT ExtVT = cast<VTSDNode>(N0->getOperand(1))->getVT();
14618 if (N00.getOpcode() == ISD::TRUNCATE || TLI.isTruncateFree(N00, ExtVT)) {
14619 // fold (sext (sext_inreg x)) -> (sext (trunc x))
14620 if ((!LegalTypes || TLI.isTypeLegal(ExtVT))) {
14621 SDValue T = DAG.getNode(ISD::TRUNCATE, DL, ExtVT, N00);
14622 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, T);
14623 }
14624
14625 // If the trunc wasn't legal, try to fold to (sext_inreg (anyext x))
14626 if (!LegalTypes || TLI.isTypeLegal(VT)) {
14627 SDValue ExtSrc = DAG.getAnyExtOrTrunc(N00, DL, VT);
14628 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, ExtSrc,
14629 N0->getOperand(1));
14630 }
14631 }
14632 }
14633
14634 if (N0.getOpcode() == ISD::TRUNCATE) {
14635 // fold (sext (truncate (load x))) -> (sext (smaller load x))
14636 // fold (sext (truncate (srl (load x), c))) -> (sext (smaller load (x+c/n)))
14637 if (SDValue NarrowLoad = reduceLoadWidth(N0.getNode())) {
14638 SDNode *oye = N0.getOperand(0).getNode();
14639 if (NarrowLoad.getNode() != N0.getNode()) {
14640 CombineTo(N0.getNode(), NarrowLoad);
14641 // CombineTo deleted the truncate, if needed, but not what's under it.
14642 AddToWorklist(oye);
14643 }
14644 return SDValue(N, 0); // Return N so it doesn't get rechecked!
14645 }
14646
14647 // See if the value being truncated is already sign extended. If so, just
14648 // eliminate the trunc/sext pair.
14649 SDValue Op = N0.getOperand(0);
14650 unsigned OpBits = Op.getScalarValueSizeInBits();
14651 unsigned MidBits = N0.getScalarValueSizeInBits();
14652 unsigned DestBits = VT.getScalarSizeInBits();
14653
14654 if (N0->getFlags().hasNoSignedWrap() ||
14655 DAG.ComputeNumSignBits(Op) > OpBits - MidBits) {
14656 if (OpBits == DestBits) {
14657 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
14658 // bits, it is already ready.
14659 return Op;
14660 }
14661
14662 if (OpBits < DestBits) {
14663 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
14664 // bits, just sext from i32.
14665 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, Op);
14666 }
14667
14668 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
14669 // bits, just truncate to i32.
14670 SDNodeFlags Flags;
14671 Flags.setNoSignedWrap(true);
14672 Flags.setNoUnsignedWrap(N0->getFlags().hasNoUnsignedWrap());
14673 return DAG.getNode(ISD::TRUNCATE, DL, VT, Op, Flags);
14674 }
14675
14676 // fold (sext (truncate x)) -> (sextinreg x).
14677 if (!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
14678 N0.getValueType())) {
14679 if (OpBits < DestBits)
14680 Op = DAG.getNode(ISD::ANY_EXTEND, SDLoc(N0), VT, Op);
14681 else if (OpBits > DestBits)
14682 Op = DAG.getNode(ISD::TRUNCATE, SDLoc(N0), VT, Op);
14683 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Op,
14684 DAG.getValueType(N0.getValueType()));
14685 }
14686 }
14687
14688 // Try to simplify (sext (load x)).
14689 if (SDValue foldedExt =
14690 tryToFoldExtOfLoad(DAG, *this, TLI, VT, LegalOperations, N, N0,
14692 return foldedExt;
14693
14694 if (SDValue foldedExt =
14695 tryToFoldExtOfMaskedLoad(DAG, TLI, VT, LegalOperations, N, N0,
14697 return foldedExt;
14698
14699 // fold (sext (load x)) to multiple smaller sextloads.
14700 // Only on illegal but splittable vectors.
14701 if (SDValue ExtLoad = CombineExtLoad(N))
14702 return ExtLoad;
14703
14704 // Try to simplify (sext (sextload x)).
14705 if (SDValue foldedExt = tryToFoldExtOfExtload(
14706 DAG, *this, TLI, VT, LegalOperations, N, N0, ISD::SEXTLOAD))
14707 return foldedExt;
14708
14709 // Try to simplify (sext (atomic_load x)).
14710 if (SDValue foldedExt =
14711 tryToFoldExtOfAtomicLoad(DAG, TLI, VT, N0, ISD::SEXTLOAD))
14712 return foldedExt;
14713
14714 // fold (sext (and/or/xor (load x), cst)) ->
14715 // (and/or/xor (sextload x), (sext cst))
14716 if (ISD::isBitwiseLogicOp(N0.getOpcode()) &&
14717 isa<LoadSDNode>(N0.getOperand(0)) &&
14718 N0.getOperand(1).getOpcode() == ISD::Constant &&
14719 (!LegalOperations && TLI.isOperationLegal(N0.getOpcode(), VT))) {
14720 LoadSDNode *LN00 = cast<LoadSDNode>(N0.getOperand(0));
14721 EVT MemVT = LN00->getMemoryVT();
14722 if (TLI.isLoadExtLegal(ISD::SEXTLOAD, VT, MemVT) &&
14723 LN00->getExtensionType() != ISD::ZEXTLOAD && LN00->isUnindexed()) {
14725 bool DoXform = ExtendUsesToFormExtLoad(VT, N0.getNode(), N0.getOperand(0),
14726 ISD::SIGN_EXTEND, SetCCs, TLI);
14727 if (DoXform) {
14728 SDValue ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, SDLoc(LN00), VT,
14729 LN00->getChain(), LN00->getBasePtr(),
14730 LN00->getMemoryVT(),
14731 LN00->getMemOperand());
14732 APInt Mask = N0.getConstantOperandAPInt(1).sext(VT.getSizeInBits());
14733 SDValue And = DAG.getNode(N0.getOpcode(), DL, VT,
14734 ExtLoad, DAG.getConstant(Mask, DL, VT));
14735 ExtendSetCCUses(SetCCs, N0.getOperand(0), ExtLoad, ISD::SIGN_EXTEND);
14736 bool NoReplaceTruncAnd = !N0.hasOneUse();
14737 bool NoReplaceTrunc = SDValue(LN00, 0).hasOneUse();
14738 CombineTo(N, And);
14739 // If N0 has multiple uses, change other uses as well.
14740 if (NoReplaceTruncAnd) {
14741 SDValue TruncAnd =
14743 CombineTo(N0.getNode(), TruncAnd);
14744 }
14745 if (NoReplaceTrunc) {
14746 DAG.ReplaceAllUsesOfValueWith(SDValue(LN00, 1), ExtLoad.getValue(1));
14747 } else {
14748 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SDLoc(LN00),
14749 LN00->getValueType(0), ExtLoad);
14750 CombineTo(LN00, Trunc, ExtLoad.getValue(1));
14751 }
14752 return SDValue(N,0); // Return N so it doesn't get rechecked!
14753 }
14754 }
14755 }
14756
14757 if (SDValue V = foldExtendedSignBitTest(N, DAG, LegalOperations))
14758 return V;
14759
14760 if (SDValue V = foldSextSetcc(N))
14761 return V;
14762
14763 // fold (sext x) -> (zext x) if the sign bit is known zero.
14764 if (!TLI.isSExtCheaperThanZExt(N0.getValueType(), VT) &&
14765 (!LegalOperations || TLI.isOperationLegal(ISD::ZERO_EXTEND, VT)) &&
14766 DAG.SignBitIsZero(N0))
14767 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0, SDNodeFlags::NonNeg);
14768
14769 if (SDValue NewVSel = matchVSelectOpSizesWithSetCC(N))
14770 return NewVSel;
14771
14772 // Eliminate this sign extend by doing a negation in the destination type:
14773 // sext i32 (0 - (zext i8 X to i32)) to i64 --> 0 - (zext i8 X to i64)
14774 if (N0.getOpcode() == ISD::SUB && N0.hasOneUse() &&
14778 SDValue Zext = DAG.getZExtOrTrunc(N0.getOperand(1).getOperand(0), DL, VT);
14779 return DAG.getNegative(Zext, DL, VT);
14780 }
14781 // Eliminate this sign extend by doing a decrement in the destination type:
14782 // sext i32 ((zext i8 X to i32) + (-1)) to i64 --> (zext i8 X to i64) + (-1)
14783 if (N0.getOpcode() == ISD::ADD && N0.hasOneUse() &&
14787 SDValue Zext = DAG.getZExtOrTrunc(N0.getOperand(0).getOperand(0), DL, VT);
14788 return DAG.getNode(ISD::ADD, DL, VT, Zext, DAG.getAllOnesConstant(DL, VT));
14789 }
14790
14791 // fold sext (not i1 X) -> add (zext i1 X), -1
14792 // TODO: This could be extended to handle bool vectors.
14793 if (N0.getValueType() == MVT::i1 && isBitwiseNot(N0) && N0.hasOneUse() &&
14794 (!LegalOperations || (TLI.isOperationLegal(ISD::ZERO_EXTEND, VT) &&
14795 TLI.isOperationLegal(ISD::ADD, VT)))) {
14796 // If we can eliminate the 'not', the sext form should be better
14797 if (SDValue NewXor = visitXOR(N0.getNode())) {
14798 // Returning N0 is a form of in-visit replacement that may have
14799 // invalidated N0.
14800 if (NewXor.getNode() == N0.getNode()) {
14801 // Return SDValue here as the xor should have already been replaced in
14802 // this sext.
14803 return SDValue();
14804 }
14805
14806 // Return a new sext with the new xor.
14807 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, NewXor);
14808 }
14809
14810 SDValue Zext = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0.getOperand(0));
14811 return DAG.getNode(ISD::ADD, DL, VT, Zext, DAG.getAllOnesConstant(DL, VT));
14812 }
14813
14814 if (SDValue Res = tryToFoldExtendSelectLoad(N, TLI, DAG, DL, Level))
14815 return Res;
14816
14817 return SDValue();
14818}
14819
14820/// Given an extending node with a pop-count operand, if the target does not
14821/// support a pop-count in the narrow source type but does support it in the
14822/// destination type, widen the pop-count to the destination type.
14823static SDValue widenCtPop(SDNode *Extend, SelectionDAG &DAG, const SDLoc &DL) {
14824 assert((Extend->getOpcode() == ISD::ZERO_EXTEND ||
14825 Extend->getOpcode() == ISD::ANY_EXTEND) &&
14826 "Expected extend op");
14827
14828 SDValue CtPop = Extend->getOperand(0);
14829 if (CtPop.getOpcode() != ISD::CTPOP || !CtPop.hasOneUse())
14830 return SDValue();
14831
14832 EVT VT = Extend->getValueType(0);
14833 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14836 return SDValue();
14837
14838 // zext (ctpop X) --> ctpop (zext X)
14839 SDValue NewZext = DAG.getZExtOrTrunc(CtPop.getOperand(0), DL, VT);
14840 return DAG.getNode(ISD::CTPOP, DL, VT, NewZext);
14841}
14842
14843// If we have (zext (abs X)) where X is a type that will be promoted by type
14844// legalization, convert to (abs (sext X)). But don't extend past a legal type.
14845static SDValue widenAbs(SDNode *Extend, SelectionDAG &DAG) {
14846 assert(Extend->getOpcode() == ISD::ZERO_EXTEND && "Expected zero extend.");
14847
14848 EVT VT = Extend->getValueType(0);
14849 if (VT.isVector())
14850 return SDValue();
14851
14852 SDValue Abs = Extend->getOperand(0);
14853 if (Abs.getOpcode() != ISD::ABS || !Abs.hasOneUse())
14854 return SDValue();
14855
14856 EVT AbsVT = Abs.getValueType();
14857 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14858 if (TLI.getTypeAction(*DAG.getContext(), AbsVT) !=
14860 return SDValue();
14861
14862 EVT LegalVT = TLI.getTypeToTransformTo(*DAG.getContext(), AbsVT);
14863
14864 SDValue SExt =
14865 DAG.getNode(ISD::SIGN_EXTEND, SDLoc(Abs), LegalVT, Abs.getOperand(0));
14866 SDValue NewAbs = DAG.getNode(ISD::ABS, SDLoc(Abs), LegalVT, SExt);
14867 return DAG.getZExtOrTrunc(NewAbs, SDLoc(Extend), VT);
14868}
14869
14870SDValue DAGCombiner::visitZERO_EXTEND(SDNode *N) {
14871 SDValue N0 = N->getOperand(0);
14872 EVT VT = N->getValueType(0);
14873 SDLoc DL(N);
14874
14875 if (VT.isVector())
14876 if (SDValue FoldedVOp = SimplifyVCastOp(N, DL))
14877 return FoldedVOp;
14878
14879 // zext(undef) = 0
14880 if (N0.isUndef())
14881 return DAG.getConstant(0, DL, VT);
14882
14883 if (SDValue Res = tryToFoldExtendOfConstant(N, DL, TLI, DAG, LegalTypes))
14884 return Res;
14885
14886 // fold (zext (zext x)) -> (zext x)
14887 // fold (zext (aext x)) -> (zext x)
14888 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND) {
14889 SDNodeFlags Flags;
14890 if (N0.getOpcode() == ISD::ZERO_EXTEND)
14891 Flags.setNonNeg(N0->getFlags().hasNonNeg());
14892 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, N0.getOperand(0), Flags);
14893 }
14894
14895 // fold (zext (aext_extend_vector_inreg x)) -> (zext_extend_vector_inreg x)
14896 // fold (zext (zext_extend_vector_inreg x)) -> (zext_extend_vector_inreg x)
14899 return DAG.getNode(ISD::ZERO_EXTEND_VECTOR_INREG, DL, VT, N0.getOperand(0));
14900
14901 // fold (zext (truncate x)) -> (zext x) or
14902 // (zext (truncate x)) -> (truncate x)
14903 // This is valid when the truncated bits of x are already zero.
14904 SDValue Op;
14905 KnownBits Known;
14906 if (isTruncateOf(DAG, N0, Op, Known)) {
14907 APInt TruncatedBits =
14908 (Op.getScalarValueSizeInBits() == N0.getScalarValueSizeInBits()) ?
14909 APInt(Op.getScalarValueSizeInBits(), 0) :
14910 APInt::getBitsSet(Op.getScalarValueSizeInBits(),
14911 N0.getScalarValueSizeInBits(),
14912 std::min(Op.getScalarValueSizeInBits(),
14913 VT.getScalarSizeInBits()));
14914 if (TruncatedBits.isSubsetOf(Known.Zero)) {
14915 SDValue ZExtOrTrunc = DAG.getZExtOrTrunc(Op, DL, VT);
14916 DAG.salvageDebugInfo(*N0.getNode());
14917
14918 return ZExtOrTrunc;
14919 }
14920 }
14921
14922 // fold (zext (truncate x)) -> (and x, mask)
14923 if (N0.getOpcode() == ISD::TRUNCATE) {
14924 // fold (zext (truncate (load x))) -> (zext (smaller load x))
14925 // fold (zext (truncate (srl (load x), c))) -> (zext (smaller load (x+c/n)))
14926 if (SDValue NarrowLoad = reduceLoadWidth(N0.getNode())) {
14927 SDNode *oye = N0.getOperand(0).getNode();
14928 if (NarrowLoad.getNode() != N0.getNode()) {
14929 CombineTo(N0.getNode(), NarrowLoad);
14930 // CombineTo deleted the truncate, if needed, but not what's under it.
14931 AddToWorklist(oye);
14932 }
14933 return SDValue(N, 0); // Return N so it doesn't get rechecked!
14934 }
14935
14936 EVT SrcVT = N0.getOperand(0).getValueType();
14937 EVT MinVT = N0.getValueType();
14938
14939 if (N->getFlags().hasNonNeg()) {
14940 SDValue Op = N0.getOperand(0);
14941 unsigned OpBits = SrcVT.getScalarSizeInBits();
14942 unsigned MidBits = MinVT.getScalarSizeInBits();
14943 unsigned DestBits = VT.getScalarSizeInBits();
14944
14945 if (N0->getFlags().hasNoSignedWrap() ||
14946 DAG.ComputeNumSignBits(Op) > OpBits - MidBits) {
14947 if (OpBits == DestBits) {
14948 // Op is i32, Mid is i8, and Dest is i32. If Op has more than 24 sign
14949 // bits, it is already ready.
14950 return Op;
14951 }
14952
14953 if (OpBits < DestBits) {
14954 // Op is i32, Mid is i8, and Dest is i64. If Op has more than 24 sign
14955 // bits, just sext from i32.
14956 // FIXME: This can probably be ZERO_EXTEND nneg?
14957 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, Op);
14958 }
14959
14960 // Op is i64, Mid is i8, and Dest is i32. If Op has more than 56 sign
14961 // bits, just truncate to i32.
14962 SDNodeFlags Flags;
14963 Flags.setNoSignedWrap(true);
14964 Flags.setNoUnsignedWrap(true);
14965 return DAG.getNode(ISD::TRUNCATE, DL, VT, Op, Flags);
14966 }
14967 }
14968
14969 // Try to mask before the extension to avoid having to generate a larger mask,
14970 // possibly over several sub-vectors.
14971 if (SrcVT.bitsLT(VT) && VT.isVector()) {
14972 if (!LegalOperations || (TLI.isOperationLegal(ISD::AND, SrcVT) &&
14974 SDValue Op = N0.getOperand(0);
14975 Op = DAG.getZeroExtendInReg(Op, DL, MinVT);
14976 AddToWorklist(Op.getNode());
14977 SDValue ZExtOrTrunc = DAG.getZExtOrTrunc(Op, DL, VT);
14978 // Transfer the debug info; the new node is equivalent to N0.
14979 DAG.transferDbgValues(N0, ZExtOrTrunc);
14980 return ZExtOrTrunc;
14981 }
14982 }
14983
14984 if (!LegalOperations || TLI.isOperationLegal(ISD::AND, VT)) {
14985 SDValue Op = DAG.getAnyExtOrTrunc(N0.getOperand(0), DL, VT);
14986 AddToWorklist(Op.getNode());
14987 SDValue And = DAG.getZeroExtendInReg(Op, DL, MinVT);
14988 // We may safely transfer the debug info describing the truncate node over
14989 // to the equivalent and operation.
14990 DAG.transferDbgValues(N0, And);
14991 return And;
14992 }
14993 }
14994
14995 // Fold (zext (and (trunc x), cst)) -> (and x, cst),
14996 // if either of the casts is not free.
14997 if (N0.getOpcode() == ISD::AND &&
14998 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
14999 N0.getOperand(1).getOpcode() == ISD::Constant &&
15000 (!TLI.isTruncateFree(N0.getOperand(0).getOperand(0), N0.getValueType()) ||
15001 !TLI.isZExtFree(N0.getValueType(), VT))) {
15002 SDValue X = N0.getOperand(0).getOperand(0);
15003 X = DAG.getAnyExtOrTrunc(X, SDLoc(X), VT);
15004 APInt Mask = N0.getConstantOperandAPInt(1).zext(VT.getSizeInBits());
15005 return DAG.getNode(ISD::AND, DL, VT,
15006 X, DAG.getConstant(Mask, DL, VT));
15007 }
15008
15009 // Try to simplify (zext (load x)).
15010 if (SDValue foldedExt = tryToFoldExtOfLoad(
15011 DAG, *this, TLI, VT, LegalOperations, N, N0, ISD::ZEXTLOAD,
15012 ISD::ZERO_EXTEND, N->getFlags().hasNonNeg()))
15013 return foldedExt;
15014
15015 if (SDValue foldedExt =
15016 tryToFoldExtOfMaskedLoad(DAG, TLI, VT, LegalOperations, N, N0,
15018 return foldedExt;
15019
15020 // fold (zext (load x)) to multiple smaller zextloads.
15021 // Only on illegal but splittable vectors.
15022 if (SDValue ExtLoad = CombineExtLoad(N))
15023 return ExtLoad;
15024
15025 // Try to simplify (zext (atomic_load x)).
15026 if (SDValue foldedExt =
15027 tryToFoldExtOfAtomicLoad(DAG, TLI, VT, N0, ISD::ZEXTLOAD))
15028 return foldedExt;
15029
15030 // fold (zext (and/or/xor (load x), cst)) ->
15031 // (and/or/xor (zextload x), (zext cst))
15032 // Unless (and (load x) cst) will match as a zextload already and has
15033 // additional users, or the zext is already free.
15034 if (ISD::isBitwiseLogicOp(N0.getOpcode()) && !TLI.isZExtFree(N0, VT) &&
15035 isa<LoadSDNode>(N0.getOperand(0)) &&
15036 N0.getOperand(1).getOpcode() == ISD::Constant &&
15037 (!LegalOperations && TLI.isOperationLegal(N0.getOpcode(), VT))) {
15038 LoadSDNode *LN00 = cast<LoadSDNode>(N0.getOperand(0));
15039 EVT MemVT = LN00->getMemoryVT();
15040 if (TLI.isLoadExtLegal(ISD::ZEXTLOAD, VT, MemVT) &&
15041 LN00->getExtensionType() != ISD::SEXTLOAD && LN00->isUnindexed()) {
15042 bool DoXform = true;
15044 if (!N0.hasOneUse()) {
15045 if (N0.getOpcode() == ISD::AND) {
15046 auto *AndC = cast<ConstantSDNode>(N0.getOperand(1));
15047 EVT LoadResultTy = AndC->getValueType(0);
15048 EVT ExtVT;
15049 if (isAndLoadExtLoad(AndC, LN00, LoadResultTy, ExtVT))
15050 DoXform = false;
15051 }
15052 }
15053 if (DoXform)
15054 DoXform = ExtendUsesToFormExtLoad(VT, N0.getNode(), N0.getOperand(0),
15055 ISD::ZERO_EXTEND, SetCCs, TLI);
15056 if (DoXform) {
15057 SDValue ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, SDLoc(LN00), VT,
15058 LN00->getChain(), LN00->getBasePtr(),
15059 LN00->getMemoryVT(),
15060 LN00->getMemOperand());
15061 APInt Mask = N0.getConstantOperandAPInt(1).zext(VT.getSizeInBits());
15062 SDValue And = DAG.getNode(N0.getOpcode(), DL, VT,
15063 ExtLoad, DAG.getConstant(Mask, DL, VT));
15064 ExtendSetCCUses(SetCCs, N0.getOperand(0), ExtLoad, ISD::ZERO_EXTEND);
15065 bool NoReplaceTruncAnd = !N0.hasOneUse();
15066 bool NoReplaceTrunc = SDValue(LN00, 0).hasOneUse();
15067 CombineTo(N, And);
15068 // If N0 has multiple uses, change other uses as well.
15069 if (NoReplaceTruncAnd) {
15070 SDValue TruncAnd =
15072 CombineTo(N0.getNode(), TruncAnd);
15073 }
15074 if (NoReplaceTrunc) {
15075 DAG.ReplaceAllUsesOfValueWith(SDValue(LN00, 1), ExtLoad.getValue(1));
15076 } else {
15077 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SDLoc(LN00),
15078 LN00->getValueType(0), ExtLoad);
15079 CombineTo(LN00, Trunc, ExtLoad.getValue(1));
15080 }
15081 return SDValue(N,0); // Return N so it doesn't get rechecked!
15082 }
15083 }
15084 }
15085
15086 // fold (zext (and/or/xor (shl/shr (load x), cst), cst)) ->
15087 // (and/or/xor (shl/shr (zextload x), (zext cst)), (zext cst))
15088 if (SDValue ZExtLoad = CombineZExtLogicopShiftLoad(N))
15089 return ZExtLoad;
15090
15091 // Try to simplify (zext (zextload x)).
15092 if (SDValue foldedExt = tryToFoldExtOfExtload(
15093 DAG, *this, TLI, VT, LegalOperations, N, N0, ISD::ZEXTLOAD))
15094 return foldedExt;
15095
15096 if (SDValue V = foldExtendedSignBitTest(N, DAG, LegalOperations))
15097 return V;
15098
15099 if (N0.getOpcode() == ISD::SETCC) {
15100 // Propagate fast-math-flags.
15101 SelectionDAG::FlagInserter FlagsInserter(DAG, N0->getFlags());
15102
15103 // Only do this before legalize for now.
15104 if (!LegalOperations && VT.isVector() &&
15105 N0.getValueType().getVectorElementType() == MVT::i1) {
15106 EVT N00VT = N0.getOperand(0).getValueType();
15107 if (getSetCCResultType(N00VT) == N0.getValueType())
15108 return SDValue();
15109
15110 // We know that the # elements of the results is the same as the #
15111 // elements of the compare (and the # elements of the compare result for
15112 // that matter). Check to see that they are the same size. If so, we know
15113 // that the element size of the sext'd result matches the element size of
15114 // the compare operands.
15115 if (VT.getSizeInBits() == N00VT.getSizeInBits()) {
15116 // zext(setcc) -> zext_in_reg(vsetcc) for vectors.
15117 SDValue VSetCC = DAG.getNode(ISD::SETCC, DL, VT, N0.getOperand(0),
15118 N0.getOperand(1), N0.getOperand(2));
15119 return DAG.getZeroExtendInReg(VSetCC, DL, N0.getValueType());
15120 }
15121
15122 // If the desired elements are smaller or larger than the source
15123 // elements we can use a matching integer vector type and then
15124 // truncate/any extend followed by zext_in_reg.
15125 EVT MatchingVectorType = N00VT.changeVectorElementTypeToInteger();
15126 SDValue VsetCC =
15127 DAG.getNode(ISD::SETCC, DL, MatchingVectorType, N0.getOperand(0),
15128 N0.getOperand(1), N0.getOperand(2));
15129 return DAG.getZeroExtendInReg(DAG.getAnyExtOrTrunc(VsetCC, DL, VT), DL,
15130 N0.getValueType());
15131 }
15132
15133 // zext(setcc x,y,cc) -> zext(select x, y, true, false, cc)
15134 EVT N0VT = N0.getValueType();
15135 EVT N00VT = N0.getOperand(0).getValueType();
15136 if (SDValue SCC = SimplifySelectCC(
15137 DL, N0.getOperand(0), N0.getOperand(1),
15138 DAG.getBoolConstant(true, DL, N0VT, N00VT),
15139 DAG.getBoolConstant(false, DL, N0VT, N00VT),
15140 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true))
15141 return DAG.getNode(ISD::ZERO_EXTEND, DL, VT, SCC);
15142 }
15143
15144 // (zext (shl (zext x), cst)) -> (shl (zext x), cst)
15145 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL) &&
15146 !TLI.isZExtFree(N0, VT)) {
15147 SDValue ShVal = N0.getOperand(0);
15148 SDValue ShAmt = N0.getOperand(1);
15149 if (auto *ShAmtC = dyn_cast<ConstantSDNode>(ShAmt)) {
15150 if (ShVal.getOpcode() == ISD::ZERO_EXTEND && N0.hasOneUse()) {
15151 if (N0.getOpcode() == ISD::SHL) {
15152 // If the original shl may be shifting out bits, do not perform this
15153 // transformation.
15154 unsigned KnownZeroBits = ShVal.getValueSizeInBits() -
15155 ShVal.getOperand(0).getValueSizeInBits();
15156 if (ShAmtC->getAPIntValue().ugt(KnownZeroBits)) {
15157 // If the shift is too large, then see if we can deduce that the
15158 // shift is safe anyway.
15159
15160 // Check if the bits being shifted out are known to be zero.
15161 KnownBits KnownShVal = DAG.computeKnownBits(ShVal);
15162 if (ShAmtC->getAPIntValue().ugt(KnownShVal.countMinLeadingZeros()))
15163 return SDValue();
15164 }
15165 }
15166
15167 // Ensure that the shift amount is wide enough for the shifted value.
15168 if (Log2_32_Ceil(VT.getSizeInBits()) > ShAmt.getValueSizeInBits())
15169 ShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, ShAmt);
15170
15171 return DAG.getNode(N0.getOpcode(), DL, VT,
15172 DAG.getNode(ISD::ZERO_EXTEND, DL, VT, ShVal), ShAmt);
15173 }
15174 }
15175 }
15176
15177 if (SDValue NewVSel = matchVSelectOpSizesWithSetCC(N))
15178 return NewVSel;
15179
15180 if (SDValue NewCtPop = widenCtPop(N, DAG, DL))
15181 return NewCtPop;
15182
15183 if (SDValue V = widenAbs(N, DAG))
15184 return V;
15185
15186 if (SDValue Res = tryToFoldExtendSelectLoad(N, TLI, DAG, DL, Level))
15187 return Res;
15188
15189 // CSE zext nneg with sext if the zext is not free.
15190 if (N->getFlags().hasNonNeg() && !TLI.isZExtFree(N0.getValueType(), VT)) {
15191 SDNode *CSENode = DAG.getNodeIfExists(ISD::SIGN_EXTEND, N->getVTList(), N0);
15192 if (CSENode)
15193 return SDValue(CSENode, 0);
15194 }
15195
15196 return SDValue();
15197}
15198
15199SDValue DAGCombiner::visitANY_EXTEND(SDNode *N) {
15200 SDValue N0 = N->getOperand(0);
15201 EVT VT = N->getValueType(0);
15202 SDLoc DL(N);
15203
15204 // aext(undef) = undef
15205 if (N0.isUndef())
15206 return DAG.getUNDEF(VT);
15207
15208 if (SDValue Res = tryToFoldExtendOfConstant(N, DL, TLI, DAG, LegalTypes))
15209 return Res;
15210
15211 // fold (aext (aext x)) -> (aext x)
15212 // fold (aext (zext x)) -> (zext x)
15213 // fold (aext (sext x)) -> (sext x)
15214 if (N0.getOpcode() == ISD::ANY_EXTEND || N0.getOpcode() == ISD::ZERO_EXTEND ||
15215 N0.getOpcode() == ISD::SIGN_EXTEND) {
15216 SDNodeFlags Flags;
15217 if (N0.getOpcode() == ISD::ZERO_EXTEND)
15218 Flags.setNonNeg(N0->getFlags().hasNonNeg());
15219 return DAG.getNode(N0.getOpcode(), DL, VT, N0.getOperand(0), Flags);
15220 }
15221
15222 // fold (aext (aext_extend_vector_inreg x)) -> (aext_extend_vector_inreg x)
15223 // fold (aext (zext_extend_vector_inreg x)) -> (zext_extend_vector_inreg x)
15224 // fold (aext (sext_extend_vector_inreg x)) -> (sext_extend_vector_inreg x)
15228 return DAG.getNode(N0.getOpcode(), DL, VT, N0.getOperand(0));
15229
15230 // fold (aext (truncate (load x))) -> (aext (smaller load x))
15231 // fold (aext (truncate (srl (load x), c))) -> (aext (small load (x+c/n)))
15232 if (N0.getOpcode() == ISD::TRUNCATE) {
15233 if (SDValue NarrowLoad = reduceLoadWidth(N0.getNode())) {
15234 SDNode *oye = N0.getOperand(0).getNode();
15235 if (NarrowLoad.getNode() != N0.getNode()) {
15236 CombineTo(N0.getNode(), NarrowLoad);
15237 // CombineTo deleted the truncate, if needed, but not what's under it.
15238 AddToWorklist(oye);
15239 }
15240 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15241 }
15242 }
15243
15244 // fold (aext (truncate x))
15245 if (N0.getOpcode() == ISD::TRUNCATE)
15246 return DAG.getAnyExtOrTrunc(N0.getOperand(0), DL, VT);
15247
15248 // Fold (aext (and (trunc x), cst)) -> (and x, cst)
15249 // if the trunc is not free.
15250 if (N0.getOpcode() == ISD::AND &&
15251 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
15252 N0.getOperand(1).getOpcode() == ISD::Constant &&
15253 !TLI.isTruncateFree(N0.getOperand(0).getOperand(0), N0.getValueType())) {
15254 SDValue X = DAG.getAnyExtOrTrunc(N0.getOperand(0).getOperand(0), DL, VT);
15255 SDValue Y = DAG.getNode(ISD::ANY_EXTEND, DL, VT, N0.getOperand(1));
15256 assert(isa<ConstantSDNode>(Y) && "Expected constant to be folded!");
15257 return DAG.getNode(ISD::AND, DL, VT, X, Y);
15258 }
15259
15260 // fold (aext (load x)) -> (aext (truncate (extload x)))
15261 // None of the supported targets knows how to perform load and any_ext
15262 // on vectors in one instruction, so attempt to fold to zext instead.
15263 if (VT.isVector()) {
15264 // Try to simplify (zext (load x)).
15265 if (SDValue foldedExt =
15266 tryToFoldExtOfLoad(DAG, *this, TLI, VT, LegalOperations, N, N0,
15268 return foldedExt;
15269 } else if (ISD::isNON_EXTLoad(N0.getNode()) &&
15272 bool DoXform = true;
15274 if (!N0.hasOneUse())
15275 DoXform =
15276 ExtendUsesToFormExtLoad(VT, N, N0, ISD::ANY_EXTEND, SetCCs, TLI);
15277 if (DoXform) {
15278 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
15279 SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, DL, VT, LN0->getChain(),
15280 LN0->getBasePtr(), N0.getValueType(),
15281 LN0->getMemOperand());
15282 ExtendSetCCUses(SetCCs, N0, ExtLoad, ISD::ANY_EXTEND);
15283 // If the load value is used only by N, replace it via CombineTo N.
15284 bool NoReplaceTrunc = N0.hasOneUse();
15285 CombineTo(N, ExtLoad);
15286 if (NoReplaceTrunc) {
15287 DAG.ReplaceAllUsesOfValueWith(SDValue(LN0, 1), ExtLoad.getValue(1));
15288 recursivelyDeleteUnusedNodes(LN0);
15289 } else {
15290 SDValue Trunc =
15291 DAG.getNode(ISD::TRUNCATE, SDLoc(N0), N0.getValueType(), ExtLoad);
15292 CombineTo(LN0, Trunc, ExtLoad.getValue(1));
15293 }
15294 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15295 }
15296 }
15297
15298 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
15299 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
15300 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
15301 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.getNode()) &&
15302 ISD::isUNINDEXEDLoad(N0.getNode()) && N0.hasOneUse()) {
15303 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
15304 ISD::LoadExtType ExtType = LN0->getExtensionType();
15305 EVT MemVT = LN0->getMemoryVT();
15306 if (!LegalOperations || TLI.isLoadExtLegal(ExtType, VT, MemVT)) {
15307 SDValue ExtLoad =
15308 DAG.getExtLoad(ExtType, DL, VT, LN0->getChain(), LN0->getBasePtr(),
15309 MemVT, LN0->getMemOperand());
15310 CombineTo(N, ExtLoad);
15311 DAG.ReplaceAllUsesOfValueWith(SDValue(LN0, 1), ExtLoad.getValue(1));
15312 recursivelyDeleteUnusedNodes(LN0);
15313 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15314 }
15315 }
15316
15317 if (N0.getOpcode() == ISD::SETCC) {
15318 // Propagate fast-math-flags.
15319 SelectionDAG::FlagInserter FlagsInserter(DAG, N0->getFlags());
15320
15321 // For vectors:
15322 // aext(setcc) -> vsetcc
15323 // aext(setcc) -> truncate(vsetcc)
15324 // aext(setcc) -> aext(vsetcc)
15325 // Only do this before legalize for now.
15326 if (VT.isVector() && !LegalOperations) {
15327 EVT N00VT = N0.getOperand(0).getValueType();
15328 if (getSetCCResultType(N00VT) == N0.getValueType())
15329 return SDValue();
15330
15331 // We know that the # elements of the results is the same as the
15332 // # elements of the compare (and the # elements of the compare result
15333 // for that matter). Check to see that they are the same size. If so,
15334 // we know that the element size of the sext'd result matches the
15335 // element size of the compare operands.
15336 if (VT.getSizeInBits() == N00VT.getSizeInBits())
15337 return DAG.getSetCC(DL, VT, N0.getOperand(0), N0.getOperand(1),
15338 cast<CondCodeSDNode>(N0.getOperand(2))->get());
15339
15340 // If the desired elements are smaller or larger than the source
15341 // elements we can use a matching integer vector type and then
15342 // truncate/any extend
15343 EVT MatchingVectorType = N00VT.changeVectorElementTypeToInteger();
15344 SDValue VsetCC = DAG.getSetCC(
15345 DL, MatchingVectorType, N0.getOperand(0), N0.getOperand(1),
15346 cast<CondCodeSDNode>(N0.getOperand(2))->get());
15347 return DAG.getAnyExtOrTrunc(VsetCC, DL, VT);
15348 }
15349
15350 // aext(setcc x,y,cc) -> select_cc x, y, 1, 0, cc
15351 if (SDValue SCC = SimplifySelectCC(
15352 DL, N0.getOperand(0), N0.getOperand(1), DAG.getConstant(1, DL, VT),
15353 DAG.getConstant(0, DL, VT),
15354 cast<CondCodeSDNode>(N0.getOperand(2))->get(), true))
15355 return SCC;
15356 }
15357
15358 if (SDValue NewCtPop = widenCtPop(N, DAG, DL))
15359 return NewCtPop;
15360
15361 if (SDValue Res = tryToFoldExtendSelectLoad(N, TLI, DAG, DL, Level))
15362 return Res;
15363
15364 return SDValue();
15365}
15366
15367SDValue DAGCombiner::visitAssertExt(SDNode *N) {
15368 unsigned Opcode = N->getOpcode();
15369 SDValue N0 = N->getOperand(0);
15370 SDValue N1 = N->getOperand(1);
15371 EVT AssertVT = cast<VTSDNode>(N1)->getVT();
15372
15373 // fold (assert?ext (assert?ext x, vt), vt) -> (assert?ext x, vt)
15374 if (N0.getOpcode() == Opcode &&
15375 AssertVT == cast<VTSDNode>(N0.getOperand(1))->getVT())
15376 return N0;
15377
15378 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
15379 N0.getOperand(0).getOpcode() == Opcode) {
15380 // We have an assert, truncate, assert sandwich. Make one stronger assert
15381 // by asserting on the smallest asserted type to the larger source type.
15382 // This eliminates the later assert:
15383 // assert (trunc (assert X, i8) to iN), i1 --> trunc (assert X, i1) to iN
15384 // assert (trunc (assert X, i1) to iN), i8 --> trunc (assert X, i1) to iN
15385 SDLoc DL(N);
15386 SDValue BigA = N0.getOperand(0);
15387 EVT BigA_AssertVT = cast<VTSDNode>(BigA.getOperand(1))->getVT();
15388 EVT MinAssertVT = AssertVT.bitsLT(BigA_AssertVT) ? AssertVT : BigA_AssertVT;
15389 SDValue MinAssertVTVal = DAG.getValueType(MinAssertVT);
15390 SDValue NewAssert = DAG.getNode(Opcode, DL, BigA.getValueType(),
15391 BigA.getOperand(0), MinAssertVTVal);
15392 return DAG.getNode(ISD::TRUNCATE, DL, N->getValueType(0), NewAssert);
15393 }
15394
15395 // If we have (AssertZext (truncate (AssertSext X, iX)), iY) and Y is smaller
15396 // than X. Just move the AssertZext in front of the truncate and drop the
15397 // AssertSExt.
15398 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
15400 Opcode == ISD::AssertZext) {
15401 SDValue BigA = N0.getOperand(0);
15402 EVT BigA_AssertVT = cast<VTSDNode>(BigA.getOperand(1))->getVT();
15403 if (AssertVT.bitsLT(BigA_AssertVT)) {
15404 SDLoc DL(N);
15405 SDValue NewAssert = DAG.getNode(Opcode, DL, BigA.getValueType(),
15406 BigA.getOperand(0), N1);
15407 return DAG.getNode(ISD::TRUNCATE, DL, N->getValueType(0), NewAssert);
15408 }
15409 }
15410
15411 if (Opcode == ISD::AssertZext && N0.getOpcode() == ISD::AND &&
15413 const APInt &Mask = N0.getConstantOperandAPInt(1);
15414
15415 // If we have (AssertZext (and (AssertSext X, iX), M), iY) and Y is smaller
15416 // than X, and the And doesn't change the lower iX bits, we can move the
15417 // AssertZext in front of the And and drop the AssertSext.
15418 if (N0.getOperand(0).getOpcode() == ISD::AssertSext && N0.hasOneUse()) {
15419 SDValue BigA = N0.getOperand(0);
15420 EVT BigA_AssertVT = cast<VTSDNode>(BigA.getOperand(1))->getVT();
15421 if (AssertVT.bitsLT(BigA_AssertVT) &&
15422 Mask.countr_one() >= BigA_AssertVT.getScalarSizeInBits()) {
15423 SDLoc DL(N);
15424 SDValue NewAssert =
15425 DAG.getNode(Opcode, DL, N->getValueType(0), BigA.getOperand(0), N1);
15426 return DAG.getNode(ISD::AND, DL, N->getValueType(0), NewAssert,
15427 N0.getOperand(1));
15428 }
15429 }
15430
15431 // Remove AssertZext entirely if the mask guarantees the assertion cannot
15432 // fail.
15433 // TODO: Use KB countMinLeadingZeros to handle non-constant masks?
15434 if (Mask.isIntN(AssertVT.getScalarSizeInBits()))
15435 return N0;
15436 }
15437
15438 return SDValue();
15439}
15440
15441SDValue DAGCombiner::visitAssertAlign(SDNode *N) {
15442 SDLoc DL(N);
15443
15444 Align AL = cast<AssertAlignSDNode>(N)->getAlign();
15445 SDValue N0 = N->getOperand(0);
15446
15447 // Fold (assertalign (assertalign x, AL0), AL1) ->
15448 // (assertalign x, max(AL0, AL1))
15449 if (auto *AAN = dyn_cast<AssertAlignSDNode>(N0))
15450 return DAG.getAssertAlign(DL, N0.getOperand(0),
15451 std::max(AL, AAN->getAlign()));
15452
15453 // In rare cases, there are trivial arithmetic ops in source operands. Sink
15454 // this assert down to source operands so that those arithmetic ops could be
15455 // exposed to the DAG combining.
15456 switch (N0.getOpcode()) {
15457 default:
15458 break;
15459 case ISD::ADD:
15460 case ISD::PTRADD:
15461 case ISD::SUB: {
15462 unsigned AlignShift = Log2(AL);
15463 SDValue LHS = N0.getOperand(0);
15464 SDValue RHS = N0.getOperand(1);
15465 unsigned LHSAlignShift = DAG.computeKnownBits(LHS).countMinTrailingZeros();
15466 unsigned RHSAlignShift = DAG.computeKnownBits(RHS).countMinTrailingZeros();
15467 if (LHSAlignShift >= AlignShift || RHSAlignShift >= AlignShift) {
15468 if (LHSAlignShift < AlignShift)
15469 LHS = DAG.getAssertAlign(DL, LHS, AL);
15470 if (RHSAlignShift < AlignShift)
15471 RHS = DAG.getAssertAlign(DL, RHS, AL);
15472 return DAG.getNode(N0.getOpcode(), DL, N0.getValueType(), LHS, RHS);
15473 }
15474 break;
15475 }
15476 }
15477
15478 return SDValue();
15479}
15480
15481/// If the result of a load is shifted/masked/truncated to an effectively
15482/// narrower type, try to transform the load to a narrower type and/or
15483/// use an extending load.
15484SDValue DAGCombiner::reduceLoadWidth(SDNode *N) {
15485 unsigned Opc = N->getOpcode();
15486
15488 SDValue N0 = N->getOperand(0);
15489 EVT VT = N->getValueType(0);
15490 EVT ExtVT = VT;
15491
15492 // This transformation isn't valid for vector loads.
15493 if (VT.isVector())
15494 return SDValue();
15495
15496 // The ShAmt variable is used to indicate that we've consumed a right
15497 // shift. I.e. we want to narrow the width of the load by skipping to load the
15498 // ShAmt least significant bits.
15499 unsigned ShAmt = 0;
15500 // A special case is when the least significant bits from the load are masked
15501 // away, but using an AND rather than a right shift. HasShiftedOffset is used
15502 // to indicate that the narrowed load should be left-shifted ShAmt bits to get
15503 // the result.
15504 unsigned ShiftedOffset = 0;
15505 // Special case: SIGN_EXTEND_INREG is basically truncating to ExtVT then
15506 // extended to VT.
15507 if (Opc == ISD::SIGN_EXTEND_INREG) {
15508 ExtType = ISD::SEXTLOAD;
15509 ExtVT = cast<VTSDNode>(N->getOperand(1))->getVT();
15510 } else if (Opc == ISD::SRL || Opc == ISD::SRA) {
15511 // Another special-case: SRL/SRA is basically zero/sign-extending a narrower
15512 // value, or it may be shifting a higher subword, half or byte into the
15513 // lowest bits.
15514
15515 // Only handle shift with constant shift amount, and the shiftee must be a
15516 // load.
15517 auto *LN = dyn_cast<LoadSDNode>(N0);
15518 auto *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1));
15519 if (!N1C || !LN)
15520 return SDValue();
15521 // If the shift amount is larger than the memory type then we're not
15522 // accessing any of the loaded bytes.
15523 ShAmt = N1C->getZExtValue();
15524 uint64_t MemoryWidth = LN->getMemoryVT().getScalarSizeInBits();
15525 if (MemoryWidth <= ShAmt)
15526 return SDValue();
15527 // Attempt to fold away the SRL by using ZEXTLOAD and SRA by using SEXTLOAD.
15528 ExtType = Opc == ISD::SRL ? ISD::ZEXTLOAD : ISD::SEXTLOAD;
15529 ExtVT = EVT::getIntegerVT(*DAG.getContext(), MemoryWidth - ShAmt);
15530 // If original load is a SEXTLOAD then we can't simply replace it by a
15531 // ZEXTLOAD (we could potentially replace it by a more narrow SEXTLOAD
15532 // followed by a ZEXT, but that is not handled at the moment). Similarly if
15533 // the original load is a ZEXTLOAD and we want to use a SEXTLOAD.
15534 if ((LN->getExtensionType() == ISD::SEXTLOAD ||
15535 LN->getExtensionType() == ISD::ZEXTLOAD) &&
15536 LN->getExtensionType() != ExtType)
15537 return SDValue();
15538 } else if (Opc == ISD::AND) {
15539 // An AND with a constant mask is the same as a truncate + zero-extend.
15540 auto AndC = dyn_cast<ConstantSDNode>(N->getOperand(1));
15541 if (!AndC)
15542 return SDValue();
15543
15544 const APInt &Mask = AndC->getAPIntValue();
15545 unsigned ActiveBits = 0;
15546 if (Mask.isMask()) {
15547 ActiveBits = Mask.countr_one();
15548 } else if (Mask.isShiftedMask(ShAmt, ActiveBits)) {
15549 ShiftedOffset = ShAmt;
15550 } else {
15551 return SDValue();
15552 }
15553
15554 ExtType = ISD::ZEXTLOAD;
15555 ExtVT = EVT::getIntegerVT(*DAG.getContext(), ActiveBits);
15556 }
15557
15558 // In case Opc==SRL we've already prepared ExtVT/ExtType/ShAmt based on doing
15559 // a right shift. Here we redo some of those checks, to possibly adjust the
15560 // ExtVT even further based on "a masking AND". We could also end up here for
15561 // other reasons (e.g. based on Opc==TRUNCATE) and that is why some checks
15562 // need to be done here as well.
15563 if (Opc == ISD::SRL || N0.getOpcode() == ISD::SRL) {
15564 SDValue SRL = Opc == ISD::SRL ? SDValue(N, 0) : N0;
15565 // Bail out when the SRL has more than one use. This is done for historical
15566 // (undocumented) reasons. Maybe intent was to guard the AND-masking below
15567 // check below? And maybe it could be non-profitable to do the transform in
15568 // case the SRL has multiple uses and we get here with Opc!=ISD::SRL?
15569 // FIXME: Can't we just skip this check for the Opc==ISD::SRL case.
15570 if (!SRL.hasOneUse())
15571 return SDValue();
15572
15573 // Only handle shift with constant shift amount, and the shiftee must be a
15574 // load.
15575 auto *LN = dyn_cast<LoadSDNode>(SRL.getOperand(0));
15576 auto *SRL1C = dyn_cast<ConstantSDNode>(SRL.getOperand(1));
15577 if (!SRL1C || !LN)
15578 return SDValue();
15579
15580 // If the shift amount is larger than the input type then we're not
15581 // accessing any of the loaded bytes. If the load was a zextload/extload
15582 // then the result of the shift+trunc is zero/undef (handled elsewhere).
15583 ShAmt = SRL1C->getZExtValue();
15584 uint64_t MemoryWidth = LN->getMemoryVT().getSizeInBits();
15585 if (ShAmt >= MemoryWidth)
15586 return SDValue();
15587
15588 // Because a SRL must be assumed to *need* to zero-extend the high bits
15589 // (as opposed to anyext the high bits), we can't combine the zextload
15590 // lowering of SRL and an sextload.
15591 if (LN->getExtensionType() == ISD::SEXTLOAD)
15592 return SDValue();
15593
15594 // Avoid reading outside the memory accessed by the original load (could
15595 // happened if we only adjust the load base pointer by ShAmt). Instead we
15596 // try to narrow the load even further. The typical scenario here is:
15597 // (i64 (truncate (i96 (srl (load x), 64)))) ->
15598 // (i64 (truncate (i96 (zextload (load i32 + offset) from i32))))
15599 if (ExtVT.getScalarSizeInBits() > MemoryWidth - ShAmt) {
15600 // Don't replace sextload by zextload.
15601 if (ExtType == ISD::SEXTLOAD)
15602 return SDValue();
15603 // Narrow the load.
15604 ExtType = ISD::ZEXTLOAD;
15605 ExtVT = EVT::getIntegerVT(*DAG.getContext(), MemoryWidth - ShAmt);
15606 }
15607
15608 // If the SRL is only used by a masking AND, we may be able to adjust
15609 // the ExtVT to make the AND redundant.
15610 SDNode *Mask = *(SRL->user_begin());
15611 if (SRL.hasOneUse() && Mask->getOpcode() == ISD::AND &&
15612 isa<ConstantSDNode>(Mask->getOperand(1))) {
15613 unsigned Offset, ActiveBits;
15614 const APInt& ShiftMask = Mask->getConstantOperandAPInt(1);
15615 if (ShiftMask.isMask()) {
15616 EVT MaskedVT =
15617 EVT::getIntegerVT(*DAG.getContext(), ShiftMask.countr_one());
15618 // If the mask is smaller, recompute the type.
15619 if ((ExtVT.getScalarSizeInBits() > MaskedVT.getScalarSizeInBits()) &&
15620 TLI.isLoadExtLegal(ExtType, SRL.getValueType(), MaskedVT))
15621 ExtVT = MaskedVT;
15622 } else if (ExtType == ISD::ZEXTLOAD &&
15623 ShiftMask.isShiftedMask(Offset, ActiveBits) &&
15624 (Offset + ShAmt) < VT.getScalarSizeInBits()) {
15625 EVT MaskedVT = EVT::getIntegerVT(*DAG.getContext(), ActiveBits);
15626 // If the mask is shifted we can use a narrower load and a shl to insert
15627 // the trailing zeros.
15628 if (((Offset + ActiveBits) <= ExtVT.getScalarSizeInBits()) &&
15629 TLI.isLoadExtLegal(ExtType, SRL.getValueType(), MaskedVT)) {
15630 ExtVT = MaskedVT;
15631 ShAmt = Offset + ShAmt;
15632 ShiftedOffset = Offset;
15633 }
15634 }
15635 }
15636
15637 N0 = SRL.getOperand(0);
15638 }
15639
15640 // If the load is shifted left (and the result isn't shifted back right), we
15641 // can fold a truncate through the shift. The typical scenario is that N
15642 // points at a TRUNCATE here so the attempted fold is:
15643 // (truncate (shl (load x), c))) -> (shl (narrow load x), c)
15644 // ShLeftAmt will indicate how much a narrowed load should be shifted left.
15645 unsigned ShLeftAmt = 0;
15646 if (ShAmt == 0 && N0.getOpcode() == ISD::SHL && N0.hasOneUse() &&
15647 ExtVT == VT && TLI.isNarrowingProfitable(N, N0.getValueType(), VT)) {
15648 if (ConstantSDNode *N01 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
15649 ShLeftAmt = N01->getZExtValue();
15650 N0 = N0.getOperand(0);
15651 }
15652 }
15653
15654 // If we haven't found a load, we can't narrow it.
15655 if (!isa<LoadSDNode>(N0))
15656 return SDValue();
15657
15658 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
15659 // Reducing the width of a volatile load is illegal. For atomics, we may be
15660 // able to reduce the width provided we never widen again. (see D66309)
15661 if (!LN0->isSimple() ||
15662 !isLegalNarrowLdSt(LN0, ExtType, ExtVT, ShAmt))
15663 return SDValue();
15664
15665 auto AdjustBigEndianShift = [&](unsigned ShAmt) {
15666 unsigned LVTStoreBits =
15668 unsigned EVTStoreBits = ExtVT.getStoreSizeInBits().getFixedValue();
15669 return LVTStoreBits - EVTStoreBits - ShAmt;
15670 };
15671
15672 // We need to adjust the pointer to the load by ShAmt bits in order to load
15673 // the correct bytes.
15674 unsigned PtrAdjustmentInBits =
15675 DAG.getDataLayout().isBigEndian() ? AdjustBigEndianShift(ShAmt) : ShAmt;
15676
15677 uint64_t PtrOff = PtrAdjustmentInBits / 8;
15678 SDLoc DL(LN0);
15679 // The original load itself didn't wrap, so an offset within it doesn't.
15680 SDValue NewPtr =
15683 AddToWorklist(NewPtr.getNode());
15684
15685 SDValue Load;
15686 if (ExtType == ISD::NON_EXTLOAD) {
15687 const MDNode *OldRanges = LN0->getRanges();
15688 const MDNode *NewRanges = nullptr;
15689 // If LSBs are loaded and the truncated ConstantRange for the OldRanges
15690 // metadata is not the full-set for the new width then create a NewRanges
15691 // metadata for the truncated load
15692 if (ShAmt == 0 && OldRanges) {
15693 ConstantRange CR = getConstantRangeFromMetadata(*OldRanges);
15694 unsigned BitSize = VT.getScalarSizeInBits();
15695
15696 // It is possible for an 8-bit extending load with 8-bit range
15697 // metadata to be narrowed to an 8-bit load. This guard is necessary to
15698 // ensure that truncation is strictly smaller.
15699 if (CR.getBitWidth() > BitSize) {
15700 ConstantRange TruncatedCR = CR.truncate(BitSize);
15701 if (!TruncatedCR.isFullSet()) {
15702 Metadata *Bounds[2] = {
15704 ConstantInt::get(*DAG.getContext(), TruncatedCR.getLower())),
15706 ConstantInt::get(*DAG.getContext(), TruncatedCR.getUpper()))};
15707 NewRanges = MDNode::get(*DAG.getContext(), Bounds);
15708 }
15709 } else if (CR.getBitWidth() == BitSize)
15710 NewRanges = OldRanges;
15711 }
15712 Load = DAG.getLoad(VT, DL, LN0->getChain(), NewPtr,
15713 LN0->getPointerInfo().getWithOffset(PtrOff),
15714 LN0->getBaseAlign(), LN0->getMemOperand()->getFlags(),
15715 LN0->getAAInfo(), NewRanges);
15716 } else
15717 Load = DAG.getExtLoad(ExtType, DL, VT, LN0->getChain(), NewPtr,
15718 LN0->getPointerInfo().getWithOffset(PtrOff), ExtVT,
15719 LN0->getBaseAlign(), LN0->getMemOperand()->getFlags(),
15720 LN0->getAAInfo());
15721
15722 // Replace the old load's chain with the new load's chain.
15723 WorklistRemover DeadNodes(*this);
15724 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1));
15725
15726 // Shift the result left, if we've swallowed a left shift.
15728 if (ShLeftAmt != 0) {
15729 // If the shift amount is as large as the result size (but, presumably,
15730 // no larger than the source) then the useful bits of the result are
15731 // zero; we can't simply return the shortened shift, because the result
15732 // of that operation is undefined.
15733 if (ShLeftAmt >= VT.getScalarSizeInBits())
15734 Result = DAG.getConstant(0, DL, VT);
15735 else
15736 Result = DAG.getNode(ISD::SHL, DL, VT, Result,
15737 DAG.getShiftAmountConstant(ShLeftAmt, VT, DL));
15738 }
15739
15740 if (ShiftedOffset != 0) {
15741 // We're using a shifted mask, so the load now has an offset. This means
15742 // that data has been loaded into the lower bytes than it would have been
15743 // before, so we need to shl the loaded data into the correct position in the
15744 // register.
15745 SDValue ShiftC = DAG.getConstant(ShiftedOffset, DL, VT);
15746 Result = DAG.getNode(ISD::SHL, DL, VT, Result, ShiftC);
15747 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
15748 }
15749
15750 // Return the new loaded value.
15751 return Result;
15752}
15753
15754SDValue DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
15755 SDValue N0 = N->getOperand(0);
15756 SDValue N1 = N->getOperand(1);
15757 EVT VT = N->getValueType(0);
15758 EVT ExtVT = cast<VTSDNode>(N1)->getVT();
15759 unsigned VTBits = VT.getScalarSizeInBits();
15760 unsigned ExtVTBits = ExtVT.getScalarSizeInBits();
15761 SDLoc DL(N);
15762
15763 // sext_vector_inreg(undef) = 0 because the top bit will all be the same.
15764 if (N0.isUndef())
15765 return DAG.getConstant(0, DL, VT);
15766
15767 // fold (sext_in_reg c1) -> c1
15768 if (SDValue C =
15770 return C;
15771
15772 // If the input is already sign extended, just drop the extension.
15773 if (ExtVTBits >= DAG.ComputeMaxSignificantBits(N0))
15774 return N0;
15775
15776 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
15777 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
15778 ExtVT.bitsLT(cast<VTSDNode>(N0.getOperand(1))->getVT()))
15779 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, N0.getOperand(0), N1);
15780
15781 // fold (sext_in_reg (sext x)) -> (sext x)
15782 // fold (sext_in_reg (aext x)) -> (sext x)
15783 // if x is small enough or if we know that x has more than 1 sign bit and the
15784 // sign_extend_inreg is extending from one of them.
15785 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND) {
15786 SDValue N00 = N0.getOperand(0);
15787 unsigned N00Bits = N00.getScalarValueSizeInBits();
15788 if ((N00Bits <= ExtVTBits ||
15789 DAG.ComputeMaxSignificantBits(N00) <= ExtVTBits) &&
15790 (!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND, VT)))
15791 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, N00);
15792 }
15793
15794 // fold (sext_in_reg (*_extend_vector_inreg x)) -> (sext_vector_inreg x)
15795 // if x is small enough or if we know that x has more than 1 sign bit and the
15796 // sign_extend_inreg is extending from one of them.
15798 SDValue N00 = N0.getOperand(0);
15799 unsigned N00Bits = N00.getScalarValueSizeInBits();
15800 bool IsZext = N0.getOpcode() == ISD::ZERO_EXTEND_VECTOR_INREG;
15801 if ((N00Bits == ExtVTBits ||
15802 (!IsZext && (N00Bits < ExtVTBits ||
15803 DAG.ComputeMaxSignificantBits(N00) <= ExtVTBits))) &&
15804 (!LegalOperations ||
15806 return DAG.getNode(ISD::SIGN_EXTEND_VECTOR_INREG, DL, VT, N00);
15807 }
15808
15809 // fold (sext_in_reg (zext x)) -> (sext x)
15810 // iff we are extending the source sign bit.
15811 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
15812 SDValue N00 = N0.getOperand(0);
15813 if (N00.getScalarValueSizeInBits() == ExtVTBits &&
15814 (!LegalOperations || TLI.isOperationLegal(ISD::SIGN_EXTEND, VT)))
15815 return DAG.getNode(ISD::SIGN_EXTEND, DL, VT, N00);
15816 }
15817
15818 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is known zero.
15819 if (DAG.MaskedValueIsZero(N0, APInt::getOneBitSet(VTBits, ExtVTBits - 1)))
15820 return DAG.getZeroExtendInReg(N0, DL, ExtVT);
15821
15822 // fold operands of sext_in_reg based on knowledge that the top bits are not
15823 // demanded.
15825 return SDValue(N, 0);
15826
15827 // fold (sext_in_reg (load x)) -> (smaller sextload x)
15828 // fold (sext_in_reg (srl (load x), c)) -> (smaller sextload (x+c/evtbits))
15829 if (SDValue NarrowLoad = reduceLoadWidth(N))
15830 return NarrowLoad;
15831
15832 // fold (sext_in_reg (srl X, 24), i8) -> (sra X, 24)
15833 // fold (sext_in_reg (srl X, 23), i8) -> (sra X, 23) iff possible.
15834 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
15835 if (N0.getOpcode() == ISD::SRL) {
15836 if (auto *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
15837 if (ShAmt->getAPIntValue().ule(VTBits - ExtVTBits)) {
15838 // We can turn this into an SRA iff the input to the SRL is already sign
15839 // extended enough.
15840 unsigned InSignBits = DAG.ComputeNumSignBits(N0.getOperand(0));
15841 if (((VTBits - ExtVTBits) - ShAmt->getZExtValue()) < InSignBits)
15842 return DAG.getNode(ISD::SRA, DL, VT, N0.getOperand(0),
15843 N0.getOperand(1));
15844 }
15845 }
15846
15847 // fold (sext_inreg (extload x)) -> (sextload x)
15848 // If sextload is not supported by target, we can only do the combine when
15849 // load has one use. Doing otherwise can block folding the extload with other
15850 // extends that the target does support.
15852 ExtVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
15853 ((!LegalOperations && cast<LoadSDNode>(N0)->isSimple() &&
15854 N0.hasOneUse()) ||
15855 TLI.isLoadExtLegal(ISD::SEXTLOAD, VT, ExtVT))) {
15856 auto *LN0 = cast<LoadSDNode>(N0);
15857 SDValue ExtLoad =
15858 DAG.getExtLoad(ISD::SEXTLOAD, DL, VT, LN0->getChain(),
15859 LN0->getBasePtr(), ExtVT, LN0->getMemOperand());
15860 CombineTo(N, ExtLoad);
15861 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
15862 AddToWorklist(ExtLoad.getNode());
15863 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15864 }
15865
15866 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
15868 N0.hasOneUse() && ExtVT == cast<LoadSDNode>(N0)->getMemoryVT() &&
15869 ((!LegalOperations && cast<LoadSDNode>(N0)->isSimple()) &&
15870 TLI.isLoadExtLegal(ISD::SEXTLOAD, VT, ExtVT))) {
15871 auto *LN0 = cast<LoadSDNode>(N0);
15872 SDValue ExtLoad =
15873 DAG.getExtLoad(ISD::SEXTLOAD, DL, VT, LN0->getChain(),
15874 LN0->getBasePtr(), ExtVT, LN0->getMemOperand());
15875 CombineTo(N, ExtLoad);
15876 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
15877 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15878 }
15879
15880 // fold (sext_inreg (masked_load x)) -> (sext_masked_load x)
15881 // ignore it if the masked load is already sign extended
15882 if (MaskedLoadSDNode *Ld = dyn_cast<MaskedLoadSDNode>(N0)) {
15883 if (ExtVT == Ld->getMemoryVT() && N0.hasOneUse() &&
15884 Ld->getExtensionType() != ISD::LoadExtType::NON_EXTLOAD &&
15885 TLI.isLoadExtLegal(ISD::SEXTLOAD, VT, ExtVT)) {
15886 SDValue ExtMaskedLoad = DAG.getMaskedLoad(
15887 VT, DL, Ld->getChain(), Ld->getBasePtr(), Ld->getOffset(),
15888 Ld->getMask(), Ld->getPassThru(), ExtVT, Ld->getMemOperand(),
15889 Ld->getAddressingMode(), ISD::SEXTLOAD, Ld->isExpandingLoad());
15890 CombineTo(N, ExtMaskedLoad);
15891 CombineTo(N0.getNode(), ExtMaskedLoad, ExtMaskedLoad.getValue(1));
15892 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15893 }
15894 }
15895
15896 // fold (sext_inreg (masked_gather x)) -> (sext_masked_gather x)
15897 if (auto *GN0 = dyn_cast<MaskedGatherSDNode>(N0)) {
15898 if (SDValue(GN0, 0).hasOneUse() && ExtVT == GN0->getMemoryVT() &&
15900 SDValue Ops[] = {GN0->getChain(), GN0->getPassThru(), GN0->getMask(),
15901 GN0->getBasePtr(), GN0->getIndex(), GN0->getScale()};
15902
15903 SDValue ExtLoad = DAG.getMaskedGather(
15904 DAG.getVTList(VT, MVT::Other), ExtVT, DL, Ops, GN0->getMemOperand(),
15905 GN0->getIndexType(), ISD::SEXTLOAD);
15906
15907 CombineTo(N, ExtLoad);
15908 CombineTo(N0.getNode(), ExtLoad, ExtLoad.getValue(1));
15909 AddToWorklist(ExtLoad.getNode());
15910 return SDValue(N, 0); // Return N so it doesn't get rechecked!
15911 }
15912 }
15913
15914 // Form (sext_inreg (bswap >> 16)) or (sext_inreg (rotl (bswap) 16))
15915 if (ExtVTBits <= 16 && N0.getOpcode() == ISD::OR) {
15916 if (SDValue BSwap = MatchBSwapHWordLow(N0.getNode(), N0.getOperand(0),
15917 N0.getOperand(1), false))
15918 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, BSwap, N1);
15919 }
15920
15921 // Fold (iM_signext_inreg
15922 // (extract_subvector (zext|anyext|sext iN_v to _) _)
15923 // from iN)
15924 // -> (extract_subvector (signext iN_v to iM))
15925 if (N0.getOpcode() == ISD::EXTRACT_SUBVECTOR && N0.hasOneUse() &&
15927 SDValue InnerExt = N0.getOperand(0);
15928 EVT InnerExtVT = InnerExt->getValueType(0);
15929 SDValue Extendee = InnerExt->getOperand(0);
15930
15931 if (ExtVTBits == Extendee.getValueType().getScalarSizeInBits() &&
15932 (!LegalOperations ||
15933 TLI.isOperationLegal(ISD::SIGN_EXTEND, InnerExtVT))) {
15934 SDValue SignExtExtendee =
15935 DAG.getNode(ISD::SIGN_EXTEND, DL, InnerExtVT, Extendee);
15936 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, SignExtExtendee,
15937 N0.getOperand(1));
15938 }
15939 }
15940
15941 return SDValue();
15942}
15943
15945 SDNode *N, const SDLoc &DL, const TargetLowering &TLI, SelectionDAG &DAG,
15946 bool LegalOperations) {
15947 unsigned InregOpcode = N->getOpcode();
15948 unsigned Opcode = DAG.getOpcode_EXTEND(InregOpcode);
15949
15950 SDValue Src = N->getOperand(0);
15951 EVT VT = N->getValueType(0);
15952 EVT SrcVT = EVT::getVectorVT(*DAG.getContext(),
15953 Src.getValueType().getVectorElementType(),
15955
15956 assert(ISD::isExtVecInRegOpcode(InregOpcode) &&
15957 "Expected EXTEND_VECTOR_INREG dag node in input!");
15958
15959 // Profitability check: our operand must be an one-use CONCAT_VECTORS.
15960 // FIXME: one-use check may be overly restrictive
15961 if (!Src.hasOneUse() || Src.getOpcode() != ISD::CONCAT_VECTORS)
15962 return SDValue();
15963
15964 // Profitability check: we must be extending exactly one of it's operands.
15965 // FIXME: this is probably overly restrictive.
15966 Src = Src.getOperand(0);
15967 if (Src.getValueType() != SrcVT)
15968 return SDValue();
15969
15970 if (LegalOperations && !TLI.isOperationLegal(Opcode, VT))
15971 return SDValue();
15972
15973 return DAG.getNode(Opcode, DL, VT, Src);
15974}
15975
15976SDValue DAGCombiner::visitEXTEND_VECTOR_INREG(SDNode *N) {
15977 SDValue N0 = N->getOperand(0);
15978 EVT VT = N->getValueType(0);
15979 SDLoc DL(N);
15980
15981 if (N0.isUndef()) {
15982 // aext_vector_inreg(undef) = undef because the top bits are undefined.
15983 // {s/z}ext_vector_inreg(undef) = 0 because the top bits must be the same.
15984 return N->getOpcode() == ISD::ANY_EXTEND_VECTOR_INREG
15985 ? DAG.getUNDEF(VT)
15986 : DAG.getConstant(0, DL, VT);
15987 }
15988
15989 if (SDValue Res = tryToFoldExtendOfConstant(N, DL, TLI, DAG, LegalTypes))
15990 return Res;
15991
15993 return SDValue(N, 0);
15994
15996 LegalOperations))
15997 return R;
15998
15999 return SDValue();
16000}
16001
16002SDValue DAGCombiner::visitTRUNCATE_USAT_U(SDNode *N) {
16003 EVT VT = N->getValueType(0);
16004 SDValue N0 = N->getOperand(0);
16005
16006 SDValue FPVal;
16007 if (sd_match(N0, m_FPToUI(m_Value(FPVal))) &&
16009 ISD::FP_TO_UINT_SAT, FPVal.getValueType(), VT))
16010 return DAG.getNode(ISD::FP_TO_UINT_SAT, SDLoc(N0), VT, FPVal,
16011 DAG.getValueType(VT.getScalarType()));
16012
16013 return SDValue();
16014}
16015
16016/// Detect patterns of truncation with unsigned saturation:
16017///
16018/// (truncate (umin (x, unsigned_max_of_dest_type)) to dest_type).
16019/// Return the source value x to be truncated or SDValue() if the pattern was
16020/// not matched.
16021///
16023 unsigned NumDstBits = VT.getScalarSizeInBits();
16024 unsigned NumSrcBits = In.getScalarValueSizeInBits();
16025 // Saturation with truncation. We truncate from InVT to VT.
16026 assert(NumSrcBits > NumDstBits && "Unexpected types for truncate operation");
16027
16028 SDValue Min;
16029 APInt UnsignedMax = APInt::getMaxValue(NumDstBits).zext(NumSrcBits);
16030 if (sd_match(In, m_UMin(m_Value(Min), m_SpecificInt(UnsignedMax))))
16031 return Min;
16032
16033 return SDValue();
16034}
16035
16036/// Detect patterns of truncation with signed saturation:
16037/// (truncate (smin (smax (x, signed_min_of_dest_type),
16038/// signed_max_of_dest_type)) to dest_type)
16039/// or:
16040/// (truncate (smax (smin (x, signed_max_of_dest_type),
16041/// signed_min_of_dest_type)) to dest_type).
16042///
16043/// Return the source value to be truncated or SDValue() if the pattern was not
16044/// matched.
16046 unsigned NumDstBits = VT.getScalarSizeInBits();
16047 unsigned NumSrcBits = In.getScalarValueSizeInBits();
16048 // Saturation with truncation. We truncate from InVT to VT.
16049 assert(NumSrcBits > NumDstBits && "Unexpected types for truncate operation");
16050
16051 SDValue Val;
16052 APInt SignedMax = APInt::getSignedMaxValue(NumDstBits).sext(NumSrcBits);
16053 APInt SignedMin = APInt::getSignedMinValue(NumDstBits).sext(NumSrcBits);
16054
16055 if (sd_match(In, m_SMin(m_SMax(m_Value(Val), m_SpecificInt(SignedMin)),
16056 m_SpecificInt(SignedMax))))
16057 return Val;
16058
16059 if (sd_match(In, m_SMax(m_SMin(m_Value(Val), m_SpecificInt(SignedMax)),
16060 m_SpecificInt(SignedMin))))
16061 return Val;
16062
16063 return SDValue();
16064}
16065
16066/// Detect patterns of truncation with unsigned saturation:
16068 const SDLoc &DL) {
16069 unsigned NumDstBits = VT.getScalarSizeInBits();
16070 unsigned NumSrcBits = In.getScalarValueSizeInBits();
16071 // Saturation with truncation. We truncate from InVT to VT.
16072 assert(NumSrcBits > NumDstBits && "Unexpected types for truncate operation");
16073
16074 SDValue Val;
16075 APInt UnsignedMax = APInt::getMaxValue(NumDstBits).zext(NumSrcBits);
16076 // Min == 0, Max is unsigned max of destination type.
16077 if (sd_match(In, m_SMax(m_SMin(m_Value(Val), m_SpecificInt(UnsignedMax)),
16078 m_Zero())))
16079 return Val;
16080
16081 if (sd_match(In, m_SMin(m_SMax(m_Value(Val), m_Zero()),
16082 m_SpecificInt(UnsignedMax))))
16083 return Val;
16084
16085 if (sd_match(In, m_UMin(m_SMax(m_Value(Val), m_Zero()),
16086 m_SpecificInt(UnsignedMax))))
16087 return Val;
16088
16089 return SDValue();
16090}
16091
16092static SDValue foldToSaturated(SDNode *N, EVT &VT, SDValue &Src, EVT &SrcVT,
16093 SDLoc &DL, const TargetLowering &TLI,
16094 SelectionDAG &DAG) {
16095 auto AllowedTruncateSat = [&](unsigned Opc, EVT SrcVT, EVT VT) -> bool {
16096 return (TLI.isOperationLegalOrCustom(Opc, SrcVT) &&
16097 TLI.isTypeDesirableForOp(Opc, VT));
16098 };
16099
16100 if (Src.getOpcode() == ISD::SMIN || Src.getOpcode() == ISD::SMAX) {
16101 if (AllowedTruncateSat(ISD::TRUNCATE_SSAT_S, SrcVT, VT))
16102 if (SDValue SSatVal = detectSSatSPattern(Src, VT))
16103 return DAG.getNode(ISD::TRUNCATE_SSAT_S, DL, VT, SSatVal);
16104 if (AllowedTruncateSat(ISD::TRUNCATE_SSAT_U, SrcVT, VT))
16105 if (SDValue SSatVal = detectSSatUPattern(Src, VT, DAG, DL))
16106 return DAG.getNode(ISD::TRUNCATE_SSAT_U, DL, VT, SSatVal);
16107 } else if (Src.getOpcode() == ISD::UMIN) {
16108 if (AllowedTruncateSat(ISD::TRUNCATE_SSAT_U, SrcVT, VT))
16109 if (SDValue SSatVal = detectSSatUPattern(Src, VT, DAG, DL))
16110 return DAG.getNode(ISD::TRUNCATE_SSAT_U, DL, VT, SSatVal);
16111 if (AllowedTruncateSat(ISD::TRUNCATE_USAT_U, SrcVT, VT))
16112 if (SDValue USatVal = detectUSatUPattern(Src, VT))
16113 return DAG.getNode(ISD::TRUNCATE_USAT_U, DL, VT, USatVal);
16114 }
16115
16116 return SDValue();
16117}
16118
16119SDValue DAGCombiner::visitTRUNCATE(SDNode *N) {
16120 SDValue N0 = N->getOperand(0);
16121 EVT VT = N->getValueType(0);
16122 EVT SrcVT = N0.getValueType();
16123 bool isLE = DAG.getDataLayout().isLittleEndian();
16124 SDLoc DL(N);
16125
16126 // trunc(undef) = undef
16127 if (N0.isUndef())
16128 return DAG.getUNDEF(VT);
16129
16130 // fold (truncate (truncate x)) -> (truncate x)
16131 if (N0.getOpcode() == ISD::TRUNCATE)
16132 return DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(0));
16133
16134 // fold saturated truncate
16135 if (SDValue SaturatedTR = foldToSaturated(N, VT, N0, SrcVT, DL, TLI, DAG))
16136 return SaturatedTR;
16137
16138 // fold (truncate c1) -> c1
16139 if (SDValue C = DAG.FoldConstantArithmetic(ISD::TRUNCATE, DL, VT, {N0}))
16140 return C;
16141
16142 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
16143 if (N0.getOpcode() == ISD::ZERO_EXTEND ||
16144 N0.getOpcode() == ISD::SIGN_EXTEND ||
16145 N0.getOpcode() == ISD::ANY_EXTEND) {
16146 // if the source is smaller than the dest, we still need an extend.
16147 if (N0.getOperand(0).getValueType().bitsLT(VT)) {
16148 SDNodeFlags Flags;
16149 if (N0.getOpcode() == ISD::ZERO_EXTEND)
16150 Flags.setNonNeg(N0->getFlags().hasNonNeg());
16151 return DAG.getNode(N0.getOpcode(), DL, VT, N0.getOperand(0), Flags);
16152 }
16153 // if the source is larger than the dest, than we just need the truncate.
16154 if (N0.getOperand(0).getValueType().bitsGT(VT))
16155 return DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(0));
16156 // if the source and dest are the same type, we can drop both the extend
16157 // and the truncate.
16158 return N0.getOperand(0);
16159 }
16160
16161 // Try to narrow a truncate-of-sext_in_reg to the destination type:
16162 // trunc (sign_ext_inreg X, iM) to iN --> sign_ext_inreg (trunc X to iN), iM
16163 if (!LegalTypes && N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
16164 N0.hasOneUse()) {
16165 SDValue X = N0.getOperand(0);
16166 SDValue ExtVal = N0.getOperand(1);
16167 EVT ExtVT = cast<VTSDNode>(ExtVal)->getVT();
16168 if (ExtVT.bitsLT(VT) && TLI.preferSextInRegOfTruncate(VT, SrcVT, ExtVT)) {
16169 SDValue TrX = DAG.getNode(ISD::TRUNCATE, DL, VT, X);
16170 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, TrX, ExtVal);
16171 }
16172 }
16173
16174 // If this is anyext(trunc), don't fold it, allow ourselves to be folded.
16175 if (N->hasOneUse() && (N->user_begin()->getOpcode() == ISD::ANY_EXTEND))
16176 return SDValue();
16177
16178 // Fold extract-and-trunc into a narrow extract. For example:
16179 // i64 x = EXTRACT_VECTOR_ELT(v2i64 val, i32 1)
16180 // i32 y = TRUNCATE(i64 x)
16181 // -- becomes --
16182 // v16i8 b = BITCAST (v2i64 val)
16183 // i8 x = EXTRACT_VECTOR_ELT(v16i8 b, i32 8)
16184 //
16185 // Note: We only run this optimization after type legalization (which often
16186 // creates this pattern) and before operation legalization after which
16187 // we need to be more careful about the vector instructions that we generate.
16188 if (LegalTypes && !LegalOperations && VT.isScalarInteger() && VT != MVT::i1 &&
16189 N0->hasOneUse()) {
16190 EVT TrTy = N->getValueType(0);
16191 SDValue Src = N0;
16192
16193 // Check for cases where we shift down an upper element before truncation.
16194 int EltOffset = 0;
16195 if (Src.getOpcode() == ISD::SRL && Src.getOperand(0)->hasOneUse()) {
16196 if (auto ShAmt = DAG.getValidShiftAmount(Src)) {
16197 if ((*ShAmt % TrTy.getSizeInBits()) == 0) {
16198 Src = Src.getOperand(0);
16199 EltOffset = *ShAmt / TrTy.getSizeInBits();
16200 }
16201 }
16202 }
16203
16204 if (Src.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
16205 EVT VecTy = Src.getOperand(0).getValueType();
16206 EVT ExTy = Src.getValueType();
16207
16208 auto EltCnt = VecTy.getVectorElementCount();
16209 unsigned SizeRatio = ExTy.getSizeInBits() / TrTy.getSizeInBits();
16210 auto NewEltCnt = EltCnt * SizeRatio;
16211
16212 EVT NVT = EVT::getVectorVT(*DAG.getContext(), TrTy, NewEltCnt);
16213 assert(NVT.getSizeInBits() == VecTy.getSizeInBits() && "Invalid Size");
16214
16215 SDValue EltNo = Src->getOperand(1);
16216 if (isa<ConstantSDNode>(EltNo) && isTypeLegal(NVT)) {
16217 int Elt = EltNo->getAsZExtVal();
16218 int Index = isLE ? (Elt * SizeRatio + EltOffset)
16219 : (Elt * SizeRatio + (SizeRatio - 1) - EltOffset);
16220 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, TrTy,
16221 DAG.getBitcast(NVT, Src.getOperand(0)),
16222 DAG.getVectorIdxConstant(Index, DL));
16223 }
16224 }
16225 }
16226
16227 // trunc (select c, a, b) -> select c, (trunc a), (trunc b)
16228 if (N0.getOpcode() == ISD::SELECT && N0.hasOneUse() &&
16229 TLI.isTruncateFree(SrcVT, VT)) {
16230 if (!LegalOperations ||
16231 (TLI.isOperationLegal(ISD::SELECT, SrcVT) &&
16232 TLI.isNarrowingProfitable(N0.getNode(), SrcVT, VT))) {
16233 SDLoc SL(N0);
16234 SDValue Cond = N0.getOperand(0);
16235 SDValue TruncOp0 = DAG.getNode(ISD::TRUNCATE, SL, VT, N0.getOperand(1));
16236 SDValue TruncOp1 = DAG.getNode(ISD::TRUNCATE, SL, VT, N0.getOperand(2));
16237 return DAG.getNode(ISD::SELECT, DL, VT, Cond, TruncOp0, TruncOp1);
16238 }
16239 }
16240
16241 // trunc (shl x, K) -> shl (trunc x), K => K < VT.getScalarSizeInBits()
16242 if (N0.getOpcode() == ISD::SHL && N0.hasOneUse() &&
16243 (!LegalOperations || TLI.isOperationLegal(ISD::SHL, VT)) &&
16244 TLI.isTypeDesirableForOp(ISD::SHL, VT)) {
16245 SDValue Amt = N0.getOperand(1);
16246 KnownBits Known = DAG.computeKnownBits(Amt);
16247 unsigned Size = VT.getScalarSizeInBits();
16248 if (Known.countMaxActiveBits() <= Log2_32(Size)) {
16249 EVT AmtVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
16250 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(0));
16251 if (AmtVT != Amt.getValueType()) {
16252 Amt = DAG.getZExtOrTrunc(Amt, DL, AmtVT);
16253 AddToWorklist(Amt.getNode());
16254 }
16255 return DAG.getNode(ISD::SHL, DL, VT, Trunc, Amt);
16256 }
16257 }
16258
16259 if (SDValue V = foldSubToUSubSat(VT, N0.getNode(), DL))
16260 return V;
16261
16262 if (SDValue ABD = foldABSToABD(N, DL))
16263 return ABD;
16264
16265 // Attempt to pre-truncate BUILD_VECTOR sources.
16266 if (N0.getOpcode() == ISD::BUILD_VECTOR && !LegalOperations &&
16267 N0.hasOneUse() &&
16268 TLI.isTruncateFree(SrcVT.getScalarType(), VT.getScalarType()) &&
16269 // Avoid creating illegal types if running after type legalizer.
16270 (!LegalTypes || TLI.isTypeLegal(VT.getScalarType()))) {
16271 EVT SVT = VT.getScalarType();
16272 SmallVector<SDValue, 8> TruncOps;
16273 for (const SDValue &Op : N0->op_values()) {
16274 SDValue TruncOp = DAG.getNode(ISD::TRUNCATE, DL, SVT, Op);
16275 TruncOps.push_back(TruncOp);
16276 }
16277 return DAG.getBuildVector(VT, DL, TruncOps);
16278 }
16279
16280 // trunc (splat_vector x) -> splat_vector (trunc x)
16281 if (N0.getOpcode() == ISD::SPLAT_VECTOR &&
16282 (!LegalTypes || TLI.isTypeLegal(VT.getScalarType())) &&
16283 (!LegalOperations || TLI.isOperationLegal(ISD::SPLAT_VECTOR, VT))) {
16284 EVT SVT = VT.getScalarType();
16285 return DAG.getSplatVector(
16286 VT, DL, DAG.getNode(ISD::TRUNCATE, DL, SVT, N0->getOperand(0)));
16287 }
16288
16289 // Fold a series of buildvector, bitcast, and truncate if possible.
16290 // For example fold
16291 // (2xi32 trunc (bitcast ((4xi32)buildvector x, x, y, y) 2xi64)) to
16292 // (2xi32 (buildvector x, y)).
16293 if (Level == AfterLegalizeVectorOps && VT.isVector() &&
16294 N0.getOpcode() == ISD::BITCAST && N0.hasOneUse() &&
16296 N0.getOperand(0).hasOneUse()) {
16297 SDValue BuildVect = N0.getOperand(0);
16298 EVT BuildVectEltTy = BuildVect.getValueType().getVectorElementType();
16299 EVT TruncVecEltTy = VT.getVectorElementType();
16300
16301 // Check that the element types match.
16302 if (BuildVectEltTy == TruncVecEltTy) {
16303 // Now we only need to compute the offset of the truncated elements.
16304 unsigned BuildVecNumElts = BuildVect.getNumOperands();
16305 unsigned TruncVecNumElts = VT.getVectorNumElements();
16306 unsigned TruncEltOffset = BuildVecNumElts / TruncVecNumElts;
16307 unsigned FirstElt = isLE ? 0 : (TruncEltOffset - 1);
16308
16309 assert((BuildVecNumElts % TruncVecNumElts) == 0 &&
16310 "Invalid number of elements");
16311
16313 for (unsigned i = FirstElt, e = BuildVecNumElts; i < e;
16314 i += TruncEltOffset)
16315 Opnds.push_back(BuildVect.getOperand(i));
16316
16317 return DAG.getBuildVector(VT, DL, Opnds);
16318 }
16319 }
16320
16321 // fold (truncate (load x)) -> (smaller load x)
16322 // fold (truncate (srl (load x), c)) -> (smaller load (x+c/evtbits))
16323 if (!LegalTypes || TLI.isTypeDesirableForOp(N0.getOpcode(), VT)) {
16324 if (SDValue Reduced = reduceLoadWidth(N))
16325 return Reduced;
16326
16327 // Handle the case where the truncated result is at least as wide as the
16328 // loaded type.
16329 if (N0.hasOneUse() && ISD::isUNINDEXEDLoad(N0.getNode())) {
16330 auto *LN0 = cast<LoadSDNode>(N0);
16331 if (LN0->isSimple() && LN0->getMemoryVT().bitsLE(VT)) {
16332 SDValue NewLoad = DAG.getExtLoad(
16333 LN0->getExtensionType(), SDLoc(LN0), VT, LN0->getChain(),
16334 LN0->getBasePtr(), LN0->getMemoryVT(), LN0->getMemOperand());
16335 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), NewLoad.getValue(1));
16336 return NewLoad;
16337 }
16338 }
16339 }
16340
16341 // fold (trunc (concat ... x ...)) -> (concat ..., (trunc x), ...)),
16342 // where ... are all 'undef'.
16343 if (N0.getOpcode() == ISD::CONCAT_VECTORS && !LegalTypes) {
16345 SDValue V;
16346 unsigned Idx = 0;
16347 unsigned NumDefs = 0;
16348
16349 for (unsigned i = 0, e = N0.getNumOperands(); i != e; ++i) {
16350 SDValue X = N0.getOperand(i);
16351 if (!X.isUndef()) {
16352 V = X;
16353 Idx = i;
16354 NumDefs++;
16355 }
16356 // Stop if more than one members are non-undef.
16357 if (NumDefs > 1)
16358 break;
16359
16362 X.getValueType().getVectorElementCount()));
16363 }
16364
16365 if (NumDefs == 0)
16366 return DAG.getUNDEF(VT);
16367
16368 if (NumDefs == 1) {
16369 assert(V.getNode() && "The single defined operand is empty!");
16371 for (unsigned i = 0, e = VTs.size(); i != e; ++i) {
16372 if (i != Idx) {
16373 Opnds.push_back(DAG.getUNDEF(VTs[i]));
16374 continue;
16375 }
16376 SDValue NV = DAG.getNode(ISD::TRUNCATE, SDLoc(V), VTs[i], V);
16377 AddToWorklist(NV.getNode());
16378 Opnds.push_back(NV);
16379 }
16380 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, Opnds);
16381 }
16382 }
16383
16384 // Fold truncate of a bitcast of a vector to an extract of the low vector
16385 // element.
16386 //
16387 // e.g. trunc (i64 (bitcast v2i32:x)) -> extract_vector_elt v2i32:x, idx
16388 if (N0.getOpcode() == ISD::BITCAST && !VT.isVector()) {
16389 SDValue VecSrc = N0.getOperand(0);
16390 EVT VecSrcVT = VecSrc.getValueType();
16391 if (VecSrcVT.isVector() && VecSrcVT.getScalarType() == VT &&
16392 (!LegalOperations ||
16393 TLI.isOperationLegal(ISD::EXTRACT_VECTOR_ELT, VecSrcVT))) {
16394 unsigned Idx = isLE ? 0 : VecSrcVT.getVectorNumElements() - 1;
16395 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, VecSrc,
16396 DAG.getVectorIdxConstant(Idx, DL));
16397 }
16398 }
16399
16400 // Simplify the operands using demanded-bits information.
16402 return SDValue(N, 0);
16403
16404 // fold (truncate (extract_subvector(ext x))) ->
16405 // (extract_subvector x)
16406 // TODO: This can be generalized to cover cases where the truncate and extract
16407 // do not fully cancel each other out.
16408 if (!LegalTypes && N0.getOpcode() == ISD::EXTRACT_SUBVECTOR) {
16409 SDValue N00 = N0.getOperand(0);
16410 if (N00.getOpcode() == ISD::SIGN_EXTEND ||
16411 N00.getOpcode() == ISD::ZERO_EXTEND ||
16412 N00.getOpcode() == ISD::ANY_EXTEND) {
16413 if (N00.getOperand(0)->getValueType(0).getVectorElementType() ==
16415 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(N0->getOperand(0)), VT,
16416 N00.getOperand(0), N0.getOperand(1));
16417 }
16418 }
16419
16420 if (SDValue NewVSel = matchVSelectOpSizesWithSetCC(N))
16421 return NewVSel;
16422
16423 // Narrow a suitable binary operation with a non-opaque constant operand by
16424 // moving it ahead of the truncate. This is limited to pre-legalization
16425 // because targets may prefer a wider type during later combines and invert
16426 // this transform.
16427 switch (N0.getOpcode()) {
16428 case ISD::ADD:
16429 case ISD::SUB:
16430 case ISD::MUL:
16431 case ISD::AND:
16432 case ISD::OR:
16433 case ISD::XOR:
16434 if (!LegalOperations && N0.hasOneUse() &&
16435 (isConstantOrConstantVector(N0.getOperand(0), true) ||
16436 isConstantOrConstantVector(N0.getOperand(1), true))) {
16437 // TODO: We already restricted this to pre-legalization, but for vectors
16438 // we are extra cautious to not create an unsupported operation.
16439 // Target-specific changes are likely needed to avoid regressions here.
16440 if (VT.isScalarInteger() || TLI.isOperationLegal(N0.getOpcode(), VT)) {
16441 SDValue NarrowL = DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(0));
16442 SDValue NarrowR = DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(1));
16443 SDNodeFlags Flags;
16444 // Propagate nuw for sub.
16445 if (N0->getOpcode() == ISD::SUB && N0->getFlags().hasNoUnsignedWrap() &&
16447 N0->getOperand(0),
16449 VT.getScalarSizeInBits())))
16450 Flags.setNoUnsignedWrap(true);
16451 return DAG.getNode(N0.getOpcode(), DL, VT, NarrowL, NarrowR, Flags);
16452 }
16453 }
16454 break;
16455 case ISD::ADDE:
16456 case ISD::UADDO_CARRY:
16457 // (trunc adde(X, Y, Carry)) -> (adde trunc(X), trunc(Y), Carry)
16458 // (trunc uaddo_carry(X, Y, Carry)) ->
16459 // (uaddo_carry trunc(X), trunc(Y), Carry)
16460 // When the adde's carry is not used.
16461 // We only do for uaddo_carry before legalize operation
16462 if (((!LegalOperations && N0.getOpcode() == ISD::UADDO_CARRY) ||
16463 TLI.isOperationLegal(N0.getOpcode(), VT)) &&
16464 N0.hasOneUse() && !N0->hasAnyUseOfValue(1)) {
16465 SDValue X = DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(0));
16466 SDValue Y = DAG.getNode(ISD::TRUNCATE, DL, VT, N0.getOperand(1));
16467 SDVTList VTs = DAG.getVTList(VT, N0->getValueType(1));
16468 return DAG.getNode(N0.getOpcode(), DL, VTs, X, Y, N0.getOperand(2));
16469 }
16470 break;
16471 case ISD::USUBSAT:
16472 // Truncate the USUBSAT only if LHS is a known zero-extension, its not
16473 // enough to know that the upper bits are zero we must ensure that we don't
16474 // introduce an extra truncate.
16475 if (!LegalOperations && N0.hasOneUse() &&
16478 VT.getScalarSizeInBits() &&
16479 hasOperation(N0.getOpcode(), VT)) {
16480 return getTruncatedUSUBSAT(VT, SrcVT, N0.getOperand(0), N0.getOperand(1),
16481 DAG, DL);
16482 }
16483 break;
16484 case ISD::AVGFLOORS:
16485 case ISD::AVGFLOORU:
16486 case ISD::AVGCEILS:
16487 case ISD::AVGCEILU:
16488 case ISD::ABDS:
16489 case ISD::ABDU:
16490 // (trunc (avg a, b)) -> (avg (trunc a), (trunc b))
16491 // (trunc (abdu/abds a, b)) -> (abdu/abds (trunc a), (trunc b))
16492 if (!LegalOperations && N0.hasOneUse() &&
16493 TLI.isOperationLegal(N0.getOpcode(), VT)) {
16494 EVT TruncVT = VT;
16495 unsigned SrcBits = SrcVT.getScalarSizeInBits();
16496 unsigned TruncBits = TruncVT.getScalarSizeInBits();
16497
16498 SDValue A = N0.getOperand(0);
16499 SDValue B = N0.getOperand(1);
16500 bool CanFold = false;
16501
16502 if (N0.getOpcode() == ISD::AVGFLOORU || N0.getOpcode() == ISD::AVGCEILU ||
16503 N0.getOpcode() == ISD::ABDU) {
16504 APInt UpperBits = APInt::getBitsSetFrom(SrcBits, TruncBits);
16505 CanFold = DAG.MaskedValueIsZero(B, UpperBits) &&
16506 DAG.MaskedValueIsZero(A, UpperBits);
16507 } else {
16508 unsigned NeededBits = SrcBits - TruncBits;
16509 CanFold = DAG.ComputeNumSignBits(B) > NeededBits &&
16510 DAG.ComputeNumSignBits(A) > NeededBits;
16511 }
16512
16513 if (CanFold) {
16514 SDValue NewA = DAG.getNode(ISD::TRUNCATE, DL, TruncVT, A);
16515 SDValue NewB = DAG.getNode(ISD::TRUNCATE, DL, TruncVT, B);
16516 return DAG.getNode(N0.getOpcode(), DL, TruncVT, NewA, NewB);
16517 }
16518 }
16519 break;
16520 }
16521
16522 return SDValue();
16523}
16524
16525static SDNode *getBuildPairElt(SDNode *N, unsigned i) {
16526 SDValue Elt = N->getOperand(i);
16527 if (Elt.getOpcode() != ISD::MERGE_VALUES)
16528 return Elt.getNode();
16529 return Elt.getOperand(Elt.getResNo()).getNode();
16530}
16531
16532/// build_pair (load, load) -> load
16533/// if load locations are consecutive.
16534SDValue DAGCombiner::CombineConsecutiveLoads(SDNode *N, EVT VT) {
16535 assert(N->getOpcode() == ISD::BUILD_PAIR);
16536
16537 auto *LD1 = dyn_cast<LoadSDNode>(getBuildPairElt(N, 0));
16538 auto *LD2 = dyn_cast<LoadSDNode>(getBuildPairElt(N, 1));
16539
16540 // A BUILD_PAIR is always having the least significant part in elt 0 and the
16541 // most significant part in elt 1. So when combining into one large load, we
16542 // need to consider the endianness.
16543 if (DAG.getDataLayout().isBigEndian())
16544 std::swap(LD1, LD2);
16545
16546 if (!LD1 || !LD2 || !ISD::isNON_EXTLoad(LD1) || !ISD::isNON_EXTLoad(LD2) ||
16547 !LD1->hasOneUse() || !LD2->hasOneUse() ||
16548 LD1->getAddressSpace() != LD2->getAddressSpace())
16549 return SDValue();
16550
16551 unsigned LD1Fast = 0;
16552 EVT LD1VT = LD1->getValueType(0);
16553 unsigned LD1Bytes = LD1VT.getStoreSize();
16554 if ((!LegalOperations || TLI.isOperationLegal(ISD::LOAD, VT)) &&
16555 DAG.areNonVolatileConsecutiveLoads(LD2, LD1, LD1Bytes, 1) &&
16556 TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
16557 *LD1->getMemOperand(), &LD1Fast) && LD1Fast)
16558 return DAG.getLoad(VT, SDLoc(N), LD1->getChain(), LD1->getBasePtr(),
16559 LD1->getPointerInfo(), LD1->getAlign());
16560
16561 return SDValue();
16562}
16563
16564static unsigned getPPCf128HiElementSelector(const SelectionDAG &DAG) {
16565 // On little-endian machines, bitcasting from ppcf128 to i128 does swap the Hi
16566 // and Lo parts; on big-endian machines it doesn't.
16567 return DAG.getDataLayout().isBigEndian() ? 1 : 0;
16568}
16569
16570SDValue DAGCombiner::foldBitcastedFPLogic(SDNode *N, SelectionDAG &DAG,
16571 const TargetLowering &TLI) {
16572 // If this is not a bitcast to an FP type or if the target doesn't have
16573 // IEEE754-compliant FP logic, we're done.
16574 EVT VT = N->getValueType(0);
16575 SDValue N0 = N->getOperand(0);
16576 EVT SourceVT = N0.getValueType();
16577
16578 if (!VT.isFloatingPoint())
16579 return SDValue();
16580
16581 // TODO: Handle cases where the integer constant is a different scalar
16582 // bitwidth to the FP.
16583 if (VT.getScalarSizeInBits() != SourceVT.getScalarSizeInBits())
16584 return SDValue();
16585
16586 unsigned FPOpcode;
16587 APInt SignMask;
16588 switch (N0.getOpcode()) {
16589 case ISD::AND:
16590 FPOpcode = ISD::FABS;
16591 SignMask = ~APInt::getSignMask(SourceVT.getScalarSizeInBits());
16592 break;
16593 case ISD::XOR:
16594 FPOpcode = ISD::FNEG;
16595 SignMask = APInt::getSignMask(SourceVT.getScalarSizeInBits());
16596 break;
16597 case ISD::OR:
16598 FPOpcode = ISD::FABS;
16599 SignMask = APInt::getSignMask(SourceVT.getScalarSizeInBits());
16600 break;
16601 default:
16602 return SDValue();
16603 }
16604
16605 if (LegalOperations && !TLI.isOperationLegal(FPOpcode, VT))
16606 return SDValue();
16607
16608 // This needs to be the inverse of logic in foldSignChangeInBitcast.
16609 // FIXME: I don't think looking for bitcast intrinsically makes sense, but
16610 // removing this would require more changes.
16611 auto IsBitCastOrFree = [&TLI, FPOpcode](SDValue Op, EVT VT) {
16612 if (sd_match(Op, m_BitCast(m_SpecificVT(VT))))
16613 return true;
16614
16615 return FPOpcode == ISD::FABS ? TLI.isFAbsFree(VT) : TLI.isFNegFree(VT);
16616 };
16617
16618 // Fold (bitcast int (and (bitcast fp X to int), 0x7fff...) to fp) -> fabs X
16619 // Fold (bitcast int (xor (bitcast fp X to int), 0x8000...) to fp) -> fneg X
16620 // Fold (bitcast int (or (bitcast fp X to int), 0x8000...) to fp) ->
16621 // fneg (fabs X)
16622 SDValue LogicOp0 = N0.getOperand(0);
16623 ConstantSDNode *LogicOp1 = isConstOrConstSplat(N0.getOperand(1), true);
16624 if (LogicOp1 && LogicOp1->getAPIntValue() == SignMask &&
16625 IsBitCastOrFree(LogicOp0, VT)) {
16626 SDValue CastOp0 = DAG.getNode(ISD::BITCAST, SDLoc(N), VT, LogicOp0);
16627 SDValue FPOp = DAG.getNode(FPOpcode, SDLoc(N), VT, CastOp0);
16628 NumFPLogicOpsConv++;
16629 if (N0.getOpcode() == ISD::OR)
16630 return DAG.getNode(ISD::FNEG, SDLoc(N), VT, FPOp);
16631 return FPOp;
16632 }
16633
16634 return SDValue();
16635}
16636
16637SDValue DAGCombiner::visitBITCAST(SDNode *N) {
16638 SDValue N0 = N->getOperand(0);
16639 EVT VT = N->getValueType(0);
16640
16641 if (N0.isUndef())
16642 return DAG.getUNDEF(VT);
16643
16644 // If the input is a BUILD_VECTOR with all constant elements, fold this now.
16645 // Only do this before legalize types, unless both types are integer and the
16646 // scalar type is legal. Only do this before legalize ops, since the target
16647 // maybe depending on the bitcast.
16648 // First check to see if this is all constant.
16649 // TODO: Support FP bitcasts after legalize types.
16650 if (VT.isVector() &&
16651 (!LegalTypes ||
16652 (!LegalOperations && VT.isInteger() && N0.getValueType().isInteger() &&
16653 TLI.isTypeLegal(VT.getVectorElementType()))) &&
16654 N0.getOpcode() == ISD::BUILD_VECTOR && N0->hasOneUse() &&
16655 cast<BuildVectorSDNode>(N0)->isConstant())
16656 return DAG.FoldConstantBuildVector(cast<BuildVectorSDNode>(N0), SDLoc(N),
16658
16659 // If the input is a constant, let getNode fold it.
16660 if (isIntOrFPConstant(N0)) {
16661 // If we can't allow illegal operations, we need to check that this is just
16662 // a fp -> int or int -> conversion and that the resulting operation will
16663 // be legal.
16664 if (!LegalOperations ||
16665 (isa<ConstantSDNode>(N0) && VT.isFloatingPoint() && !VT.isVector() &&
16667 (isa<ConstantFPSDNode>(N0) && VT.isInteger() && !VT.isVector() &&
16668 TLI.isOperationLegal(ISD::Constant, VT))) {
16669 SDValue C = DAG.getBitcast(VT, N0);
16670 if (C.getNode() != N)
16671 return C;
16672 }
16673 }
16674
16675 // (conv (conv x, t1), t2) -> (conv x, t2)
16676 if (N0.getOpcode() == ISD::BITCAST)
16677 return DAG.getBitcast(VT, N0.getOperand(0));
16678
16679 // fold (conv (logicop (conv x), (c))) -> (logicop x, (conv c))
16680 // iff the current bitwise logicop type isn't legal
16681 if (ISD::isBitwiseLogicOp(N0.getOpcode()) && VT.isInteger() &&
16682 !TLI.isTypeLegal(N0.getOperand(0).getValueType())) {
16683 auto IsFreeBitcast = [VT](SDValue V) {
16684 return (V.getOpcode() == ISD::BITCAST &&
16685 V.getOperand(0).getValueType() == VT) ||
16687 V->hasOneUse());
16688 };
16689 if (IsFreeBitcast(N0.getOperand(0)) && IsFreeBitcast(N0.getOperand(1)))
16690 return DAG.getNode(N0.getOpcode(), SDLoc(N), VT,
16691 DAG.getBitcast(VT, N0.getOperand(0)),
16692 DAG.getBitcast(VT, N0.getOperand(1)));
16693 }
16694
16695 // fold (conv (load x)) -> (load (conv*)x)
16696 // If the resultant load doesn't need a higher alignment than the original!
16697 if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse() &&
16698 // Do not remove the cast if the types differ in endian layout.
16700 TLI.hasBigEndianPartOrdering(VT, DAG.getDataLayout()) &&
16701 // If the load is volatile, we only want to change the load type if the
16702 // resulting load is legal. Otherwise we might increase the number of
16703 // memory accesses. We don't care if the original type was legal or not
16704 // as we assume software couldn't rely on the number of accesses of an
16705 // illegal type.
16706 ((!LegalOperations && cast<LoadSDNode>(N0)->isSimple()) ||
16707 TLI.isOperationLegal(ISD::LOAD, VT))) {
16708 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
16709
16710 if (TLI.isLoadBitCastBeneficial(N0.getValueType(), VT, DAG,
16711 *LN0->getMemOperand())) {
16712 // If the range metadata type does not match the new memory
16713 // operation type, remove the range metadata.
16714 if (const MDNode *MD = LN0->getRanges()) {
16715 ConstantInt *Lower = mdconst::extract<ConstantInt>(MD->getOperand(0));
16716 if (Lower->getBitWidth() != VT.getScalarSizeInBits() ||
16717 !VT.isInteger()) {
16718 LN0->getMemOperand()->clearRanges();
16719 }
16720 }
16721 SDValue Load =
16722 DAG.getLoad(VT, SDLoc(N), LN0->getChain(), LN0->getBasePtr(),
16723 LN0->getMemOperand());
16724 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), Load.getValue(1));
16725 return Load;
16726 }
16727 }
16728
16729 if (SDValue V = foldBitcastedFPLogic(N, DAG, TLI))
16730 return V;
16731
16732 // fold (bitconvert (fneg x)) -> (xor (bitconvert x), signbit)
16733 // fold (bitconvert (fabs x)) -> (and (bitconvert x), (not signbit))
16734 //
16735 // For ppc_fp128:
16736 // fold (bitcast (fneg x)) ->
16737 // flipbit = signbit
16738 // (xor (bitcast x) (build_pair flipbit, flipbit))
16739 //
16740 // fold (bitcast (fabs x)) ->
16741 // flipbit = (and (extract_element (bitcast x), 0), signbit)
16742 // (xor (bitcast x) (build_pair flipbit, flipbit))
16743 // This often reduces constant pool loads.
16744 if (((N0.getOpcode() == ISD::FNEG && !TLI.isFNegFree(N0.getValueType())) ||
16745 (N0.getOpcode() == ISD::FABS && !TLI.isFAbsFree(N0.getValueType()))) &&
16746 N0->hasOneUse() && VT.isInteger() && !VT.isVector() &&
16747 !N0.getValueType().isVector()) {
16748 SDValue NewConv = DAG.getBitcast(VT, N0.getOperand(0));
16749 AddToWorklist(NewConv.getNode());
16750
16751 SDLoc DL(N);
16752 if (N0.getValueType() == MVT::ppcf128 && !LegalTypes) {
16753 assert(VT.getSizeInBits() == 128);
16754 SDValue SignBit = DAG.getConstant(
16755 APInt::getSignMask(VT.getSizeInBits() / 2), SDLoc(N0), MVT::i64);
16756 SDValue FlipBit;
16757 if (N0.getOpcode() == ISD::FNEG) {
16758 FlipBit = SignBit;
16759 AddToWorklist(FlipBit.getNode());
16760 } else {
16761 assert(N0.getOpcode() == ISD::FABS);
16762 SDValue Hi =
16763 DAG.getNode(ISD::EXTRACT_ELEMENT, SDLoc(NewConv), MVT::i64, NewConv,
16765 SDLoc(NewConv)));
16766 AddToWorklist(Hi.getNode());
16767 FlipBit = DAG.getNode(ISD::AND, SDLoc(N0), MVT::i64, Hi, SignBit);
16768 AddToWorklist(FlipBit.getNode());
16769 }
16770 SDValue FlipBits =
16771 DAG.getNode(ISD::BUILD_PAIR, SDLoc(N0), VT, FlipBit, FlipBit);
16772 AddToWorklist(FlipBits.getNode());
16773 return DAG.getNode(ISD::XOR, DL, VT, NewConv, FlipBits);
16774 }
16775 APInt SignBit = APInt::getSignMask(VT.getSizeInBits());
16776 if (N0.getOpcode() == ISD::FNEG)
16777 return DAG.getNode(ISD::XOR, DL, VT,
16778 NewConv, DAG.getConstant(SignBit, DL, VT));
16779 assert(N0.getOpcode() == ISD::FABS);
16780 return DAG.getNode(ISD::AND, DL, VT,
16781 NewConv, DAG.getConstant(~SignBit, DL, VT));
16782 }
16783
16784 // fold (bitconvert (fcopysign cst, x)) ->
16785 // (or (and (bitconvert x), sign), (and cst, (not sign)))
16786 // Note that we don't handle (copysign x, cst) because this can always be
16787 // folded to an fneg or fabs.
16788 //
16789 // For ppc_fp128:
16790 // fold (bitcast (fcopysign cst, x)) ->
16791 // flipbit = (and (extract_element
16792 // (xor (bitcast cst), (bitcast x)), 0),
16793 // signbit)
16794 // (xor (bitcast cst) (build_pair flipbit, flipbit))
16795 if (N0.getOpcode() == ISD::FCOPYSIGN && N0->hasOneUse() &&
16797 !VT.isVector()) {
16798 unsigned OrigXWidth = N0.getOperand(1).getValueSizeInBits();
16799 EVT IntXVT = EVT::getIntegerVT(*DAG.getContext(), OrigXWidth);
16800 if (isTypeLegal(IntXVT)) {
16801 SDValue X = DAG.getBitcast(IntXVT, N0.getOperand(1));
16802 AddToWorklist(X.getNode());
16803
16804 // If X has a different width than the result/lhs, sext it or truncate it.
16805 unsigned VTWidth = VT.getSizeInBits();
16806 if (OrigXWidth < VTWidth) {
16807 X = DAG.getNode(ISD::SIGN_EXTEND, SDLoc(N), VT, X);
16808 AddToWorklist(X.getNode());
16809 } else if (OrigXWidth > VTWidth) {
16810 // To get the sign bit in the right place, we have to shift it right
16811 // before truncating.
16812 SDLoc DL(X);
16813 X = DAG.getNode(ISD::SRL, DL,
16814 X.getValueType(), X,
16815 DAG.getConstant(OrigXWidth-VTWidth, DL,
16816 X.getValueType()));
16817 AddToWorklist(X.getNode());
16818 X = DAG.getNode(ISD::TRUNCATE, SDLoc(X), VT, X);
16819 AddToWorklist(X.getNode());
16820 }
16821
16822 if (N0.getValueType() == MVT::ppcf128 && !LegalTypes) {
16823 APInt SignBit = APInt::getSignMask(VT.getSizeInBits() / 2);
16824 SDValue Cst = DAG.getBitcast(VT, N0.getOperand(0));
16825 AddToWorklist(Cst.getNode());
16826 SDValue X = DAG.getBitcast(VT, N0.getOperand(1));
16827 AddToWorklist(X.getNode());
16828 SDValue XorResult = DAG.getNode(ISD::XOR, SDLoc(N0), VT, Cst, X);
16829 AddToWorklist(XorResult.getNode());
16830 SDValue XorResult64 = DAG.getNode(
16831 ISD::EXTRACT_ELEMENT, SDLoc(XorResult), MVT::i64, XorResult,
16833 SDLoc(XorResult)));
16834 AddToWorklist(XorResult64.getNode());
16835 SDValue FlipBit =
16836 DAG.getNode(ISD::AND, SDLoc(XorResult64), MVT::i64, XorResult64,
16837 DAG.getConstant(SignBit, SDLoc(XorResult64), MVT::i64));
16838 AddToWorklist(FlipBit.getNode());
16839 SDValue FlipBits =
16840 DAG.getNode(ISD::BUILD_PAIR, SDLoc(N0), VT, FlipBit, FlipBit);
16841 AddToWorklist(FlipBits.getNode());
16842 return DAG.getNode(ISD::XOR, SDLoc(N), VT, Cst, FlipBits);
16843 }
16844 APInt SignBit = APInt::getSignMask(VT.getSizeInBits());
16845 X = DAG.getNode(ISD::AND, SDLoc(X), VT,
16846 X, DAG.getConstant(SignBit, SDLoc(X), VT));
16847 AddToWorklist(X.getNode());
16848
16849 SDValue Cst = DAG.getBitcast(VT, N0.getOperand(0));
16850 Cst = DAG.getNode(ISD::AND, SDLoc(Cst), VT,
16851 Cst, DAG.getConstant(~SignBit, SDLoc(Cst), VT));
16852 AddToWorklist(Cst.getNode());
16853
16854 return DAG.getNode(ISD::OR, SDLoc(N), VT, X, Cst);
16855 }
16856 }
16857
16858 // bitconvert(build_pair(ld, ld)) -> ld iff load locations are consecutive.
16859 if (N0.getOpcode() == ISD::BUILD_PAIR)
16860 if (SDValue CombineLD = CombineConsecutiveLoads(N0.getNode(), VT))
16861 return CombineLD;
16862
16863 // int_vt (bitcast (vec_vt (scalar_to_vector elt_vt:x)))
16864 // => int_vt (any_extend elt_vt:x)
16865 if (N0.getOpcode() == ISD::SCALAR_TO_VECTOR && VT.isScalarInteger()) {
16866 SDValue SrcScalar = N0.getOperand(0);
16867 if (SrcScalar.getValueType().isScalarInteger())
16868 return DAG.getNode(ISD::ANY_EXTEND, SDLoc(N), VT, SrcScalar);
16869 }
16870
16871 // Remove double bitcasts from shuffles - this is often a legacy of
16872 // XformToShuffleWithZero being used to combine bitmaskings (of
16873 // float vectors bitcast to integer vectors) into shuffles.
16874 // bitcast(shuffle(bitcast(s0),bitcast(s1))) -> shuffle(s0,s1)
16875 if (Level < AfterLegalizeDAG && TLI.isTypeLegal(VT) && VT.isVector() &&
16876 N0->getOpcode() == ISD::VECTOR_SHUFFLE && N0.hasOneUse() &&
16879 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N0);
16880
16881 // If operands are a bitcast, peek through if it casts the original VT.
16882 // If operands are a constant, just bitcast back to original VT.
16883 auto PeekThroughBitcast = [&](SDValue Op) {
16884 if (Op.getOpcode() == ISD::BITCAST &&
16885 Op.getOperand(0).getValueType() == VT)
16886 return SDValue(Op.getOperand(0));
16887 if (Op.isUndef() || isAnyConstantBuildVector(Op))
16888 return DAG.getBitcast(VT, Op);
16889 return SDValue();
16890 };
16891
16892 // FIXME: If either input vector is bitcast, try to convert the shuffle to
16893 // the result type of this bitcast. This would eliminate at least one
16894 // bitcast. See the transform in InstCombine.
16895 SDValue SV0 = PeekThroughBitcast(N0->getOperand(0));
16896 SDValue SV1 = PeekThroughBitcast(N0->getOperand(1));
16897 if (!(SV0 && SV1))
16898 return SDValue();
16899
16900 int MaskScale =
16902 SmallVector<int, 8> NewMask;
16903 for (int M : SVN->getMask())
16904 for (int i = 0; i != MaskScale; ++i)
16905 NewMask.push_back(M < 0 ? -1 : M * MaskScale + i);
16906
16907 SDValue LegalShuffle =
16908 TLI.buildLegalVectorShuffle(VT, SDLoc(N), SV0, SV1, NewMask, DAG);
16909 if (LegalShuffle)
16910 return LegalShuffle;
16911 }
16912
16913 return SDValue();
16914}
16915
16916SDValue DAGCombiner::visitBUILD_PAIR(SDNode *N) {
16917 EVT VT = N->getValueType(0);
16918 return CombineConsecutiveLoads(N, VT);
16919}
16920
16921SDValue DAGCombiner::visitFREEZE(SDNode *N) {
16922 SDValue N0 = N->getOperand(0);
16923
16924 if (DAG.isGuaranteedNotToBeUndefOrPoison(N0, /*PoisonOnly*/ false))
16925 return N0;
16926
16927 // If we have frozen and unfrozen users of N0, update so everything uses N.
16928 if (!N0.isUndef() && !N0.hasOneUse()) {
16929 SDValue FrozenN0(N, 0);
16930 // Unfreeze all uses of N to avoid double deleting N from the CSE map.
16931 DAG.ReplaceAllUsesOfValueWith(FrozenN0, N0);
16932 DAG.ReplaceAllUsesOfValueWith(N0, FrozenN0);
16933 // ReplaceAllUsesOfValueWith will have also updated the use in N, thus
16934 // creating a cycle in a DAG. Let's undo that by mutating the freeze.
16935 assert(N->getOperand(0) == FrozenN0 && "Expected cycle in DAG");
16936 DAG.UpdateNodeOperands(N, N0);
16937 return FrozenN0;
16938 }
16939
16940 // We currently avoid folding freeze over SRA/SRL, due to the problems seen
16941 // with (freeze (assert ext)) blocking simplifications of SRA/SRL. See for
16942 // example https://reviews.llvm.org/D136529#4120959.
16943 if (N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::SRL)
16944 return SDValue();
16945
16946 // Fold freeze(op(x, ...)) -> op(freeze(x), ...).
16947 // Try to push freeze through instructions that propagate but don't produce
16948 // poison as far as possible. If an operand of freeze follows three
16949 // conditions 1) one-use, 2) does not produce poison, and 3) has all but one
16950 // guaranteed-non-poison operands (or is a BUILD_VECTOR or similar) then push
16951 // the freeze through to the operands that are not guaranteed non-poison.
16952 // NOTE: we will strip poison-generating flags, so ignore them here.
16953 if (DAG.canCreateUndefOrPoison(N0, /*PoisonOnly*/ false,
16954 /*ConsiderFlags*/ false) ||
16955 N0->getNumValues() != 1 || !N0->hasOneUse())
16956 return SDValue();
16957
16958 // TOOD: we should always allow multiple operands, however this increases the
16959 // likelihood of infinite loops due to the ReplaceAllUsesOfValueWith call
16960 // below causing later nodes that share frozen operands to fold again and no
16961 // longer being able to confirm other operands are not poison due to recursion
16962 // depth limits on isGuaranteedNotToBeUndefOrPoison.
16963 bool AllowMultipleMaybePoisonOperands =
16964 N0.getOpcode() == ISD::SELECT_CC || N0.getOpcode() == ISD::SETCC ||
16965 N0.getOpcode() == ISD::BUILD_VECTOR ||
16967 N0.getOpcode() == ISD::BUILD_PAIR ||
16970
16971 // Avoid turning a BUILD_VECTOR that can be recognized as "all zeros", "all
16972 // ones" or "constant" into something that depends on FrozenUndef. We can
16973 // instead pick undef values to keep those properties, while at the same time
16974 // folding away the freeze.
16975 // If we implement a more general solution for folding away freeze(undef) in
16976 // the future, then this special handling can be removed.
16977 if (N0.getOpcode() == ISD::BUILD_VECTOR) {
16978 SDLoc DL(N0);
16979 EVT VT = N0.getValueType();
16981 return DAG.getAllOnesConstant(DL, VT);
16984 for (const SDValue &Op : N0->op_values())
16985 NewVecC.push_back(
16986 Op.isUndef() ? DAG.getConstant(0, DL, Op.getValueType()) : Op);
16987 return DAG.getBuildVector(VT, DL, NewVecC);
16988 }
16989 }
16990
16991 SmallSet<SDValue, 8> MaybePoisonOperands;
16992 SmallVector<unsigned, 8> MaybePoisonOperandNumbers;
16993 for (auto [OpNo, Op] : enumerate(N0->ops())) {
16994 if (DAG.isGuaranteedNotToBeUndefOrPoison(Op, /*PoisonOnly=*/false))
16995 continue;
16996 bool HadMaybePoisonOperands = !MaybePoisonOperands.empty();
16997 bool IsNewMaybePoisonOperand = MaybePoisonOperands.insert(Op).second;
16998 if (IsNewMaybePoisonOperand)
16999 MaybePoisonOperandNumbers.push_back(OpNo);
17000 if (!HadMaybePoisonOperands)
17001 continue;
17002 if (IsNewMaybePoisonOperand && !AllowMultipleMaybePoisonOperands) {
17003 // Multiple maybe-poison ops when not allowed - bail out.
17004 return SDValue();
17005 }
17006 }
17007 // NOTE: the whole op may be not guaranteed to not be undef or poison because
17008 // it could create undef or poison due to it's poison-generating flags.
17009 // So not finding any maybe-poison operands is fine.
17010
17011 for (unsigned OpNo : MaybePoisonOperandNumbers) {
17012 // N0 can mutate during iteration, so make sure to refetch the maybe poison
17013 // operands via the operand numbers. The typical scenario is that we have
17014 // something like this
17015 // t262: i32 = freeze t181
17016 // t150: i32 = ctlz_zero_undef t262
17017 // t184: i32 = ctlz_zero_undef t181
17018 // t268: i32 = select_cc t181, Constant:i32<0>, t184, t186, setne:ch
17019 // When freezing the t181 operand we get t262 back, and then the
17020 // ReplaceAllUsesOfValueWith call will not only replace t181 by t262, but
17021 // also recursively replace t184 by t150.
17022 SDValue MaybePoisonOperand = N->getOperand(0).getOperand(OpNo);
17023 // Don't replace every single UNDEF everywhere with frozen UNDEF, though.
17024 if (MaybePoisonOperand.isUndef())
17025 continue;
17026 // First, freeze each offending operand.
17027 SDValue FrozenMaybePoisonOperand = DAG.getFreeze(MaybePoisonOperand);
17028 // Then, change all other uses of unfrozen operand to use frozen operand.
17029 DAG.ReplaceAllUsesOfValueWith(MaybePoisonOperand, FrozenMaybePoisonOperand);
17030 if (FrozenMaybePoisonOperand.getOpcode() == ISD::FREEZE &&
17031 FrozenMaybePoisonOperand.getOperand(0) == FrozenMaybePoisonOperand) {
17032 // But, that also updated the use in the freeze we just created, thus
17033 // creating a cycle in a DAG. Let's undo that by mutating the freeze.
17034 DAG.UpdateNodeOperands(FrozenMaybePoisonOperand.getNode(),
17035 MaybePoisonOperand);
17036 }
17037
17038 // This node has been merged with another.
17039 if (N->getOpcode() == ISD::DELETED_NODE)
17040 return SDValue(N, 0);
17041 }
17042
17043 assert(N->getOpcode() != ISD::DELETED_NODE && "Node was deleted!");
17044
17045 // The whole node may have been updated, so the value we were holding
17046 // may no longer be valid. Re-fetch the operand we're `freeze`ing.
17047 N0 = N->getOperand(0);
17048
17049 // Finally, recreate the node, it's operands were updated to use
17050 // frozen operands, so we just need to use it's "original" operands.
17052 // TODO: ISD::UNDEF and ISD::POISON should get separate handling, but best
17053 // leave for a future patch.
17054 for (SDValue &Op : Ops) {
17055 if (Op.isUndef())
17056 Op = DAG.getFreeze(Op);
17057 }
17058
17059 SDLoc DL(N0);
17060
17061 // Special case handling for ShuffleVectorSDNode nodes.
17062 if (auto *SVN = dyn_cast<ShuffleVectorSDNode>(N0))
17063 return DAG.getVectorShuffle(N0.getValueType(), DL, Ops[0], Ops[1],
17064 SVN->getMask());
17065
17066 // NOTE: this strips poison generating flags.
17067 // Folding freeze(op(x, ...)) -> op(freeze(x), ...) does not require nnan,
17068 // ninf, nsz, or fast.
17069 // However, contract, reassoc, afn, and arcp should be preserved,
17070 // as these fast-math flags do not introduce poison values.
17071 SDNodeFlags SrcFlags = N0->getFlags();
17072 SDNodeFlags SafeFlags;
17073 SafeFlags.setAllowContract(SrcFlags.hasAllowContract());
17074 SafeFlags.setAllowReassociation(SrcFlags.hasAllowReassociation());
17075 SafeFlags.setApproximateFuncs(SrcFlags.hasApproximateFuncs());
17076 SafeFlags.setAllowReciprocal(SrcFlags.hasAllowReciprocal());
17077 return DAG.getNode(N0.getOpcode(), DL, N0->getVTList(), Ops, SafeFlags);
17078}
17079
17080// Returns true if floating point contraction is allowed on the FMUL-SDValue
17081// `N`
17083 assert(N.getOpcode() == ISD::FMUL);
17084
17085 return Options.AllowFPOpFusion == FPOpFusion::Fast ||
17086 N->getFlags().hasAllowContract();
17087}
17088
17089// Returns true if `N` can assume no infinities involved in its computation.
17091 return Options.NoInfsFPMath || N->getFlags().hasNoInfs();
17092}
17093
17094/// Try to perform FMA combining on a given FADD node.
17095template <class MatchContextClass>
17096SDValue DAGCombiner::visitFADDForFMACombine(SDNode *N) {
17097 SDValue N0 = N->getOperand(0);
17098 SDValue N1 = N->getOperand(1);
17099 EVT VT = N->getValueType(0);
17100 SDLoc SL(N);
17101 MatchContextClass matcher(DAG, TLI, N);
17102 const TargetOptions &Options = DAG.getTarget().Options;
17103
17104 bool UseVP = std::is_same_v<MatchContextClass, VPMatchContext>;
17105
17106 // Floating-point multiply-add with intermediate rounding.
17107 // FIXME: Make isFMADLegal have specific behavior when using VPMatchContext.
17108 // FIXME: Add VP_FMAD opcode.
17109 bool HasFMAD = !UseVP && (LegalOperations && TLI.isFMADLegal(DAG, N));
17110
17111 // Floating-point multiply-add without intermediate rounding.
17112 bool HasFMA =
17113 (!LegalOperations || matcher.isOperationLegalOrCustom(ISD::FMA, VT)) &&
17115
17116 // No valid opcode, do not combine.
17117 if (!HasFMAD && !HasFMA)
17118 return SDValue();
17119
17120 bool AllowFusionGlobally =
17121 Options.AllowFPOpFusion == FPOpFusion::Fast || HasFMAD;
17122 // If the addition is not contractable, do not combine.
17123 if (!AllowFusionGlobally && !N->getFlags().hasAllowContract())
17124 return SDValue();
17125
17126 // Folding fadd (fmul x, y), (fmul x, y) -> fma x, y, (fmul x, y) is never
17127 // beneficial. It does not reduce latency. It increases register pressure. It
17128 // replaces an fadd with an fma which is a more complex instruction, so is
17129 // likely to have a larger encoding, use more functional units, etc.
17130 if (N0 == N1)
17131 return SDValue();
17132
17133 if (TLI.generateFMAsInMachineCombiner(VT, OptLevel))
17134 return SDValue();
17135
17136 // Always prefer FMAD to FMA for precision.
17137 unsigned PreferredFusedOpcode = HasFMAD ? ISD::FMAD : ISD::FMA;
17139
17140 auto isFusedOp = [&](SDValue N) {
17141 return matcher.match(N, ISD::FMA) || matcher.match(N, ISD::FMAD);
17142 };
17143
17144 // Is the node an FMUL and contractable either due to global flags or
17145 // SDNodeFlags.
17146 auto isContractableFMUL = [AllowFusionGlobally, &matcher](SDValue N) {
17147 if (!matcher.match(N, ISD::FMUL))
17148 return false;
17149 return AllowFusionGlobally || N->getFlags().hasAllowContract();
17150 };
17151 // If we have two choices trying to fold (fadd (fmul u, v), (fmul x, y)),
17152 // prefer to fold the multiply with fewer uses.
17154 if (N0->use_size() > N1->use_size())
17155 std::swap(N0, N1);
17156 }
17157
17158 // fold (fadd (fmul x, y), z) -> (fma x, y, z)
17159 if (isContractableFMUL(N0) && (Aggressive || N0->hasOneUse())) {
17160 return matcher.getNode(PreferredFusedOpcode, SL, VT, N0.getOperand(0),
17161 N0.getOperand(1), N1);
17162 }
17163
17164 // fold (fadd x, (fmul y, z)) -> (fma y, z, x)
17165 // Note: Commutes FADD operands.
17166 if (isContractableFMUL(N1) && (Aggressive || N1->hasOneUse())) {
17167 return matcher.getNode(PreferredFusedOpcode, SL, VT, N1.getOperand(0),
17168 N1.getOperand(1), N0);
17169 }
17170
17171 // fadd (fma A, B, (fmul C, D)), E --> fma A, B, (fma C, D, E)
17172 // fadd E, (fma A, B, (fmul C, D)) --> fma A, B, (fma C, D, E)
17173 // This also works with nested fma instructions:
17174 // fadd (fma A, B, (fma (C, D, (fmul (E, F))))), G -->
17175 // fma A, B, (fma C, D, fma (E, F, G))
17176 // fadd (G, (fma A, B, (fma (C, D, (fmul (E, F)))))) -->
17177 // fma A, B, (fma C, D, fma (E, F, G)).
17178 // This requires reassociation because it changes the order of operations.
17179 bool CanReassociate = N->getFlags().hasAllowReassociation();
17180 if (CanReassociate) {
17181 SDValue FMA, E;
17182 if (isFusedOp(N0) && N0.hasOneUse()) {
17183 FMA = N0;
17184 E = N1;
17185 } else if (isFusedOp(N1) && N1.hasOneUse()) {
17186 FMA = N1;
17187 E = N0;
17188 }
17189
17190 SDValue TmpFMA = FMA;
17191 while (E && isFusedOp(TmpFMA) && TmpFMA.hasOneUse()) {
17192 SDValue FMul = TmpFMA->getOperand(2);
17193 if (matcher.match(FMul, ISD::FMUL) && FMul.hasOneUse()) {
17194 SDValue C = FMul.getOperand(0);
17195 SDValue D = FMul.getOperand(1);
17196 SDValue CDE = matcher.getNode(PreferredFusedOpcode, SL, VT, C, D, E);
17198 // Replacing the inner FMul could cause the outer FMA to be simplified
17199 // away.
17200 return FMA.getOpcode() == ISD::DELETED_NODE ? SDValue(N, 0) : FMA;
17201 }
17202
17203 TmpFMA = TmpFMA->getOperand(2);
17204 }
17205 }
17206
17207 // Look through FP_EXTEND nodes to do more combining.
17208
17209 // fold (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z)
17210 if (matcher.match(N0, ISD::FP_EXTEND)) {
17211 SDValue N00 = N0.getOperand(0);
17212 if (isContractableFMUL(N00) &&
17213 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17214 N00.getValueType())) {
17215 return matcher.getNode(
17216 PreferredFusedOpcode, SL, VT,
17217 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(0)),
17218 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(1)), N1);
17219 }
17220 }
17221
17222 // fold (fadd x, (fpext (fmul y, z))) -> (fma (fpext y), (fpext z), x)
17223 // Note: Commutes FADD operands.
17224 if (matcher.match(N1, ISD::FP_EXTEND)) {
17225 SDValue N10 = N1.getOperand(0);
17226 if (isContractableFMUL(N10) &&
17227 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17228 N10.getValueType())) {
17229 return matcher.getNode(
17230 PreferredFusedOpcode, SL, VT,
17231 matcher.getNode(ISD::FP_EXTEND, SL, VT, N10.getOperand(0)),
17232 matcher.getNode(ISD::FP_EXTEND, SL, VT, N10.getOperand(1)), N0);
17233 }
17234 }
17235
17236 // More folding opportunities when target permits.
17237 if (Aggressive) {
17238 // fold (fadd (fma x, y, (fpext (fmul u, v))), z)
17239 // -> (fma x, y, (fma (fpext u), (fpext v), z))
17240 auto FoldFAddFMAFPExtFMul = [&](SDValue X, SDValue Y, SDValue U, SDValue V,
17241 SDValue Z) {
17242 return matcher.getNode(
17243 PreferredFusedOpcode, SL, VT, X, Y,
17244 matcher.getNode(PreferredFusedOpcode, SL, VT,
17245 matcher.getNode(ISD::FP_EXTEND, SL, VT, U),
17246 matcher.getNode(ISD::FP_EXTEND, SL, VT, V), Z));
17247 };
17248 if (isFusedOp(N0)) {
17249 SDValue N02 = N0.getOperand(2);
17250 if (matcher.match(N02, ISD::FP_EXTEND)) {
17251 SDValue N020 = N02.getOperand(0);
17252 if (isContractableFMUL(N020) &&
17253 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17254 N020.getValueType())) {
17255 return FoldFAddFMAFPExtFMul(N0.getOperand(0), N0.getOperand(1),
17256 N020.getOperand(0), N020.getOperand(1),
17257 N1);
17258 }
17259 }
17260 }
17261
17262 // fold (fadd (fpext (fma x, y, (fmul u, v))), z)
17263 // -> (fma (fpext x), (fpext y), (fma (fpext u), (fpext v), z))
17264 // FIXME: This turns two single-precision and one double-precision
17265 // operation into two double-precision operations, which might not be
17266 // interesting for all targets, especially GPUs.
17267 auto FoldFAddFPExtFMAFMul = [&](SDValue X, SDValue Y, SDValue U, SDValue V,
17268 SDValue Z) {
17269 return matcher.getNode(
17270 PreferredFusedOpcode, SL, VT,
17271 matcher.getNode(ISD::FP_EXTEND, SL, VT, X),
17272 matcher.getNode(ISD::FP_EXTEND, SL, VT, Y),
17273 matcher.getNode(PreferredFusedOpcode, SL, VT,
17274 matcher.getNode(ISD::FP_EXTEND, SL, VT, U),
17275 matcher.getNode(ISD::FP_EXTEND, SL, VT, V), Z));
17276 };
17277 if (N0.getOpcode() == ISD::FP_EXTEND) {
17278 SDValue N00 = N0.getOperand(0);
17279 if (isFusedOp(N00)) {
17280 SDValue N002 = N00.getOperand(2);
17281 if (isContractableFMUL(N002) &&
17282 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17283 N00.getValueType())) {
17284 return FoldFAddFPExtFMAFMul(N00.getOperand(0), N00.getOperand(1),
17285 N002.getOperand(0), N002.getOperand(1),
17286 N1);
17287 }
17288 }
17289 }
17290
17291 // fold (fadd x, (fma y, z, (fpext (fmul u, v)))
17292 // -> (fma y, z, (fma (fpext u), (fpext v), x))
17293 if (isFusedOp(N1)) {
17294 SDValue N12 = N1.getOperand(2);
17295 if (N12.getOpcode() == ISD::FP_EXTEND) {
17296 SDValue N120 = N12.getOperand(0);
17297 if (isContractableFMUL(N120) &&
17298 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17299 N120.getValueType())) {
17300 return FoldFAddFMAFPExtFMul(N1.getOperand(0), N1.getOperand(1),
17301 N120.getOperand(0), N120.getOperand(1),
17302 N0);
17303 }
17304 }
17305 }
17306
17307 // fold (fadd x, (fpext (fma y, z, (fmul u, v)))
17308 // -> (fma (fpext y), (fpext z), (fma (fpext u), (fpext v), x))
17309 // FIXME: This turns two single-precision and one double-precision
17310 // operation into two double-precision operations, which might not be
17311 // interesting for all targets, especially GPUs.
17312 if (N1.getOpcode() == ISD::FP_EXTEND) {
17313 SDValue N10 = N1.getOperand(0);
17314 if (isFusedOp(N10)) {
17315 SDValue N102 = N10.getOperand(2);
17316 if (isContractableFMUL(N102) &&
17317 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17318 N10.getValueType())) {
17319 return FoldFAddFPExtFMAFMul(N10.getOperand(0), N10.getOperand(1),
17320 N102.getOperand(0), N102.getOperand(1),
17321 N0);
17322 }
17323 }
17324 }
17325 }
17326
17327 return SDValue();
17328}
17329
17330/// Try to perform FMA combining on a given FSUB node.
17331template <class MatchContextClass>
17332SDValue DAGCombiner::visitFSUBForFMACombine(SDNode *N) {
17333 SDValue N0 = N->getOperand(0);
17334 SDValue N1 = N->getOperand(1);
17335 EVT VT = N->getValueType(0);
17336 SDLoc SL(N);
17337 MatchContextClass matcher(DAG, TLI, N);
17338 const TargetOptions &Options = DAG.getTarget().Options;
17339
17340 bool UseVP = std::is_same_v<MatchContextClass, VPMatchContext>;
17341
17342 // Floating-point multiply-add with intermediate rounding.
17343 // FIXME: Make isFMADLegal have specific behavior when using VPMatchContext.
17344 // FIXME: Add VP_FMAD opcode.
17345 bool HasFMAD = !UseVP && (LegalOperations && TLI.isFMADLegal(DAG, N));
17346
17347 // Floating-point multiply-add without intermediate rounding.
17348 bool HasFMA =
17349 (!LegalOperations || matcher.isOperationLegalOrCustom(ISD::FMA, VT)) &&
17351
17352 // No valid opcode, do not combine.
17353 if (!HasFMAD && !HasFMA)
17354 return SDValue();
17355
17356 const SDNodeFlags Flags = N->getFlags();
17357 bool AllowFusionGlobally =
17358 (Options.AllowFPOpFusion == FPOpFusion::Fast || HasFMAD);
17359
17360 // If the subtraction is not contractable, do not combine.
17361 if (!AllowFusionGlobally && !N->getFlags().hasAllowContract())
17362 return SDValue();
17363
17364 if (TLI.generateFMAsInMachineCombiner(VT, OptLevel))
17365 return SDValue();
17366
17367 // Always prefer FMAD to FMA for precision.
17368 unsigned PreferredFusedOpcode = HasFMAD ? ISD::FMAD : ISD::FMA;
17370 bool NoSignedZero = Flags.hasNoSignedZeros();
17371
17372 // Is the node an FMUL and contractable either due to global flags or
17373 // SDNodeFlags.
17374 auto isContractableFMUL = [AllowFusionGlobally, &matcher](SDValue N) {
17375 if (!matcher.match(N, ISD::FMUL))
17376 return false;
17377 return AllowFusionGlobally || N->getFlags().hasAllowContract();
17378 };
17379
17380 // fold (fsub (fmul x, y), z) -> (fma x, y, (fneg z))
17381 auto tryToFoldXYSubZ = [&](SDValue XY, SDValue Z) {
17382 if (isContractableFMUL(XY) && (Aggressive || XY->hasOneUse())) {
17383 return matcher.getNode(PreferredFusedOpcode, SL, VT, XY.getOperand(0),
17384 XY.getOperand(1),
17385 matcher.getNode(ISD::FNEG, SL, VT, Z));
17386 }
17387 return SDValue();
17388 };
17389
17390 // fold (fsub x, (fmul y, z)) -> (fma (fneg y), z, x)
17391 // Note: Commutes FSUB operands.
17392 auto tryToFoldXSubYZ = [&](SDValue X, SDValue YZ) {
17393 if (isContractableFMUL(YZ) && (Aggressive || YZ->hasOneUse())) {
17394 return matcher.getNode(
17395 PreferredFusedOpcode, SL, VT,
17396 matcher.getNode(ISD::FNEG, SL, VT, YZ.getOperand(0)),
17397 YZ.getOperand(1), X);
17398 }
17399 return SDValue();
17400 };
17401
17402 // If we have two choices trying to fold (fsub (fmul u, v), (fmul x, y)),
17403 // prefer to fold the multiply with fewer uses.
17404 if (isContractableFMUL(N0) && isContractableFMUL(N1) &&
17405 (N0->use_size() > N1->use_size())) {
17406 // fold (fsub (fmul a, b), (fmul c, d)) -> (fma (fneg c), d, (fmul a, b))
17407 if (SDValue V = tryToFoldXSubYZ(N0, N1))
17408 return V;
17409 // fold (fsub (fmul a, b), (fmul c, d)) -> (fma a, b, (fneg (fmul c, d)))
17410 if (SDValue V = tryToFoldXYSubZ(N0, N1))
17411 return V;
17412 } else {
17413 // fold (fsub (fmul x, y), z) -> (fma x, y, (fneg z))
17414 if (SDValue V = tryToFoldXYSubZ(N0, N1))
17415 return V;
17416 // fold (fsub x, (fmul y, z)) -> (fma (fneg y), z, x)
17417 if (SDValue V = tryToFoldXSubYZ(N0, N1))
17418 return V;
17419 }
17420
17421 // fold (fsub (fneg (fmul, x, y)), z) -> (fma (fneg x), y, (fneg z))
17422 if (matcher.match(N0, ISD::FNEG) && isContractableFMUL(N0.getOperand(0)) &&
17423 (Aggressive || (N0->hasOneUse() && N0.getOperand(0).hasOneUse()))) {
17424 SDValue N00 = N0.getOperand(0).getOperand(0);
17425 SDValue N01 = N0.getOperand(0).getOperand(1);
17426 return matcher.getNode(PreferredFusedOpcode, SL, VT,
17427 matcher.getNode(ISD::FNEG, SL, VT, N00), N01,
17428 matcher.getNode(ISD::FNEG, SL, VT, N1));
17429 }
17430
17431 // Look through FP_EXTEND nodes to do more combining.
17432
17433 // fold (fsub (fpext (fmul x, y)), z)
17434 // -> (fma (fpext x), (fpext y), (fneg z))
17435 if (matcher.match(N0, ISD::FP_EXTEND)) {
17436 SDValue N00 = N0.getOperand(0);
17437 if (isContractableFMUL(N00) &&
17438 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17439 N00.getValueType())) {
17440 return matcher.getNode(
17441 PreferredFusedOpcode, SL, VT,
17442 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(0)),
17443 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(1)),
17444 matcher.getNode(ISD::FNEG, SL, VT, N1));
17445 }
17446 }
17447
17448 // fold (fsub x, (fpext (fmul y, z)))
17449 // -> (fma (fneg (fpext y)), (fpext z), x)
17450 // Note: Commutes FSUB operands.
17451 if (matcher.match(N1, ISD::FP_EXTEND)) {
17452 SDValue N10 = N1.getOperand(0);
17453 if (isContractableFMUL(N10) &&
17454 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17455 N10.getValueType())) {
17456 return matcher.getNode(
17457 PreferredFusedOpcode, SL, VT,
17458 matcher.getNode(
17459 ISD::FNEG, SL, VT,
17460 matcher.getNode(ISD::FP_EXTEND, SL, VT, N10.getOperand(0))),
17461 matcher.getNode(ISD::FP_EXTEND, SL, VT, N10.getOperand(1)), N0);
17462 }
17463 }
17464
17465 // fold (fsub (fpext (fneg (fmul, x, y))), z)
17466 // -> (fneg (fma (fpext x), (fpext y), z))
17467 // Note: This could be removed with appropriate canonicalization of the
17468 // input expression into (fneg (fadd (fpext (fmul, x, y)), z). However, the
17469 // orthogonal flags -fp-contract=fast and -enable-unsafe-fp-math prevent
17470 // from implementing the canonicalization in visitFSUB.
17471 if (matcher.match(N0, ISD::FP_EXTEND)) {
17472 SDValue N00 = N0.getOperand(0);
17473 if (matcher.match(N00, ISD::FNEG)) {
17474 SDValue N000 = N00.getOperand(0);
17475 if (isContractableFMUL(N000) &&
17476 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17477 N00.getValueType())) {
17478 return matcher.getNode(
17479 ISD::FNEG, SL, VT,
17480 matcher.getNode(
17481 PreferredFusedOpcode, SL, VT,
17482 matcher.getNode(ISD::FP_EXTEND, SL, VT, N000.getOperand(0)),
17483 matcher.getNode(ISD::FP_EXTEND, SL, VT, N000.getOperand(1)),
17484 N1));
17485 }
17486 }
17487 }
17488
17489 // fold (fsub (fneg (fpext (fmul, x, y))), z)
17490 // -> (fneg (fma (fpext x)), (fpext y), z)
17491 // Note: This could be removed with appropriate canonicalization of the
17492 // input expression into (fneg (fadd (fpext (fmul, x, y)), z). However, the
17493 // orthogonal flags -fp-contract=fast and -enable-unsafe-fp-math prevent
17494 // from implementing the canonicalization in visitFSUB.
17495 if (matcher.match(N0, ISD::FNEG)) {
17496 SDValue N00 = N0.getOperand(0);
17497 if (matcher.match(N00, ISD::FP_EXTEND)) {
17498 SDValue N000 = N00.getOperand(0);
17499 if (isContractableFMUL(N000) &&
17500 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17501 N000.getValueType())) {
17502 return matcher.getNode(
17503 ISD::FNEG, SL, VT,
17504 matcher.getNode(
17505 PreferredFusedOpcode, SL, VT,
17506 matcher.getNode(ISD::FP_EXTEND, SL, VT, N000.getOperand(0)),
17507 matcher.getNode(ISD::FP_EXTEND, SL, VT, N000.getOperand(1)),
17508 N1));
17509 }
17510 }
17511 }
17512
17513 auto isContractableAndReassociableFMUL = [&isContractableFMUL](SDValue N) {
17514 return isContractableFMUL(N) && N->getFlags().hasAllowReassociation();
17515 };
17516
17517 auto isFusedOp = [&](SDValue N) {
17518 return matcher.match(N, ISD::FMA) || matcher.match(N, ISD::FMAD);
17519 };
17520
17521 // More folding opportunities when target permits.
17522 if (Aggressive && N->getFlags().hasAllowReassociation()) {
17523 bool CanFuse = N->getFlags().hasAllowContract();
17524 // fold (fsub (fma x, y, (fmul u, v)), z)
17525 // -> (fma x, y (fma u, v, (fneg z)))
17526 if (CanFuse && isFusedOp(N0) &&
17527 isContractableAndReassociableFMUL(N0.getOperand(2)) &&
17528 N0->hasOneUse() && N0.getOperand(2)->hasOneUse()) {
17529 return matcher.getNode(
17530 PreferredFusedOpcode, SL, VT, N0.getOperand(0), N0.getOperand(1),
17531 matcher.getNode(PreferredFusedOpcode, SL, VT,
17532 N0.getOperand(2).getOperand(0),
17533 N0.getOperand(2).getOperand(1),
17534 matcher.getNode(ISD::FNEG, SL, VT, N1)));
17535 }
17536
17537 // fold (fsub x, (fma y, z, (fmul u, v)))
17538 // -> (fma (fneg y), z, (fma (fneg u), v, x))
17539 if (CanFuse && isFusedOp(N1) &&
17540 isContractableAndReassociableFMUL(N1.getOperand(2)) &&
17541 N1->hasOneUse() && NoSignedZero) {
17542 SDValue N20 = N1.getOperand(2).getOperand(0);
17543 SDValue N21 = N1.getOperand(2).getOperand(1);
17544 return matcher.getNode(
17545 PreferredFusedOpcode, SL, VT,
17546 matcher.getNode(ISD::FNEG, SL, VT, N1.getOperand(0)),
17547 N1.getOperand(1),
17548 matcher.getNode(PreferredFusedOpcode, SL, VT,
17549 matcher.getNode(ISD::FNEG, SL, VT, N20), N21, N0));
17550 }
17551
17552 // fold (fsub (fma x, y, (fpext (fmul u, v))), z)
17553 // -> (fma x, y (fma (fpext u), (fpext v), (fneg z)))
17554 if (isFusedOp(N0) && N0->hasOneUse()) {
17555 SDValue N02 = N0.getOperand(2);
17556 if (matcher.match(N02, ISD::FP_EXTEND)) {
17557 SDValue N020 = N02.getOperand(0);
17558 if (isContractableAndReassociableFMUL(N020) &&
17559 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17560 N020.getValueType())) {
17561 return matcher.getNode(
17562 PreferredFusedOpcode, SL, VT, N0.getOperand(0), N0.getOperand(1),
17563 matcher.getNode(
17564 PreferredFusedOpcode, SL, VT,
17565 matcher.getNode(ISD::FP_EXTEND, SL, VT, N020.getOperand(0)),
17566 matcher.getNode(ISD::FP_EXTEND, SL, VT, N020.getOperand(1)),
17567 matcher.getNode(ISD::FNEG, SL, VT, N1)));
17568 }
17569 }
17570 }
17571
17572 // fold (fsub (fpext (fma x, y, (fmul u, v))), z)
17573 // -> (fma (fpext x), (fpext y),
17574 // (fma (fpext u), (fpext v), (fneg z)))
17575 // FIXME: This turns two single-precision and one double-precision
17576 // operation into two double-precision operations, which might not be
17577 // interesting for all targets, especially GPUs.
17578 if (matcher.match(N0, ISD::FP_EXTEND)) {
17579 SDValue N00 = N0.getOperand(0);
17580 if (isFusedOp(N00)) {
17581 SDValue N002 = N00.getOperand(2);
17582 if (isContractableAndReassociableFMUL(N002) &&
17583 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17584 N00.getValueType())) {
17585 return matcher.getNode(
17586 PreferredFusedOpcode, SL, VT,
17587 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(0)),
17588 matcher.getNode(ISD::FP_EXTEND, SL, VT, N00.getOperand(1)),
17589 matcher.getNode(
17590 PreferredFusedOpcode, SL, VT,
17591 matcher.getNode(ISD::FP_EXTEND, SL, VT, N002.getOperand(0)),
17592 matcher.getNode(ISD::FP_EXTEND, SL, VT, N002.getOperand(1)),
17593 matcher.getNode(ISD::FNEG, SL, VT, N1)));
17594 }
17595 }
17596 }
17597
17598 // fold (fsub x, (fma y, z, (fpext (fmul u, v))))
17599 // -> (fma (fneg y), z, (fma (fneg (fpext u)), (fpext v), x))
17600 if (isFusedOp(N1) && matcher.match(N1.getOperand(2), ISD::FP_EXTEND) &&
17601 N1->hasOneUse()) {
17602 SDValue N120 = N1.getOperand(2).getOperand(0);
17603 if (isContractableAndReassociableFMUL(N120) &&
17604 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17605 N120.getValueType())) {
17606 SDValue N1200 = N120.getOperand(0);
17607 SDValue N1201 = N120.getOperand(1);
17608 return matcher.getNode(
17609 PreferredFusedOpcode, SL, VT,
17610 matcher.getNode(ISD::FNEG, SL, VT, N1.getOperand(0)),
17611 N1.getOperand(1),
17612 matcher.getNode(
17613 PreferredFusedOpcode, SL, VT,
17614 matcher.getNode(ISD::FNEG, SL, VT,
17615 matcher.getNode(ISD::FP_EXTEND, SL, VT, N1200)),
17616 matcher.getNode(ISD::FP_EXTEND, SL, VT, N1201), N0));
17617 }
17618 }
17619
17620 // fold (fsub x, (fpext (fma y, z, (fmul u, v))))
17621 // -> (fma (fneg (fpext y)), (fpext z),
17622 // (fma (fneg (fpext u)), (fpext v), x))
17623 // FIXME: This turns two single-precision and one double-precision
17624 // operation into two double-precision operations, which might not be
17625 // interesting for all targets, especially GPUs.
17626 if (matcher.match(N1, ISD::FP_EXTEND) && isFusedOp(N1.getOperand(0))) {
17627 SDValue CvtSrc = N1.getOperand(0);
17628 SDValue N100 = CvtSrc.getOperand(0);
17629 SDValue N101 = CvtSrc.getOperand(1);
17630 SDValue N102 = CvtSrc.getOperand(2);
17631 if (isContractableAndReassociableFMUL(N102) &&
17632 TLI.isFPExtFoldable(DAG, PreferredFusedOpcode, VT,
17633 CvtSrc.getValueType())) {
17634 SDValue N1020 = N102.getOperand(0);
17635 SDValue N1021 = N102.getOperand(1);
17636 return matcher.getNode(
17637 PreferredFusedOpcode, SL, VT,
17638 matcher.getNode(ISD::FNEG, SL, VT,
17639 matcher.getNode(ISD::FP_EXTEND, SL, VT, N100)),
17640 matcher.getNode(ISD::FP_EXTEND, SL, VT, N101),
17641 matcher.getNode(
17642 PreferredFusedOpcode, SL, VT,
17643 matcher.getNode(ISD::FNEG, SL, VT,
17644 matcher.getNode(ISD::FP_EXTEND, SL, VT, N1020)),
17645 matcher.getNode(ISD::FP_EXTEND, SL, VT, N1021), N0));
17646 }
17647 }
17648 }
17649
17650 return SDValue();
17651}
17652
17653/// Try to perform FMA combining on a given FMUL node based on the distributive
17654/// law x * (y + 1) = x * y + x and variants thereof (commuted versions,
17655/// subtraction instead of addition).
17656SDValue DAGCombiner::visitFMULForFMADistributiveCombine(SDNode *N) {
17657 SDValue N0 = N->getOperand(0);
17658 SDValue N1 = N->getOperand(1);
17659 EVT VT = N->getValueType(0);
17660 SDLoc SL(N);
17661
17662 assert(N->getOpcode() == ISD::FMUL && "Expected FMUL Operation");
17663
17664 const TargetOptions &Options = DAG.getTarget().Options;
17665
17666 // The transforms below are incorrect when x == 0 and y == inf, because the
17667 // intermediate multiplication produces a nan.
17668 SDValue FAdd = N0.getOpcode() == ISD::FADD ? N0 : N1;
17669 if (!hasNoInfs(Options, FAdd))
17670 return SDValue();
17671
17672 // Floating-point multiply-add without intermediate rounding.
17673 bool HasFMA =
17675 (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::FMA, VT)) &&
17677
17678 // Floating-point multiply-add with intermediate rounding. This can result
17679 // in a less precise result due to the changed rounding order.
17680 bool HasFMAD = LegalOperations && TLI.isFMADLegal(DAG, N);
17681
17682 // No valid opcode, do not combine.
17683 if (!HasFMAD && !HasFMA)
17684 return SDValue();
17685
17686 // Always prefer FMAD to FMA for precision.
17687 unsigned PreferredFusedOpcode = HasFMAD ? ISD::FMAD : ISD::FMA;
17689
17690 // fold (fmul (fadd x0, +1.0), y) -> (fma x0, y, y)
17691 // fold (fmul (fadd x0, -1.0), y) -> (fma x0, y, (fneg y))
17692 auto FuseFADD = [&](SDValue X, SDValue Y) {
17693 if (X.getOpcode() == ISD::FADD && (Aggressive || X->hasOneUse())) {
17694 if (auto *C = isConstOrConstSplatFP(X.getOperand(1), true)) {
17695 if (C->isExactlyValue(+1.0))
17696 return DAG.getNode(PreferredFusedOpcode, SL, VT, X.getOperand(0), Y,
17697 Y);
17698 if (C->isExactlyValue(-1.0))
17699 return DAG.getNode(PreferredFusedOpcode, SL, VT, X.getOperand(0), Y,
17700 DAG.getNode(ISD::FNEG, SL, VT, Y));
17701 }
17702 }
17703 return SDValue();
17704 };
17705
17706 if (SDValue FMA = FuseFADD(N0, N1))
17707 return FMA;
17708 if (SDValue FMA = FuseFADD(N1, N0))
17709 return FMA;
17710
17711 // fold (fmul (fsub +1.0, x1), y) -> (fma (fneg x1), y, y)
17712 // fold (fmul (fsub -1.0, x1), y) -> (fma (fneg x1), y, (fneg y))
17713 // fold (fmul (fsub x0, +1.0), y) -> (fma x0, y, (fneg y))
17714 // fold (fmul (fsub x0, -1.0), y) -> (fma x0, y, y)
17715 auto FuseFSUB = [&](SDValue X, SDValue Y) {
17716 if (X.getOpcode() == ISD::FSUB && (Aggressive || X->hasOneUse())) {
17717 if (auto *C0 = isConstOrConstSplatFP(X.getOperand(0), true)) {
17718 if (C0->isExactlyValue(+1.0))
17719 return DAG.getNode(PreferredFusedOpcode, SL, VT,
17720 DAG.getNode(ISD::FNEG, SL, VT, X.getOperand(1)), Y,
17721 Y);
17722 if (C0->isExactlyValue(-1.0))
17723 return DAG.getNode(PreferredFusedOpcode, SL, VT,
17724 DAG.getNode(ISD::FNEG, SL, VT, X.getOperand(1)), Y,
17725 DAG.getNode(ISD::FNEG, SL, VT, Y));
17726 }
17727 if (auto *C1 = isConstOrConstSplatFP(X.getOperand(1), true)) {
17728 if (C1->isExactlyValue(+1.0))
17729 return DAG.getNode(PreferredFusedOpcode, SL, VT, X.getOperand(0), Y,
17730 DAG.getNode(ISD::FNEG, SL, VT, Y));
17731 if (C1->isExactlyValue(-1.0))
17732 return DAG.getNode(PreferredFusedOpcode, SL, VT, X.getOperand(0), Y,
17733 Y);
17734 }
17735 }
17736 return SDValue();
17737 };
17738
17739 if (SDValue FMA = FuseFSUB(N0, N1))
17740 return FMA;
17741 if (SDValue FMA = FuseFSUB(N1, N0))
17742 return FMA;
17743
17744 return SDValue();
17745}
17746
17747SDValue DAGCombiner::visitVP_FADD(SDNode *N) {
17748 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
17749
17750 // FADD -> FMA combines:
17751 if (SDValue Fused = visitFADDForFMACombine<VPMatchContext>(N)) {
17752 if (Fused.getOpcode() != ISD::DELETED_NODE)
17753 AddToWorklist(Fused.getNode());
17754 return Fused;
17755 }
17756 return SDValue();
17757}
17758
17759SDValue DAGCombiner::visitFADD(SDNode *N) {
17760 SDValue N0 = N->getOperand(0);
17761 SDValue N1 = N->getOperand(1);
17762 bool N0CFP = DAG.isConstantFPBuildVectorOrConstantFP(N0);
17763 bool N1CFP = DAG.isConstantFPBuildVectorOrConstantFP(N1);
17764 EVT VT = N->getValueType(0);
17765 SDLoc DL(N);
17766 const TargetOptions &Options = DAG.getTarget().Options;
17767 SDNodeFlags Flags = N->getFlags();
17768 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
17769
17770 if (SDValue R = DAG.simplifyFPBinop(N->getOpcode(), N0, N1, Flags))
17771 return R;
17772
17773 // fold (fadd c1, c2) -> c1 + c2
17774 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FADD, DL, VT, {N0, N1}))
17775 return C;
17776
17777 // canonicalize constant to RHS
17778 if (N0CFP && !N1CFP)
17779 return DAG.getNode(ISD::FADD, DL, VT, N1, N0);
17780
17781 // fold vector ops
17782 if (VT.isVector())
17783 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
17784 return FoldedVOp;
17785
17786 // N0 + -0.0 --> N0 (also allowed with +0.0 and fast-math)
17787 ConstantFPSDNode *N1C = isConstOrConstSplatFP(N1, true);
17788 if (N1C && N1C->isZero())
17789 if (N1C->isNegative() || Flags.hasNoSignedZeros())
17790 return N0;
17791
17792 if (SDValue NewSel = foldBinOpIntoSelect(N))
17793 return NewSel;
17794
17795 // fold (fadd A, (fneg B)) -> (fsub A, B)
17796 if (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::FSUB, VT))
17797 if (SDValue NegN1 = TLI.getCheaperNegatedExpression(
17798 N1, DAG, LegalOperations, ForCodeSize))
17799 return DAG.getNode(ISD::FSUB, DL, VT, N0, NegN1);
17800
17801 // fold (fadd (fneg A), B) -> (fsub B, A)
17802 if (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::FSUB, VT))
17803 if (SDValue NegN0 = TLI.getCheaperNegatedExpression(
17804 N0, DAG, LegalOperations, ForCodeSize))
17805 return DAG.getNode(ISD::FSUB, DL, VT, N1, NegN0);
17806
17807 auto isFMulNegTwo = [](SDValue FMul) {
17808 if (!FMul.hasOneUse() || FMul.getOpcode() != ISD::FMUL)
17809 return false;
17810 auto *C = isConstOrConstSplatFP(FMul.getOperand(1), true);
17811 return C && C->isExactlyValue(-2.0);
17812 };
17813
17814 // fadd (fmul B, -2.0), A --> fsub A, (fadd B, B)
17815 if (isFMulNegTwo(N0)) {
17816 SDValue B = N0.getOperand(0);
17817 SDValue Add = DAG.getNode(ISD::FADD, DL, VT, B, B);
17818 return DAG.getNode(ISD::FSUB, DL, VT, N1, Add);
17819 }
17820 // fadd A, (fmul B, -2.0) --> fsub A, (fadd B, B)
17821 if (isFMulNegTwo(N1)) {
17822 SDValue B = N1.getOperand(0);
17823 SDValue Add = DAG.getNode(ISD::FADD, DL, VT, B, B);
17824 return DAG.getNode(ISD::FSUB, DL, VT, N0, Add);
17825 }
17826
17827 // No FP constant should be created after legalization as Instruction
17828 // Selection pass has a hard time dealing with FP constants.
17829 bool AllowNewConst = (Level < AfterLegalizeDAG);
17830
17831 // If nnan is enabled, fold lots of things.
17832 if ((Options.NoNaNsFPMath || Flags.hasNoNaNs()) && AllowNewConst) {
17833 // If allowed, fold (fadd (fneg x), x) -> 0.0
17834 if (N0.getOpcode() == ISD::FNEG && N0.getOperand(0) == N1)
17835 return DAG.getConstantFP(0.0, DL, VT);
17836
17837 // If allowed, fold (fadd x, (fneg x)) -> 0.0
17838 if (N1.getOpcode() == ISD::FNEG && N1.getOperand(0) == N0)
17839 return DAG.getConstantFP(0.0, DL, VT);
17840 }
17841
17842 // If reassoc and nsz, fold lots of things.
17843 // TODO: break out portions of the transformations below for which Unsafe is
17844 // considered and which do not require both nsz and reassoc
17845 if (Flags.hasAllowReassociation() && Flags.hasNoSignedZeros() &&
17846 AllowNewConst) {
17847 // fadd (fadd x, c1), c2 -> fadd x, c1 + c2
17848 if (N1CFP && N0.getOpcode() == ISD::FADD &&
17850 SDValue NewC = DAG.getNode(ISD::FADD, DL, VT, N0.getOperand(1), N1);
17851 return DAG.getNode(ISD::FADD, DL, VT, N0.getOperand(0), NewC);
17852 }
17853
17854 // We can fold chains of FADD's of the same value into multiplications.
17855 // This transform is not safe in general because we are reducing the number
17856 // of rounding steps.
17857 if (TLI.isOperationLegalOrCustom(ISD::FMUL, VT) && !N0CFP && !N1CFP) {
17858 if (N0.getOpcode() == ISD::FMUL) {
17859 bool CFP00 = DAG.isConstantFPBuildVectorOrConstantFP(N0.getOperand(0));
17860 bool CFP01 = DAG.isConstantFPBuildVectorOrConstantFP(N0.getOperand(1));
17861
17862 // (fadd (fmul x, c), x) -> (fmul x, c+1)
17863 if (CFP01 && !CFP00 && N0.getOperand(0) == N1) {
17864 SDValue NewCFP = DAG.getNode(ISD::FADD, DL, VT, N0.getOperand(1),
17865 DAG.getConstantFP(1.0, DL, VT));
17866 return DAG.getNode(ISD::FMUL, DL, VT, N1, NewCFP);
17867 }
17868
17869 // (fadd (fmul x, c), (fadd x, x)) -> (fmul x, c+2)
17870 if (CFP01 && !CFP00 && N1.getOpcode() == ISD::FADD &&
17871 N1.getOperand(0) == N1.getOperand(1) &&
17872 N0.getOperand(0) == N1.getOperand(0)) {
17873 SDValue NewCFP = DAG.getNode(ISD::FADD, DL, VT, N0.getOperand(1),
17874 DAG.getConstantFP(2.0, DL, VT));
17875 return DAG.getNode(ISD::FMUL, DL, VT, N0.getOperand(0), NewCFP);
17876 }
17877 }
17878
17879 if (N1.getOpcode() == ISD::FMUL) {
17880 bool CFP10 = DAG.isConstantFPBuildVectorOrConstantFP(N1.getOperand(0));
17881 bool CFP11 = DAG.isConstantFPBuildVectorOrConstantFP(N1.getOperand(1));
17882
17883 // (fadd x, (fmul x, c)) -> (fmul x, c+1)
17884 if (CFP11 && !CFP10 && N1.getOperand(0) == N0) {
17885 SDValue NewCFP = DAG.getNode(ISD::FADD, DL, VT, N1.getOperand(1),
17886 DAG.getConstantFP(1.0, DL, VT));
17887 return DAG.getNode(ISD::FMUL, DL, VT, N0, NewCFP);
17888 }
17889
17890 // (fadd (fadd x, x), (fmul x, c)) -> (fmul x, c+2)
17891 if (CFP11 && !CFP10 && N0.getOpcode() == ISD::FADD &&
17892 N0.getOperand(0) == N0.getOperand(1) &&
17893 N1.getOperand(0) == N0.getOperand(0)) {
17894 SDValue NewCFP = DAG.getNode(ISD::FADD, DL, VT, N1.getOperand(1),
17895 DAG.getConstantFP(2.0, DL, VT));
17896 return DAG.getNode(ISD::FMUL, DL, VT, N1.getOperand(0), NewCFP);
17897 }
17898 }
17899
17900 if (N0.getOpcode() == ISD::FADD) {
17901 bool CFP00 = DAG.isConstantFPBuildVectorOrConstantFP(N0.getOperand(0));
17902 // (fadd (fadd x, x), x) -> (fmul x, 3.0)
17903 if (!CFP00 && N0.getOperand(0) == N0.getOperand(1) &&
17904 (N0.getOperand(0) == N1)) {
17905 return DAG.getNode(ISD::FMUL, DL, VT, N1,
17906 DAG.getConstantFP(3.0, DL, VT));
17907 }
17908 }
17909
17910 if (N1.getOpcode() == ISD::FADD) {
17911 bool CFP10 = DAG.isConstantFPBuildVectorOrConstantFP(N1.getOperand(0));
17912 // (fadd x, (fadd x, x)) -> (fmul x, 3.0)
17913 if (!CFP10 && N1.getOperand(0) == N1.getOperand(1) &&
17914 N1.getOperand(0) == N0) {
17915 return DAG.getNode(ISD::FMUL, DL, VT, N0,
17916 DAG.getConstantFP(3.0, DL, VT));
17917 }
17918 }
17919
17920 // (fadd (fadd x, x), (fadd x, x)) -> (fmul x, 4.0)
17921 if (N0.getOpcode() == ISD::FADD && N1.getOpcode() == ISD::FADD &&
17922 N0.getOperand(0) == N0.getOperand(1) &&
17923 N1.getOperand(0) == N1.getOperand(1) &&
17924 N0.getOperand(0) == N1.getOperand(0)) {
17925 return DAG.getNode(ISD::FMUL, DL, VT, N0.getOperand(0),
17926 DAG.getConstantFP(4.0, DL, VT));
17927 }
17928 }
17929 } // reassoc && nsz && AllowNewConst
17930
17931 if (Flags.hasAllowReassociation() && Flags.hasNoSignedZeros()) {
17932 // Fold fadd(vecreduce(x), vecreduce(y)) -> vecreduce(fadd(x, y))
17933 if (SDValue SD = reassociateReduction(ISD::VECREDUCE_FADD, ISD::FADD, DL,
17934 VT, N0, N1, Flags))
17935 return SD;
17936 }
17937
17938 // FADD -> FMA combines:
17939 if (SDValue Fused = visitFADDForFMACombine<EmptyMatchContext>(N)) {
17940 if (Fused.getOpcode() != ISD::DELETED_NODE)
17941 AddToWorklist(Fused.getNode());
17942 return Fused;
17943 }
17944 return SDValue();
17945}
17946
17947SDValue DAGCombiner::visitSTRICT_FADD(SDNode *N) {
17948 SDValue Chain = N->getOperand(0);
17949 SDValue N0 = N->getOperand(1);
17950 SDValue N1 = N->getOperand(2);
17951 EVT VT = N->getValueType(0);
17952 EVT ChainVT = N->getValueType(1);
17953 SDLoc DL(N);
17954 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
17955
17956 // fold (strict_fadd A, (fneg B)) -> (strict_fsub A, B)
17957 if (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::STRICT_FSUB, VT))
17958 if (SDValue NegN1 = TLI.getCheaperNegatedExpression(
17959 N1, DAG, LegalOperations, ForCodeSize)) {
17960 return DAG.getNode(ISD::STRICT_FSUB, DL, DAG.getVTList(VT, ChainVT),
17961 {Chain, N0, NegN1});
17962 }
17963
17964 // fold (strict_fadd (fneg A), B) -> (strict_fsub B, A)
17965 if (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::STRICT_FSUB, VT))
17966 if (SDValue NegN0 = TLI.getCheaperNegatedExpression(
17967 N0, DAG, LegalOperations, ForCodeSize)) {
17968 return DAG.getNode(ISD::STRICT_FSUB, DL, DAG.getVTList(VT, ChainVT),
17969 {Chain, N1, NegN0});
17970 }
17971 return SDValue();
17972}
17973
17974SDValue DAGCombiner::visitFSUB(SDNode *N) {
17975 SDValue N0 = N->getOperand(0);
17976 SDValue N1 = N->getOperand(1);
17977 ConstantFPSDNode *N0CFP = isConstOrConstSplatFP(N0, true);
17978 ConstantFPSDNode *N1CFP = isConstOrConstSplatFP(N1, true);
17979 EVT VT = N->getValueType(0);
17980 SDLoc DL(N);
17981 const TargetOptions &Options = DAG.getTarget().Options;
17982 const SDNodeFlags Flags = N->getFlags();
17983 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
17984
17985 if (SDValue R = DAG.simplifyFPBinop(N->getOpcode(), N0, N1, Flags))
17986 return R;
17987
17988 // fold (fsub c1, c2) -> c1-c2
17989 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FSUB, DL, VT, {N0, N1}))
17990 return C;
17991
17992 // fold vector ops
17993 if (VT.isVector())
17994 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
17995 return FoldedVOp;
17996
17997 if (SDValue NewSel = foldBinOpIntoSelect(N))
17998 return NewSel;
17999
18000 // (fsub A, 0) -> A
18001 if (N1CFP && N1CFP->isZero()) {
18002 if (!N1CFP->isNegative() || Flags.hasNoSignedZeros()) {
18003 return N0;
18004 }
18005 }
18006
18007 if (N0 == N1) {
18008 // (fsub x, x) -> 0.0
18009 if (Options.NoNaNsFPMath || Flags.hasNoNaNs())
18010 return DAG.getConstantFP(0.0f, DL, VT);
18011 }
18012
18013 // (fsub -0.0, N1) -> -N1
18014 if (N0CFP && N0CFP->isZero()) {
18015 if (N0CFP->isNegative() || Flags.hasNoSignedZeros()) {
18016 // We cannot replace an FSUB(+-0.0,X) with FNEG(X) when denormals are
18017 // flushed to zero, unless all users treat denorms as zero (DAZ).
18018 // FIXME: This transform will change the sign of a NaN and the behavior
18019 // of a signaling NaN. It is only valid when a NoNaN flag is present.
18020 DenormalMode DenormMode = DAG.getDenormalMode(VT);
18021 if (DenormMode == DenormalMode::getIEEE()) {
18022 if (SDValue NegN1 =
18023 TLI.getNegatedExpression(N1, DAG, LegalOperations, ForCodeSize))
18024 return NegN1;
18025 if (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))
18026 return DAG.getNode(ISD::FNEG, DL, VT, N1);
18027 }
18028 }
18029 }
18030
18031 if (Flags.hasAllowReassociation() && Flags.hasNoSignedZeros() &&
18032 N1.getOpcode() == ISD::FADD) {
18033 // X - (X + Y) -> -Y
18034 if (N0 == N1->getOperand(0))
18035 return DAG.getNode(ISD::FNEG, DL, VT, N1->getOperand(1));
18036 // X - (Y + X) -> -Y
18037 if (N0 == N1->getOperand(1))
18038 return DAG.getNode(ISD::FNEG, DL, VT, N1->getOperand(0));
18039 }
18040
18041 // fold (fsub A, (fneg B)) -> (fadd A, B)
18042 if (SDValue NegN1 =
18043 TLI.getNegatedExpression(N1, DAG, LegalOperations, ForCodeSize))
18044 return DAG.getNode(ISD::FADD, DL, VT, N0, NegN1);
18045
18046 // FSUB -> FMA combines:
18047 if (SDValue Fused = visitFSUBForFMACombine<EmptyMatchContext>(N)) {
18048 AddToWorklist(Fused.getNode());
18049 return Fused;
18050 }
18051
18052 return SDValue();
18053}
18054
18055// Transform IEEE Floats:
18056// (fmul C, (uitofp Pow2))
18057// -> (bitcast_to_FP (add (bitcast_to_INT C), Log2(Pow2) << mantissa))
18058// (fdiv C, (uitofp Pow2))
18059// -> (bitcast_to_FP (sub (bitcast_to_INT C), Log2(Pow2) << mantissa))
18060//
18061// The rationale is fmul/fdiv by a power of 2 is just change the exponent, so
18062// there is no need for more than an add/sub.
18063//
18064// This is valid under the following circumstances:
18065// 1) We are dealing with IEEE floats
18066// 2) C is normal
18067// 3) The fmul/fdiv add/sub will not go outside of min/max exponent bounds.
18068// TODO: Much of this could also be used for generating `ldexp` on targets the
18069// prefer it.
18070SDValue DAGCombiner::combineFMulOrFDivWithIntPow2(SDNode *N) {
18071 EVT VT = N->getValueType(0);
18073 return SDValue();
18074
18075 SDValue ConstOp, Pow2Op;
18076
18077 std::optional<int> Mantissa;
18078 auto GetConstAndPow2Ops = [&](unsigned ConstOpIdx) {
18079 if (ConstOpIdx == 1 && N->getOpcode() == ISD::FDIV)
18080 return false;
18081
18082 ConstOp = peekThroughBitcasts(N->getOperand(ConstOpIdx));
18083 Pow2Op = N->getOperand(1 - ConstOpIdx);
18084 if (Pow2Op.getOpcode() != ISD::UINT_TO_FP &&
18085 (Pow2Op.getOpcode() != ISD::SINT_TO_FP ||
18086 !DAG.computeKnownBits(Pow2Op).isNonNegative()))
18087 return false;
18088
18089 Pow2Op = Pow2Op.getOperand(0);
18090
18091 // `Log2(Pow2Op) < Pow2Op.getScalarSizeInBits()`.
18092 // TODO: We could use knownbits to make this bound more precise.
18093 int MaxExpChange = Pow2Op.getValueType().getScalarSizeInBits();
18094
18095 auto IsFPConstValid = [N, MaxExpChange, &Mantissa](ConstantFPSDNode *CFP) {
18096 if (CFP == nullptr)
18097 return false;
18098
18099 const APFloat &APF = CFP->getValueAPF();
18100
18101 // Make sure we have normal constant.
18102 if (!APF.isNormal())
18103 return false;
18104
18105 // Make sure the floats exponent is within the bounds that this transform
18106 // produces bitwise equals value.
18107 int CurExp = ilogb(APF);
18108 // FMul by pow2 will only increase exponent.
18109 int MinExp =
18110 N->getOpcode() == ISD::FMUL ? CurExp : (CurExp - MaxExpChange);
18111 // FDiv by pow2 will only decrease exponent.
18112 int MaxExp =
18113 N->getOpcode() == ISD::FDIV ? CurExp : (CurExp + MaxExpChange);
18114 if (MinExp <= APFloat::semanticsMinExponent(APF.getSemantics()) ||
18116 return false;
18117
18118 // Finally make sure we actually know the mantissa for the float type.
18119 int ThisMantissa = APFloat::semanticsPrecision(APF.getSemantics()) - 1;
18120 if (!Mantissa)
18121 Mantissa = ThisMantissa;
18122
18123 return *Mantissa == ThisMantissa && ThisMantissa > 0;
18124 };
18125
18126 // TODO: We may be able to include undefs.
18127 return ISD::matchUnaryFpPredicate(ConstOp, IsFPConstValid);
18128 };
18129
18130 if (!GetConstAndPow2Ops(0) && !GetConstAndPow2Ops(1))
18131 return SDValue();
18132
18133 if (!TLI.optimizeFMulOrFDivAsShiftAddBitcast(N, ConstOp, Pow2Op))
18134 return SDValue();
18135
18136 // Get log2 after all other checks have taken place. This is because
18137 // BuildLogBase2 may create a new node.
18138 SDLoc DL(N);
18139 // Get Log2 type with same bitwidth as the float type (VT).
18140 EVT NewIntVT = EVT::getIntegerVT(*DAG.getContext(), VT.getScalarSizeInBits());
18141 if (VT.isVector())
18142 NewIntVT = EVT::getVectorVT(*DAG.getContext(), NewIntVT,
18144
18145 SDValue Log2 = BuildLogBase2(Pow2Op, DL, DAG.isKnownNeverZero(Pow2Op),
18146 /*InexpensiveOnly*/ true, NewIntVT);
18147 if (!Log2)
18148 return SDValue();
18149
18150 // Perform actual transform.
18151 SDValue MantissaShiftCnt =
18152 DAG.getShiftAmountConstant(*Mantissa, NewIntVT, DL);
18153 // TODO: Sometimes Log2 is of form `(X + C)`. `(X + C) << C1` should fold to
18154 // `(X << C1) + (C << C1)`, but that isn't always the case because of the
18155 // cast. We could implement that by handle here to handle the casts.
18156 SDValue Shift = DAG.getNode(ISD::SHL, DL, NewIntVT, Log2, MantissaShiftCnt);
18157 SDValue ResAsInt =
18158 DAG.getNode(N->getOpcode() == ISD::FMUL ? ISD::ADD : ISD::SUB, DL,
18159 NewIntVT, DAG.getBitcast(NewIntVT, ConstOp), Shift);
18160 SDValue ResAsFP = DAG.getBitcast(VT, ResAsInt);
18161 return ResAsFP;
18162}
18163
18164SDValue DAGCombiner::visitFMUL(SDNode *N) {
18165 SDValue N0 = N->getOperand(0);
18166 SDValue N1 = N->getOperand(1);
18167 ConstantFPSDNode *N1CFP = isConstOrConstSplatFP(N1, true);
18168 EVT VT = N->getValueType(0);
18169 SDLoc DL(N);
18170 const SDNodeFlags Flags = N->getFlags();
18171 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
18172
18173 if (SDValue R = DAG.simplifyFPBinop(N->getOpcode(), N0, N1, Flags))
18174 return R;
18175
18176 // fold (fmul c1, c2) -> c1*c2
18177 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FMUL, DL, VT, {N0, N1}))
18178 return C;
18179
18180 // canonicalize constant to RHS
18183 return DAG.getNode(ISD::FMUL, DL, VT, N1, N0);
18184
18185 // fold vector ops
18186 if (VT.isVector())
18187 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
18188 return FoldedVOp;
18189
18190 if (SDValue NewSel = foldBinOpIntoSelect(N))
18191 return NewSel;
18192
18193 if (Flags.hasAllowReassociation()) {
18194 // fmul (fmul X, C1), C2 -> fmul X, C1 * C2
18196 N0.getOpcode() == ISD::FMUL) {
18197 SDValue N00 = N0.getOperand(0);
18198 SDValue N01 = N0.getOperand(1);
18199 // Avoid an infinite loop by making sure that N00 is not a constant
18200 // (the inner multiply has not been constant folded yet).
18203 SDValue MulConsts = DAG.getNode(ISD::FMUL, DL, VT, N01, N1);
18204 return DAG.getNode(ISD::FMUL, DL, VT, N00, MulConsts);
18205 }
18206 }
18207
18208 // Match a special-case: we convert X * 2.0 into fadd.
18209 // fmul (fadd X, X), C -> fmul X, 2.0 * C
18210 if (N0.getOpcode() == ISD::FADD && N0.hasOneUse() &&
18211 N0.getOperand(0) == N0.getOperand(1)) {
18212 const SDValue Two = DAG.getConstantFP(2.0, DL, VT);
18213 SDValue MulConsts = DAG.getNode(ISD::FMUL, DL, VT, Two, N1);
18214 return DAG.getNode(ISD::FMUL, DL, VT, N0.getOperand(0), MulConsts);
18215 }
18216
18217 // Fold fmul(vecreduce(x), vecreduce(y)) -> vecreduce(fmul(x, y))
18218 if (SDValue SD = reassociateReduction(ISD::VECREDUCE_FMUL, ISD::FMUL, DL,
18219 VT, N0, N1, Flags))
18220 return SD;
18221 }
18222
18223 // fold (fmul X, 2.0) -> (fadd X, X)
18224 if (N1CFP && N1CFP->isExactlyValue(+2.0))
18225 return DAG.getNode(ISD::FADD, DL, VT, N0, N0);
18226
18227 // fold (fmul X, -1.0) -> (fsub -0.0, X)
18228 if (N1CFP && N1CFP->isExactlyValue(-1.0)) {
18229 if (!LegalOperations || TLI.isOperationLegal(ISD::FSUB, VT)) {
18230 return DAG.getNode(ISD::FSUB, DL, VT,
18231 DAG.getConstantFP(-0.0, DL, VT), N0, Flags);
18232 }
18233 }
18234
18235 // -N0 * -N1 --> N0 * N1
18240 SDValue NegN0 =
18241 TLI.getNegatedExpression(N0, DAG, LegalOperations, ForCodeSize, CostN0);
18242 if (NegN0) {
18243 HandleSDNode NegN0Handle(NegN0);
18244 SDValue NegN1 =
18245 TLI.getNegatedExpression(N1, DAG, LegalOperations, ForCodeSize, CostN1);
18246 if (NegN1 && (CostN0 == TargetLowering::NegatibleCost::Cheaper ||
18248 return DAG.getNode(ISD::FMUL, DL, VT, NegN0, NegN1);
18249 }
18250
18251 // fold (fmul X, (select (fcmp X > 0.0), -1.0, 1.0)) -> (fneg (fabs X))
18252 // fold (fmul X, (select (fcmp X > 0.0), 1.0, -1.0)) -> (fabs X)
18253 if (Flags.hasNoNaNs() && Flags.hasNoSignedZeros() &&
18254 (N0.getOpcode() == ISD::SELECT || N1.getOpcode() == ISD::SELECT) &&
18255 TLI.isOperationLegal(ISD::FABS, VT)) {
18256 SDValue Select = N0, X = N1;
18257 if (Select.getOpcode() != ISD::SELECT)
18258 std::swap(Select, X);
18259
18260 SDValue Cond = Select.getOperand(0);
18261 auto TrueOpnd = dyn_cast<ConstantFPSDNode>(Select.getOperand(1));
18262 auto FalseOpnd = dyn_cast<ConstantFPSDNode>(Select.getOperand(2));
18263
18264 if (TrueOpnd && FalseOpnd &&
18265 Cond.getOpcode() == ISD::SETCC && Cond.getOperand(0) == X &&
18266 isa<ConstantFPSDNode>(Cond.getOperand(1)) &&
18267 cast<ConstantFPSDNode>(Cond.getOperand(1))->isExactlyValue(0.0)) {
18268 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
18269 switch (CC) {
18270 default: break;
18271 case ISD::SETOLT:
18272 case ISD::SETULT:
18273 case ISD::SETOLE:
18274 case ISD::SETULE:
18275 case ISD::SETLT:
18276 case ISD::SETLE:
18277 std::swap(TrueOpnd, FalseOpnd);
18278 [[fallthrough]];
18279 case ISD::SETOGT:
18280 case ISD::SETUGT:
18281 case ISD::SETOGE:
18282 case ISD::SETUGE:
18283 case ISD::SETGT:
18284 case ISD::SETGE:
18285 if (TrueOpnd->isExactlyValue(-1.0) && FalseOpnd->isExactlyValue(1.0) &&
18286 TLI.isOperationLegal(ISD::FNEG, VT))
18287 return DAG.getNode(ISD::FNEG, DL, VT,
18288 DAG.getNode(ISD::FABS, DL, VT, X));
18289 if (TrueOpnd->isExactlyValue(1.0) && FalseOpnd->isExactlyValue(-1.0))
18290 return DAG.getNode(ISD::FABS, DL, VT, X);
18291
18292 break;
18293 }
18294 }
18295 }
18296
18297 // FMUL -> FMA combines:
18298 if (SDValue Fused = visitFMULForFMADistributiveCombine(N)) {
18299 AddToWorklist(Fused.getNode());
18300 return Fused;
18301 }
18302
18303 // Don't do `combineFMulOrFDivWithIntPow2` until after FMUL -> FMA has been
18304 // able to run.
18305 if (SDValue R = combineFMulOrFDivWithIntPow2(N))
18306 return R;
18307
18308 return SDValue();
18309}
18310
18311template <class MatchContextClass> SDValue DAGCombiner::visitFMA(SDNode *N) {
18312 SDValue N0 = N->getOperand(0);
18313 SDValue N1 = N->getOperand(1);
18314 SDValue N2 = N->getOperand(2);
18315 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
18316 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
18317 ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2);
18318 EVT VT = N->getValueType(0);
18319 SDLoc DL(N);
18320 const TargetOptions &Options = DAG.getTarget().Options;
18321 // FMA nodes have flags that propagate to the created nodes.
18322 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
18323 MatchContextClass matcher(DAG, TLI, N);
18324
18325 // Constant fold FMA.
18326 if (SDValue C =
18327 DAG.FoldConstantArithmetic(N->getOpcode(), DL, VT, {N0, N1, N2}))
18328 return C;
18329
18330 // (-N0 * -N1) + N2 --> (N0 * N1) + N2
18335 SDValue NegN0 =
18336 TLI.getNegatedExpression(N0, DAG, LegalOperations, ForCodeSize, CostN0);
18337 if (NegN0) {
18338 HandleSDNode NegN0Handle(NegN0);
18339 SDValue NegN1 =
18340 TLI.getNegatedExpression(N1, DAG, LegalOperations, ForCodeSize, CostN1);
18341 if (NegN1 && (CostN0 == TargetLowering::NegatibleCost::Cheaper ||
18343 return matcher.getNode(ISD::FMA, DL, VT, NegN0, NegN1, N2);
18344 }
18345
18346 if ((Options.NoNaNsFPMath && Options.NoInfsFPMath) ||
18347 (N->getFlags().hasNoNaNs() && N->getFlags().hasNoInfs())) {
18348 if (N->getFlags().hasNoSignedZeros() ||
18349 (N2CFP && !N2CFP->isExactlyValue(-0.0))) {
18350 if (N0CFP && N0CFP->isZero())
18351 return N2;
18352 if (N1CFP && N1CFP->isZero())
18353 return N2;
18354 }
18355 }
18356
18357 // FIXME: Support splat of constant.
18358 if (N0CFP && N0CFP->isExactlyValue(1.0))
18359 return matcher.getNode(ISD::FADD, DL, VT, N1, N2);
18360 if (N1CFP && N1CFP->isExactlyValue(1.0))
18361 return matcher.getNode(ISD::FADD, DL, VT, N0, N2);
18362
18363 // Canonicalize (fma c, x, y) -> (fma x, c, y)
18366 return matcher.getNode(ISD::FMA, DL, VT, N1, N0, N2);
18367
18368 bool CanReassociate = N->getFlags().hasAllowReassociation();
18369 if (CanReassociate) {
18370 // (fma x, c1, (fmul x, c2)) -> (fmul x, c1+c2)
18371 if (matcher.match(N2, ISD::FMUL) && N0 == N2.getOperand(0) &&
18374 return matcher.getNode(
18375 ISD::FMUL, DL, VT, N0,
18376 matcher.getNode(ISD::FADD, DL, VT, N1, N2.getOperand(1)));
18377 }
18378
18379 // (fma (fmul x, c1), c2, y) -> (fma x, c1*c2, y)
18380 if (matcher.match(N0, ISD::FMUL) &&
18383 return matcher.getNode(
18384 ISD::FMA, DL, VT, N0.getOperand(0),
18385 matcher.getNode(ISD::FMUL, DL, VT, N1, N0.getOperand(1)), N2);
18386 }
18387 }
18388
18389 // (fma x, -1, y) -> (fadd (fneg x), y)
18390 // FIXME: Support splat of constant.
18391 if (N1CFP) {
18392 if (N1CFP->isExactlyValue(1.0))
18393 return matcher.getNode(ISD::FADD, DL, VT, N0, N2);
18394
18395 if (N1CFP->isExactlyValue(-1.0) &&
18396 (!LegalOperations || TLI.isOperationLegal(ISD::FNEG, VT))) {
18397 SDValue RHSNeg = matcher.getNode(ISD::FNEG, DL, VT, N0);
18398 AddToWorklist(RHSNeg.getNode());
18399 return matcher.getNode(ISD::FADD, DL, VT, N2, RHSNeg);
18400 }
18401
18402 // fma (fneg x), K, y -> fma x -K, y
18403 if (matcher.match(N0, ISD::FNEG) &&
18405 (N1.hasOneUse() &&
18406 !TLI.isFPImmLegal(N1CFP->getValueAPF(), VT, ForCodeSize)))) {
18407 return matcher.getNode(ISD::FMA, DL, VT, N0.getOperand(0),
18408 matcher.getNode(ISD::FNEG, DL, VT, N1), N2);
18409 }
18410 }
18411
18412 // FIXME: Support splat of constant.
18413 if (CanReassociate) {
18414 // (fma x, c, x) -> (fmul x, (c+1))
18415 if (N1CFP && N0 == N2) {
18416 return matcher.getNode(ISD::FMUL, DL, VT, N0,
18417 matcher.getNode(ISD::FADD, DL, VT, N1,
18418 DAG.getConstantFP(1.0, DL, VT)));
18419 }
18420
18421 // (fma x, c, (fneg x)) -> (fmul x, (c-1))
18422 if (N1CFP && matcher.match(N2, ISD::FNEG) && N2.getOperand(0) == N0) {
18423 return matcher.getNode(ISD::FMUL, DL, VT, N0,
18424 matcher.getNode(ISD::FADD, DL, VT, N1,
18425 DAG.getConstantFP(-1.0, DL, VT)));
18426 }
18427 }
18428
18429 // fold ((fma (fneg X), Y, (fneg Z)) -> fneg (fma X, Y, Z))
18430 // fold ((fma X, (fneg Y), (fneg Z)) -> fneg (fma X, Y, Z))
18431 if (!TLI.isFNegFree(VT))
18433 SDValue(N, 0), DAG, LegalOperations, ForCodeSize))
18434 return matcher.getNode(ISD::FNEG, DL, VT, Neg);
18435 return SDValue();
18436}
18437
18438SDValue DAGCombiner::visitFMAD(SDNode *N) {
18439 SDValue N0 = N->getOperand(0);
18440 SDValue N1 = N->getOperand(1);
18441 SDValue N2 = N->getOperand(2);
18442 EVT VT = N->getValueType(0);
18443 SDLoc DL(N);
18444
18445 // Constant fold FMAD.
18446 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FMAD, DL, VT, {N0, N1, N2}))
18447 return C;
18448
18449 return SDValue();
18450}
18451
18452// Combine multiple FDIVs with the same divisor into multiple FMULs by the
18453// reciprocal.
18454// E.g., (a / D; b / D;) -> (recip = 1.0 / D; a * recip; b * recip)
18455// Notice that this is not always beneficial. One reason is different targets
18456// may have different costs for FDIV and FMUL, so sometimes the cost of two
18457// FDIVs may be lower than the cost of one FDIV and two FMULs. Another reason
18458// is the critical path is increased from "one FDIV" to "one FDIV + one FMUL".
18459SDValue DAGCombiner::combineRepeatedFPDivisors(SDNode *N) {
18460 // TODO: Limit this transform based on optsize/minsize - it always creates at
18461 // least 1 extra instruction. But the perf win may be substantial enough
18462 // that only minsize should restrict this.
18463 const SDNodeFlags Flags = N->getFlags();
18464 if (LegalDAG || !Flags.hasAllowReciprocal())
18465 return SDValue();
18466
18467 // Skip if current node is a reciprocal/fneg-reciprocal.
18468 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
18469 ConstantFPSDNode *N0CFP = isConstOrConstSplatFP(N0, /* AllowUndefs */ true);
18470 if (N0CFP && (N0CFP->isExactlyValue(1.0) || N0CFP->isExactlyValue(-1.0)))
18471 return SDValue();
18472
18473 // Exit early if the target does not want this transform or if there can't
18474 // possibly be enough uses of the divisor to make the transform worthwhile.
18475 unsigned MinUses = TLI.combineRepeatedFPDivisors();
18476
18477 // For splat vectors, scale the number of uses by the splat factor. If we can
18478 // convert the division into a scalar op, that will likely be much faster.
18479 unsigned NumElts = 1;
18480 EVT VT = N->getValueType(0);
18481 if (VT.isVector() && DAG.isSplatValue(N1))
18482 NumElts = VT.getVectorMinNumElements();
18483
18484 if (!MinUses || (N1->use_size() * NumElts) < MinUses)
18485 return SDValue();
18486
18487 // Find all FDIV users of the same divisor.
18488 // Use a set because duplicates may be present in the user list.
18489 SetVector<SDNode *> Users;
18490 for (auto *U : N1->users()) {
18491 if (U->getOpcode() == ISD::FDIV && U->getOperand(1) == N1) {
18492 // Skip X/sqrt(X) that has not been simplified to sqrt(X) yet.
18493 if (U->getOperand(1).getOpcode() == ISD::FSQRT &&
18494 U->getOperand(0) == U->getOperand(1).getOperand(0) &&
18495 U->getFlags().hasAllowReassociation() &&
18496 U->getFlags().hasNoSignedZeros())
18497 continue;
18498
18499 // This division is eligible for optimization only if global unsafe math
18500 // is enabled or if this division allows reciprocal formation.
18501 if (U->getFlags().hasAllowReciprocal())
18502 Users.insert(U);
18503 }
18504 }
18505
18506 // Now that we have the actual number of divisor uses, make sure it meets
18507 // the minimum threshold specified by the target.
18508 if ((Users.size() * NumElts) < MinUses)
18509 return SDValue();
18510
18511 SDLoc DL(N);
18512 SDValue FPOne = DAG.getConstantFP(1.0, DL, VT);
18513 SDValue Reciprocal = DAG.getNode(ISD::FDIV, DL, VT, FPOne, N1, Flags);
18514
18515 // Dividend / Divisor -> Dividend * Reciprocal
18516 for (auto *U : Users) {
18517 SDValue Dividend = U->getOperand(0);
18518 if (Dividend != FPOne) {
18519 SDValue NewNode = DAG.getNode(ISD::FMUL, SDLoc(U), VT, Dividend,
18520 Reciprocal, Flags);
18521 CombineTo(U, NewNode);
18522 } else if (U != Reciprocal.getNode()) {
18523 // In the absence of fast-math-flags, this user node is always the
18524 // same node as Reciprocal, but with FMF they may be different nodes.
18525 CombineTo(U, Reciprocal);
18526 }
18527 }
18528 return SDValue(N, 0); // N was replaced.
18529}
18530
18531SDValue DAGCombiner::visitFDIV(SDNode *N) {
18532 SDValue N0 = N->getOperand(0);
18533 SDValue N1 = N->getOperand(1);
18534 EVT VT = N->getValueType(0);
18535 SDLoc DL(N);
18536 const TargetOptions &Options = DAG.getTarget().Options;
18537 SDNodeFlags Flags = N->getFlags();
18538 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
18539
18540 if (SDValue R = DAG.simplifyFPBinop(N->getOpcode(), N0, N1, Flags))
18541 return R;
18542
18543 // fold (fdiv c1, c2) -> c1/c2
18544 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FDIV, DL, VT, {N0, N1}))
18545 return C;
18546
18547 // fold vector ops
18548 if (VT.isVector())
18549 if (SDValue FoldedVOp = SimplifyVBinOp(N, DL))
18550 return FoldedVOp;
18551
18552 if (SDValue NewSel = foldBinOpIntoSelect(N))
18553 return NewSel;
18554
18556 return V;
18557
18558 // fold (fdiv X, c2) -> (fmul X, 1/c2) if there is no loss in precision, or
18559 // the loss is acceptable with AllowReciprocal.
18560 if (auto *N1CFP = isConstOrConstSplatFP(N1, true)) {
18561 // Compute the reciprocal 1.0 / c2.
18562 const APFloat &N1APF = N1CFP->getValueAPF();
18563 APFloat Recip = APFloat::getOne(N1APF.getSemantics());
18565 // Only do the transform if the reciprocal is a legal fp immediate that
18566 // isn't too nasty (eg NaN, denormal, ...).
18567 if (((st == APFloat::opOK && !Recip.isDenormal()) ||
18568 (st == APFloat::opInexact && Flags.hasAllowReciprocal())) &&
18569 (!LegalOperations ||
18570 // FIXME: custom lowering of ConstantFP might fail (see e.g. ARM
18571 // backend)... we should handle this gracefully after Legalize.
18572 // TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT) ||
18574 TLI.isFPImmLegal(Recip, VT, ForCodeSize)))
18575 return DAG.getNode(ISD::FMUL, DL, VT, N0,
18576 DAG.getConstantFP(Recip, DL, VT));
18577 }
18578
18579 if (Flags.hasAllowReciprocal()) {
18580 // If this FDIV is part of a reciprocal square root, it may be folded
18581 // into a target-specific square root estimate instruction.
18582 if (N1.getOpcode() == ISD::FSQRT) {
18583 if (SDValue RV = buildRsqrtEstimate(N1.getOperand(0), Flags))
18584 return DAG.getNode(ISD::FMUL, DL, VT, N0, RV);
18585 } else if (N1.getOpcode() == ISD::FP_EXTEND &&
18586 N1.getOperand(0).getOpcode() == ISD::FSQRT) {
18587 if (SDValue RV =
18588 buildRsqrtEstimate(N1.getOperand(0).getOperand(0), Flags)) {
18589 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N1), VT, RV);
18590 AddToWorklist(RV.getNode());
18591 return DAG.getNode(ISD::FMUL, DL, VT, N0, RV);
18592 }
18593 } else if (N1.getOpcode() == ISD::FP_ROUND &&
18594 N1.getOperand(0).getOpcode() == ISD::FSQRT) {
18595 if (SDValue RV =
18596 buildRsqrtEstimate(N1.getOperand(0).getOperand(0), Flags)) {
18597 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N1), VT, RV, N1.getOperand(1));
18598 AddToWorklist(RV.getNode());
18599 return DAG.getNode(ISD::FMUL, DL, VT, N0, RV);
18600 }
18601 } else if (N1.getOpcode() == ISD::FMUL) {
18602 // Look through an FMUL. Even though this won't remove the FDIV directly,
18603 // it's still worthwhile to get rid of the FSQRT if possible.
18604 SDValue Sqrt, Y;
18605 if (N1.getOperand(0).getOpcode() == ISD::FSQRT) {
18606 Sqrt = N1.getOperand(0);
18607 Y = N1.getOperand(1);
18608 } else if (N1.getOperand(1).getOpcode() == ISD::FSQRT) {
18609 Sqrt = N1.getOperand(1);
18610 Y = N1.getOperand(0);
18611 }
18612 if (Sqrt.getNode()) {
18613 // If the other multiply operand is known positive, pull it into the
18614 // sqrt. That will eliminate the division if we convert to an estimate.
18615 if (Flags.hasAllowReassociation() && N1.hasOneUse() &&
18616 N1->getFlags().hasAllowReassociation() && Sqrt.hasOneUse()) {
18617 SDValue A;
18618 if (Y.getOpcode() == ISD::FABS && Y.hasOneUse())
18619 A = Y.getOperand(0);
18620 else if (Y == Sqrt.getOperand(0))
18621 A = Y;
18622 if (A) {
18623 // X / (fabs(A) * sqrt(Z)) --> X / sqrt(A*A*Z) --> X * rsqrt(A*A*Z)
18624 // X / (A * sqrt(A)) --> X / sqrt(A*A*A) --> X * rsqrt(A*A*A)
18625 SDValue AA = DAG.getNode(ISD::FMUL, DL, VT, A, A);
18626 SDValue AAZ =
18627 DAG.getNode(ISD::FMUL, DL, VT, AA, Sqrt.getOperand(0));
18628 if (SDValue Rsqrt = buildRsqrtEstimate(AAZ, Flags))
18629 return DAG.getNode(ISD::FMUL, DL, VT, N0, Rsqrt);
18630
18631 // Estimate creation failed. Clean up speculatively created nodes.
18632 recursivelyDeleteUnusedNodes(AAZ.getNode());
18633 }
18634 }
18635
18636 // We found a FSQRT, so try to make this fold:
18637 // X / (Y * sqrt(Z)) -> X * (rsqrt(Z) / Y)
18638 if (SDValue Rsqrt = buildRsqrtEstimate(Sqrt.getOperand(0), Flags)) {
18639 SDValue Div = DAG.getNode(ISD::FDIV, SDLoc(N1), VT, Rsqrt, Y);
18640 AddToWorklist(Div.getNode());
18641 return DAG.getNode(ISD::FMUL, DL, VT, N0, Div);
18642 }
18643 }
18644 }
18645
18646 // Fold into a reciprocal estimate and multiply instead of a real divide.
18647 if (Options.NoInfsFPMath || Flags.hasNoInfs())
18648 if (SDValue RV = BuildDivEstimate(N0, N1, Flags))
18649 return RV;
18650 }
18651
18652 // Fold X/Sqrt(X) -> Sqrt(X)
18653 if (Flags.hasNoSignedZeros() && Flags.hasAllowReassociation())
18654 if (N1.getOpcode() == ISD::FSQRT && N0 == N1.getOperand(0))
18655 return N1;
18656
18657 // (fdiv (fneg X), (fneg Y)) -> (fdiv X, Y)
18662 SDValue NegN0 =
18663 TLI.getNegatedExpression(N0, DAG, LegalOperations, ForCodeSize, CostN0);
18664 if (NegN0) {
18665 HandleSDNode NegN0Handle(NegN0);
18666 SDValue NegN1 =
18667 TLI.getNegatedExpression(N1, DAG, LegalOperations, ForCodeSize, CostN1);
18668 if (NegN1 && (CostN0 == TargetLowering::NegatibleCost::Cheaper ||
18670 return DAG.getNode(ISD::FDIV, DL, VT, NegN0, NegN1);
18671 }
18672
18673 if (SDValue R = combineFMulOrFDivWithIntPow2(N))
18674 return R;
18675
18676 return SDValue();
18677}
18678
18679SDValue DAGCombiner::visitFREM(SDNode *N) {
18680 SDValue N0 = N->getOperand(0);
18681 SDValue N1 = N->getOperand(1);
18682 EVT VT = N->getValueType(0);
18683 SDNodeFlags Flags = N->getFlags();
18684 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
18685 SDLoc DL(N);
18686
18687 if (SDValue R = DAG.simplifyFPBinop(N->getOpcode(), N0, N1, Flags))
18688 return R;
18689
18690 // fold (frem c1, c2) -> fmod(c1,c2)
18691 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FREM, DL, VT, {N0, N1}))
18692 return C;
18693
18694 if (SDValue NewSel = foldBinOpIntoSelect(N))
18695 return NewSel;
18696
18697 // Lower frem N0, N1 => x - trunc(N0 / N1) * N1, providing N1 is an integer
18698 // power of 2.
18699 if (!TLI.isOperationLegal(ISD::FREM, VT) &&
18702 TLI.isOperationLegalOrCustom(ISD::FTRUNC, VT) &&
18703 DAG.isKnownToBeAPowerOfTwoFP(N1)) {
18704 bool NeedsCopySign =
18705 !Flags.hasNoSignedZeros() && !DAG.cannotBeOrderedNegativeFP(N0);
18706 SDValue Div = DAG.getNode(ISD::FDIV, DL, VT, N0, N1);
18707 SDValue Rnd = DAG.getNode(ISD::FTRUNC, DL, VT, Div);
18708 SDValue MLA;
18710 MLA = DAG.getNode(ISD::FMA, DL, VT, DAG.getNode(ISD::FNEG, DL, VT, Rnd),
18711 N1, N0);
18712 } else {
18713 SDValue Mul = DAG.getNode(ISD::FMUL, DL, VT, Rnd, N1);
18714 MLA = DAG.getNode(ISD::FSUB, DL, VT, N0, Mul);
18715 }
18716 return NeedsCopySign ? DAG.getNode(ISD::FCOPYSIGN, DL, VT, MLA, N0) : MLA;
18717 }
18718
18719 return SDValue();
18720}
18721
18722SDValue DAGCombiner::visitFSQRT(SDNode *N) {
18723 SDNodeFlags Flags = N->getFlags();
18724 const TargetOptions &Options = DAG.getTarget().Options;
18725
18726 // Require 'ninf' flag since sqrt(+Inf) = +Inf, but the estimation goes as:
18727 // sqrt(+Inf) == rsqrt(+Inf) * +Inf = 0 * +Inf = NaN
18728 if (!Flags.hasApproximateFuncs() ||
18729 (!Options.NoInfsFPMath && !Flags.hasNoInfs()))
18730 return SDValue();
18731
18732 SDValue N0 = N->getOperand(0);
18733 if (TLI.isFsqrtCheap(N0, DAG))
18734 return SDValue();
18735
18736 // FSQRT nodes have flags that propagate to the created nodes.
18737 // TODO: If this is N0/sqrt(N0), and we reach this node before trying to
18738 // transform the fdiv, we may produce a sub-optimal estimate sequence
18739 // because the reciprocal calculation may not have to filter out a
18740 // 0.0 input.
18741 return buildSqrtEstimate(N0, Flags);
18742}
18743
18744/// copysign(x, fp_extend(y)) -> copysign(x, y)
18745/// copysign(x, fp_round(y)) -> copysign(x, y)
18746/// Operands to the functions are the type of X and Y respectively.
18747static inline bool CanCombineFCOPYSIGN_EXTEND_ROUND(EVT XTy, EVT YTy) {
18748 // Always fold no-op FP casts.
18749 if (XTy == YTy)
18750 return true;
18751
18752 // Do not optimize out type conversion of f128 type yet.
18753 // For some targets like x86_64, configuration is changed to keep one f128
18754 // value in one SSE register, but instruction selection cannot handle
18755 // FCOPYSIGN on SSE registers yet.
18756 if (YTy == MVT::f128)
18757 return false;
18758
18759 // Avoid mismatched vector operand types, for better instruction selection.
18760 return !YTy.isVector();
18761}
18762
18764 SDValue N1 = N->getOperand(1);
18765 if (N1.getOpcode() != ISD::FP_EXTEND &&
18766 N1.getOpcode() != ISD::FP_ROUND)
18767 return false;
18768 EVT N1VT = N1->getValueType(0);
18769 EVT N1Op0VT = N1->getOperand(0).getValueType();
18770 return CanCombineFCOPYSIGN_EXTEND_ROUND(N1VT, N1Op0VT);
18771}
18772
18773SDValue DAGCombiner::visitFCOPYSIGN(SDNode *N) {
18774 SDValue N0 = N->getOperand(0);
18775 SDValue N1 = N->getOperand(1);
18776 EVT VT = N->getValueType(0);
18777 SDLoc DL(N);
18778
18779 // fold (fcopysign c1, c2) -> fcopysign(c1,c2)
18780 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FCOPYSIGN, DL, VT, {N0, N1}))
18781 return C;
18782
18783 // copysign(x, fp_extend(y)) -> copysign(x, y)
18784 // copysign(x, fp_round(y)) -> copysign(x, y)
18786 return DAG.getNode(ISD::FCOPYSIGN, DL, VT, N0, N1.getOperand(0));
18787
18789 return SDValue(N, 0);
18790
18791 return SDValue();
18792}
18793
18794SDValue DAGCombiner::visitFPOW(SDNode *N) {
18795 ConstantFPSDNode *ExponentC = isConstOrConstSplatFP(N->getOperand(1));
18796 if (!ExponentC)
18797 return SDValue();
18798 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
18799
18800 // Try to convert x ** (1/3) into cube root.
18801 // TODO: Handle the various flavors of long double.
18802 // TODO: Since we're approximating, we don't need an exact 1/3 exponent.
18803 // Some range near 1/3 should be fine.
18804 EVT VT = N->getValueType(0);
18805 if ((VT == MVT::f32 && ExponentC->getValueAPF().isExactlyValue(1.0f/3.0f)) ||
18806 (VT == MVT::f64 && ExponentC->getValueAPF().isExactlyValue(1.0/3.0))) {
18807 // pow(-0.0, 1/3) = +0.0; cbrt(-0.0) = -0.0.
18808 // pow(-inf, 1/3) = +inf; cbrt(-inf) = -inf.
18809 // pow(-val, 1/3) = nan; cbrt(-val) = -num.
18810 // For regular numbers, rounding may cause the results to differ.
18811 // Therefore, we require { nsz ninf nnan afn } for this transform.
18812 // TODO: We could select out the special cases if we don't have nsz/ninf.
18813 SDNodeFlags Flags = N->getFlags();
18814 if (!Flags.hasNoSignedZeros() || !Flags.hasNoInfs() || !Flags.hasNoNaNs() ||
18815 !Flags.hasApproximateFuncs())
18816 return SDValue();
18817
18818 // Do not create a cbrt() libcall if the target does not have it, and do not
18819 // turn a pow that has lowering support into a cbrt() libcall.
18820 if (!DAG.getLibInfo().has(LibFunc_cbrt) ||
18821 (!DAG.getTargetLoweringInfo().isOperationExpand(ISD::FPOW, VT) &&
18822 DAG.getTargetLoweringInfo().isOperationExpand(ISD::FCBRT, VT)))
18823 return SDValue();
18824
18825 return DAG.getNode(ISD::FCBRT, SDLoc(N), VT, N->getOperand(0));
18826 }
18827
18828 // Try to convert x ** (1/4) and x ** (3/4) into square roots.
18829 // x ** (1/2) is canonicalized to sqrt, so we do not bother with that case.
18830 // TODO: This could be extended (using a target hook) to handle smaller
18831 // power-of-2 fractional exponents.
18832 bool ExponentIs025 = ExponentC->getValueAPF().isExactlyValue(0.25);
18833 bool ExponentIs075 = ExponentC->getValueAPF().isExactlyValue(0.75);
18834 if (ExponentIs025 || ExponentIs075) {
18835 // pow(-0.0, 0.25) = +0.0; sqrt(sqrt(-0.0)) = -0.0.
18836 // pow(-inf, 0.25) = +inf; sqrt(sqrt(-inf)) = NaN.
18837 // pow(-0.0, 0.75) = +0.0; sqrt(-0.0) * sqrt(sqrt(-0.0)) = +0.0.
18838 // pow(-inf, 0.75) = +inf; sqrt(-inf) * sqrt(sqrt(-inf)) = NaN.
18839 // For regular numbers, rounding may cause the results to differ.
18840 // Therefore, we require { nsz ninf afn } for this transform.
18841 // TODO: We could select out the special cases if we don't have nsz/ninf.
18842 SDNodeFlags Flags = N->getFlags();
18843
18844 // We only need no signed zeros for the 0.25 case.
18845 if ((!Flags.hasNoSignedZeros() && ExponentIs025) || !Flags.hasNoInfs() ||
18846 !Flags.hasApproximateFuncs())
18847 return SDValue();
18848
18849 // Don't double the number of libcalls. We are trying to inline fast code.
18850 if (!DAG.getTargetLoweringInfo().isOperationLegalOrCustom(ISD::FSQRT, VT))
18851 return SDValue();
18852
18853 // Assume that libcalls are the smallest code.
18854 // TODO: This restriction should probably be lifted for vectors.
18855 if (ForCodeSize)
18856 return SDValue();
18857
18858 // pow(X, 0.25) --> sqrt(sqrt(X))
18859 SDLoc DL(N);
18860 SDValue Sqrt = DAG.getNode(ISD::FSQRT, DL, VT, N->getOperand(0));
18861 SDValue SqrtSqrt = DAG.getNode(ISD::FSQRT, DL, VT, Sqrt);
18862 if (ExponentIs025)
18863 return SqrtSqrt;
18864 // pow(X, 0.75) --> sqrt(X) * sqrt(sqrt(X))
18865 return DAG.getNode(ISD::FMUL, DL, VT, Sqrt, SqrtSqrt);
18866 }
18867
18868 return SDValue();
18869}
18870
18872 const TargetLowering &TLI) {
18873 // We only do this if the target has legal ftrunc. Otherwise, we'd likely be
18874 // replacing casts with a libcall. We also must be allowed to ignore -0.0
18875 // because FTRUNC will return -0.0 for (-1.0, -0.0), but using integer
18876 // conversions would return +0.0.
18877 // FIXME: We should be able to use node-level FMF here.
18878 // TODO: If strict math, should we use FABS (+ range check for signed cast)?
18879 EVT VT = N->getValueType(0);
18880 if (!TLI.isOperationLegal(ISD::FTRUNC, VT) ||
18882 return SDValue();
18883
18884 // fptosi/fptoui round towards zero, so converting from FP to integer and
18885 // back is the same as an 'ftrunc': [us]itofp (fpto[us]i X) --> ftrunc X
18886 SDValue N0 = N->getOperand(0);
18887 if (N->getOpcode() == ISD::SINT_TO_FP && N0.getOpcode() == ISD::FP_TO_SINT &&
18888 N0.getOperand(0).getValueType() == VT)
18889 return DAG.getNode(ISD::FTRUNC, DL, VT, N0.getOperand(0));
18890
18891 if (N->getOpcode() == ISD::UINT_TO_FP && N0.getOpcode() == ISD::FP_TO_UINT &&
18892 N0.getOperand(0).getValueType() == VT)
18893 return DAG.getNode(ISD::FTRUNC, DL, VT, N0.getOperand(0));
18894
18895 return SDValue();
18896}
18897
18898SDValue DAGCombiner::visitSINT_TO_FP(SDNode *N) {
18899 SDValue N0 = N->getOperand(0);
18900 EVT VT = N->getValueType(0);
18901 EVT OpVT = N0.getValueType();
18902 SDLoc DL(N);
18903
18904 // [us]itofp(undef) = 0, because the result value is bounded.
18905 if (N0.isUndef())
18906 return DAG.getConstantFP(0.0, DL, VT);
18907
18908 // fold (sint_to_fp c1) -> c1fp
18909 // ...but only if the target supports immediate floating-point values
18910 if ((!LegalOperations || TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT)))
18911 if (SDValue C = DAG.FoldConstantArithmetic(ISD::SINT_TO_FP, DL, VT, {N0}))
18912 return C;
18913
18914 // If the input is a legal type, and SINT_TO_FP is not legal on this target,
18915 // but UINT_TO_FP is legal on this target, try to convert.
18916 if (!hasOperation(ISD::SINT_TO_FP, OpVT) &&
18917 hasOperation(ISD::UINT_TO_FP, OpVT)) {
18918 // If the sign bit is known to be zero, we can change this to UINT_TO_FP.
18919 if (DAG.SignBitIsZero(N0))
18920 return DAG.getNode(ISD::UINT_TO_FP, DL, VT, N0);
18921 }
18922
18923 // The next optimizations are desirable only if SELECT_CC can be lowered.
18924 // fold (sint_to_fp (setcc x, y, cc)) -> (select (setcc x, y, cc), -1.0, 0.0)
18925 if (N0.getOpcode() == ISD::SETCC && N0.getValueType() == MVT::i1 &&
18926 !VT.isVector() &&
18927 (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT)))
18928 return DAG.getSelect(DL, VT, N0, DAG.getConstantFP(-1.0, DL, VT),
18929 DAG.getConstantFP(0.0, DL, VT));
18930
18931 // fold (sint_to_fp (zext (setcc x, y, cc))) ->
18932 // (select (setcc x, y, cc), 1.0, 0.0)
18933 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
18934 N0.getOperand(0).getOpcode() == ISD::SETCC && !VT.isVector() &&
18935 (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT)))
18936 return DAG.getSelect(DL, VT, N0.getOperand(0),
18937 DAG.getConstantFP(1.0, DL, VT),
18938 DAG.getConstantFP(0.0, DL, VT));
18939
18940 if (SDValue FTrunc = foldFPToIntToFP(N, DL, DAG, TLI))
18941 return FTrunc;
18942
18943 // fold (sint_to_fp (trunc nsw x)) -> (sint_to_fp x)
18944 if (N0.getOpcode() == ISD::TRUNCATE && N0->getFlags().hasNoSignedWrap() &&
18946 N0.getOperand(0).getValueType()))
18947 return DAG.getNode(ISD::SINT_TO_FP, DL, VT, N0.getOperand(0));
18948
18949 return SDValue();
18950}
18951
18952SDValue DAGCombiner::visitUINT_TO_FP(SDNode *N) {
18953 SDValue N0 = N->getOperand(0);
18954 EVT VT = N->getValueType(0);
18955 EVT OpVT = N0.getValueType();
18956 SDLoc DL(N);
18957
18958 // [us]itofp(undef) = 0, because the result value is bounded.
18959 if (N0.isUndef())
18960 return DAG.getConstantFP(0.0, DL, VT);
18961
18962 // fold (uint_to_fp c1) -> c1fp
18963 // ...but only if the target supports immediate floating-point values
18964 if ((!LegalOperations || TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT)))
18965 if (SDValue C = DAG.FoldConstantArithmetic(ISD::UINT_TO_FP, DL, VT, {N0}))
18966 return C;
18967
18968 // If the input is a legal type, and UINT_TO_FP is not legal on this target,
18969 // but SINT_TO_FP is legal on this target, try to convert.
18970 if (!hasOperation(ISD::UINT_TO_FP, OpVT) &&
18971 hasOperation(ISD::SINT_TO_FP, OpVT)) {
18972 // If the sign bit is known to be zero, we can change this to SINT_TO_FP.
18973 if (DAG.SignBitIsZero(N0))
18974 return DAG.getNode(ISD::SINT_TO_FP, DL, VT, N0);
18975 }
18976
18977 // fold (uint_to_fp (setcc x, y, cc)) -> (select (setcc x, y, cc), 1.0, 0.0)
18978 if (N0.getOpcode() == ISD::SETCC && !VT.isVector() &&
18979 (!LegalOperations || TLI.isOperationLegalOrCustom(ISD::ConstantFP, VT)))
18980 return DAG.getSelect(DL, VT, N0, DAG.getConstantFP(1.0, DL, VT),
18981 DAG.getConstantFP(0.0, DL, VT));
18982
18983 if (SDValue FTrunc = foldFPToIntToFP(N, DL, DAG, TLI))
18984 return FTrunc;
18985
18986 // fold (uint_to_fp (trunc nuw x)) -> (uint_to_fp x)
18987 if (N0.getOpcode() == ISD::TRUNCATE && N0->getFlags().hasNoUnsignedWrap() &&
18989 N0.getOperand(0).getValueType()))
18990 return DAG.getNode(ISD::UINT_TO_FP, DL, VT, N0.getOperand(0));
18991
18992 return SDValue();
18993}
18994
18995// Fold (fp_to_{s/u}int ({s/u}int_to_fpx)) -> zext x, sext x, trunc x, or x
18997 SDValue N0 = N->getOperand(0);
18998 EVT VT = N->getValueType(0);
18999
19000 if (N0.getOpcode() != ISD::UINT_TO_FP && N0.getOpcode() != ISD::SINT_TO_FP)
19001 return SDValue();
19002
19003 SDValue Src = N0.getOperand(0);
19004 EVT SrcVT = Src.getValueType();
19005 bool IsInputSigned = N0.getOpcode() == ISD::SINT_TO_FP;
19006 bool IsOutputSigned = N->getOpcode() == ISD::FP_TO_SINT;
19007
19008 // We can safely assume the conversion won't overflow the output range,
19009 // because (for example) (uint8_t)18293.f is undefined behavior.
19010
19011 // Since we can assume the conversion won't overflow, our decision as to
19012 // whether the input will fit in the float should depend on the minimum
19013 // of the input range and output range.
19014
19015 // This means this is also safe for a signed input and unsigned output, since
19016 // a negative input would lead to undefined behavior.
19017 unsigned InputSize = (int)SrcVT.getScalarSizeInBits() - IsInputSigned;
19018 unsigned OutputSize = (int)VT.getScalarSizeInBits();
19019 unsigned ActualSize = std::min(InputSize, OutputSize);
19020 const fltSemantics &Sem = N0.getValueType().getFltSemantics();
19021
19022 // We can only fold away the float conversion if the input range can be
19023 // represented exactly in the float range.
19024 if (APFloat::semanticsPrecision(Sem) >= ActualSize) {
19025 if (VT.getScalarSizeInBits() > SrcVT.getScalarSizeInBits()) {
19026 unsigned ExtOp =
19027 IsInputSigned && IsOutputSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
19028 return DAG.getNode(ExtOp, DL, VT, Src);
19029 }
19030 if (VT.getScalarSizeInBits() < SrcVT.getScalarSizeInBits())
19031 return DAG.getNode(ISD::TRUNCATE, DL, VT, Src);
19032 return DAG.getBitcast(VT, Src);
19033 }
19034 return SDValue();
19035}
19036
19037SDValue DAGCombiner::visitFP_TO_SINT(SDNode *N) {
19038 SDValue N0 = N->getOperand(0);
19039 EVT VT = N->getValueType(0);
19040 SDLoc DL(N);
19041
19042 // fold (fp_to_sint undef) -> undef
19043 if (N0.isUndef())
19044 return DAG.getUNDEF(VT);
19045
19046 // fold (fp_to_sint c1fp) -> c1
19047 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FP_TO_SINT, DL, VT, {N0}))
19048 return C;
19049
19050 return FoldIntToFPToInt(N, DL, DAG);
19051}
19052
19053SDValue DAGCombiner::visitFP_TO_UINT(SDNode *N) {
19054 SDValue N0 = N->getOperand(0);
19055 EVT VT = N->getValueType(0);
19056 SDLoc DL(N);
19057
19058 // fold (fp_to_uint undef) -> undef
19059 if (N0.isUndef())
19060 return DAG.getUNDEF(VT);
19061
19062 // fold (fp_to_uint c1fp) -> c1
19063 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FP_TO_UINT, DL, VT, {N0}))
19064 return C;
19065
19066 return FoldIntToFPToInt(N, DL, DAG);
19067}
19068
19069SDValue DAGCombiner::visitXROUND(SDNode *N) {
19070 SDValue N0 = N->getOperand(0);
19071 EVT VT = N->getValueType(0);
19072
19073 // fold (lrint|llrint undef) -> undef
19074 // fold (lround|llround undef) -> undef
19075 if (N0.isUndef())
19076 return DAG.getUNDEF(VT);
19077
19078 // fold (lrint|llrint c1fp) -> c1
19079 // fold (lround|llround c1fp) -> c1
19080 if (SDValue C =
19081 DAG.FoldConstantArithmetic(N->getOpcode(), SDLoc(N), VT, {N0}))
19082 return C;
19083
19084 return SDValue();
19085}
19086
19087SDValue DAGCombiner::visitFP_ROUND(SDNode *N) {
19088 SDValue N0 = N->getOperand(0);
19089 SDValue N1 = N->getOperand(1);
19090 EVT VT = N->getValueType(0);
19091 SDLoc DL(N);
19092
19093 // fold (fp_round c1fp) -> c1fp
19094 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FP_ROUND, DL, VT, {N0, N1}))
19095 return C;
19096
19097 // fold (fp_round (fp_extend x)) -> x
19098 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
19099 return N0.getOperand(0);
19100
19101 // fold (fp_round (fp_round x)) -> (fp_round x)
19102 if (N0.getOpcode() == ISD::FP_ROUND) {
19103 const bool NIsTrunc = N->getConstantOperandVal(1) == 1;
19104 const bool N0IsTrunc = N0.getConstantOperandVal(1) == 1;
19105
19106 // Avoid folding legal fp_rounds into non-legal ones.
19107 if (!hasOperation(ISD::FP_ROUND, VT))
19108 return SDValue();
19109
19110 // Skip this folding if it results in an fp_round from f80 to f16.
19111 //
19112 // f80 to f16 always generates an expensive (and as yet, unimplemented)
19113 // libcall to __truncxfhf2 instead of selecting native f16 conversion
19114 // instructions from f32 or f64. Moreover, the first (value-preserving)
19115 // fp_round from f80 to either f32 or f64 may become a NOP in platforms like
19116 // x86.
19117 if (N0.getOperand(0).getValueType() == MVT::f80 && VT == MVT::f16)
19118 return SDValue();
19119
19120 // If the first fp_round isn't a value preserving truncation, it might
19121 // introduce a tie in the second fp_round, that wouldn't occur in the
19122 // single-step fp_round we want to fold to.
19123 // In other words, double rounding isn't the same as rounding.
19124 // Also, this is a value preserving truncation iff both fp_round's are.
19125 if ((N->getFlags().hasAllowContract() &&
19126 N0->getFlags().hasAllowContract()) ||
19127 N0IsTrunc)
19128 return DAG.getNode(
19129 ISD::FP_ROUND, DL, VT, N0.getOperand(0),
19130 DAG.getIntPtrConstant(NIsTrunc && N0IsTrunc, DL, /*isTarget=*/true));
19131 }
19132
19133 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
19134 // Note: From a legality perspective, this is a two step transform. First,
19135 // we duplicate the fp_round to the arguments of the copysign, then we
19136 // eliminate the fp_round on Y. The second step requires an additional
19137 // predicate to match the implementation above.
19138 if (N0.getOpcode() == ISD::FCOPYSIGN && N0->hasOneUse() &&
19140 N0.getValueType())) {
19141 SDValue Tmp = DAG.getNode(ISD::FP_ROUND, SDLoc(N0), VT,
19142 N0.getOperand(0), N1);
19143 AddToWorklist(Tmp.getNode());
19144 return DAG.getNode(ISD::FCOPYSIGN, DL, VT, Tmp, N0.getOperand(1));
19145 }
19146
19147 if (SDValue NewVSel = matchVSelectOpSizesWithSetCC(N))
19148 return NewVSel;
19149
19150 return SDValue();
19151}
19152
19153// Eliminate a floating-point widening of a narrowed value if the fast math
19154// flags allow it.
19156 SDValue N0 = N->getOperand(0);
19157 EVT VT = N->getValueType(0);
19158
19159 unsigned NarrowingOp;
19160 switch (N->getOpcode()) {
19161 case ISD::FP16_TO_FP:
19162 NarrowingOp = ISD::FP_TO_FP16;
19163 break;
19164 case ISD::BF16_TO_FP:
19165 NarrowingOp = ISD::FP_TO_BF16;
19166 break;
19167 case ISD::FP_EXTEND:
19168 NarrowingOp = ISD::FP_ROUND;
19169 break;
19170 default:
19171 llvm_unreachable("Expected widening FP cast");
19172 }
19173
19174 if (N0.getOpcode() == NarrowingOp && N0.getOperand(0).getValueType() == VT) {
19175 const SDNodeFlags NarrowFlags = N0->getFlags();
19176 const SDNodeFlags WidenFlags = N->getFlags();
19177 // Narrowing can introduce inf and change the encoding of a nan, so the
19178 // widen must have the nnan and ninf flags to indicate that we don't need to
19179 // care about that. We are also removing a rounding step, and that requires
19180 // both the narrow and widen to allow contraction.
19181 if (WidenFlags.hasNoNaNs() && WidenFlags.hasNoInfs() &&
19182 NarrowFlags.hasAllowContract() && WidenFlags.hasAllowContract()) {
19183 return N0.getOperand(0);
19184 }
19185 }
19186
19187 return SDValue();
19188}
19189
19190SDValue DAGCombiner::visitFP_EXTEND(SDNode *N) {
19191 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
19192 SDValue N0 = N->getOperand(0);
19193 EVT VT = N->getValueType(0);
19194 SDLoc DL(N);
19195
19196 if (VT.isVector())
19197 if (SDValue FoldedVOp = SimplifyVCastOp(N, DL))
19198 return FoldedVOp;
19199
19200 // If this is fp_round(fpextend), don't fold it, allow ourselves to be folded.
19201 if (N->hasOneUse() && N->user_begin()->getOpcode() == ISD::FP_ROUND)
19202 return SDValue();
19203
19204 // fold (fp_extend c1fp) -> c1fp
19205 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FP_EXTEND, DL, VT, {N0}))
19206 return C;
19207
19208 // fold (fp_extend (fp16_to_fp op)) -> (fp16_to_fp op)
19209 if (N0.getOpcode() == ISD::FP16_TO_FP &&
19210 TLI.getOperationAction(ISD::FP16_TO_FP, VT) == TargetLowering::Legal)
19211 return DAG.getNode(ISD::FP16_TO_FP, DL, VT, N0.getOperand(0));
19212
19213 // Turn fp_extend(fp_round(X, 1)) -> x since the fp_round doesn't affect the
19214 // value of X.
19215 if (N0.getOpcode() == ISD::FP_ROUND && N0.getConstantOperandVal(1) == 1) {
19216 SDValue In = N0.getOperand(0);
19217 if (In.getValueType() == VT) return In;
19218 if (VT.bitsLT(In.getValueType()))
19219 return DAG.getNode(ISD::FP_ROUND, DL, VT, In, N0.getOperand(1));
19220 return DAG.getNode(ISD::FP_EXTEND, DL, VT, In);
19221 }
19222
19223 // fold (fpext (load x)) -> (fpext (fptrunc (extload x)))
19224 if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse() &&
19226 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
19227 SDValue ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, DL, VT,
19228 LN0->getChain(),
19229 LN0->getBasePtr(), N0.getValueType(),
19230 LN0->getMemOperand());
19231 CombineTo(N, ExtLoad);
19232 CombineTo(
19233 N0.getNode(),
19234 DAG.getNode(ISD::FP_ROUND, SDLoc(N0), N0.getValueType(), ExtLoad,
19235 DAG.getIntPtrConstant(1, SDLoc(N0), /*isTarget=*/true)),
19236 ExtLoad.getValue(1));
19237 return SDValue(N, 0); // Return N so it doesn't get rechecked!
19238 }
19239
19240 if (SDValue NewVSel = matchVSelectOpSizesWithSetCC(N))
19241 return NewVSel;
19242
19243 if (SDValue CastEliminated = eliminateFPCastPair(N))
19244 return CastEliminated;
19245
19246 return SDValue();
19247}
19248
19249SDValue DAGCombiner::visitFCEIL(SDNode *N) {
19250 SDValue N0 = N->getOperand(0);
19251 EVT VT = N->getValueType(0);
19252
19253 // fold (fceil c1) -> fceil(c1)
19254 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FCEIL, SDLoc(N), VT, {N0}))
19255 return C;
19256
19257 return SDValue();
19258}
19259
19260SDValue DAGCombiner::visitFTRUNC(SDNode *N) {
19261 SDValue N0 = N->getOperand(0);
19262 EVT VT = N->getValueType(0);
19263
19264 // fold (ftrunc c1) -> ftrunc(c1)
19265 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FTRUNC, SDLoc(N), VT, {N0}))
19266 return C;
19267
19268 // fold ftrunc (known rounded int x) -> x
19269 // ftrunc is a part of fptosi/fptoui expansion on some targets, so this is
19270 // likely to be generated to extract integer from a rounded floating value.
19271 switch (N0.getOpcode()) {
19272 default: break;
19273 case ISD::FRINT:
19274 case ISD::FTRUNC:
19275 case ISD::FNEARBYINT:
19276 case ISD::FROUNDEVEN:
19277 case ISD::FFLOOR:
19278 case ISD::FCEIL:
19279 return N0;
19280 }
19281
19282 return SDValue();
19283}
19284
19285SDValue DAGCombiner::visitFFREXP(SDNode *N) {
19286 SDValue N0 = N->getOperand(0);
19287
19288 // fold (ffrexp c1) -> ffrexp(c1)
19290 return DAG.getNode(ISD::FFREXP, SDLoc(N), N->getVTList(), N0);
19291 return SDValue();
19292}
19293
19294SDValue DAGCombiner::visitFFLOOR(SDNode *N) {
19295 SDValue N0 = N->getOperand(0);
19296 EVT VT = N->getValueType(0);
19297
19298 // fold (ffloor c1) -> ffloor(c1)
19299 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FFLOOR, SDLoc(N), VT, {N0}))
19300 return C;
19301
19302 return SDValue();
19303}
19304
19305SDValue DAGCombiner::visitFNEG(SDNode *N) {
19306 SDValue N0 = N->getOperand(0);
19307 EVT VT = N->getValueType(0);
19308 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
19309
19310 // Constant fold FNEG.
19311 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FNEG, SDLoc(N), VT, {N0}))
19312 return C;
19313
19314 if (SDValue NegN0 =
19315 TLI.getNegatedExpression(N0, DAG, LegalOperations, ForCodeSize))
19316 return NegN0;
19317
19318 // -(X-Y) -> (Y-X) is unsafe because when X==Y, -0.0 != +0.0
19319 // FIXME: This is duplicated in getNegatibleCost, but getNegatibleCost doesn't
19320 // know it was called from a context with a nsz flag if the input fsub does
19321 // not.
19322 if (N0.getOpcode() == ISD::FSUB && N->getFlags().hasNoSignedZeros() &&
19323 N0.hasOneUse()) {
19324 return DAG.getNode(ISD::FSUB, SDLoc(N), VT, N0.getOperand(1),
19325 N0.getOperand(0));
19326 }
19327
19329 return SDValue(N, 0);
19330
19331 if (SDValue Cast = foldSignChangeInBitcast(N))
19332 return Cast;
19333
19334 return SDValue();
19335}
19336
19337SDValue DAGCombiner::visitFMinMax(SDNode *N) {
19338 SDValue N0 = N->getOperand(0);
19339 SDValue N1 = N->getOperand(1);
19340 EVT VT = N->getValueType(0);
19341 const SDNodeFlags Flags = N->getFlags();
19342 unsigned Opc = N->getOpcode();
19343 bool PropAllNaNsToQNaNs = Opc == ISD::FMINIMUM || Opc == ISD::FMAXIMUM;
19344 bool PropOnlySNaNsToQNaNs = Opc == ISD::FMINNUM || Opc == ISD::FMAXNUM;
19345 bool IsMin =
19346 Opc == ISD::FMINNUM || Opc == ISD::FMINIMUM || Opc == ISD::FMINIMUMNUM;
19347 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
19348
19349 // Constant fold.
19350 if (SDValue C = DAG.FoldConstantArithmetic(Opc, SDLoc(N), VT, {N0, N1}))
19351 return C;
19352
19353 // Canonicalize to constant on RHS.
19356 return DAG.getNode(N->getOpcode(), SDLoc(N), VT, N1, N0);
19357
19358 if (const ConstantFPSDNode *N1CFP = isConstOrConstSplatFP(N1)) {
19359 const APFloat &AF = N1CFP->getValueAPF();
19360
19361 // minnum(X, qnan) -> X
19362 // maxnum(X, qnan) -> X
19363 // minnum(X, snan) -> qnan
19364 // maxnum(X, snan) -> qnan
19365 // minimum(X, nan) -> qnan
19366 // maximum(X, nan) -> qnan
19367 // minimumnum(X, nan) -> X
19368 // maximumnum(X, nan) -> X
19369 if (AF.isNaN()) {
19370 if (PropAllNaNsToQNaNs || (AF.isSignaling() && PropOnlySNaNsToQNaNs)) {
19371 if (AF.isSignaling())
19372 return DAG.getConstantFP(AF.makeQuiet(), SDLoc(N), VT);
19373 return N->getOperand(1);
19374 }
19375 return N->getOperand(0);
19376 }
19377
19378 // In the following folds, inf can be replaced with the largest finite
19379 // float, if the ninf flag is set.
19380 if (AF.isInfinity() || (Flags.hasNoInfs() && AF.isLargest())) {
19381 // minnum(X, -inf) -> -inf (ignoring sNaN -> qNaN propagation)
19382 // maxnum(X, +inf) -> +inf (ignoring sNaN -> qNaN propagation)
19383 // minimum(X, -inf) -> -inf if nnan
19384 // maximum(X, +inf) -> +inf if nnan
19385 // minimumnum(X, -inf) -> -inf
19386 // maximumnum(X, +inf) -> +inf
19387 if (IsMin == AF.isNegative() &&
19388 (!PropAllNaNsToQNaNs || Flags.hasNoNaNs()))
19389 return N->getOperand(1);
19390
19391 // minnum(X, +inf) -> X if nnan
19392 // maxnum(X, -inf) -> X if nnan
19393 // minimum(X, +inf) -> X (ignoring quieting of sNaNs)
19394 // maximum(X, -inf) -> X (ignoring quieting of sNaNs)
19395 // minimumnum(X, +inf) -> X if nnan
19396 // maximumnum(X, -inf) -> X if nnan
19397 if (IsMin != AF.isNegative() && (PropAllNaNsToQNaNs || Flags.hasNoNaNs()))
19398 return N->getOperand(0);
19399 }
19400 }
19401
19402 // There are no VECREDUCE variants of FMINIMUMNUM or FMAXIMUMNUM
19403 if (Opc == ISD::FMINIMUMNUM || Opc == ISD::FMAXIMUMNUM)
19404 return SDValue();
19405
19406 if (SDValue SD = reassociateReduction(
19407 PropAllNaNsToQNaNs
19408 ? (IsMin ? ISD::VECREDUCE_FMINIMUM : ISD::VECREDUCE_FMAXIMUM)
19409 : (IsMin ? ISD::VECREDUCE_FMIN : ISD::VECREDUCE_FMAX),
19410 Opc, SDLoc(N), VT, N0, N1, Flags))
19411 return SD;
19412
19413 return SDValue();
19414}
19415
19416SDValue DAGCombiner::visitFABS(SDNode *N) {
19417 SDValue N0 = N->getOperand(0);
19418 EVT VT = N->getValueType(0);
19419 SDLoc DL(N);
19420
19421 // fold (fabs c1) -> fabs(c1)
19422 if (SDValue C = DAG.FoldConstantArithmetic(ISD::FABS, DL, VT, {N0}))
19423 return C;
19424
19426 return SDValue(N, 0);
19427
19428 if (SDValue Cast = foldSignChangeInBitcast(N))
19429 return Cast;
19430
19431 return SDValue();
19432}
19433
19434SDValue DAGCombiner::visitBRCOND(SDNode *N) {
19435 SDValue Chain = N->getOperand(0);
19436 SDValue N1 = N->getOperand(1);
19437 SDValue N2 = N->getOperand(2);
19438
19439 // BRCOND(FREEZE(cond)) is equivalent to BRCOND(cond) (both are
19440 // nondeterministic jumps).
19441 if (N1->getOpcode() == ISD::FREEZE && N1.hasOneUse()) {
19442 return DAG.getNode(ISD::BRCOND, SDLoc(N), MVT::Other, Chain,
19443 N1->getOperand(0), N2, N->getFlags());
19444 }
19445
19446 // Variant of the previous fold where there is a SETCC in between:
19447 // BRCOND(SETCC(FREEZE(X), CONST, Cond))
19448 // =>
19449 // BRCOND(FREEZE(SETCC(X, CONST, Cond)))
19450 // =>
19451 // BRCOND(SETCC(X, CONST, Cond))
19452 // This is correct if FREEZE(X) has one use and SETCC(FREEZE(X), CONST, Cond)
19453 // isn't equivalent to true or false.
19454 // For example, SETCC(FREEZE(X), -128, SETULT) cannot be folded to
19455 // FREEZE(SETCC(X, -128, SETULT)) because X can be poison.
19456 if (N1->getOpcode() == ISD::SETCC && N1.hasOneUse()) {
19457 SDValue S0 = N1->getOperand(0), S1 = N1->getOperand(1);
19459 ConstantSDNode *S0C = dyn_cast<ConstantSDNode>(S0);
19460 ConstantSDNode *S1C = dyn_cast<ConstantSDNode>(S1);
19461 bool Updated = false;
19462
19463 // Is 'X Cond C' always true or false?
19464 auto IsAlwaysTrueOrFalse = [](ISD::CondCode Cond, ConstantSDNode *C) {
19465 bool False = (Cond == ISD::SETULT && C->isZero()) ||
19466 (Cond == ISD::SETLT && C->isMinSignedValue()) ||
19467 (Cond == ISD::SETUGT && C->isAllOnes()) ||
19468 (Cond == ISD::SETGT && C->isMaxSignedValue());
19469 bool True = (Cond == ISD::SETULE && C->isAllOnes()) ||
19470 (Cond == ISD::SETLE && C->isMaxSignedValue()) ||
19471 (Cond == ISD::SETUGE && C->isZero()) ||
19472 (Cond == ISD::SETGE && C->isMinSignedValue());
19473 return True || False;
19474 };
19475
19476 if (S0->getOpcode() == ISD::FREEZE && S0.hasOneUse() && S1C) {
19477 if (!IsAlwaysTrueOrFalse(Cond, S1C)) {
19478 S0 = S0->getOperand(0);
19479 Updated = true;
19480 }
19481 }
19482 if (S1->getOpcode() == ISD::FREEZE && S1.hasOneUse() && S0C) {
19483 if (!IsAlwaysTrueOrFalse(ISD::getSetCCSwappedOperands(Cond), S0C)) {
19484 S1 = S1->getOperand(0);
19485 Updated = true;
19486 }
19487 }
19488
19489 if (Updated)
19490 return DAG.getNode(
19491 ISD::BRCOND, SDLoc(N), MVT::Other, Chain,
19492 DAG.getSetCC(SDLoc(N1), N1->getValueType(0), S0, S1, Cond), N2,
19493 N->getFlags());
19494 }
19495
19496 // If N is a constant we could fold this into a fallthrough or unconditional
19497 // branch. However that doesn't happen very often in normal code, because
19498 // Instcombine/SimplifyCFG should have handled the available opportunities.
19499 // If we did this folding here, it would be necessary to update the
19500 // MachineBasicBlock CFG, which is awkward.
19501
19502 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
19503 // on the target, also copy fast math flags.
19504 if (N1.getOpcode() == ISD::SETCC &&
19505 TLI.isOperationLegalOrCustom(ISD::BR_CC,
19506 N1.getOperand(0).getValueType())) {
19507 return DAG.getNode(ISD::BR_CC, SDLoc(N), MVT::Other, Chain,
19508 N1.getOperand(2), N1.getOperand(0), N1.getOperand(1), N2,
19509 N1->getFlags());
19510 }
19511
19512 if (N1.hasOneUse()) {
19513 // rebuildSetCC calls visitXor which may change the Chain when there is a
19514 // STRICT_FSETCC/STRICT_FSETCCS involved. Use a handle to track changes.
19515 HandleSDNode ChainHandle(Chain);
19516 if (SDValue NewN1 = rebuildSetCC(N1))
19517 return DAG.getNode(ISD::BRCOND, SDLoc(N), MVT::Other,
19518 ChainHandle.getValue(), NewN1, N2, N->getFlags());
19519 }
19520
19521 return SDValue();
19522}
19523
19524SDValue DAGCombiner::rebuildSetCC(SDValue N) {
19525 if (N.getOpcode() == ISD::SRL ||
19526 (N.getOpcode() == ISD::TRUNCATE &&
19527 (N.getOperand(0).hasOneUse() &&
19528 N.getOperand(0).getOpcode() == ISD::SRL))) {
19529 // Look pass the truncate.
19530 if (N.getOpcode() == ISD::TRUNCATE)
19531 N = N.getOperand(0);
19532
19533 // Match this pattern so that we can generate simpler code:
19534 //
19535 // %a = ...
19536 // %b = and i32 %a, 2
19537 // %c = srl i32 %b, 1
19538 // brcond i32 %c ...
19539 //
19540 // into
19541 //
19542 // %a = ...
19543 // %b = and i32 %a, 2
19544 // %c = setcc eq %b, 0
19545 // brcond %c ...
19546 //
19547 // This applies only when the AND constant value has one bit set and the
19548 // SRL constant is equal to the log2 of the AND constant. The back-end is
19549 // smart enough to convert the result into a TEST/JMP sequence.
19550 SDValue Op0 = N.getOperand(0);
19551 SDValue Op1 = N.getOperand(1);
19552
19553 if (Op0.getOpcode() == ISD::AND && Op1.getOpcode() == ISD::Constant) {
19554 SDValue AndOp1 = Op0.getOperand(1);
19555
19556 if (AndOp1.getOpcode() == ISD::Constant) {
19557 const APInt &AndConst = AndOp1->getAsAPIntVal();
19558
19559 if (AndConst.isPowerOf2() &&
19560 Op1->getAsAPIntVal() == AndConst.logBase2()) {
19561 SDLoc DL(N);
19562 return DAG.getSetCC(DL, getSetCCResultType(Op0.getValueType()),
19563 Op0, DAG.getConstant(0, DL, Op0.getValueType()),
19564 ISD::SETNE);
19565 }
19566 }
19567 }
19568 }
19569
19570 // Transform (brcond (xor x, y)) -> (brcond (setcc, x, y, ne))
19571 // Transform (brcond (xor (xor x, y), -1)) -> (brcond (setcc, x, y, eq))
19572 if (N.getOpcode() == ISD::XOR) {
19573 // Because we may call this on a speculatively constructed
19574 // SimplifiedSetCC Node, we need to simplify this node first.
19575 // Ideally this should be folded into SimplifySetCC and not
19576 // here. For now, grab a handle to N so we don't lose it from
19577 // replacements interal to the visit.
19578 HandleSDNode XORHandle(N);
19579 while (N.getOpcode() == ISD::XOR) {
19580 SDValue Tmp = visitXOR(N.getNode());
19581 // No simplification done.
19582 if (!Tmp.getNode())
19583 break;
19584 // Returning N is form in-visit replacement that may invalidated
19585 // N. Grab value from Handle.
19586 if (Tmp.getNode() == N.getNode())
19587 N = XORHandle.getValue();
19588 else // Node simplified. Try simplifying again.
19589 N = Tmp;
19590 }
19591
19592 if (N.getOpcode() != ISD::XOR)
19593 return N;
19594
19595 SDValue Op0 = N->getOperand(0);
19596 SDValue Op1 = N->getOperand(1);
19597
19598 if (Op0.getOpcode() != ISD::SETCC && Op1.getOpcode() != ISD::SETCC) {
19599 bool Equal = false;
19600 // (brcond (xor (xor x, y), -1)) -> (brcond (setcc x, y, eq))
19601 if (isBitwiseNot(N) && Op0.hasOneUse() && Op0.getOpcode() == ISD::XOR &&
19602 Op0.getValueType() == MVT::i1) {
19603 N = Op0;
19604 Op0 = N->getOperand(0);
19605 Op1 = N->getOperand(1);
19606 Equal = true;
19607 }
19608
19609 EVT SetCCVT = N.getValueType();
19610 if (LegalTypes)
19611 SetCCVT = getSetCCResultType(SetCCVT);
19612 // Replace the uses of XOR with SETCC. Note, avoid this transformation if
19613 // it would introduce illegal operations post-legalization as this can
19614 // result in infinite looping between converting xor->setcc here, and
19615 // expanding setcc->xor in LegalizeSetCCCondCode if requested.
19617 if (!LegalOperations || TLI.isCondCodeLegal(CC, Op0.getSimpleValueType()))
19618 return DAG.getSetCC(SDLoc(N), SetCCVT, Op0, Op1, CC);
19619 }
19620 }
19621
19622 return SDValue();
19623}
19624
19625// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
19626//
19627SDValue DAGCombiner::visitBR_CC(SDNode *N) {
19628 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
19629 SDValue CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
19630
19631 // If N is a constant we could fold this into a fallthrough or unconditional
19632 // branch. However that doesn't happen very often in normal code, because
19633 // Instcombine/SimplifyCFG should have handled the available opportunities.
19634 // If we did this folding here, it would be necessary to update the
19635 // MachineBasicBlock CFG, which is awkward.
19636
19637 // Use SimplifySetCC to simplify SETCC's.
19639 CondLHS, CondRHS, CC->get(), SDLoc(N),
19640 false);
19641 if (Simp.getNode()) AddToWorklist(Simp.getNode());
19642
19643 // fold to a simpler setcc
19644 if (Simp.getNode() && Simp.getOpcode() == ISD::SETCC)
19645 return DAG.getNode(ISD::BR_CC, SDLoc(N), MVT::Other,
19646 N->getOperand(0), Simp.getOperand(2),
19647 Simp.getOperand(0), Simp.getOperand(1),
19648 N->getOperand(4));
19649
19650 return SDValue();
19651}
19652
19653static bool getCombineLoadStoreParts(SDNode *N, unsigned Inc, unsigned Dec,
19654 bool &IsLoad, bool &IsMasked, SDValue &Ptr,
19655 const TargetLowering &TLI) {
19656 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
19657 if (LD->isIndexed())
19658 return false;
19659 EVT VT = LD->getMemoryVT();
19660 if (!TLI.isIndexedLoadLegal(Inc, VT) && !TLI.isIndexedLoadLegal(Dec, VT))
19661 return false;
19662 Ptr = LD->getBasePtr();
19663 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
19664 if (ST->isIndexed())
19665 return false;
19666 EVT VT = ST->getMemoryVT();
19667 if (!TLI.isIndexedStoreLegal(Inc, VT) && !TLI.isIndexedStoreLegal(Dec, VT))
19668 return false;
19669 Ptr = ST->getBasePtr();
19670 IsLoad = false;
19671 } else if (MaskedLoadSDNode *LD = dyn_cast<MaskedLoadSDNode>(N)) {
19672 if (LD->isIndexed())
19673 return false;
19674 EVT VT = LD->getMemoryVT();
19675 if (!TLI.isIndexedMaskedLoadLegal(Inc, VT) &&
19676 !TLI.isIndexedMaskedLoadLegal(Dec, VT))
19677 return false;
19678 Ptr = LD->getBasePtr();
19679 IsMasked = true;
19681 if (ST->isIndexed())
19682 return false;
19683 EVT VT = ST->getMemoryVT();
19684 if (!TLI.isIndexedMaskedStoreLegal(Inc, VT) &&
19685 !TLI.isIndexedMaskedStoreLegal(Dec, VT))
19686 return false;
19687 Ptr = ST->getBasePtr();
19688 IsLoad = false;
19689 IsMasked = true;
19690 } else {
19691 return false;
19692 }
19693 return true;
19694}
19695
19696/// Try turning a load/store into a pre-indexed load/store when the base
19697/// pointer is an add or subtract and it has other uses besides the load/store.
19698/// After the transformation, the new indexed load/store has effectively folded
19699/// the add/subtract in and all of its other uses are redirected to the
19700/// new load/store.
19701bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
19702 if (Level < AfterLegalizeDAG)
19703 return false;
19704
19705 bool IsLoad = true;
19706 bool IsMasked = false;
19707 SDValue Ptr;
19708 if (!getCombineLoadStoreParts(N, ISD::PRE_INC, ISD::PRE_DEC, IsLoad, IsMasked,
19709 Ptr, TLI))
19710 return false;
19711
19712 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
19713 // out. There is no reason to make this a preinc/predec.
19714 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
19715 Ptr->hasOneUse())
19716 return false;
19717
19718 // Ask the target to do addressing mode selection.
19722 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
19723 return false;
19724
19725 // Backends without true r+i pre-indexed forms may need to pass a
19726 // constant base with a variable offset so that constant coercion
19727 // will work with the patterns in canonical form.
19728 bool Swapped = false;
19729 if (isa<ConstantSDNode>(BasePtr)) {
19730 std::swap(BasePtr, Offset);
19731 Swapped = true;
19732 }
19733
19734 // Don't create a indexed load / store with zero offset.
19736 return false;
19737
19738 // Try turning it into a pre-indexed load / store except when:
19739 // 1) The new base ptr is a frame index.
19740 // 2) If N is a store and the new base ptr is either the same as or is a
19741 // predecessor of the value being stored.
19742 // 3) Another use of old base ptr is a predecessor of N. If ptr is folded
19743 // that would create a cycle.
19744 // 4) All uses are load / store ops that use it as old base ptr.
19745
19746 // Check #1. Preinc'ing a frame index would require copying the stack pointer
19747 // (plus the implicit offset) to a register to preinc anyway.
19748 if (isa<FrameIndexSDNode>(BasePtr) || isa<RegisterSDNode>(BasePtr))
19749 return false;
19750
19751 // Check #2.
19752 if (!IsLoad) {
19753 SDValue Val = IsMasked ? cast<MaskedStoreSDNode>(N)->getValue()
19754 : cast<StoreSDNode>(N)->getValue();
19755
19756 // Would require a copy.
19757 if (Val == BasePtr)
19758 return false;
19759
19760 // Would create a cycle.
19761 if (Val == Ptr || Ptr->isPredecessorOf(Val.getNode()))
19762 return false;
19763 }
19764
19765 // Caches for hasPredecessorHelper.
19766 SmallPtrSet<const SDNode *, 32> Visited;
19768 Worklist.push_back(N);
19769
19770 // If the offset is a constant, there may be other adds of constants that
19771 // can be folded with this one. We should do this to avoid having to keep
19772 // a copy of the original base pointer.
19773 SmallVector<SDNode *, 16> OtherUses;
19776 for (SDUse &Use : BasePtr->uses()) {
19777 // Skip the use that is Ptr and uses of other results from BasePtr's
19778 // node (important for nodes that return multiple results).
19779 if (Use.getUser() == Ptr.getNode() || Use != BasePtr)
19780 continue;
19781
19782 if (SDNode::hasPredecessorHelper(Use.getUser(), Visited, Worklist,
19783 MaxSteps))
19784 continue;
19785
19786 if (Use.getUser()->getOpcode() != ISD::ADD &&
19787 Use.getUser()->getOpcode() != ISD::SUB) {
19788 OtherUses.clear();
19789 break;
19790 }
19791
19792 SDValue Op1 = Use.getUser()->getOperand((Use.getOperandNo() + 1) & 1);
19793 if (!isa<ConstantSDNode>(Op1)) {
19794 OtherUses.clear();
19795 break;
19796 }
19797
19798 // FIXME: In some cases, we can be smarter about this.
19799 if (Op1.getValueType() != Offset.getValueType()) {
19800 OtherUses.clear();
19801 break;
19802 }
19803
19804 OtherUses.push_back(Use.getUser());
19805 }
19806
19807 if (Swapped)
19808 std::swap(BasePtr, Offset);
19809
19810 // Now check for #3 and #4.
19811 bool RealUse = false;
19812
19813 for (SDNode *User : Ptr->users()) {
19814 if (User == N)
19815 continue;
19816 if (SDNode::hasPredecessorHelper(User, Visited, Worklist, MaxSteps))
19817 return false;
19818
19819 // If Ptr may be folded in addressing mode of other use, then it's
19820 // not profitable to do this transformation.
19821 if (!canFoldInAddressingMode(Ptr.getNode(), User, DAG, TLI))
19822 RealUse = true;
19823 }
19824
19825 if (!RealUse)
19826 return false;
19827
19829 if (!IsMasked) {
19830 if (IsLoad)
19831 Result = DAG.getIndexedLoad(SDValue(N, 0), SDLoc(N), BasePtr, Offset, AM);
19832 else
19833 Result =
19834 DAG.getIndexedStore(SDValue(N, 0), SDLoc(N), BasePtr, Offset, AM);
19835 } else {
19836 if (IsLoad)
19837 Result = DAG.getIndexedMaskedLoad(SDValue(N, 0), SDLoc(N), BasePtr,
19838 Offset, AM);
19839 else
19840 Result = DAG.getIndexedMaskedStore(SDValue(N, 0), SDLoc(N), BasePtr,
19841 Offset, AM);
19842 }
19843 ++PreIndexedNodes;
19844 ++NodesCombined;
19845 LLVM_DEBUG(dbgs() << "\nReplacing.4 "; N->dump(&DAG); dbgs() << "\nWith: ";
19846 Result.dump(&DAG); dbgs() << '\n');
19847 WorklistRemover DeadNodes(*this);
19848 if (IsLoad) {
19849 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0));
19850 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2));
19851 } else {
19852 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1));
19853 }
19854
19855 // Finally, since the node is now dead, remove it from the graph.
19856 deleteAndRecombine(N);
19857
19858 if (Swapped)
19859 std::swap(BasePtr, Offset);
19860
19861 // Replace other uses of BasePtr that can be updated to use Ptr
19862 for (SDNode *OtherUse : OtherUses) {
19863 unsigned OffsetIdx = 1;
19864 if (OtherUse->getOperand(OffsetIdx).getNode() == BasePtr.getNode())
19865 OffsetIdx = 0;
19866 assert(OtherUse->getOperand(!OffsetIdx).getNode() == BasePtr.getNode() &&
19867 "Expected BasePtr operand");
19868
19869 // We need to replace ptr0 in the following expression:
19870 // x0 * offset0 + y0 * ptr0 = t0
19871 // knowing that
19872 // x1 * offset1 + y1 * ptr0 = t1 (the indexed load/store)
19873 //
19874 // where x0, x1, y0 and y1 in {-1, 1} are given by the types of the
19875 // indexed load/store and the expression that needs to be re-written.
19876 //
19877 // Therefore, we have:
19878 // t0 = (x0 * offset0 - x1 * y0 * y1 *offset1) + (y0 * y1) * t1
19879
19880 auto *CN = cast<ConstantSDNode>(OtherUse->getOperand(OffsetIdx));
19881 const APInt &Offset0 = CN->getAPIntValue();
19882 const APInt &Offset1 = Offset->getAsAPIntVal();
19883 int X0 = (OtherUse->getOpcode() == ISD::SUB && OffsetIdx == 1) ? -1 : 1;
19884 int Y0 = (OtherUse->getOpcode() == ISD::SUB && OffsetIdx == 0) ? -1 : 1;
19885 int X1 = (AM == ISD::PRE_DEC && !Swapped) ? -1 : 1;
19886 int Y1 = (AM == ISD::PRE_DEC && Swapped) ? -1 : 1;
19887
19888 unsigned Opcode = (Y0 * Y1 < 0) ? ISD::SUB : ISD::ADD;
19889
19890 APInt CNV = Offset0;
19891 if (X0 < 0) CNV = -CNV;
19892 if (X1 * Y0 * Y1 < 0) CNV = CNV + Offset1;
19893 else CNV = CNV - Offset1;
19894
19895 SDLoc DL(OtherUse);
19896
19897 // We can now generate the new expression.
19898 SDValue NewOp1 = DAG.getConstant(CNV, DL, CN->getValueType(0));
19899 SDValue NewOp2 = Result.getValue(IsLoad ? 1 : 0);
19900
19901 SDValue NewUse =
19902 DAG.getNode(Opcode, DL, OtherUse->getValueType(0), NewOp1, NewOp2);
19903 DAG.ReplaceAllUsesOfValueWith(SDValue(OtherUse, 0), NewUse);
19904 deleteAndRecombine(OtherUse);
19905 }
19906
19907 // Replace the uses of Ptr with uses of the updated base value.
19908 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(IsLoad ? 1 : 0));
19909 deleteAndRecombine(Ptr.getNode());
19910 AddToWorklist(Result.getNode());
19911
19912 return true;
19913}
19914
19916 SDValue &BasePtr, SDValue &Offset,
19918 SelectionDAG &DAG,
19919 const TargetLowering &TLI) {
19920 if (PtrUse == N ||
19921 (PtrUse->getOpcode() != ISD::ADD && PtrUse->getOpcode() != ISD::SUB))
19922 return false;
19923
19924 if (!TLI.getPostIndexedAddressParts(N, PtrUse, BasePtr, Offset, AM, DAG))
19925 return false;
19926
19927 // Don't create a indexed load / store with zero offset.
19929 return false;
19930
19931 if (isa<FrameIndexSDNode>(BasePtr) || isa<RegisterSDNode>(BasePtr))
19932 return false;
19933
19936 for (SDNode *User : BasePtr->users()) {
19937 if (User == Ptr.getNode())
19938 continue;
19939
19940 // No if there's a later user which could perform the index instead.
19941 if (isa<MemSDNode>(User)) {
19942 bool IsLoad = true;
19943 bool IsMasked = false;
19944 SDValue OtherPtr;
19946 IsMasked, OtherPtr, TLI)) {
19948 Worklist.push_back(User);
19949 if (SDNode::hasPredecessorHelper(N, Visited, Worklist, MaxSteps))
19950 return false;
19951 }
19952 }
19953
19954 // If all the uses are load / store addresses, then don't do the
19955 // transformation.
19956 if (User->getOpcode() == ISD::ADD || User->getOpcode() == ISD::SUB) {
19957 for (SDNode *UserUser : User->users())
19958 if (canFoldInAddressingMode(User, UserUser, DAG, TLI))
19959 return false;
19960 }
19961 }
19962 return true;
19963}
19964
19966 bool &IsMasked, SDValue &Ptr,
19967 SDValue &BasePtr, SDValue &Offset,
19969 SelectionDAG &DAG,
19970 const TargetLowering &TLI) {
19972 IsMasked, Ptr, TLI) ||
19973 Ptr->hasOneUse())
19974 return nullptr;
19975
19976 // Try turning it into a post-indexed load / store except when
19977 // 1) All uses are load / store ops that use it as base ptr (and
19978 // it may be folded as addressing mmode).
19979 // 2) Op must be independent of N, i.e. Op is neither a predecessor
19980 // nor a successor of N. Otherwise, if Op is folded that would
19981 // create a cycle.
19983 for (SDNode *Op : Ptr->users()) {
19984 // Check for #1.
19985 if (!shouldCombineToPostInc(N, Ptr, Op, BasePtr, Offset, AM, DAG, TLI))
19986 continue;
19987
19988 // Check for #2.
19991 // Ptr is predecessor to both N and Op.
19992 Visited.insert(Ptr.getNode());
19993 Worklist.push_back(N);
19994 Worklist.push_back(Op);
19995 if (!SDNode::hasPredecessorHelper(N, Visited, Worklist, MaxSteps) &&
19996 !SDNode::hasPredecessorHelper(Op, Visited, Worklist, MaxSteps))
19997 return Op;
19998 }
19999 return nullptr;
20000}
20001
20002/// Try to combine a load/store with a add/sub of the base pointer node into a
20003/// post-indexed load/store. The transformation folded the add/subtract into the
20004/// new indexed load/store effectively and all of its uses are redirected to the
20005/// new load/store.
20006bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
20007 if (Level < AfterLegalizeDAG)
20008 return false;
20009
20010 bool IsLoad = true;
20011 bool IsMasked = false;
20012 SDValue Ptr;
20016 SDNode *Op = getPostIndexedLoadStoreOp(N, IsLoad, IsMasked, Ptr, BasePtr,
20017 Offset, AM, DAG, TLI);
20018 if (!Op)
20019 return false;
20020
20022 if (!IsMasked)
20023 Result = IsLoad ? DAG.getIndexedLoad(SDValue(N, 0), SDLoc(N), BasePtr,
20024 Offset, AM)
20025 : DAG.getIndexedStore(SDValue(N, 0), SDLoc(N),
20026 BasePtr, Offset, AM);
20027 else
20028 Result = IsLoad ? DAG.getIndexedMaskedLoad(SDValue(N, 0), SDLoc(N),
20029 BasePtr, Offset, AM)
20030 : DAG.getIndexedMaskedStore(SDValue(N, 0), SDLoc(N),
20031 BasePtr, Offset, AM);
20032 ++PostIndexedNodes;
20033 ++NodesCombined;
20034 LLVM_DEBUG(dbgs() << "\nReplacing.5 "; N->dump(&DAG); dbgs() << "\nWith: ";
20035 Result.dump(&DAG); dbgs() << '\n');
20036 WorklistRemover DeadNodes(*this);
20037 if (IsLoad) {
20038 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(0));
20039 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Result.getValue(2));
20040 } else {
20041 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Result.getValue(1));
20042 }
20043
20044 // Finally, since the node is now dead, remove it from the graph.
20045 deleteAndRecombine(N);
20046
20047 // Replace the uses of Use with uses of the updated base value.
20049 Result.getValue(IsLoad ? 1 : 0));
20050 deleteAndRecombine(Op);
20051 return true;
20052}
20053
20054/// Return the base-pointer arithmetic from an indexed \p LD.
20055SDValue DAGCombiner::SplitIndexingFromLoad(LoadSDNode *LD) {
20056 ISD::MemIndexedMode AM = LD->getAddressingMode();
20057 assert(AM != ISD::UNINDEXED);
20058 SDValue BP = LD->getOperand(1);
20059 SDValue Inc = LD->getOperand(2);
20060
20061 // Some backends use TargetConstants for load offsets, but don't expect
20062 // TargetConstants in general ADD nodes. We can convert these constants into
20063 // regular Constants (if the constant is not opaque).
20065 !cast<ConstantSDNode>(Inc)->isOpaque()) &&
20066 "Cannot split out indexing using opaque target constants");
20067 if (Inc.getOpcode() == ISD::TargetConstant) {
20068 ConstantSDNode *ConstInc = cast<ConstantSDNode>(Inc);
20069 Inc = DAG.getConstant(*ConstInc->getConstantIntValue(), SDLoc(Inc),
20070 ConstInc->getValueType(0));
20071 }
20072
20073 unsigned Opc =
20074 (AM == ISD::PRE_INC || AM == ISD::POST_INC ? ISD::ADD : ISD::SUB);
20075 return DAG.getNode(Opc, SDLoc(LD), BP.getSimpleValueType(), BP, Inc);
20076}
20077
20079 return T.isVector() ? T.getVectorElementCount() : ElementCount::getFixed(0);
20080}
20081
20082bool DAGCombiner::getTruncatedStoreValue(StoreSDNode *ST, SDValue &Val) {
20083 EVT STType = Val.getValueType();
20084 EVT STMemType = ST->getMemoryVT();
20085 if (STType == STMemType)
20086 return true;
20087 if (isTypeLegal(STMemType))
20088 return false; // fail.
20089 if (STType.isFloatingPoint() && STMemType.isFloatingPoint() &&
20090 TLI.isOperationLegal(ISD::FTRUNC, STMemType)) {
20091 Val = DAG.getNode(ISD::FTRUNC, SDLoc(ST), STMemType, Val);
20092 return true;
20093 }
20094 if (numVectorEltsOrZero(STType) == numVectorEltsOrZero(STMemType) &&
20095 STType.isInteger() && STMemType.isInteger()) {
20096 Val = DAG.getNode(ISD::TRUNCATE, SDLoc(ST), STMemType, Val);
20097 return true;
20098 }
20099 if (STType.getSizeInBits() == STMemType.getSizeInBits()) {
20100 Val = DAG.getBitcast(STMemType, Val);
20101 return true;
20102 }
20103 return false; // fail.
20104}
20105
20106bool DAGCombiner::extendLoadedValueToExtension(LoadSDNode *LD, SDValue &Val) {
20107 EVT LDMemType = LD->getMemoryVT();
20108 EVT LDType = LD->getValueType(0);
20109 assert(Val.getValueType() == LDMemType &&
20110 "Attempting to extend value of non-matching type");
20111 if (LDType == LDMemType)
20112 return true;
20113 if (LDMemType.isInteger() && LDType.isInteger()) {
20114 switch (LD->getExtensionType()) {
20115 case ISD::NON_EXTLOAD:
20116 Val = DAG.getBitcast(LDType, Val);
20117 return true;
20118 case ISD::EXTLOAD:
20119 Val = DAG.getNode(ISD::ANY_EXTEND, SDLoc(LD), LDType, Val);
20120 return true;
20121 case ISD::SEXTLOAD:
20122 Val = DAG.getNode(ISD::SIGN_EXTEND, SDLoc(LD), LDType, Val);
20123 return true;
20124 case ISD::ZEXTLOAD:
20125 Val = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(LD), LDType, Val);
20126 return true;
20127 }
20128 }
20129 return false;
20130}
20131
20132StoreSDNode *DAGCombiner::getUniqueStoreFeeding(LoadSDNode *LD,
20133 int64_t &Offset) {
20134 SDValue Chain = LD->getOperand(0);
20135
20136 // Look through CALLSEQ_START.
20137 if (Chain.getOpcode() == ISD::CALLSEQ_START)
20138 Chain = Chain->getOperand(0);
20139
20140 StoreSDNode *ST = nullptr;
20142 if (Chain.getOpcode() == ISD::TokenFactor) {
20143 // Look for unique store within the TokenFactor.
20144 for (SDValue Op : Chain->ops()) {
20145 StoreSDNode *Store = dyn_cast<StoreSDNode>(Op.getNode());
20146 if (!Store)
20147 continue;
20148 BaseIndexOffset BasePtrLD = BaseIndexOffset::match(LD, DAG);
20149 BaseIndexOffset BasePtrST = BaseIndexOffset::match(Store, DAG);
20150 if (!BasePtrST.equalBaseIndex(BasePtrLD, DAG, Offset))
20151 continue;
20152 // Make sure the store is not aliased with any nodes in TokenFactor.
20153 GatherAllAliases(Store, Chain, Aliases);
20154 if (Aliases.empty() ||
20155 (Aliases.size() == 1 && Aliases.front().getNode() == Store))
20156 ST = Store;
20157 break;
20158 }
20159 } else {
20160 StoreSDNode *Store = dyn_cast<StoreSDNode>(Chain.getNode());
20161 if (Store) {
20162 BaseIndexOffset BasePtrLD = BaseIndexOffset::match(LD, DAG);
20163 BaseIndexOffset BasePtrST = BaseIndexOffset::match(Store, DAG);
20164 if (BasePtrST.equalBaseIndex(BasePtrLD, DAG, Offset))
20165 ST = Store;
20166 }
20167 }
20168
20169 return ST;
20170}
20171
20172SDValue DAGCombiner::ForwardStoreValueToDirectLoad(LoadSDNode *LD) {
20173 if (OptLevel == CodeGenOptLevel::None || !LD->isSimple())
20174 return SDValue();
20175 SDValue Chain = LD->getOperand(0);
20176 int64_t Offset;
20177
20178 StoreSDNode *ST = getUniqueStoreFeeding(LD, Offset);
20179 // TODO: Relax this restriction for unordered atomics (see D66309)
20180 if (!ST || !ST->isSimple() || ST->getAddressSpace() != LD->getAddressSpace())
20181 return SDValue();
20182
20183 EVT LDType = LD->getValueType(0);
20184 EVT LDMemType = LD->getMemoryVT();
20185 EVT STMemType = ST->getMemoryVT();
20186 EVT STType = ST->getValue().getValueType();
20187
20188 // There are two cases to consider here:
20189 // 1. The store is fixed width and the load is scalable. In this case we
20190 // don't know at compile time if the store completely envelops the load
20191 // so we abandon the optimisation.
20192 // 2. The store is scalable and the load is fixed width. We could
20193 // potentially support a limited number of cases here, but there has been
20194 // no cost-benefit analysis to prove it's worth it.
20195 bool LdStScalable = LDMemType.isScalableVT();
20196 if (LdStScalable != STMemType.isScalableVT())
20197 return SDValue();
20198
20199 // If we are dealing with scalable vectors on a big endian platform the
20200 // calculation of offsets below becomes trickier, since we do not know at
20201 // compile time the absolute size of the vector. Until we've done more
20202 // analysis on big-endian platforms it seems better to bail out for now.
20203 if (LdStScalable && DAG.getDataLayout().isBigEndian())
20204 return SDValue();
20205
20206 // Normalize for Endianness. After this Offset=0 will denote that the least
20207 // significant bit in the loaded value maps to the least significant bit in
20208 // the stored value). With Offset=n (for n > 0) the loaded value starts at the
20209 // n:th least significant byte of the stored value.
20210 int64_t OrigOffset = Offset;
20211 if (DAG.getDataLayout().isBigEndian())
20212 Offset = ((int64_t)STMemType.getStoreSizeInBits().getFixedValue() -
20213 (int64_t)LDMemType.getStoreSizeInBits().getFixedValue()) /
20214 8 -
20215 Offset;
20216
20217 // Check that the stored value cover all bits that are loaded.
20218 bool STCoversLD;
20219
20220 TypeSize LdMemSize = LDMemType.getSizeInBits();
20221 TypeSize StMemSize = STMemType.getSizeInBits();
20222 if (LdStScalable)
20223 STCoversLD = (Offset == 0) && LdMemSize == StMemSize;
20224 else
20225 STCoversLD = (Offset >= 0) && (Offset * 8 + LdMemSize.getFixedValue() <=
20226 StMemSize.getFixedValue());
20227
20228 auto ReplaceLd = [&](LoadSDNode *LD, SDValue Val, SDValue Chain) -> SDValue {
20229 if (LD->isIndexed()) {
20230 // Cannot handle opaque target constants and we must respect the user's
20231 // request not to split indexes from loads.
20232 if (!canSplitIdx(LD))
20233 return SDValue();
20234 SDValue Idx = SplitIndexingFromLoad(LD);
20235 SDValue Ops[] = {Val, Idx, Chain};
20236 return CombineTo(LD, Ops, 3);
20237 }
20238 return CombineTo(LD, Val, Chain);
20239 };
20240
20241 if (!STCoversLD)
20242 return SDValue();
20243
20244 // Memory as copy space (potentially masked).
20245 if (Offset == 0 && LDType == STType && STMemType == LDMemType) {
20246 // Simple case: Direct non-truncating forwarding
20247 if (LDType.getSizeInBits() == LdMemSize)
20248 return ReplaceLd(LD, ST->getValue(), Chain);
20249 // Can we model the truncate and extension with an and mask?
20250 if (STType.isInteger() && LDMemType.isInteger() && !STType.isVector() &&
20251 !LDMemType.isVector() && LD->getExtensionType() != ISD::SEXTLOAD) {
20252 // Mask to size of LDMemType
20253 auto Mask =
20255 StMemSize.getFixedValue()),
20256 SDLoc(ST), STType);
20257 auto Val = DAG.getNode(ISD::AND, SDLoc(LD), LDType, ST->getValue(), Mask);
20258 return ReplaceLd(LD, Val, Chain);
20259 }
20260 }
20261
20262 // Handle some cases for big-endian that would be Offset 0 and handled for
20263 // little-endian.
20264 SDValue Val = ST->getValue();
20265 if (DAG.getDataLayout().isBigEndian() && Offset > 0 && OrigOffset == 0) {
20266 if (STType.isInteger() && !STType.isVector() && LDType.isInteger() &&
20267 !LDType.isVector() && isTypeLegal(STType) &&
20268 TLI.isOperationLegal(ISD::SRL, STType)) {
20269 Val = DAG.getNode(ISD::SRL, SDLoc(LD), STType, Val,
20270 DAG.getConstant(Offset * 8, SDLoc(LD), STType));
20271 Offset = 0;
20272 }
20273 }
20274
20275 // TODO: Deal with nonzero offset.
20276 if (LD->getBasePtr().isUndef() || Offset != 0)
20277 return SDValue();
20278 // Model necessary truncations / extenstions.
20279 // Truncate Value To Stored Memory Size.
20280 do {
20281 if (!getTruncatedStoreValue(ST, Val))
20282 break;
20283 if (!isTypeLegal(LDMemType))
20284 break;
20285 if (STMemType != LDMemType) {
20286 // TODO: Support vectors? This requires extract_subvector/bitcast.
20287 if (!STMemType.isVector() && !LDMemType.isVector() &&
20288 STMemType.isInteger() && LDMemType.isInteger())
20289 Val = DAG.getNode(ISD::TRUNCATE, SDLoc(LD), LDMemType, Val);
20290 else
20291 break;
20292 }
20293 if (!extendLoadedValueToExtension(LD, Val))
20294 break;
20295 return ReplaceLd(LD, Val, Chain);
20296 } while (false);
20297
20298 // On failure, cleanup dead nodes we may have created.
20299 if (Val->use_empty())
20300 deleteAndRecombine(Val.getNode());
20301 return SDValue();
20302}
20303
20304SDValue DAGCombiner::visitLOAD(SDNode *N) {
20305 LoadSDNode *LD = cast<LoadSDNode>(N);
20306 SDValue Chain = LD->getChain();
20307 SDValue Ptr = LD->getBasePtr();
20308
20309 // If load is not volatile and there are no uses of the loaded value (and
20310 // the updated indexed value in case of indexed loads), change uses of the
20311 // chain value into uses of the chain input (i.e. delete the dead load).
20312 // TODO: Allow this for unordered atomics (see D66309)
20313 if (LD->isSimple()) {
20314 if (N->getValueType(1) == MVT::Other) {
20315 // Unindexed loads.
20316 if (!N->hasAnyUseOfValue(0)) {
20317 // It's not safe to use the two value CombineTo variant here. e.g.
20318 // v1, chain2 = load chain1, loc
20319 // v2, chain3 = load chain2, loc
20320 // v3 = add v2, c
20321 // Now we replace use of chain2 with chain1. This makes the second load
20322 // isomorphic to the one we are deleting, and thus makes this load live.
20323 LLVM_DEBUG(dbgs() << "\nReplacing.6 "; N->dump(&DAG);
20324 dbgs() << "\nWith chain: "; Chain.dump(&DAG);
20325 dbgs() << "\n");
20326 WorklistRemover DeadNodes(*this);
20327 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Chain);
20328 AddUsersToWorklist(Chain.getNode());
20329 if (N->use_empty())
20330 deleteAndRecombine(N);
20331
20332 return SDValue(N, 0); // Return N so it doesn't get rechecked!
20333 }
20334 } else {
20335 // Indexed loads.
20336 assert(N->getValueType(2) == MVT::Other && "Malformed indexed loads?");
20337
20338 // If this load has an opaque TargetConstant offset, then we cannot split
20339 // the indexing into an add/sub directly (that TargetConstant may not be
20340 // valid for a different type of node, and we cannot convert an opaque
20341 // target constant into a regular constant).
20342 bool CanSplitIdx = canSplitIdx(LD);
20343
20344 if (!N->hasAnyUseOfValue(0) && (CanSplitIdx || !N->hasAnyUseOfValue(1))) {
20345 SDValue Undef = DAG.getUNDEF(N->getValueType(0));
20346 SDValue Index;
20347 if (N->hasAnyUseOfValue(1) && CanSplitIdx) {
20348 Index = SplitIndexingFromLoad(LD);
20349 // Try to fold the base pointer arithmetic into subsequent loads and
20350 // stores.
20351 AddUsersToWorklist(N);
20352 } else
20353 Index = DAG.getUNDEF(N->getValueType(1));
20354 LLVM_DEBUG(dbgs() << "\nReplacing.7 "; N->dump(&DAG);
20355 dbgs() << "\nWith: "; Undef.dump(&DAG);
20356 dbgs() << " and 2 other values\n");
20357 WorklistRemover DeadNodes(*this);
20358 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Undef);
20359 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Index);
20360 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 2), Chain);
20361 deleteAndRecombine(N);
20362 return SDValue(N, 0); // Return N so it doesn't get rechecked!
20363 }
20364 }
20365 }
20366
20367 // If this load is directly stored, replace the load value with the stored
20368 // value.
20369 if (auto V = ForwardStoreValueToDirectLoad(LD))
20370 return V;
20371
20372 // Try to infer better alignment information than the load already has.
20373 if (OptLevel != CodeGenOptLevel::None && LD->isUnindexed() &&
20374 !LD->isAtomic()) {
20375 if (MaybeAlign Alignment = DAG.InferPtrAlign(Ptr)) {
20376 if (*Alignment > LD->getAlign() &&
20377 isAligned(*Alignment, LD->getSrcValueOffset())) {
20378 SDValue NewLoad = DAG.getExtLoad(
20379 LD->getExtensionType(), SDLoc(N), LD->getValueType(0), Chain, Ptr,
20380 LD->getPointerInfo(), LD->getMemoryVT(), *Alignment,
20381 LD->getMemOperand()->getFlags(), LD->getAAInfo());
20382 // NewLoad will always be N as we are only refining the alignment
20383 assert(NewLoad.getNode() == N);
20384 (void)NewLoad;
20385 }
20386 }
20387 }
20388
20389 if (LD->isUnindexed()) {
20390 // Walk up chain skipping non-aliasing memory nodes.
20391 SDValue BetterChain = FindBetterChain(LD, Chain);
20392
20393 // If there is a better chain.
20394 if (Chain != BetterChain) {
20395 SDValue ReplLoad;
20396
20397 // Replace the chain to void dependency.
20398 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
20399 ReplLoad = DAG.getLoad(N->getValueType(0), SDLoc(LD),
20400 BetterChain, Ptr, LD->getMemOperand());
20401 } else {
20402 ReplLoad = DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD),
20403 LD->getValueType(0),
20404 BetterChain, Ptr, LD->getMemoryVT(),
20405 LD->getMemOperand());
20406 }
20407
20408 // Create token factor to keep old chain connected.
20409 SDValue Token = DAG.getNode(ISD::TokenFactor, SDLoc(N),
20410 MVT::Other, Chain, ReplLoad.getValue(1));
20411
20412 // Replace uses with load result and token factor
20413 return CombineTo(N, ReplLoad.getValue(0), Token);
20414 }
20415 }
20416
20417 // Try transforming N to an indexed load.
20418 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
20419 return SDValue(N, 0);
20420
20421 // Try to slice up N to more direct loads if the slices are mapped to
20422 // different register banks or pairing can take place.
20423 if (SliceUpLoad(N))
20424 return SDValue(N, 0);
20425
20426 return SDValue();
20427}
20428
20429namespace {
20430
20431/// Helper structure used to slice a load in smaller loads.
20432/// Basically a slice is obtained from the following sequence:
20433/// Origin = load Ty1, Base
20434/// Shift = srl Ty1 Origin, CstTy Amount
20435/// Inst = trunc Shift to Ty2
20436///
20437/// Then, it will be rewritten into:
20438/// Slice = load SliceTy, Base + SliceOffset
20439/// [Inst = zext Slice to Ty2], only if SliceTy <> Ty2
20440///
20441/// SliceTy is deduced from the number of bits that are actually used to
20442/// build Inst.
20443struct LoadedSlice {
20444 /// Helper structure used to compute the cost of a slice.
20445 struct Cost {
20446 /// Are we optimizing for code size.
20447 bool ForCodeSize = false;
20448
20449 /// Various cost.
20450 unsigned Loads = 0;
20451 unsigned Truncates = 0;
20452 unsigned CrossRegisterBanksCopies = 0;
20453 unsigned ZExts = 0;
20454 unsigned Shift = 0;
20455
20456 explicit Cost(bool ForCodeSize) : ForCodeSize(ForCodeSize) {}
20457
20458 /// Get the cost of one isolated slice.
20459 Cost(const LoadedSlice &LS, bool ForCodeSize)
20460 : ForCodeSize(ForCodeSize), Loads(1) {
20461 EVT TruncType = LS.Inst->getValueType(0);
20462 EVT LoadedType = LS.getLoadedType();
20463 if (TruncType != LoadedType &&
20464 !LS.DAG->getTargetLoweringInfo().isZExtFree(LoadedType, TruncType))
20465 ZExts = 1;
20466 }
20467
20468 /// Account for slicing gain in the current cost.
20469 /// Slicing provide a few gains like removing a shift or a
20470 /// truncate. This method allows to grow the cost of the original
20471 /// load with the gain from this slice.
20472 void addSliceGain(const LoadedSlice &LS) {
20473 // Each slice saves a truncate.
20474 const TargetLowering &TLI = LS.DAG->getTargetLoweringInfo();
20475 if (!TLI.isTruncateFree(LS.Inst->getOperand(0), LS.Inst->getValueType(0)))
20476 ++Truncates;
20477 // If there is a shift amount, this slice gets rid of it.
20478 if (LS.Shift)
20479 ++Shift;
20480 // If this slice can merge a cross register bank copy, account for it.
20481 if (LS.canMergeExpensiveCrossRegisterBankCopy())
20482 ++CrossRegisterBanksCopies;
20483 }
20484
20485 Cost &operator+=(const Cost &RHS) {
20486 Loads += RHS.Loads;
20487 Truncates += RHS.Truncates;
20488 CrossRegisterBanksCopies += RHS.CrossRegisterBanksCopies;
20489 ZExts += RHS.ZExts;
20490 Shift += RHS.Shift;
20491 return *this;
20492 }
20493
20494 bool operator==(const Cost &RHS) const {
20495 return Loads == RHS.Loads && Truncates == RHS.Truncates &&
20496 CrossRegisterBanksCopies == RHS.CrossRegisterBanksCopies &&
20497 ZExts == RHS.ZExts && Shift == RHS.Shift;
20498 }
20499
20500 bool operator!=(const Cost &RHS) const { return !(*this == RHS); }
20501
20502 bool operator<(const Cost &RHS) const {
20503 // Assume cross register banks copies are as expensive as loads.
20504 // FIXME: Do we want some more target hooks?
20505 unsigned ExpensiveOpsLHS = Loads + CrossRegisterBanksCopies;
20506 unsigned ExpensiveOpsRHS = RHS.Loads + RHS.CrossRegisterBanksCopies;
20507 // Unless we are optimizing for code size, consider the
20508 // expensive operation first.
20509 if (!ForCodeSize && ExpensiveOpsLHS != ExpensiveOpsRHS)
20510 return ExpensiveOpsLHS < ExpensiveOpsRHS;
20511 return (Truncates + ZExts + Shift + ExpensiveOpsLHS) <
20512 (RHS.Truncates + RHS.ZExts + RHS.Shift + ExpensiveOpsRHS);
20513 }
20514
20515 bool operator>(const Cost &RHS) const { return RHS < *this; }
20516
20517 bool operator<=(const Cost &RHS) const { return !(RHS < *this); }
20518
20519 bool operator>=(const Cost &RHS) const { return !(*this < RHS); }
20520 };
20521
20522 // The last instruction that represent the slice. This should be a
20523 // truncate instruction.
20524 SDNode *Inst;
20525
20526 // The original load instruction.
20527 LoadSDNode *Origin;
20528
20529 // The right shift amount in bits from the original load.
20530 unsigned Shift;
20531
20532 // The DAG from which Origin came from.
20533 // This is used to get some contextual information about legal types, etc.
20534 SelectionDAG *DAG;
20535
20536 LoadedSlice(SDNode *Inst = nullptr, LoadSDNode *Origin = nullptr,
20537 unsigned Shift = 0, SelectionDAG *DAG = nullptr)
20538 : Inst(Inst), Origin(Origin), Shift(Shift), DAG(DAG) {}
20539
20540 /// Get the bits used in a chunk of bits \p BitWidth large.
20541 /// \return Result is \p BitWidth and has used bits set to 1 and
20542 /// not used bits set to 0.
20543 APInt getUsedBits() const {
20544 // Reproduce the trunc(lshr) sequence:
20545 // - Start from the truncated value.
20546 // - Zero extend to the desired bit width.
20547 // - Shift left.
20548 assert(Origin && "No original load to compare against.");
20549 unsigned BitWidth = Origin->getValueSizeInBits(0);
20550 assert(Inst && "This slice is not bound to an instruction");
20551 assert(Inst->getValueSizeInBits(0) <= BitWidth &&
20552 "Extracted slice is bigger than the whole type!");
20553 APInt UsedBits(Inst->getValueSizeInBits(0), 0);
20554 UsedBits.setAllBits();
20555 UsedBits = UsedBits.zext(BitWidth);
20556 UsedBits <<= Shift;
20557 return UsedBits;
20558 }
20559
20560 /// Get the size of the slice to be loaded in bytes.
20561 unsigned getLoadedSize() const {
20562 unsigned SliceSize = getUsedBits().popcount();
20563 assert(!(SliceSize & 0x7) && "Size is not a multiple of a byte.");
20564 return SliceSize / 8;
20565 }
20566
20567 /// Get the type that will be loaded for this slice.
20568 /// Note: This may not be the final type for the slice.
20569 EVT getLoadedType() const {
20570 assert(DAG && "Missing context");
20571 LLVMContext &Ctxt = *DAG->getContext();
20572 return EVT::getIntegerVT(Ctxt, getLoadedSize() * 8);
20573 }
20574
20575 /// Get the alignment of the load used for this slice.
20576 Align getAlign() const {
20577 Align Alignment = Origin->getAlign();
20578 uint64_t Offset = getOffsetFromBase();
20579 if (Offset != 0)
20580 Alignment = commonAlignment(Alignment, Alignment.value() + Offset);
20581 return Alignment;
20582 }
20583
20584 /// Check if this slice can be rewritten with legal operations.
20585 bool isLegal() const {
20586 // An invalid slice is not legal.
20587 if (!Origin || !Inst || !DAG)
20588 return false;
20589
20590 // Offsets are for indexed load only, we do not handle that.
20591 if (!Origin->getOffset().isUndef())
20592 return false;
20593
20594 const TargetLowering &TLI = DAG->getTargetLoweringInfo();
20595
20596 // Check that the type is legal.
20597 EVT SliceType = getLoadedType();
20598 if (!TLI.isTypeLegal(SliceType))
20599 return false;
20600
20601 // Check that the load is legal for this type.
20602 if (!TLI.isOperationLegal(ISD::LOAD, SliceType))
20603 return false;
20604
20605 // Check that the offset can be computed.
20606 // 1. Check its type.
20607 EVT PtrType = Origin->getBasePtr().getValueType();
20608 if (PtrType == MVT::Untyped || PtrType.isExtended())
20609 return false;
20610
20611 // 2. Check that it fits in the immediate.
20612 if (!TLI.isLegalAddImmediate(getOffsetFromBase()))
20613 return false;
20614
20615 // 3. Check that the computation is legal.
20616 if (!TLI.isOperationLegal(ISD::ADD, PtrType))
20617 return false;
20618
20619 // Check that the zext is legal if it needs one.
20620 EVT TruncateType = Inst->getValueType(0);
20621 if (TruncateType != SliceType &&
20622 !TLI.isOperationLegal(ISD::ZERO_EXTEND, TruncateType))
20623 return false;
20624
20625 return true;
20626 }
20627
20628 /// Get the offset in bytes of this slice in the original chunk of
20629 /// bits.
20630 /// \pre DAG != nullptr.
20631 uint64_t getOffsetFromBase() const {
20632 assert(DAG && "Missing context.");
20633 bool IsBigEndian = DAG->getDataLayout().isBigEndian();
20634 assert(!(Shift & 0x7) && "Shifts not aligned on Bytes are not supported.");
20635 uint64_t Offset = Shift / 8;
20636 unsigned TySizeInBytes = Origin->getValueSizeInBits(0) / 8;
20637 assert(!(Origin->getValueSizeInBits(0) & 0x7) &&
20638 "The size of the original loaded type is not a multiple of a"
20639 " byte.");
20640 // If Offset is bigger than TySizeInBytes, it means we are loading all
20641 // zeros. This should have been optimized before in the process.
20642 assert(TySizeInBytes > Offset &&
20643 "Invalid shift amount for given loaded size");
20644 if (IsBigEndian)
20645 Offset = TySizeInBytes - Offset - getLoadedSize();
20646 return Offset;
20647 }
20648
20649 /// Generate the sequence of instructions to load the slice
20650 /// represented by this object and redirect the uses of this slice to
20651 /// this new sequence of instructions.
20652 /// \pre this->Inst && this->Origin are valid Instructions and this
20653 /// object passed the legal check: LoadedSlice::isLegal returned true.
20654 /// \return The last instruction of the sequence used to load the slice.
20655 SDValue loadSlice() const {
20656 assert(Inst && Origin && "Unable to replace a non-existing slice.");
20657 const SDValue &OldBaseAddr = Origin->getBasePtr();
20658 SDValue BaseAddr = OldBaseAddr;
20659 // Get the offset in that chunk of bytes w.r.t. the endianness.
20660 int64_t Offset = static_cast<int64_t>(getOffsetFromBase());
20661 assert(Offset >= 0 && "Offset too big to fit in int64_t!");
20662 if (Offset) {
20663 // BaseAddr = BaseAddr + Offset.
20664 EVT ArithType = BaseAddr.getValueType();
20665 SDLoc DL(Origin);
20666 BaseAddr = DAG->getNode(ISD::ADD, DL, ArithType, BaseAddr,
20667 DAG->getConstant(Offset, DL, ArithType));
20668 }
20669
20670 // Create the type of the loaded slice according to its size.
20671 EVT SliceType = getLoadedType();
20672
20673 // Create the load for the slice.
20674 SDValue LastInst =
20675 DAG->getLoad(SliceType, SDLoc(Origin), Origin->getChain(), BaseAddr,
20677 Origin->getMemOperand()->getFlags());
20678 // If the final type is not the same as the loaded type, this means that
20679 // we have to pad with zero. Create a zero extend for that.
20680 EVT FinalType = Inst->getValueType(0);
20681 if (SliceType != FinalType)
20682 LastInst =
20683 DAG->getNode(ISD::ZERO_EXTEND, SDLoc(LastInst), FinalType, LastInst);
20684 return LastInst;
20685 }
20686
20687 /// Check if this slice can be merged with an expensive cross register
20688 /// bank copy. E.g.,
20689 /// i = load i32
20690 /// f = bitcast i32 i to float
20691 bool canMergeExpensiveCrossRegisterBankCopy() const {
20692 if (!Inst || !Inst->hasOneUse())
20693 return false;
20694 SDNode *User = *Inst->user_begin();
20695 if (User->getOpcode() != ISD::BITCAST)
20696 return false;
20697 assert(DAG && "Missing context");
20698 const TargetLowering &TLI = DAG->getTargetLoweringInfo();
20699 EVT ResVT = User->getValueType(0);
20700 const TargetRegisterClass *ResRC =
20701 TLI.getRegClassFor(ResVT.getSimpleVT(), User->isDivergent());
20702 const TargetRegisterClass *ArgRC =
20703 TLI.getRegClassFor(User->getOperand(0).getValueType().getSimpleVT(),
20704 User->getOperand(0)->isDivergent());
20705 if (ArgRC == ResRC || !TLI.isOperationLegal(ISD::LOAD, ResVT))
20706 return false;
20707
20708 // At this point, we know that we perform a cross-register-bank copy.
20709 // Check if it is expensive.
20710 const TargetRegisterInfo *TRI = DAG->getSubtarget().getRegisterInfo();
20711 // Assume bitcasts are cheap, unless both register classes do not
20712 // explicitly share a common sub class.
20713 if (!TRI || TRI->getCommonSubClass(ArgRC, ResRC))
20714 return false;
20715
20716 // Check if it will be merged with the load.
20717 // 1. Check the alignment / fast memory access constraint.
20718 unsigned IsFast = 0;
20719 if (!TLI.allowsMemoryAccess(*DAG->getContext(), DAG->getDataLayout(), ResVT,
20720 Origin->getAddressSpace(), getAlign(),
20721 Origin->getMemOperand()->getFlags(), &IsFast) ||
20722 !IsFast)
20723 return false;
20724
20725 // 2. Check that the load is a legal operation for that type.
20726 if (!TLI.isOperationLegal(ISD::LOAD, ResVT))
20727 return false;
20728
20729 // 3. Check that we do not have a zext in the way.
20730 if (Inst->getValueType(0) != getLoadedType())
20731 return false;
20732
20733 return true;
20734 }
20735};
20736
20737} // end anonymous namespace
20738
20739/// Check that all bits set in \p UsedBits form a dense region, i.e.,
20740/// \p UsedBits looks like 0..0 1..1 0..0.
20741static bool areUsedBitsDense(const APInt &UsedBits) {
20742 // If all the bits are one, this is dense!
20743 if (UsedBits.isAllOnes())
20744 return true;
20745
20746 // Get rid of the unused bits on the right.
20747 APInt NarrowedUsedBits = UsedBits.lshr(UsedBits.countr_zero());
20748 // Get rid of the unused bits on the left.
20749 if (NarrowedUsedBits.countl_zero())
20750 NarrowedUsedBits = NarrowedUsedBits.trunc(NarrowedUsedBits.getActiveBits());
20751 // Check that the chunk of bits is completely used.
20752 return NarrowedUsedBits.isAllOnes();
20753}
20754
20755/// Check whether or not \p First and \p Second are next to each other
20756/// in memory. This means that there is no hole between the bits loaded
20757/// by \p First and the bits loaded by \p Second.
20758static bool areSlicesNextToEachOther(const LoadedSlice &First,
20759 const LoadedSlice &Second) {
20760 assert(First.Origin == Second.Origin && First.Origin &&
20761 "Unable to match different memory origins.");
20762 APInt UsedBits = First.getUsedBits();
20763 assert((UsedBits & Second.getUsedBits()) == 0 &&
20764 "Slices are not supposed to overlap.");
20765 UsedBits |= Second.getUsedBits();
20766 return areUsedBitsDense(UsedBits);
20767}
20768
20769/// Adjust the \p GlobalLSCost according to the target
20770/// paring capabilities and the layout of the slices.
20771/// \pre \p GlobalLSCost should account for at least as many loads as
20772/// there is in the slices in \p LoadedSlices.
20774 LoadedSlice::Cost &GlobalLSCost) {
20775 unsigned NumberOfSlices = LoadedSlices.size();
20776 // If there is less than 2 elements, no pairing is possible.
20777 if (NumberOfSlices < 2)
20778 return;
20779
20780 // Sort the slices so that elements that are likely to be next to each
20781 // other in memory are next to each other in the list.
20782 llvm::sort(LoadedSlices, [](const LoadedSlice &LHS, const LoadedSlice &RHS) {
20783 assert(LHS.Origin == RHS.Origin && "Different bases not implemented.");
20784 return LHS.getOffsetFromBase() < RHS.getOffsetFromBase();
20785 });
20786 const TargetLowering &TLI = LoadedSlices[0].DAG->getTargetLoweringInfo();
20787 // First (resp. Second) is the first (resp. Second) potentially candidate
20788 // to be placed in a paired load.
20789 const LoadedSlice *First = nullptr;
20790 const LoadedSlice *Second = nullptr;
20791 for (unsigned CurrSlice = 0; CurrSlice < NumberOfSlices; ++CurrSlice,
20792 // Set the beginning of the pair.
20793 First = Second) {
20794 Second = &LoadedSlices[CurrSlice];
20795
20796 // If First is NULL, it means we start a new pair.
20797 // Get to the next slice.
20798 if (!First)
20799 continue;
20800
20801 EVT LoadedType = First->getLoadedType();
20802
20803 // If the types of the slices are different, we cannot pair them.
20804 if (LoadedType != Second->getLoadedType())
20805 continue;
20806
20807 // Check if the target supplies paired loads for this type.
20808 Align RequiredAlignment;
20809 if (!TLI.hasPairedLoad(LoadedType, RequiredAlignment)) {
20810 // move to the next pair, this type is hopeless.
20811 Second = nullptr;
20812 continue;
20813 }
20814 // Check if we meet the alignment requirement.
20815 if (First->getAlign() < RequiredAlignment)
20816 continue;
20817
20818 // Check that both loads are next to each other in memory.
20819 if (!areSlicesNextToEachOther(*First, *Second))
20820 continue;
20821
20822 assert(GlobalLSCost.Loads > 0 && "We save more loads than we created!");
20823 --GlobalLSCost.Loads;
20824 // Move to the next pair.
20825 Second = nullptr;
20826 }
20827}
20828
20829/// Check the profitability of all involved LoadedSlice.
20830/// Currently, it is considered profitable if there is exactly two
20831/// involved slices (1) which are (2) next to each other in memory, and
20832/// whose cost (\see LoadedSlice::Cost) is smaller than the original load (3).
20833///
20834/// Note: The order of the elements in \p LoadedSlices may be modified, but not
20835/// the elements themselves.
20836///
20837/// FIXME: When the cost model will be mature enough, we can relax
20838/// constraints (1) and (2).
20840 const APInt &UsedBits, bool ForCodeSize) {
20841 unsigned NumberOfSlices = LoadedSlices.size();
20843 return NumberOfSlices > 1;
20844
20845 // Check (1).
20846 if (NumberOfSlices != 2)
20847 return false;
20848
20849 // Check (2).
20850 if (!areUsedBitsDense(UsedBits))
20851 return false;
20852
20853 // Check (3).
20854 LoadedSlice::Cost OrigCost(ForCodeSize), GlobalSlicingCost(ForCodeSize);
20855 // The original code has one big load.
20856 OrigCost.Loads = 1;
20857 for (unsigned CurrSlice = 0; CurrSlice < NumberOfSlices; ++CurrSlice) {
20858 const LoadedSlice &LS = LoadedSlices[CurrSlice];
20859 // Accumulate the cost of all the slices.
20860 LoadedSlice::Cost SliceCost(LS, ForCodeSize);
20861 GlobalSlicingCost += SliceCost;
20862
20863 // Account as cost in the original configuration the gain obtained
20864 // with the current slices.
20865 OrigCost.addSliceGain(LS);
20866 }
20867
20868 // If the target supports paired load, adjust the cost accordingly.
20869 adjustCostForPairing(LoadedSlices, GlobalSlicingCost);
20870 return OrigCost > GlobalSlicingCost;
20871}
20872
20873/// If the given load, \p LI, is used only by trunc or trunc(lshr)
20874/// operations, split it in the various pieces being extracted.
20875///
20876/// This sort of thing is introduced by SROA.
20877/// This slicing takes care not to insert overlapping loads.
20878/// \pre LI is a simple load (i.e., not an atomic or volatile load).
20879bool DAGCombiner::SliceUpLoad(SDNode *N) {
20880 if (Level < AfterLegalizeDAG)
20881 return false;
20882
20883 LoadSDNode *LD = cast<LoadSDNode>(N);
20884 if (!LD->isSimple() || !ISD::isNormalLoad(LD) ||
20885 !LD->getValueType(0).isInteger())
20886 return false;
20887
20888 // The algorithm to split up a load of a scalable vector into individual
20889 // elements currently requires knowing the length of the loaded type,
20890 // so will need adjusting to work on scalable vectors.
20891 if (LD->getValueType(0).isScalableVector())
20892 return false;
20893
20894 // Keep track of already used bits to detect overlapping values.
20895 // In that case, we will just abort the transformation.
20896 APInt UsedBits(LD->getValueSizeInBits(0), 0);
20897
20898 SmallVector<LoadedSlice, 4> LoadedSlices;
20899
20900 // Check if this load is used as several smaller chunks of bits.
20901 // Basically, look for uses in trunc or trunc(lshr) and record a new chain
20902 // of computation for each trunc.
20903 for (SDUse &U : LD->uses()) {
20904 // Skip the uses of the chain.
20905 if (U.getResNo() != 0)
20906 continue;
20907
20908 SDNode *User = U.getUser();
20909 unsigned Shift = 0;
20910
20911 // Check if this is a trunc(lshr).
20912 if (User->getOpcode() == ISD::SRL && User->hasOneUse() &&
20913 isa<ConstantSDNode>(User->getOperand(1))) {
20914 Shift = User->getConstantOperandVal(1);
20915 User = *User->user_begin();
20916 }
20917
20918 // At this point, User is a Truncate, iff we encountered, trunc or
20919 // trunc(lshr).
20920 if (User->getOpcode() != ISD::TRUNCATE)
20921 return false;
20922
20923 // The width of the type must be a power of 2 and greater than 8-bits.
20924 // Otherwise the load cannot be represented in LLVM IR.
20925 // Moreover, if we shifted with a non-8-bits multiple, the slice
20926 // will be across several bytes. We do not support that.
20927 unsigned Width = User->getValueSizeInBits(0);
20928 if (Width < 8 || !isPowerOf2_32(Width) || (Shift & 0x7))
20929 return false;
20930
20931 // Build the slice for this chain of computations.
20932 LoadedSlice LS(User, LD, Shift, &DAG);
20933 APInt CurrentUsedBits = LS.getUsedBits();
20934
20935 // Check if this slice overlaps with another.
20936 if ((CurrentUsedBits & UsedBits) != 0)
20937 return false;
20938 // Update the bits used globally.
20939 UsedBits |= CurrentUsedBits;
20940
20941 // Check if the new slice would be legal.
20942 if (!LS.isLegal())
20943 return false;
20944
20945 // Record the slice.
20946 LoadedSlices.push_back(LS);
20947 }
20948
20949 // Abort slicing if it does not seem to be profitable.
20950 if (!isSlicingProfitable(LoadedSlices, UsedBits, ForCodeSize))
20951 return false;
20952
20953 ++SlicedLoads;
20954
20955 // Rewrite each chain to use an independent load.
20956 // By construction, each chain can be represented by a unique load.
20957
20958 // Prepare the argument for the new token factor for all the slices.
20959 SmallVector<SDValue, 8> ArgChains;
20960 for (const LoadedSlice &LS : LoadedSlices) {
20961 SDValue SliceInst = LS.loadSlice();
20962 CombineTo(LS.Inst, SliceInst, true);
20963 if (SliceInst.getOpcode() != ISD::LOAD)
20964 SliceInst = SliceInst.getOperand(0);
20965 assert(SliceInst->getOpcode() == ISD::LOAD &&
20966 "It takes more than a zext to get to the loaded slice!!");
20967 ArgChains.push_back(SliceInst.getValue(1));
20968 }
20969
20970 SDValue Chain = DAG.getNode(ISD::TokenFactor, SDLoc(LD), MVT::Other,
20971 ArgChains);
20972 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), Chain);
20973 AddToWorklist(Chain.getNode());
20974 return true;
20975}
20976
20977/// Check to see if V is (and load (ptr), imm), where the load is having
20978/// specific bytes cleared out. If so, return the byte size being masked out
20979/// and the shift amount.
20980static std::pair<unsigned, unsigned>
20982 std::pair<unsigned, unsigned> Result(0, 0);
20983
20984 // Check for the structure we're looking for.
20985 if (V->getOpcode() != ISD::AND ||
20986 !isa<ConstantSDNode>(V->getOperand(1)) ||
20987 !ISD::isNormalLoad(V->getOperand(0).getNode()))
20988 return Result;
20989
20990 // Check the chain and pointer.
20991 LoadSDNode *LD = cast<LoadSDNode>(V->getOperand(0));
20992 if (LD->getBasePtr() != Ptr) return Result; // Not from same pointer.
20993
20994 // This only handles simple types.
20995 if (V.getValueType() != MVT::i16 &&
20996 V.getValueType() != MVT::i32 &&
20997 V.getValueType() != MVT::i64)
20998 return Result;
20999
21000 // Check the constant mask. Invert it so that the bits being masked out are
21001 // 0 and the bits being kept are 1. Use getSExtValue so that leading bits
21002 // follow the sign bit for uniformity.
21003 uint64_t NotMask = ~cast<ConstantSDNode>(V->getOperand(1))->getSExtValue();
21004 unsigned NotMaskLZ = llvm::countl_zero(NotMask);
21005 if (NotMaskLZ & 7) return Result; // Must be multiple of a byte.
21006 unsigned NotMaskTZ = llvm::countr_zero(NotMask);
21007 if (NotMaskTZ & 7) return Result; // Must be multiple of a byte.
21008 if (NotMaskLZ == 64) return Result; // All zero mask.
21009
21010 // See if we have a continuous run of bits. If so, we have 0*1+0*
21011 if (llvm::countr_one(NotMask >> NotMaskTZ) + NotMaskTZ + NotMaskLZ != 64)
21012 return Result;
21013
21014 // Adjust NotMaskLZ down to be from the actual size of the int instead of i64.
21015 if (V.getValueType() != MVT::i64 && NotMaskLZ)
21016 NotMaskLZ -= 64-V.getValueSizeInBits();
21017
21018 unsigned MaskedBytes = (V.getValueSizeInBits()-NotMaskLZ-NotMaskTZ)/8;
21019 switch (MaskedBytes) {
21020 case 1:
21021 case 2:
21022 case 4: break;
21023 default: return Result; // All one mask, or 5-byte mask.
21024 }
21025
21026 // Verify that the first bit starts at a multiple of mask so that the access
21027 // is aligned the same as the access width.
21028 if (NotMaskTZ && NotMaskTZ/8 % MaskedBytes) return Result;
21029
21030 // For narrowing to be valid, it must be the case that the load the
21031 // immediately preceding memory operation before the store.
21032 if (LD == Chain.getNode())
21033 ; // ok.
21034 else if (Chain->getOpcode() == ISD::TokenFactor &&
21035 SDValue(LD, 1).hasOneUse()) {
21036 // LD has only 1 chain use so they are no indirect dependencies.
21037 if (!LD->isOperandOf(Chain.getNode()))
21038 return Result;
21039 } else
21040 return Result; // Fail.
21041
21042 Result.first = MaskedBytes;
21043 Result.second = NotMaskTZ/8;
21044 return Result;
21045}
21046
21047/// Check to see if IVal is something that provides a value as specified by
21048/// MaskInfo. If so, replace the specified store with a narrower store of
21049/// truncated IVal.
21050static SDValue
21051ShrinkLoadReplaceStoreWithStore(const std::pair<unsigned, unsigned> &MaskInfo,
21052 SDValue IVal, StoreSDNode *St,
21053 DAGCombiner *DC) {
21054 unsigned NumBytes = MaskInfo.first;
21055 unsigned ByteShift = MaskInfo.second;
21056 SelectionDAG &DAG = DC->getDAG();
21057
21058 // Check to see if IVal is all zeros in the part being masked in by the 'or'
21059 // that uses this. If not, this is not a replacement.
21060 APInt Mask = ~APInt::getBitsSet(IVal.getValueSizeInBits(),
21061 ByteShift*8, (ByteShift+NumBytes)*8);
21062 if (!DAG.MaskedValueIsZero(IVal, Mask)) return SDValue();
21063
21064 // Check that it is legal on the target to do this. It is legal if the new
21065 // VT we're shrinking to (i8/i16/i32) is legal or we're still before type
21066 // legalization. If the source type is legal, but the store type isn't, see
21067 // if we can use a truncating store.
21068 MVT VT = MVT::getIntegerVT(NumBytes * 8);
21069 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
21070 bool UseTruncStore;
21071 if (DC->isTypeLegal(VT))
21072 UseTruncStore = false;
21073 else if (TLI.isTypeLegal(IVal.getValueType()) &&
21074 TLI.isTruncStoreLegal(IVal.getValueType(), VT))
21075 UseTruncStore = true;
21076 else
21077 return SDValue();
21078
21079 // Can't do this for indexed stores.
21080 if (St->isIndexed())
21081 return SDValue();
21082
21083 // Check that the target doesn't think this is a bad idea.
21084 if (St->getMemOperand() &&
21085 !TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), VT,
21086 *St->getMemOperand()))
21087 return SDValue();
21088
21089 // Okay, we can do this! Replace the 'St' store with a store of IVal that is
21090 // shifted by ByteShift and truncated down to NumBytes.
21091 if (ByteShift) {
21092 SDLoc DL(IVal);
21093 IVal = DAG.getNode(
21094 ISD::SRL, DL, IVal.getValueType(), IVal,
21095 DAG.getShiftAmountConstant(ByteShift * 8, IVal.getValueType(), DL));
21096 }
21097
21098 // Figure out the offset for the store and the alignment of the access.
21099 unsigned StOffset;
21100 if (DAG.getDataLayout().isLittleEndian())
21101 StOffset = ByteShift;
21102 else
21103 StOffset = IVal.getValueType().getStoreSize() - ByteShift - NumBytes;
21104
21105 SDValue Ptr = St->getBasePtr();
21106 if (StOffset) {
21107 SDLoc DL(IVal);
21109 }
21110
21111 ++OpsNarrowed;
21112 if (UseTruncStore)
21113 return DAG.getTruncStore(St->getChain(), SDLoc(St), IVal, Ptr,
21114 St->getPointerInfo().getWithOffset(StOffset), VT,
21115 St->getBaseAlign());
21116
21117 // Truncate down to the new size.
21118 IVal = DAG.getNode(ISD::TRUNCATE, SDLoc(IVal), VT, IVal);
21119
21120 return DAG.getStore(St->getChain(), SDLoc(St), IVal, Ptr,
21121 St->getPointerInfo().getWithOffset(StOffset),
21122 St->getBaseAlign());
21123}
21124
21125/// Look for sequence of load / op / store where op is one of 'or', 'xor', and
21126/// 'and' of immediates. If 'op' is only touching some of the loaded bits, try
21127/// narrowing the load and store if it would end up being a win for performance
21128/// or code size.
21129SDValue DAGCombiner::ReduceLoadOpStoreWidth(SDNode *N) {
21130 StoreSDNode *ST = cast<StoreSDNode>(N);
21131 if (!ST->isSimple())
21132 return SDValue();
21133
21134 SDValue Chain = ST->getChain();
21135 SDValue Value = ST->getValue();
21136 SDValue Ptr = ST->getBasePtr();
21137 EVT VT = Value.getValueType();
21138
21139 if (ST->isTruncatingStore() || VT.isVector())
21140 return SDValue();
21141
21142 unsigned Opc = Value.getOpcode();
21143
21144 if ((Opc != ISD::OR && Opc != ISD::XOR && Opc != ISD::AND) ||
21145 !Value.hasOneUse())
21146 return SDValue();
21147
21148 // If this is "store (or X, Y), P" and X is "(and (load P), cst)", where cst
21149 // is a byte mask indicating a consecutive number of bytes, check to see if
21150 // Y is known to provide just those bytes. If so, we try to replace the
21151 // load + replace + store sequence with a single (narrower) store, which makes
21152 // the load dead.
21154 std::pair<unsigned, unsigned> MaskedLoad;
21155 MaskedLoad = CheckForMaskedLoad(Value.getOperand(0), Ptr, Chain);
21156 if (MaskedLoad.first)
21157 if (SDValue NewST = ShrinkLoadReplaceStoreWithStore(MaskedLoad,
21158 Value.getOperand(1), ST,this))
21159 return NewST;
21160
21161 // Or is commutative, so try swapping X and Y.
21162 MaskedLoad = CheckForMaskedLoad(Value.getOperand(1), Ptr, Chain);
21163 if (MaskedLoad.first)
21164 if (SDValue NewST = ShrinkLoadReplaceStoreWithStore(MaskedLoad,
21165 Value.getOperand(0), ST,this))
21166 return NewST;
21167 }
21168
21170 return SDValue();
21171
21172 if (Value.getOperand(1).getOpcode() != ISD::Constant)
21173 return SDValue();
21174
21175 SDValue N0 = Value.getOperand(0);
21176 if (ISD::isNormalLoad(N0.getNode()) && N0.hasOneUse() &&
21177 Chain == SDValue(N0.getNode(), 1)) {
21178 LoadSDNode *LD = cast<LoadSDNode>(N0);
21179 if (LD->getBasePtr() != Ptr ||
21180 LD->getPointerInfo().getAddrSpace() !=
21181 ST->getPointerInfo().getAddrSpace())
21182 return SDValue();
21183
21184 // Find the type NewVT to narrow the load / op / store to.
21185 SDValue N1 = Value.getOperand(1);
21186 unsigned BitWidth = N1.getValueSizeInBits();
21187 APInt Imm = N1->getAsAPIntVal();
21188 if (Opc == ISD::AND)
21189 Imm.flipAllBits();
21190 if (Imm == 0 || Imm.isAllOnes())
21191 return SDValue();
21192 // Find least/most significant bit that need to be part of the narrowed
21193 // operation. We assume target will need to address/access full bytes, so
21194 // we make sure to align LSB and MSB at byte boundaries.
21195 unsigned BitsPerByteMask = 7u;
21196 unsigned LSB = Imm.countr_zero() & ~BitsPerByteMask;
21197 unsigned MSB = (Imm.getActiveBits() - 1) | BitsPerByteMask;
21198 unsigned NewBW = NextPowerOf2(MSB - LSB);
21199 EVT NewVT = EVT::getIntegerVT(*DAG.getContext(), NewBW);
21200 // The narrowing should be profitable, the load/store operation should be
21201 // legal (or custom) and the store size should be equal to the NewVT width.
21202 while (NewBW < BitWidth &&
21203 (NewVT.getStoreSizeInBits() != NewBW ||
21204 !TLI.isOperationLegalOrCustom(Opc, NewVT) ||
21206 !TLI.isNarrowingProfitable(N, VT, NewVT)))) {
21207 NewBW = NextPowerOf2(NewBW);
21208 NewVT = EVT::getIntegerVT(*DAG.getContext(), NewBW);
21209 }
21210 if (NewBW >= BitWidth)
21211 return SDValue();
21212
21213 // If we come this far NewVT/NewBW reflect a power-of-2 sized type that is
21214 // large enough to cover all bits that should be modified. This type might
21215 // however be larger than really needed (such as i32 while we actually only
21216 // need to modify one byte). Now we need to find our how to align the memory
21217 // accesses to satisfy preferred alignments as well as avoiding to access
21218 // memory outside the store size of the orignal access.
21219
21220 unsigned VTStoreSize = VT.getStoreSizeInBits().getFixedValue();
21221
21222 // Let ShAmt denote amount of bits to skip, counted from the least
21223 // significant bits of Imm. And let PtrOff how much the pointer needs to be
21224 // offsetted (in bytes) for the new access.
21225 unsigned ShAmt = 0;
21226 uint64_t PtrOff = 0;
21227 for (; ShAmt + NewBW <= VTStoreSize; ShAmt += 8) {
21228 // Make sure the range [ShAmt, ShAmt+NewBW) cover both LSB and MSB.
21229 if (ShAmt > LSB)
21230 return SDValue();
21231 if (ShAmt + NewBW < MSB)
21232 continue;
21233
21234 // Calculate PtrOff.
21235 unsigned PtrAdjustmentInBits = DAG.getDataLayout().isBigEndian()
21236 ? VTStoreSize - NewBW - ShAmt
21237 : ShAmt;
21238 PtrOff = PtrAdjustmentInBits / 8;
21239
21240 // Now check if narrow access is allowed and fast, considering alignments.
21241 unsigned IsFast = 0;
21242 Align NewAlign = commonAlignment(LD->getAlign(), PtrOff);
21243 if (TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), NewVT,
21244 LD->getAddressSpace(), NewAlign,
21245 LD->getMemOperand()->getFlags(), &IsFast) &&
21246 IsFast)
21247 break;
21248 }
21249 // If loop above did not find any accepted ShAmt we need to exit here.
21250 if (ShAmt + NewBW > VTStoreSize)
21251 return SDValue();
21252
21253 APInt NewImm = Imm.lshr(ShAmt).trunc(NewBW);
21254 if (Opc == ISD::AND)
21255 NewImm.flipAllBits();
21256 Align NewAlign = commonAlignment(LD->getAlign(), PtrOff);
21257 SDValue NewPtr =
21258 DAG.getMemBasePlusOffset(Ptr, TypeSize::getFixed(PtrOff), SDLoc(LD));
21259 SDValue NewLD =
21260 DAG.getLoad(NewVT, SDLoc(N0), LD->getChain(), NewPtr,
21261 LD->getPointerInfo().getWithOffset(PtrOff), NewAlign,
21262 LD->getMemOperand()->getFlags(), LD->getAAInfo());
21263 SDValue NewVal = DAG.getNode(Opc, SDLoc(Value), NewVT, NewLD,
21264 DAG.getConstant(NewImm, SDLoc(Value), NewVT));
21265 SDValue NewST =
21266 DAG.getStore(Chain, SDLoc(N), NewVal, NewPtr,
21267 ST->getPointerInfo().getWithOffset(PtrOff), NewAlign);
21268
21269 AddToWorklist(NewPtr.getNode());
21270 AddToWorklist(NewLD.getNode());
21271 AddToWorklist(NewVal.getNode());
21272 WorklistRemover DeadNodes(*this);
21273 DAG.ReplaceAllUsesOfValueWith(N0.getValue(1), NewLD.getValue(1));
21274 ++OpsNarrowed;
21275 return NewST;
21276 }
21277
21278 return SDValue();
21279}
21280
21281/// For a given floating point load / store pair, if the load value isn't used
21282/// by any other operations, then consider transforming the pair to integer
21283/// load / store operations if the target deems the transformation profitable.
21284SDValue DAGCombiner::TransformFPLoadStorePair(SDNode *N) {
21285 StoreSDNode *ST = cast<StoreSDNode>(N);
21286 SDValue Value = ST->getValue();
21287 if (ISD::isNormalStore(ST) && ISD::isNormalLoad(Value.getNode()) &&
21288 Value.hasOneUse()) {
21289 LoadSDNode *LD = cast<LoadSDNode>(Value);
21290 EVT VT = LD->getMemoryVT();
21291 if (!VT.isSimple() || !VT.isFloatingPoint() || VT != ST->getMemoryVT() ||
21292 LD->isNonTemporal() || ST->isNonTemporal() ||
21293 LD->getPointerInfo().getAddrSpace() != 0 ||
21294 ST->getPointerInfo().getAddrSpace() != 0)
21295 return SDValue();
21296
21297 TypeSize VTSize = VT.getSizeInBits();
21298
21299 // We don't know the size of scalable types at compile time so we cannot
21300 // create an integer of the equivalent size.
21301 if (VTSize.isScalable())
21302 return SDValue();
21303
21304 unsigned FastLD = 0, FastST = 0;
21305 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), VTSize.getFixedValue());
21306 if (!TLI.isOperationLegal(ISD::LOAD, IntVT) ||
21307 !TLI.isOperationLegal(ISD::STORE, IntVT) ||
21308 !TLI.isDesirableToTransformToIntegerOp(ISD::LOAD, VT) ||
21309 !TLI.isDesirableToTransformToIntegerOp(ISD::STORE, VT) ||
21310 !TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), IntVT,
21311 *LD->getMemOperand(), &FastLD) ||
21312 !TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(), IntVT,
21313 *ST->getMemOperand(), &FastST) ||
21314 !FastLD || !FastST)
21315 return SDValue();
21316
21317 SDValue NewLD = DAG.getLoad(IntVT, SDLoc(Value), LD->getChain(),
21318 LD->getBasePtr(), LD->getMemOperand());
21319
21320 SDValue NewST = DAG.getStore(ST->getChain(), SDLoc(N), NewLD,
21321 ST->getBasePtr(), ST->getMemOperand());
21322
21323 AddToWorklist(NewLD.getNode());
21324 AddToWorklist(NewST.getNode());
21325 WorklistRemover DeadNodes(*this);
21326 DAG.ReplaceAllUsesOfValueWith(Value.getValue(1), NewLD.getValue(1));
21327 ++LdStFP2Int;
21328 return NewST;
21329 }
21330
21331 return SDValue();
21332}
21333
21334// This is a helper function for visitMUL to check the profitability
21335// of folding (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2).
21336// MulNode is the original multiply, AddNode is (add x, c1),
21337// and ConstNode is c2.
21338//
21339// If the (add x, c1) has multiple uses, we could increase
21340// the number of adds if we make this transformation.
21341// It would only be worth doing this if we can remove a
21342// multiply in the process. Check for that here.
21343// To illustrate:
21344// (A + c1) * c3
21345// (A + c2) * c3
21346// We're checking for cases where we have common "c3 * A" expressions.
21347bool DAGCombiner::isMulAddWithConstProfitable(SDNode *MulNode, SDValue AddNode,
21348 SDValue ConstNode) {
21349 // If the add only has one use, and the target thinks the folding is
21350 // profitable or does not lead to worse code, this would be OK to do.
21351 if (AddNode->hasOneUse() &&
21352 TLI.isMulAddWithConstProfitable(AddNode, ConstNode))
21353 return true;
21354
21355 // Walk all the users of the constant with which we're multiplying.
21356 for (SDNode *User : ConstNode->users()) {
21357 if (User == MulNode) // This use is the one we're on right now. Skip it.
21358 continue;
21359
21360 if (User->getOpcode() == ISD::MUL) { // We have another multiply use.
21361 SDNode *OtherOp;
21362 SDNode *MulVar = AddNode.getOperand(0).getNode();
21363
21364 // OtherOp is what we're multiplying against the constant.
21365 if (User->getOperand(0) == ConstNode)
21366 OtherOp = User->getOperand(1).getNode();
21367 else
21368 OtherOp = User->getOperand(0).getNode();
21369
21370 // Check to see if multiply is with the same operand of our "add".
21371 //
21372 // ConstNode = CONST
21373 // User = ConstNode * A <-- visiting User. OtherOp is A.
21374 // ...
21375 // AddNode = (A + c1) <-- MulVar is A.
21376 // = AddNode * ConstNode <-- current visiting instruction.
21377 //
21378 // If we make this transformation, we will have a common
21379 // multiply (ConstNode * A) that we can save.
21380 if (OtherOp == MulVar)
21381 return true;
21382
21383 // Now check to see if a future expansion will give us a common
21384 // multiply.
21385 //
21386 // ConstNode = CONST
21387 // AddNode = (A + c1)
21388 // ... = AddNode * ConstNode <-- current visiting instruction.
21389 // ...
21390 // OtherOp = (A + c2)
21391 // User = OtherOp * ConstNode <-- visiting User.
21392 //
21393 // If we make this transformation, we will have a common
21394 // multiply (CONST * A) after we also do the same transformation
21395 // to the "t2" instruction.
21396 if (OtherOp->getOpcode() == ISD::ADD &&
21398 OtherOp->getOperand(0).getNode() == MulVar)
21399 return true;
21400 }
21401 }
21402
21403 // Didn't find a case where this would be profitable.
21404 return false;
21405}
21406
21407SDValue DAGCombiner::getMergeStoreChains(SmallVectorImpl<MemOpLink> &StoreNodes,
21408 unsigned NumStores) {
21410 SmallPtrSet<const SDNode *, 8> Visited;
21411 SDLoc StoreDL(StoreNodes[0].MemNode);
21412
21413 for (unsigned i = 0; i < NumStores; ++i) {
21414 Visited.insert(StoreNodes[i].MemNode);
21415 }
21416
21417 // don't include nodes that are children or repeated nodes.
21418 for (unsigned i = 0; i < NumStores; ++i) {
21419 if (Visited.insert(StoreNodes[i].MemNode->getChain().getNode()).second)
21420 Chains.push_back(StoreNodes[i].MemNode->getChain());
21421 }
21422
21423 assert(!Chains.empty() && "Chain should have generated a chain");
21424 return DAG.getTokenFactor(StoreDL, Chains);
21425}
21426
21427bool DAGCombiner::hasSameUnderlyingObj(ArrayRef<MemOpLink> StoreNodes) {
21428 const Value *UnderlyingObj = nullptr;
21429 for (const auto &MemOp : StoreNodes) {
21430 const MachineMemOperand *MMO = MemOp.MemNode->getMemOperand();
21431 // Pseudo value like stack frame has its own frame index and size, should
21432 // not use the first store's frame index for other frames.
21433 if (MMO->getPseudoValue())
21434 return false;
21435
21436 if (!MMO->getValue())
21437 return false;
21438
21439 const Value *Obj = getUnderlyingObject(MMO->getValue());
21440
21441 if (UnderlyingObj && UnderlyingObj != Obj)
21442 return false;
21443
21444 if (!UnderlyingObj)
21445 UnderlyingObj = Obj;
21446 }
21447
21448 return true;
21449}
21450
21451bool DAGCombiner::mergeStoresOfConstantsOrVecElts(
21452 SmallVectorImpl<MemOpLink> &StoreNodes, EVT MemVT, unsigned NumStores,
21453 bool IsConstantSrc, bool UseVector, bool UseTrunc) {
21454 // Make sure we have something to merge.
21455 if (NumStores < 2)
21456 return false;
21457
21458 assert((!UseTrunc || !UseVector) &&
21459 "This optimization cannot emit a vector truncating store");
21460
21461 // The latest Node in the DAG.
21462 SDLoc DL(StoreNodes[0].MemNode);
21463
21464 TypeSize ElementSizeBits = MemVT.getStoreSizeInBits();
21465 unsigned SizeInBits = NumStores * ElementSizeBits;
21466 unsigned NumMemElts = MemVT.isVector() ? MemVT.getVectorNumElements() : 1;
21467
21468 std::optional<MachineMemOperand::Flags> Flags;
21469 AAMDNodes AAInfo;
21470 for (unsigned I = 0; I != NumStores; ++I) {
21471 StoreSDNode *St = cast<StoreSDNode>(StoreNodes[I].MemNode);
21472 if (!Flags) {
21473 Flags = St->getMemOperand()->getFlags();
21474 AAInfo = St->getAAInfo();
21475 continue;
21476 }
21477 // Skip merging if there's an inconsistent flag.
21478 if (Flags != St->getMemOperand()->getFlags())
21479 return false;
21480 // Concatenate AA metadata.
21481 AAInfo = AAInfo.concat(St->getAAInfo());
21482 }
21483
21484 EVT StoreTy;
21485 if (UseVector) {
21486 unsigned Elts = NumStores * NumMemElts;
21487 // Get the type for the merged vector store.
21488 StoreTy = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(), Elts);
21489 } else
21490 StoreTy = EVT::getIntegerVT(*DAG.getContext(), SizeInBits);
21491
21492 SDValue StoredVal;
21493 if (UseVector) {
21494 if (IsConstantSrc) {
21495 SmallVector<SDValue, 8> BuildVector;
21496 for (unsigned I = 0; I != NumStores; ++I) {
21497 StoreSDNode *St = cast<StoreSDNode>(StoreNodes[I].MemNode);
21498 SDValue Val = St->getValue();
21499 // If constant is of the wrong type, convert it now. This comes up
21500 // when one of our stores was truncating.
21501 if (MemVT != Val.getValueType()) {
21502 Val = peekThroughBitcasts(Val);
21503 // Deal with constants of wrong size.
21504 if (ElementSizeBits != Val.getValueSizeInBits()) {
21505 auto *C = dyn_cast<ConstantSDNode>(Val);
21506 if (!C)
21507 // Not clear how to truncate FP values.
21508 // TODO: Handle truncation of build_vector constants
21509 return false;
21510
21511 EVT IntMemVT =
21513 Val = DAG.getConstant(C->getAPIntValue()
21514 .zextOrTrunc(Val.getValueSizeInBits())
21515 .zextOrTrunc(ElementSizeBits),
21516 SDLoc(C), IntMemVT);
21517 }
21518 // Make sure correctly size type is the correct type.
21519 Val = DAG.getBitcast(MemVT, Val);
21520 }
21521 BuildVector.push_back(Val);
21522 }
21523 StoredVal = DAG.getNode(MemVT.isVector() ? ISD::CONCAT_VECTORS
21525 DL, StoreTy, BuildVector);
21526 } else {
21528 for (unsigned i = 0; i < NumStores; ++i) {
21529 StoreSDNode *St = cast<StoreSDNode>(StoreNodes[i].MemNode);
21531 // All operands of BUILD_VECTOR / CONCAT_VECTOR must be of
21532 // type MemVT. If the underlying value is not the correct
21533 // type, but it is an extraction of an appropriate vector we
21534 // can recast Val to be of the correct type. This may require
21535 // converting between EXTRACT_VECTOR_ELT and
21536 // EXTRACT_SUBVECTOR.
21537 if ((MemVT != Val.getValueType()) &&
21540 EVT MemVTScalarTy = MemVT.getScalarType();
21541 // We may need to add a bitcast here to get types to line up.
21542 if (MemVTScalarTy != Val.getValueType().getScalarType()) {
21543 Val = DAG.getBitcast(MemVT, Val);
21544 } else if (MemVT.isVector() &&
21546 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, MemVT, Val);
21547 } else {
21548 unsigned OpC = MemVT.isVector() ? ISD::EXTRACT_SUBVECTOR
21550 SDValue Vec = Val.getOperand(0);
21551 SDValue Idx = Val.getOperand(1);
21552 Val = DAG.getNode(OpC, SDLoc(Val), MemVT, Vec, Idx);
21553 }
21554 }
21555 Ops.push_back(Val);
21556 }
21557
21558 // Build the extracted vector elements back into a vector.
21559 StoredVal = DAG.getNode(MemVT.isVector() ? ISD::CONCAT_VECTORS
21561 DL, StoreTy, Ops);
21562 }
21563 } else {
21564 // We should always use a vector store when merging extracted vector
21565 // elements, so this path implies a store of constants.
21566 assert(IsConstantSrc && "Merged vector elements should use vector store");
21567
21568 APInt StoreInt(SizeInBits, 0);
21569
21570 // Construct a single integer constant which is made of the smaller
21571 // constant inputs.
21572 bool IsLE = DAG.getDataLayout().isLittleEndian();
21573 for (unsigned i = 0; i < NumStores; ++i) {
21574 unsigned Idx = IsLE ? (NumStores - 1 - i) : i;
21575 StoreSDNode *St = cast<StoreSDNode>(StoreNodes[Idx].MemNode);
21576
21577 SDValue Val = St->getValue();
21578 Val = peekThroughBitcasts(Val);
21579 StoreInt <<= ElementSizeBits;
21580 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val)) {
21581 StoreInt |= C->getAPIntValue()
21582 .zextOrTrunc(ElementSizeBits)
21583 .zextOrTrunc(SizeInBits);
21584 } else if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Val)) {
21585 StoreInt |= C->getValueAPF()
21586 .bitcastToAPInt()
21587 .zextOrTrunc(ElementSizeBits)
21588 .zextOrTrunc(SizeInBits);
21589 // If fp truncation is necessary give up for now.
21590 if (MemVT.getSizeInBits() != ElementSizeBits)
21591 return false;
21592 } else if (ISD::isBuildVectorOfConstantSDNodes(Val.getNode()) ||
21594 // Not yet handled
21595 return false;
21596 } else {
21597 llvm_unreachable("Invalid constant element type");
21598 }
21599 }
21600
21601 // Create the new Load and Store operations.
21602 StoredVal = DAG.getConstant(StoreInt, DL, StoreTy);
21603 }
21604
21605 LSBaseSDNode *FirstInChain = StoreNodes[0].MemNode;
21606 SDValue NewChain = getMergeStoreChains(StoreNodes, NumStores);
21607 bool CanReusePtrInfo = hasSameUnderlyingObj(StoreNodes);
21608
21609 // make sure we use trunc store if it's necessary to be legal.
21610 // When generate the new widen store, if the first store's pointer info can
21611 // not be reused, discard the pointer info except the address space because
21612 // now the widen store can not be represented by the original pointer info
21613 // which is for the narrow memory object.
21614 SDValue NewStore;
21615 if (!UseTrunc) {
21616 NewStore = DAG.getStore(
21617 NewChain, DL, StoredVal, FirstInChain->getBasePtr(),
21618 CanReusePtrInfo
21619 ? FirstInChain->getPointerInfo()
21620 : MachinePointerInfo(FirstInChain->getPointerInfo().getAddrSpace()),
21621 FirstInChain->getAlign(), *Flags, AAInfo);
21622 } else { // Must be realized as a trunc store
21623 EVT LegalizedStoredValTy =
21624 TLI.getTypeToTransformTo(*DAG.getContext(), StoredVal.getValueType());
21625 unsigned LegalizedStoreSize = LegalizedStoredValTy.getSizeInBits();
21626 ConstantSDNode *C = cast<ConstantSDNode>(StoredVal);
21627 SDValue ExtendedStoreVal =
21628 DAG.getConstant(C->getAPIntValue().zextOrTrunc(LegalizedStoreSize), DL,
21629 LegalizedStoredValTy);
21630 NewStore = DAG.getTruncStore(
21631 NewChain, DL, ExtendedStoreVal, FirstInChain->getBasePtr(),
21632 CanReusePtrInfo
21633 ? FirstInChain->getPointerInfo()
21634 : MachinePointerInfo(FirstInChain->getPointerInfo().getAddrSpace()),
21635 StoredVal.getValueType() /*TVT*/, FirstInChain->getAlign(), *Flags,
21636 AAInfo);
21637 }
21638
21639 // Replace all merged stores with the new store.
21640 for (unsigned i = 0; i < NumStores; ++i)
21641 CombineTo(StoreNodes[i].MemNode, NewStore);
21642
21643 AddToWorklist(NewChain.getNode());
21644 return true;
21645}
21646
21647SDNode *
21648DAGCombiner::getStoreMergeCandidates(StoreSDNode *St,
21649 SmallVectorImpl<MemOpLink> &StoreNodes) {
21650 // This holds the base pointer, index, and the offset in bytes from the base
21651 // pointer. We must have a base and an offset. Do not handle stores to undef
21652 // base pointers.
21653 BaseIndexOffset BasePtr = BaseIndexOffset::match(St, DAG);
21654 if (!BasePtr.getBase().getNode() || BasePtr.getBase().isUndef())
21655 return nullptr;
21656
21658 StoreSource StoreSrc = getStoreSource(Val);
21659 assert(StoreSrc != StoreSource::Unknown && "Expected known source for store");
21660
21661 // Match on loadbaseptr if relevant.
21662 EVT MemVT = St->getMemoryVT();
21663 BaseIndexOffset LBasePtr;
21664 EVT LoadVT;
21665 if (StoreSrc == StoreSource::Load) {
21666 auto *Ld = cast<LoadSDNode>(Val);
21667 LBasePtr = BaseIndexOffset::match(Ld, DAG);
21668 LoadVT = Ld->getMemoryVT();
21669 // Load and store should be the same type.
21670 if (MemVT != LoadVT)
21671 return nullptr;
21672 // Loads must only have one use.
21673 if (!Ld->hasNUsesOfValue(1, 0))
21674 return nullptr;
21675 // The memory operands must not be volatile/indexed/atomic.
21676 // TODO: May be able to relax for unordered atomics (see D66309)
21677 if (!Ld->isSimple() || Ld->isIndexed())
21678 return nullptr;
21679 }
21680 auto CandidateMatch = [&](StoreSDNode *Other, BaseIndexOffset &Ptr,
21681 int64_t &Offset) -> bool {
21682 // The memory operands must not be volatile/indexed/atomic.
21683 // TODO: May be able to relax for unordered atomics (see D66309)
21684 if (!Other->isSimple() || Other->isIndexed())
21685 return false;
21686 // Don't mix temporal stores with non-temporal stores.
21687 if (St->isNonTemporal() != Other->isNonTemporal())
21688 return false;
21690 return false;
21691 SDValue OtherBC = peekThroughBitcasts(Other->getValue());
21692 // Allow merging constants of different types as integers.
21693 bool NoTypeMatch = (MemVT.isInteger()) ? !MemVT.bitsEq(Other->getMemoryVT())
21694 : Other->getMemoryVT() != MemVT;
21695 switch (StoreSrc) {
21696 case StoreSource::Load: {
21697 if (NoTypeMatch)
21698 return false;
21699 // The Load's Base Ptr must also match.
21700 auto *OtherLd = dyn_cast<LoadSDNode>(OtherBC);
21701 if (!OtherLd)
21702 return false;
21703 BaseIndexOffset LPtr = BaseIndexOffset::match(OtherLd, DAG);
21704 if (LoadVT != OtherLd->getMemoryVT())
21705 return false;
21706 // Loads must only have one use.
21707 if (!OtherLd->hasNUsesOfValue(1, 0))
21708 return false;
21709 // The memory operands must not be volatile/indexed/atomic.
21710 // TODO: May be able to relax for unordered atomics (see D66309)
21711 if (!OtherLd->isSimple() || OtherLd->isIndexed())
21712 return false;
21713 // Don't mix temporal loads with non-temporal loads.
21714 if (cast<LoadSDNode>(Val)->isNonTemporal() != OtherLd->isNonTemporal())
21715 return false;
21717 *OtherLd))
21718 return false;
21719 if (!(LBasePtr.equalBaseIndex(LPtr, DAG)))
21720 return false;
21721 break;
21722 }
21723 case StoreSource::Constant:
21724 if (NoTypeMatch)
21725 return false;
21726 if (getStoreSource(OtherBC) != StoreSource::Constant)
21727 return false;
21728 break;
21729 case StoreSource::Extract:
21730 // Do not merge truncated stores here.
21731 if (Other->isTruncatingStore())
21732 return false;
21733 if (!MemVT.bitsEq(OtherBC.getValueType()))
21734 return false;
21735 if (OtherBC.getOpcode() != ISD::EXTRACT_VECTOR_ELT &&
21736 OtherBC.getOpcode() != ISD::EXTRACT_SUBVECTOR)
21737 return false;
21738 break;
21739 default:
21740 llvm_unreachable("Unhandled store source for merging");
21741 }
21743 return (BasePtr.equalBaseIndex(Ptr, DAG, Offset));
21744 };
21745
21746 // We are looking for a root node which is an ancestor to all mergable
21747 // stores. We search up through a load, to our root and then down
21748 // through all children. For instance we will find Store{1,2,3} if
21749 // St is Store1, Store2. or Store3 where the root is not a load
21750 // which always true for nonvolatile ops. TODO: Expand
21751 // the search to find all valid candidates through multiple layers of loads.
21752 //
21753 // Root
21754 // |-------|-------|
21755 // Load Load Store3
21756 // | |
21757 // Store1 Store2
21758 //
21759 // FIXME: We should be able to climb and
21760 // descend TokenFactors to find candidates as well.
21761
21762 SDNode *RootNode = St->getChain().getNode();
21763 // Bail out if we already analyzed this root node and found nothing.
21764 if (ChainsWithoutMergeableStores.contains(RootNode))
21765 return nullptr;
21766
21767 // Check if the pair of StoreNode and the RootNode already bail out many
21768 // times which is over the limit in dependence check.
21769 auto OverLimitInDependenceCheck = [&](SDNode *StoreNode,
21770 SDNode *RootNode) -> bool {
21771 auto RootCount = StoreRootCountMap.find(StoreNode);
21772 return RootCount != StoreRootCountMap.end() &&
21773 RootCount->second.first == RootNode &&
21774 RootCount->second.second > StoreMergeDependenceLimit;
21775 };
21776
21777 auto TryToAddCandidate = [&](SDUse &Use) {
21778 // This must be a chain use.
21779 if (Use.getOperandNo() != 0)
21780 return;
21781 if (auto *OtherStore = dyn_cast<StoreSDNode>(Use.getUser())) {
21782 BaseIndexOffset Ptr;
21783 int64_t PtrDiff;
21784 if (CandidateMatch(OtherStore, Ptr, PtrDiff) &&
21785 !OverLimitInDependenceCheck(OtherStore, RootNode))
21786 StoreNodes.push_back(MemOpLink(OtherStore, PtrDiff));
21787 }
21788 };
21789
21790 unsigned NumNodesExplored = 0;
21791 const unsigned MaxSearchNodes = 1024;
21792 if (auto *Ldn = dyn_cast<LoadSDNode>(RootNode)) {
21793 RootNode = Ldn->getChain().getNode();
21794 // Bail out if we already analyzed this root node and found nothing.
21795 if (ChainsWithoutMergeableStores.contains(RootNode))
21796 return nullptr;
21797 for (auto I = RootNode->use_begin(), E = RootNode->use_end();
21798 I != E && NumNodesExplored < MaxSearchNodes; ++I, ++NumNodesExplored) {
21799 SDNode *User = I->getUser();
21800 if (I->getOperandNo() == 0 && isa<LoadSDNode>(User)) { // walk down chain
21801 for (SDUse &U2 : User->uses())
21802 TryToAddCandidate(U2);
21803 }
21804 // Check stores that depend on the root (e.g. Store 3 in the chart above).
21805 if (I->getOperandNo() == 0 && isa<StoreSDNode>(User)) {
21806 TryToAddCandidate(*I);
21807 }
21808 }
21809 } else {
21810 for (auto I = RootNode->use_begin(), E = RootNode->use_end();
21811 I != E && NumNodesExplored < MaxSearchNodes; ++I, ++NumNodesExplored)
21812 TryToAddCandidate(*I);
21813 }
21814
21815 return RootNode;
21816}
21817
21818// We need to check that merging these stores does not cause a loop in the
21819// DAG. Any store candidate may depend on another candidate indirectly through
21820// its operands. Check in parallel by searching up from operands of candidates.
21821bool DAGCombiner::checkMergeStoreCandidatesForDependencies(
21822 SmallVectorImpl<MemOpLink> &StoreNodes, unsigned NumStores,
21823 SDNode *RootNode) {
21824 // FIXME: We should be able to truncate a full search of
21825 // predecessors by doing a BFS and keeping tabs the originating
21826 // stores from which worklist nodes come from in a similar way to
21827 // TokenFactor simplfication.
21828
21829 SmallPtrSet<const SDNode *, 32> Visited;
21831
21832 // RootNode is a predecessor to all candidates so we need not search
21833 // past it. Add RootNode (peeking through TokenFactors). Do not count
21834 // these towards size check.
21835
21836 Worklist.push_back(RootNode);
21837 while (!Worklist.empty()) {
21838 auto N = Worklist.pop_back_val();
21839 if (!Visited.insert(N).second)
21840 continue; // Already present in Visited.
21841 if (N->getOpcode() == ISD::TokenFactor) {
21842 for (SDValue Op : N->ops())
21843 Worklist.push_back(Op.getNode());
21844 }
21845 }
21846
21847 // Don't count pruning nodes towards max.
21848 unsigned int Max = 1024 + Visited.size();
21849 // Search Ops of store candidates.
21850 for (unsigned i = 0; i < NumStores; ++i) {
21851 SDNode *N = StoreNodes[i].MemNode;
21852 // Of the 4 Store Operands:
21853 // * Chain (Op 0) -> We have already considered these
21854 // in candidate selection, but only by following the
21855 // chain dependencies. We could still have a chain
21856 // dependency to a load, that has a non-chain dep to
21857 // another load, that depends on a store, etc. So it is
21858 // possible to have dependencies that consist of a mix
21859 // of chain and non-chain deps, and we need to include
21860 // chain operands in the analysis here..
21861 // * Value (Op 1) -> Cycles may happen (e.g. through load chains)
21862 // * Address (Op 2) -> Merged addresses may only vary by a fixed constant,
21863 // but aren't necessarily fromt the same base node, so
21864 // cycles possible (e.g. via indexed store).
21865 // * (Op 3) -> Represents the pre or post-indexing offset (or undef for
21866 // non-indexed stores). Not constant on all targets (e.g. ARM)
21867 // and so can participate in a cycle.
21868 for (const SDValue &Op : N->op_values())
21869 Worklist.push_back(Op.getNode());
21870 }
21871 // Search through DAG. We can stop early if we find a store node.
21872 for (unsigned i = 0; i < NumStores; ++i)
21873 if (SDNode::hasPredecessorHelper(StoreNodes[i].MemNode, Visited, Worklist,
21874 Max)) {
21875 // If the searching bail out, record the StoreNode and RootNode in the
21876 // StoreRootCountMap. If we have seen the pair many times over a limit,
21877 // we won't add the StoreNode into StoreNodes set again.
21878 if (Visited.size() >= Max) {
21879 auto &RootCount = StoreRootCountMap[StoreNodes[i].MemNode];
21880 if (RootCount.first == RootNode)
21881 RootCount.second++;
21882 else
21883 RootCount = {RootNode, 1};
21884 }
21885 return false;
21886 }
21887 return true;
21888}
21889
21890bool DAGCombiner::hasCallInLdStChain(StoreSDNode *St, LoadSDNode *Ld) {
21891 SmallPtrSet<const SDNode *, 32> Visited;
21893 Worklist.emplace_back(St->getChain().getNode(), false);
21894
21895 while (!Worklist.empty()) {
21896 auto [Node, FoundCall] = Worklist.pop_back_val();
21897 if (!Visited.insert(Node).second || Node->getNumOperands() == 0)
21898 continue;
21899
21900 switch (Node->getOpcode()) {
21901 case ISD::CALLSEQ_END:
21902 Worklist.emplace_back(Node->getOperand(0).getNode(), true);
21903 break;
21904 case ISD::TokenFactor:
21905 for (SDValue Op : Node->ops())
21906 Worklist.emplace_back(Op.getNode(), FoundCall);
21907 break;
21908 case ISD::LOAD:
21909 if (Node == Ld)
21910 return FoundCall;
21911 [[fallthrough]];
21912 default:
21913 assert(Node->getOperand(0).getValueType() == MVT::Other &&
21914 "Invalid chain type");
21915 Worklist.emplace_back(Node->getOperand(0).getNode(), FoundCall);
21916 break;
21917 }
21918 }
21919 return false;
21920}
21921
21922unsigned
21923DAGCombiner::getConsecutiveStores(SmallVectorImpl<MemOpLink> &StoreNodes,
21924 int64_t ElementSizeBytes) const {
21925 while (true) {
21926 // Find a store past the width of the first store.
21927 size_t StartIdx = 0;
21928 while ((StartIdx + 1 < StoreNodes.size()) &&
21929 StoreNodes[StartIdx].OffsetFromBase + ElementSizeBytes !=
21930 StoreNodes[StartIdx + 1].OffsetFromBase)
21931 ++StartIdx;
21932
21933 // Bail if we don't have enough candidates to merge.
21934 if (StartIdx + 1 >= StoreNodes.size())
21935 return 0;
21936
21937 // Trim stores that overlapped with the first store.
21938 if (StartIdx)
21939 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + StartIdx);
21940
21941 // Scan the memory operations on the chain and find the first
21942 // non-consecutive store memory address.
21943 unsigned NumConsecutiveStores = 1;
21944 int64_t StartAddress = StoreNodes[0].OffsetFromBase;
21945 // Check that the addresses are consecutive starting from the second
21946 // element in the list of stores.
21947 for (unsigned i = 1, e = StoreNodes.size(); i < e; ++i) {
21948 int64_t CurrAddress = StoreNodes[i].OffsetFromBase;
21949 if (CurrAddress - StartAddress != (ElementSizeBytes * i))
21950 break;
21951 NumConsecutiveStores = i + 1;
21952 }
21953 if (NumConsecutiveStores > 1)
21954 return NumConsecutiveStores;
21955
21956 // There are no consecutive stores at the start of the list.
21957 // Remove the first store and try again.
21958 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + 1);
21959 }
21960}
21961
21962bool DAGCombiner::tryStoreMergeOfConstants(
21963 SmallVectorImpl<MemOpLink> &StoreNodes, unsigned NumConsecutiveStores,
21964 EVT MemVT, SDNode *RootNode, bool AllowVectors) {
21965 LLVMContext &Context = *DAG.getContext();
21966 const DataLayout &DL = DAG.getDataLayout();
21967 int64_t ElementSizeBytes = MemVT.getStoreSize();
21968 unsigned NumMemElts = MemVT.isVector() ? MemVT.getVectorNumElements() : 1;
21969 bool MadeChange = false;
21970
21971 // Store the constants into memory as one consecutive store.
21972 while (NumConsecutiveStores >= 2) {
21973 LSBaseSDNode *FirstInChain = StoreNodes[0].MemNode;
21974 unsigned FirstStoreAS = FirstInChain->getAddressSpace();
21975 Align FirstStoreAlign = FirstInChain->getAlign();
21976 unsigned LastLegalType = 1;
21977 unsigned LastLegalVectorType = 1;
21978 bool LastIntegerTrunc = false;
21979 bool NonZero = false;
21980 unsigned FirstZeroAfterNonZero = NumConsecutiveStores;
21981 for (unsigned i = 0; i < NumConsecutiveStores; ++i) {
21982 StoreSDNode *ST = cast<StoreSDNode>(StoreNodes[i].MemNode);
21983 SDValue StoredVal = ST->getValue();
21984 bool IsElementZero = false;
21985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(StoredVal))
21986 IsElementZero = C->isZero();
21987 else if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(StoredVal))
21988 IsElementZero = C->getConstantFPValue()->isNullValue();
21989 else if (ISD::isBuildVectorAllZeros(StoredVal.getNode()))
21990 IsElementZero = true;
21991 if (IsElementZero) {
21992 if (NonZero && FirstZeroAfterNonZero == NumConsecutiveStores)
21993 FirstZeroAfterNonZero = i;
21994 }
21995 NonZero |= !IsElementZero;
21996
21997 // Find a legal type for the constant store.
21998 unsigned SizeInBits = (i + 1) * ElementSizeBytes * 8;
21999 EVT StoreTy = EVT::getIntegerVT(Context, SizeInBits);
22000 unsigned IsFast = 0;
22001
22002 // Break early when size is too large to be legal.
22003 if (StoreTy.getSizeInBits() > MaximumLegalStoreInBits)
22004 break;
22005
22006 if (TLI.isTypeLegal(StoreTy) &&
22007 TLI.canMergeStoresTo(FirstStoreAS, StoreTy,
22008 DAG.getMachineFunction()) &&
22009 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22010 *FirstInChain->getMemOperand(), &IsFast) &&
22011 IsFast) {
22012 LastIntegerTrunc = false;
22013 LastLegalType = i + 1;
22014 // Or check whether a truncstore is legal.
22015 } else if (TLI.getTypeAction(Context, StoreTy) ==
22017 EVT LegalizedStoredValTy =
22018 TLI.getTypeToTransformTo(Context, StoredVal.getValueType());
22019 if (TLI.isTruncStoreLegal(LegalizedStoredValTy, StoreTy) &&
22020 TLI.canMergeStoresTo(FirstStoreAS, LegalizedStoredValTy,
22021 DAG.getMachineFunction()) &&
22022 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22023 *FirstInChain->getMemOperand(), &IsFast) &&
22024 IsFast) {
22025 LastIntegerTrunc = true;
22026 LastLegalType = i + 1;
22027 }
22028 }
22029
22030 // We only use vectors if the target allows it and the function is not
22031 // marked with the noimplicitfloat attribute.
22032 if (TLI.storeOfVectorConstantIsCheap(!NonZero, MemVT, i + 1, FirstStoreAS) &&
22033 AllowVectors) {
22034 // Find a legal type for the vector store.
22035 unsigned Elts = (i + 1) * NumMemElts;
22036 EVT Ty = EVT::getVectorVT(Context, MemVT.getScalarType(), Elts);
22037 if (TLI.isTypeLegal(Ty) && TLI.isTypeLegal(MemVT) &&
22038 TLI.canMergeStoresTo(FirstStoreAS, Ty, DAG.getMachineFunction()) &&
22039 TLI.allowsMemoryAccess(Context, DL, Ty,
22040 *FirstInChain->getMemOperand(), &IsFast) &&
22041 IsFast)
22042 LastLegalVectorType = i + 1;
22043 }
22044 }
22045
22046 bool UseVector = (LastLegalVectorType > LastLegalType) && AllowVectors;
22047 unsigned NumElem = (UseVector) ? LastLegalVectorType : LastLegalType;
22048 bool UseTrunc = LastIntegerTrunc && !UseVector;
22049
22050 // Check if we found a legal integer type that creates a meaningful
22051 // merge.
22052 if (NumElem < 2) {
22053 // We know that candidate stores are in order and of correct
22054 // shape. While there is no mergeable sequence from the
22055 // beginning one may start later in the sequence. The only
22056 // reason a merge of size N could have failed where another of
22057 // the same size would not have, is if the alignment has
22058 // improved or we've dropped a non-zero value. Drop as many
22059 // candidates as we can here.
22060 unsigned NumSkip = 1;
22061 while ((NumSkip < NumConsecutiveStores) &&
22062 (NumSkip < FirstZeroAfterNonZero) &&
22063 (StoreNodes[NumSkip].MemNode->getAlign() <= FirstStoreAlign))
22064 NumSkip++;
22065
22066 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumSkip);
22067 NumConsecutiveStores -= NumSkip;
22068 continue;
22069 }
22070
22071 // Check that we can merge these candidates without causing a cycle.
22072 if (!checkMergeStoreCandidatesForDependencies(StoreNodes, NumElem,
22073 RootNode)) {
22074 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumElem);
22075 NumConsecutiveStores -= NumElem;
22076 continue;
22077 }
22078
22079 MadeChange |= mergeStoresOfConstantsOrVecElts(StoreNodes, MemVT, NumElem,
22080 /*IsConstantSrc*/ true,
22081 UseVector, UseTrunc);
22082
22083 // Remove merged stores for next iteration.
22084 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumElem);
22085 NumConsecutiveStores -= NumElem;
22086 }
22087 return MadeChange;
22088}
22089
22090bool DAGCombiner::tryStoreMergeOfExtracts(
22091 SmallVectorImpl<MemOpLink> &StoreNodes, unsigned NumConsecutiveStores,
22092 EVT MemVT, SDNode *RootNode) {
22093 LLVMContext &Context = *DAG.getContext();
22094 const DataLayout &DL = DAG.getDataLayout();
22095 unsigned NumMemElts = MemVT.isVector() ? MemVT.getVectorNumElements() : 1;
22096 bool MadeChange = false;
22097
22098 // Loop on Consecutive Stores on success.
22099 while (NumConsecutiveStores >= 2) {
22100 LSBaseSDNode *FirstInChain = StoreNodes[0].MemNode;
22101 unsigned FirstStoreAS = FirstInChain->getAddressSpace();
22102 Align FirstStoreAlign = FirstInChain->getAlign();
22103 unsigned NumStoresToMerge = 1;
22104 for (unsigned i = 0; i < NumConsecutiveStores; ++i) {
22105 // Find a legal type for the vector store.
22106 unsigned Elts = (i + 1) * NumMemElts;
22107 EVT Ty = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(), Elts);
22108 unsigned IsFast = 0;
22109
22110 // Break early when size is too large to be legal.
22111 if (Ty.getSizeInBits() > MaximumLegalStoreInBits)
22112 break;
22113
22114 if (TLI.isTypeLegal(Ty) &&
22115 TLI.canMergeStoresTo(FirstStoreAS, Ty, DAG.getMachineFunction()) &&
22116 TLI.allowsMemoryAccess(Context, DL, Ty,
22117 *FirstInChain->getMemOperand(), &IsFast) &&
22118 IsFast)
22119 NumStoresToMerge = i + 1;
22120 }
22121
22122 // Check if we found a legal integer type creating a meaningful
22123 // merge.
22124 if (NumStoresToMerge < 2) {
22125 // We know that candidate stores are in order and of correct
22126 // shape. While there is no mergeable sequence from the
22127 // beginning one may start later in the sequence. The only
22128 // reason a merge of size N could have failed where another of
22129 // the same size would not have, is if the alignment has
22130 // improved. Drop as many candidates as we can here.
22131 unsigned NumSkip = 1;
22132 while ((NumSkip < NumConsecutiveStores) &&
22133 (StoreNodes[NumSkip].MemNode->getAlign() <= FirstStoreAlign))
22134 NumSkip++;
22135
22136 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumSkip);
22137 NumConsecutiveStores -= NumSkip;
22138 continue;
22139 }
22140
22141 // Check that we can merge these candidates without causing a cycle.
22142 if (!checkMergeStoreCandidatesForDependencies(StoreNodes, NumStoresToMerge,
22143 RootNode)) {
22144 StoreNodes.erase(StoreNodes.begin(),
22145 StoreNodes.begin() + NumStoresToMerge);
22146 NumConsecutiveStores -= NumStoresToMerge;
22147 continue;
22148 }
22149
22150 MadeChange |= mergeStoresOfConstantsOrVecElts(
22151 StoreNodes, MemVT, NumStoresToMerge, /*IsConstantSrc*/ false,
22152 /*UseVector*/ true, /*UseTrunc*/ false);
22153
22154 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumStoresToMerge);
22155 NumConsecutiveStores -= NumStoresToMerge;
22156 }
22157 return MadeChange;
22158}
22159
22160bool DAGCombiner::tryStoreMergeOfLoads(SmallVectorImpl<MemOpLink> &StoreNodes,
22161 unsigned NumConsecutiveStores, EVT MemVT,
22162 SDNode *RootNode, bool AllowVectors,
22163 bool IsNonTemporalStore,
22164 bool IsNonTemporalLoad) {
22165 LLVMContext &Context = *DAG.getContext();
22166 const DataLayout &DL = DAG.getDataLayout();
22167 int64_t ElementSizeBytes = MemVT.getStoreSize();
22168 unsigned NumMemElts = MemVT.isVector() ? MemVT.getVectorNumElements() : 1;
22169 bool MadeChange = false;
22170
22171 // Look for load nodes which are used by the stored values.
22172 SmallVector<MemOpLink, 8> LoadNodes;
22173
22174 // Find acceptable loads. Loads need to have the same chain (token factor),
22175 // must not be zext, volatile, indexed, and they must be consecutive.
22176 BaseIndexOffset LdBasePtr;
22177
22178 for (unsigned i = 0; i < NumConsecutiveStores; ++i) {
22179 StoreSDNode *St = cast<StoreSDNode>(StoreNodes[i].MemNode);
22181 LoadSDNode *Ld = cast<LoadSDNode>(Val);
22182
22183 BaseIndexOffset LdPtr = BaseIndexOffset::match(Ld, DAG);
22184 // If this is not the first ptr that we check.
22185 int64_t LdOffset = 0;
22186 if (LdBasePtr.getBase().getNode()) {
22187 // The base ptr must be the same.
22188 if (!LdBasePtr.equalBaseIndex(LdPtr, DAG, LdOffset))
22189 break;
22190 } else {
22191 // Check that all other base pointers are the same as this one.
22192 LdBasePtr = LdPtr;
22193 }
22194
22195 // We found a potential memory operand to merge.
22196 LoadNodes.push_back(MemOpLink(Ld, LdOffset));
22197 }
22198
22199 while (NumConsecutiveStores >= 2 && LoadNodes.size() >= 2) {
22200 Align RequiredAlignment;
22201 bool NeedRotate = false;
22202 if (LoadNodes.size() == 2) {
22203 // If we have load/store pair instructions and we only have two values,
22204 // don't bother merging.
22205 if (TLI.hasPairedLoad(MemVT, RequiredAlignment) &&
22206 StoreNodes[0].MemNode->getAlign() >= RequiredAlignment) {
22207 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + 2);
22208 LoadNodes.erase(LoadNodes.begin(), LoadNodes.begin() + 2);
22209 break;
22210 }
22211 // If the loads are reversed, see if we can rotate the halves into place.
22212 int64_t Offset0 = LoadNodes[0].OffsetFromBase;
22213 int64_t Offset1 = LoadNodes[1].OffsetFromBase;
22214 EVT PairVT = EVT::getIntegerVT(Context, ElementSizeBytes * 8 * 2);
22215 if (Offset0 - Offset1 == ElementSizeBytes &&
22216 (hasOperation(ISD::ROTL, PairVT) ||
22217 hasOperation(ISD::ROTR, PairVT))) {
22218 std::swap(LoadNodes[0], LoadNodes[1]);
22219 NeedRotate = true;
22220 }
22221 }
22222 LSBaseSDNode *FirstInChain = StoreNodes[0].MemNode;
22223 unsigned FirstStoreAS = FirstInChain->getAddressSpace();
22224 Align FirstStoreAlign = FirstInChain->getAlign();
22225 LoadSDNode *FirstLoad = cast<LoadSDNode>(LoadNodes[0].MemNode);
22226
22227 // Scan the memory operations on the chain and find the first
22228 // non-consecutive load memory address. These variables hold the index in
22229 // the store node array.
22230
22231 unsigned LastConsecutiveLoad = 1;
22232
22233 // This variable refers to the size and not index in the array.
22234 unsigned LastLegalVectorType = 1;
22235 unsigned LastLegalIntegerType = 1;
22236 bool isDereferenceable = true;
22237 bool DoIntegerTruncate = false;
22238 int64_t StartAddress = LoadNodes[0].OffsetFromBase;
22239 SDValue LoadChain = FirstLoad->getChain();
22240 for (unsigned i = 1; i < LoadNodes.size(); ++i) {
22241 // All loads must share the same chain.
22242 if (LoadNodes[i].MemNode->getChain() != LoadChain)
22243 break;
22244
22245 int64_t CurrAddress = LoadNodes[i].OffsetFromBase;
22246 if (CurrAddress - StartAddress != (ElementSizeBytes * i))
22247 break;
22248 LastConsecutiveLoad = i;
22249
22250 if (isDereferenceable && !LoadNodes[i].MemNode->isDereferenceable())
22251 isDereferenceable = false;
22252
22253 // Find a legal type for the vector store.
22254 unsigned Elts = (i + 1) * NumMemElts;
22255 EVT StoreTy = EVT::getVectorVT(Context, MemVT.getScalarType(), Elts);
22256
22257 // Break early when size is too large to be legal.
22258 if (StoreTy.getSizeInBits() > MaximumLegalStoreInBits)
22259 break;
22260
22261 unsigned IsFastSt = 0;
22262 unsigned IsFastLd = 0;
22263 // Don't try vector types if we need a rotate. We may still fail the
22264 // legality checks for the integer type, but we can't handle the rotate
22265 // case with vectors.
22266 // FIXME: We could use a shuffle in place of the rotate.
22267 if (!NeedRotate && TLI.isTypeLegal(StoreTy) &&
22268 TLI.canMergeStoresTo(FirstStoreAS, StoreTy,
22269 DAG.getMachineFunction()) &&
22270 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22271 *FirstInChain->getMemOperand(), &IsFastSt) &&
22272 IsFastSt &&
22273 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22274 *FirstLoad->getMemOperand(), &IsFastLd) &&
22275 IsFastLd) {
22276 LastLegalVectorType = i + 1;
22277 }
22278
22279 // Find a legal type for the integer store.
22280 unsigned SizeInBits = (i + 1) * ElementSizeBytes * 8;
22281 StoreTy = EVT::getIntegerVT(Context, SizeInBits);
22282 if (TLI.isTypeLegal(StoreTy) &&
22283 TLI.canMergeStoresTo(FirstStoreAS, StoreTy,
22284 DAG.getMachineFunction()) &&
22285 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22286 *FirstInChain->getMemOperand(), &IsFastSt) &&
22287 IsFastSt &&
22288 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22289 *FirstLoad->getMemOperand(), &IsFastLd) &&
22290 IsFastLd) {
22291 LastLegalIntegerType = i + 1;
22292 DoIntegerTruncate = false;
22293 // Or check whether a truncstore and extload is legal.
22294 } else if (TLI.getTypeAction(Context, StoreTy) ==
22296 EVT LegalizedStoredValTy = TLI.getTypeToTransformTo(Context, StoreTy);
22297 if (TLI.isTruncStoreLegal(LegalizedStoredValTy, StoreTy) &&
22298 TLI.canMergeStoresTo(FirstStoreAS, LegalizedStoredValTy,
22299 DAG.getMachineFunction()) &&
22300 TLI.isLoadExtLegal(ISD::ZEXTLOAD, LegalizedStoredValTy, StoreTy) &&
22301 TLI.isLoadExtLegal(ISD::SEXTLOAD, LegalizedStoredValTy, StoreTy) &&
22302 TLI.isLoadExtLegal(ISD::EXTLOAD, LegalizedStoredValTy, StoreTy) &&
22303 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22304 *FirstInChain->getMemOperand(), &IsFastSt) &&
22305 IsFastSt &&
22306 TLI.allowsMemoryAccess(Context, DL, StoreTy,
22307 *FirstLoad->getMemOperand(), &IsFastLd) &&
22308 IsFastLd) {
22309 LastLegalIntegerType = i + 1;
22310 DoIntegerTruncate = true;
22311 }
22312 }
22313 }
22314
22315 // Only use vector types if the vector type is larger than the integer
22316 // type. If they are the same, use integers.
22317 bool UseVectorTy =
22318 LastLegalVectorType > LastLegalIntegerType && AllowVectors;
22319 unsigned LastLegalType =
22320 std::max(LastLegalVectorType, LastLegalIntegerType);
22321
22322 // We add +1 here because the LastXXX variables refer to location while
22323 // the NumElem refers to array/index size.
22324 unsigned NumElem = std::min(NumConsecutiveStores, LastConsecutiveLoad + 1);
22325 NumElem = std::min(LastLegalType, NumElem);
22326 Align FirstLoadAlign = FirstLoad->getAlign();
22327
22328 if (NumElem < 2) {
22329 // We know that candidate stores are in order and of correct
22330 // shape. While there is no mergeable sequence from the
22331 // beginning one may start later in the sequence. The only
22332 // reason a merge of size N could have failed where another of
22333 // the same size would not have is if the alignment or either
22334 // the load or store has improved. Drop as many candidates as we
22335 // can here.
22336 unsigned NumSkip = 1;
22337 while ((NumSkip < LoadNodes.size()) &&
22338 (LoadNodes[NumSkip].MemNode->getAlign() <= FirstLoadAlign) &&
22339 (StoreNodes[NumSkip].MemNode->getAlign() <= FirstStoreAlign))
22340 NumSkip++;
22341 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumSkip);
22342 LoadNodes.erase(LoadNodes.begin(), LoadNodes.begin() + NumSkip);
22343 NumConsecutiveStores -= NumSkip;
22344 continue;
22345 }
22346
22347 // Check that we can merge these candidates without causing a cycle.
22348 if (!checkMergeStoreCandidatesForDependencies(StoreNodes, NumElem,
22349 RootNode)) {
22350 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumElem);
22351 LoadNodes.erase(LoadNodes.begin(), LoadNodes.begin() + NumElem);
22352 NumConsecutiveStores -= NumElem;
22353 continue;
22354 }
22355
22356 // Find if it is better to use vectors or integers to load and store
22357 // to memory.
22358 EVT JointMemOpVT;
22359 if (UseVectorTy) {
22360 // Find a legal type for the vector store.
22361 unsigned Elts = NumElem * NumMemElts;
22362 JointMemOpVT = EVT::getVectorVT(Context, MemVT.getScalarType(), Elts);
22363 } else {
22364 unsigned SizeInBits = NumElem * ElementSizeBytes * 8;
22365 JointMemOpVT = EVT::getIntegerVT(Context, SizeInBits);
22366 }
22367
22368 // Check if there is a call in the load/store chain.
22369 if (!TLI.shouldMergeStoreOfLoadsOverCall(MemVT, JointMemOpVT) &&
22370 hasCallInLdStChain(cast<StoreSDNode>(StoreNodes[0].MemNode),
22371 cast<LoadSDNode>(LoadNodes[0].MemNode))) {
22372 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumElem);
22373 LoadNodes.erase(LoadNodes.begin(), LoadNodes.begin() + NumElem);
22374 NumConsecutiveStores -= NumElem;
22375 continue;
22376 }
22377
22378 SDLoc LoadDL(LoadNodes[0].MemNode);
22379 SDLoc StoreDL(StoreNodes[0].MemNode);
22380
22381 // The merged loads are required to have the same incoming chain, so
22382 // using the first's chain is acceptable.
22383
22384 SDValue NewStoreChain = getMergeStoreChains(StoreNodes, NumElem);
22385 bool CanReusePtrInfo = hasSameUnderlyingObj(StoreNodes);
22386 AddToWorklist(NewStoreChain.getNode());
22387
22388 MachineMemOperand::Flags LdMMOFlags =
22389 isDereferenceable ? MachineMemOperand::MODereferenceable
22391 if (IsNonTemporalLoad)
22393
22394 LdMMOFlags |= TLI.getTargetMMOFlags(*FirstLoad);
22395
22396 MachineMemOperand::Flags StMMOFlags = IsNonTemporalStore
22399
22400 StMMOFlags |= TLI.getTargetMMOFlags(*StoreNodes[0].MemNode);
22401
22402 SDValue NewLoad, NewStore;
22403 if (UseVectorTy || !DoIntegerTruncate) {
22404 NewLoad = DAG.getLoad(
22405 JointMemOpVT, LoadDL, FirstLoad->getChain(), FirstLoad->getBasePtr(),
22406 FirstLoad->getPointerInfo(), FirstLoadAlign, LdMMOFlags);
22407 SDValue StoreOp = NewLoad;
22408 if (NeedRotate) {
22409 unsigned LoadWidth = ElementSizeBytes * 8 * 2;
22410 assert(JointMemOpVT == EVT::getIntegerVT(Context, LoadWidth) &&
22411 "Unexpected type for rotate-able load pair");
22412 SDValue RotAmt =
22413 DAG.getShiftAmountConstant(LoadWidth / 2, JointMemOpVT, LoadDL);
22414 // Target can convert to the identical ROTR if it does not have ROTL.
22415 StoreOp = DAG.getNode(ISD::ROTL, LoadDL, JointMemOpVT, NewLoad, RotAmt);
22416 }
22417 NewStore = DAG.getStore(
22418 NewStoreChain, StoreDL, StoreOp, FirstInChain->getBasePtr(),
22419 CanReusePtrInfo ? FirstInChain->getPointerInfo()
22420 : MachinePointerInfo(FirstStoreAS),
22421 FirstStoreAlign, StMMOFlags);
22422 } else { // This must be the truncstore/extload case
22423 EVT ExtendedTy =
22424 TLI.getTypeToTransformTo(*DAG.getContext(), JointMemOpVT);
22425 NewLoad = DAG.getExtLoad(ISD::EXTLOAD, LoadDL, ExtendedTy,
22426 FirstLoad->getChain(), FirstLoad->getBasePtr(),
22427 FirstLoad->getPointerInfo(), JointMemOpVT,
22428 FirstLoadAlign, LdMMOFlags);
22429 NewStore = DAG.getTruncStore(
22430 NewStoreChain, StoreDL, NewLoad, FirstInChain->getBasePtr(),
22431 CanReusePtrInfo ? FirstInChain->getPointerInfo()
22432 : MachinePointerInfo(FirstStoreAS),
22433 JointMemOpVT, FirstInChain->getAlign(),
22434 FirstInChain->getMemOperand()->getFlags());
22435 }
22436
22437 // Transfer chain users from old loads to the new load.
22438 for (unsigned i = 0; i < NumElem; ++i) {
22439 LoadSDNode *Ld = cast<LoadSDNode>(LoadNodes[i].MemNode);
22441 SDValue(NewLoad.getNode(), 1));
22442 }
22443
22444 // Replace all stores with the new store. Recursively remove corresponding
22445 // values if they are no longer used.
22446 for (unsigned i = 0; i < NumElem; ++i) {
22447 SDValue Val = StoreNodes[i].MemNode->getOperand(1);
22448 CombineTo(StoreNodes[i].MemNode, NewStore);
22449 if (Val->use_empty())
22450 recursivelyDeleteUnusedNodes(Val.getNode());
22451 }
22452
22453 MadeChange = true;
22454 StoreNodes.erase(StoreNodes.begin(), StoreNodes.begin() + NumElem);
22455 LoadNodes.erase(LoadNodes.begin(), LoadNodes.begin() + NumElem);
22456 NumConsecutiveStores -= NumElem;
22457 }
22458 return MadeChange;
22459}
22460
22461bool DAGCombiner::mergeConsecutiveStores(StoreSDNode *St) {
22462 if (OptLevel == CodeGenOptLevel::None || !EnableStoreMerging)
22463 return false;
22464
22465 // TODO: Extend this function to merge stores of scalable vectors.
22466 // (i.e. two <vscale x 8 x i8> stores can be merged to one <vscale x 16 x i8>
22467 // store since we know <vscale x 16 x i8> is exactly twice as large as
22468 // <vscale x 8 x i8>). Until then, bail out for scalable vectors.
22469 EVT MemVT = St->getMemoryVT();
22470 if (MemVT.isScalableVT())
22471 return false;
22472 if (!MemVT.isSimple() || MemVT.getSizeInBits() * 2 > MaximumLegalStoreInBits)
22473 return false;
22474
22475 // This function cannot currently deal with non-byte-sized memory sizes.
22476 int64_t ElementSizeBytes = MemVT.getStoreSize();
22477 if (ElementSizeBytes * 8 != (int64_t)MemVT.getSizeInBits())
22478 return false;
22479
22480 // Do not bother looking at stored values that are not constants, loads, or
22481 // extracted vector elements.
22482 SDValue StoredVal = peekThroughBitcasts(St->getValue());
22483 const StoreSource StoreSrc = getStoreSource(StoredVal);
22484 if (StoreSrc == StoreSource::Unknown)
22485 return false;
22486
22487 SmallVector<MemOpLink, 8> StoreNodes;
22488 // Find potential store merge candidates by searching through chain sub-DAG
22489 SDNode *RootNode = getStoreMergeCandidates(St, StoreNodes);
22490
22491 // Check if there is anything to merge.
22492 if (StoreNodes.size() < 2)
22493 return false;
22494
22495 // Sort the memory operands according to their distance from the
22496 // base pointer.
22497 llvm::sort(StoreNodes, [](MemOpLink LHS, MemOpLink RHS) {
22498 return LHS.OffsetFromBase < RHS.OffsetFromBase;
22499 });
22500
22501 bool AllowVectors = !DAG.getMachineFunction().getFunction().hasFnAttribute(
22502 Attribute::NoImplicitFloat);
22503 bool IsNonTemporalStore = St->isNonTemporal();
22504 bool IsNonTemporalLoad = StoreSrc == StoreSource::Load &&
22505 cast<LoadSDNode>(StoredVal)->isNonTemporal();
22506
22507 // Store Merge attempts to merge the lowest stores. This generally
22508 // works out as if successful, as the remaining stores are checked
22509 // after the first collection of stores is merged. However, in the
22510 // case that a non-mergeable store is found first, e.g., {p[-2],
22511 // p[0], p[1], p[2], p[3]}, we would fail and miss the subsequent
22512 // mergeable cases. To prevent this, we prune such stores from the
22513 // front of StoreNodes here.
22514 bool MadeChange = false;
22515 while (StoreNodes.size() > 1) {
22516 unsigned NumConsecutiveStores =
22517 getConsecutiveStores(StoreNodes, ElementSizeBytes);
22518 // There are no more stores in the list to examine.
22519 if (NumConsecutiveStores == 0)
22520 return MadeChange;
22521
22522 // We have at least 2 consecutive stores. Try to merge them.
22523 assert(NumConsecutiveStores >= 2 && "Expected at least 2 stores");
22524 switch (StoreSrc) {
22525 case StoreSource::Constant:
22526 MadeChange |= tryStoreMergeOfConstants(StoreNodes, NumConsecutiveStores,
22527 MemVT, RootNode, AllowVectors);
22528 break;
22529
22530 case StoreSource::Extract:
22531 MadeChange |= tryStoreMergeOfExtracts(StoreNodes, NumConsecutiveStores,
22532 MemVT, RootNode);
22533 break;
22534
22535 case StoreSource::Load:
22536 MadeChange |= tryStoreMergeOfLoads(StoreNodes, NumConsecutiveStores,
22537 MemVT, RootNode, AllowVectors,
22538 IsNonTemporalStore, IsNonTemporalLoad);
22539 break;
22540
22541 default:
22542 llvm_unreachable("Unhandled store source type");
22543 }
22544 }
22545
22546 // Remember if we failed to optimize, to save compile time.
22547 if (!MadeChange)
22548 ChainsWithoutMergeableStores.insert(RootNode);
22549
22550 return MadeChange;
22551}
22552
22553SDValue DAGCombiner::replaceStoreChain(StoreSDNode *ST, SDValue BetterChain) {
22554 SDLoc SL(ST);
22555 SDValue ReplStore;
22556
22557 // Replace the chain to avoid dependency.
22558 if (ST->isTruncatingStore()) {
22559 ReplStore = DAG.getTruncStore(BetterChain, SL, ST->getValue(),
22560 ST->getBasePtr(), ST->getMemoryVT(),
22561 ST->getMemOperand());
22562 } else {
22563 ReplStore = DAG.getStore(BetterChain, SL, ST->getValue(), ST->getBasePtr(),
22564 ST->getMemOperand());
22565 }
22566
22567 // Create token to keep both nodes around.
22568 SDValue Token = DAG.getNode(ISD::TokenFactor, SL,
22569 MVT::Other, ST->getChain(), ReplStore);
22570
22571 // Make sure the new and old chains are cleaned up.
22572 AddToWorklist(Token.getNode());
22573
22574 // Don't add users to work list.
22575 return CombineTo(ST, Token, false);
22576}
22577
22578SDValue DAGCombiner::replaceStoreOfFPConstant(StoreSDNode *ST) {
22579 SDValue Value = ST->getValue();
22580 if (Value.getOpcode() == ISD::TargetConstantFP)
22581 return SDValue();
22582
22583 if (!ISD::isNormalStore(ST))
22584 return SDValue();
22585
22586 SDLoc DL(ST);
22587
22588 SDValue Chain = ST->getChain();
22589 SDValue Ptr = ST->getBasePtr();
22590
22591 const ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Value);
22592
22593 // NOTE: If the original store is volatile, this transform must not increase
22594 // the number of stores. For example, on x86-32 an f64 can be stored in one
22595 // processor operation but an i64 (which is not legal) requires two. So the
22596 // transform should not be done in this case.
22597
22598 SDValue Tmp;
22599 switch (CFP->getSimpleValueType(0).SimpleTy) {
22600 default:
22601 llvm_unreachable("Unknown FP type");
22602 case MVT::f16: // We don't do this for these yet.
22603 case MVT::bf16:
22604 case MVT::f80:
22605 case MVT::f128:
22606 case MVT::ppcf128:
22607 return SDValue();
22608 case MVT::f32:
22609 if ((isTypeLegal(MVT::i32) && !LegalOperations && ST->isSimple()) ||
22610 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32)) {
22611 Tmp = DAG.getConstant((uint32_t)CFP->getValueAPF().
22612 bitcastToAPInt().getZExtValue(), SDLoc(CFP),
22613 MVT::i32);
22614 return DAG.getStore(Chain, DL, Tmp, Ptr, ST->getMemOperand());
22615 }
22616
22617 return SDValue();
22618 case MVT::f64:
22619 if ((TLI.isTypeLegal(MVT::i64) && !LegalOperations &&
22620 ST->isSimple()) ||
22621 TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i64)) {
22622 Tmp = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
22623 getZExtValue(), SDLoc(CFP), MVT::i64);
22624 return DAG.getStore(Chain, DL, Tmp,
22625 Ptr, ST->getMemOperand());
22626 }
22627
22628 if (ST->isSimple() && TLI.isOperationLegalOrCustom(ISD::STORE, MVT::i32) &&
22629 !TLI.isFPImmLegal(CFP->getValueAPF(), MVT::f64)) {
22630 // Many FP stores are not made apparent until after legalize, e.g. for
22631 // argument passing. Since this is so common, custom legalize the
22632 // 64-bit integer store into two 32-bit stores.
22633 uint64_t Val = CFP->getValueAPF().bitcastToAPInt().getZExtValue();
22634 SDValue Lo = DAG.getConstant(Val & 0xFFFFFFFF, SDLoc(CFP), MVT::i32);
22635 SDValue Hi = DAG.getConstant(Val >> 32, SDLoc(CFP), MVT::i32);
22636 if (DAG.getDataLayout().isBigEndian())
22637 std::swap(Lo, Hi);
22638
22639 MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags();
22640 AAMDNodes AAInfo = ST->getAAInfo();
22641
22642 SDValue St0 = DAG.getStore(Chain, DL, Lo, Ptr, ST->getPointerInfo(),
22643 ST->getBaseAlign(), MMOFlags, AAInfo);
22645 SDValue St1 = DAG.getStore(Chain, DL, Hi, Ptr,
22646 ST->getPointerInfo().getWithOffset(4),
22647 ST->getBaseAlign(), MMOFlags, AAInfo);
22648 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
22649 St0, St1);
22650 }
22651
22652 return SDValue();
22653 }
22654}
22655
22656// (store (insert_vector_elt (load p), x, i), p) -> (store x, p+offset)
22657//
22658// If a store of a load with an element inserted into it has no other
22659// uses in between the chain, then we can consider the vector store
22660// dead and replace it with just the single scalar element store.
22661SDValue DAGCombiner::replaceStoreOfInsertLoad(StoreSDNode *ST) {
22662 SDLoc DL(ST);
22663 SDValue Value = ST->getValue();
22664 SDValue Ptr = ST->getBasePtr();
22665 SDValue Chain = ST->getChain();
22666 if (Value.getOpcode() != ISD::INSERT_VECTOR_ELT || !Value.hasOneUse())
22667 return SDValue();
22668
22669 SDValue Elt = Value.getOperand(1);
22670 SDValue Idx = Value.getOperand(2);
22671
22672 // If the element isn't byte sized or is implicitly truncated then we can't
22673 // compute an offset.
22674 EVT EltVT = Elt.getValueType();
22675 if (!EltVT.isByteSized() ||
22676 EltVT != Value.getOperand(0).getValueType().getVectorElementType())
22677 return SDValue();
22678
22679 auto *Ld = dyn_cast<LoadSDNode>(Value.getOperand(0));
22680 if (!Ld || Ld->getBasePtr() != Ptr ||
22681 ST->getMemoryVT() != Ld->getMemoryVT() || !ST->isSimple() ||
22682 !ISD::isNormalStore(ST) ||
22683 Ld->getAddressSpace() != ST->getAddressSpace() ||
22685 return SDValue();
22686
22687 unsigned IsFast;
22688 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(),
22689 Elt.getValueType(), ST->getAddressSpace(),
22690 ST->getAlign(), ST->getMemOperand()->getFlags(),
22691 &IsFast) ||
22692 !IsFast)
22693 return SDValue();
22694
22695 MachinePointerInfo PointerInfo(ST->getAddressSpace());
22696
22697 // If the offset is a known constant then try to recover the pointer
22698 // info
22699 SDValue NewPtr;
22700 if (auto *CIdx = dyn_cast<ConstantSDNode>(Idx)) {
22701 unsigned COffset = CIdx->getSExtValue() * EltVT.getSizeInBits() / 8;
22702 NewPtr = DAG.getMemBasePlusOffset(Ptr, TypeSize::getFixed(COffset), DL);
22703 PointerInfo = ST->getPointerInfo().getWithOffset(COffset);
22704 } else {
22705 NewPtr = TLI.getVectorElementPointer(DAG, Ptr, Value.getValueType(), Idx);
22706 }
22707
22708 return DAG.getStore(Chain, DL, Elt, NewPtr, PointerInfo, ST->getAlign(),
22709 ST->getMemOperand()->getFlags());
22710}
22711
22712SDValue DAGCombiner::visitATOMIC_STORE(SDNode *N) {
22713 AtomicSDNode *ST = cast<AtomicSDNode>(N);
22714 SDValue Val = ST->getVal();
22715 EVT VT = Val.getValueType();
22716 EVT MemVT = ST->getMemoryVT();
22717
22718 if (MemVT.bitsLT(VT)) { // Is truncating store
22719 APInt TruncDemandedBits = APInt::getLowBitsSet(VT.getScalarSizeInBits(),
22720 MemVT.getScalarSizeInBits());
22721 // See if we can simplify the operation with SimplifyDemandedBits, which
22722 // only works if the value has a single use.
22723 if (SimplifyDemandedBits(Val, TruncDemandedBits))
22724 return SDValue(N, 0);
22725 }
22726
22727 return SDValue();
22728}
22729
22731 const SDLoc &Dl) {
22732 if (!Store->isSimple() || !ISD::isNormalStore(Store))
22733 return SDValue();
22734
22735 SDValue StoredVal = Store->getValue();
22736 SDValue StorePtr = Store->getBasePtr();
22737 SDValue StoreOffset = Store->getOffset();
22738 EVT VT = Store->getMemoryVT();
22739
22740 // Skip this combine for non-vector types and for <1 x ty> vectors, as they
22741 // will be scalarized later.
22742 if (!VT.isVector() || VT.isScalableVector() || VT.getVectorNumElements() == 1)
22743 return SDValue();
22744
22745 unsigned AddrSpace = Store->getAddressSpace();
22746 Align Alignment = Store->getAlign();
22747 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
22748
22749 if (!TLI.isOperationLegalOrCustom(ISD::MSTORE, VT) ||
22750 !TLI.allowsMisalignedMemoryAccesses(VT, AddrSpace, Alignment))
22751 return SDValue();
22752
22753 SDValue Mask, OtherVec, LoadCh;
22754 unsigned LoadPos;
22755 if (sd_match(StoredVal,
22756 m_VSelect(m_Value(Mask), m_Value(OtherVec),
22757 m_Load(m_Value(LoadCh), m_Specific(StorePtr),
22758 m_Specific(StoreOffset))))) {
22759 LoadPos = 2;
22760 } else if (sd_match(StoredVal,
22761 m_VSelect(m_Value(Mask),
22762 m_Load(m_Value(LoadCh), m_Specific(StorePtr),
22763 m_Specific(StoreOffset)),
22764 m_Value(OtherVec)))) {
22765 LoadPos = 1;
22766 } else {
22767 return SDValue();
22768 }
22769
22770 auto *Load = cast<LoadSDNode>(StoredVal.getOperand(LoadPos));
22771 if (!Load->isSimple() || !ISD::isNormalLoad(Load) ||
22772 Load->getAddressSpace() != AddrSpace)
22773 return SDValue();
22774
22775 if (!Store->getChain().reachesChainWithoutSideEffects(LoadCh))
22776 return SDValue();
22777
22778 if (LoadPos == 1)
22779 Mask = DAG.getNOT(Dl, Mask, Mask.getValueType());
22780
22781 return DAG.getMaskedStore(Store->getChain(), Dl, OtherVec, StorePtr,
22782 StoreOffset, Mask, VT, Store->getMemOperand(),
22783 Store->getAddressingMode());
22784}
22785
22786SDValue DAGCombiner::visitSTORE(SDNode *N) {
22787 StoreSDNode *ST = cast<StoreSDNode>(N);
22788 SDValue Chain = ST->getChain();
22789 SDValue Value = ST->getValue();
22790 SDValue Ptr = ST->getBasePtr();
22791
22792 // If this is a store of a bit convert, store the input value if the
22793 // resultant store does not need a higher alignment than the original.
22794 if (Value.getOpcode() == ISD::BITCAST && !ST->isTruncatingStore() &&
22795 ST->isUnindexed()) {
22796 EVT SVT = Value.getOperand(0).getValueType();
22797 // If the store is volatile, we only want to change the store type if the
22798 // resulting store is legal. Otherwise we might increase the number of
22799 // memory accesses. We don't care if the original type was legal or not
22800 // as we assume software couldn't rely on the number of accesses of an
22801 // illegal type.
22802 // TODO: May be able to relax for unordered atomics (see D66309)
22803 if (((!LegalOperations && ST->isSimple()) ||
22804 TLI.isOperationLegal(ISD::STORE, SVT)) &&
22805 TLI.isStoreBitCastBeneficial(Value.getValueType(), SVT,
22806 DAG, *ST->getMemOperand())) {
22807 return DAG.getStore(Chain, SDLoc(N), Value.getOperand(0), Ptr,
22808 ST->getMemOperand());
22809 }
22810 }
22811
22812 // Turn 'store undef, Ptr' -> nothing.
22813 if (Value.isUndef() && ST->isUnindexed() && !ST->isVolatile())
22814 return Chain;
22815
22816 // Try to infer better alignment information than the store already has.
22817 if (OptLevel != CodeGenOptLevel::None && ST->isUnindexed() &&
22818 !ST->isAtomic()) {
22819 if (MaybeAlign Alignment = DAG.InferPtrAlign(Ptr)) {
22820 if (*Alignment > ST->getAlign() &&
22821 isAligned(*Alignment, ST->getSrcValueOffset())) {
22822 SDValue NewStore =
22823 DAG.getTruncStore(Chain, SDLoc(N), Value, Ptr, ST->getPointerInfo(),
22824 ST->getMemoryVT(), *Alignment,
22825 ST->getMemOperand()->getFlags(), ST->getAAInfo());
22826 // NewStore will always be N as we are only refining the alignment
22827 assert(NewStore.getNode() == N);
22828 (void)NewStore;
22829 }
22830 }
22831 }
22832
22833 // Try transforming a pair floating point load / store ops to integer
22834 // load / store ops.
22835 if (SDValue NewST = TransformFPLoadStorePair(N))
22836 return NewST;
22837
22838 // Try transforming several stores into STORE (BSWAP).
22839 if (SDValue Store = mergeTruncStores(ST))
22840 return Store;
22841
22842 if (ST->isUnindexed()) {
22843 // Walk up chain skipping non-aliasing memory nodes, on this store and any
22844 // adjacent stores.
22845 if (findBetterNeighborChains(ST)) {
22846 // replaceStoreChain uses CombineTo, which handled all of the worklist
22847 // manipulation. Return the original node to not do anything else.
22848 return SDValue(ST, 0);
22849 }
22850 Chain = ST->getChain();
22851 }
22852
22853 // FIXME: is there such a thing as a truncating indexed store?
22854 if (ST->isTruncatingStore() && ST->isUnindexed() &&
22855 Value.getValueType().isInteger() &&
22857 !cast<ConstantSDNode>(Value)->isOpaque())) {
22858 // Convert a truncating store of a extension into a standard store.
22859 if ((Value.getOpcode() == ISD::ZERO_EXTEND ||
22860 Value.getOpcode() == ISD::SIGN_EXTEND ||
22861 Value.getOpcode() == ISD::ANY_EXTEND) &&
22862 Value.getOperand(0).getValueType() == ST->getMemoryVT() &&
22863 TLI.isOperationLegalOrCustom(ISD::STORE, ST->getMemoryVT()))
22864 return DAG.getStore(Chain, SDLoc(N), Value.getOperand(0), Ptr,
22865 ST->getMemOperand());
22866
22867 APInt TruncDemandedBits =
22868 APInt::getLowBitsSet(Value.getScalarValueSizeInBits(),
22869 ST->getMemoryVT().getScalarSizeInBits());
22870
22871 // See if we can simplify the operation with SimplifyDemandedBits, which
22872 // only works if the value has a single use.
22873 AddToWorklist(Value.getNode());
22874 if (SimplifyDemandedBits(Value, TruncDemandedBits)) {
22875 // Re-visit the store if anything changed and the store hasn't been merged
22876 // with another node (N is deleted) SimplifyDemandedBits will add Value's
22877 // node back to the worklist if necessary, but we also need to re-visit
22878 // the Store node itself.
22879 if (N->getOpcode() != ISD::DELETED_NODE)
22880 AddToWorklist(N);
22881 return SDValue(N, 0);
22882 }
22883
22884 // Otherwise, see if we can simplify the input to this truncstore with
22885 // knowledge that only the low bits are being used. For example:
22886 // "truncstore (or (shl x, 8), y), i8" -> "truncstore y, i8"
22887 if (SDValue Shorter =
22888 TLI.SimplifyMultipleUseDemandedBits(Value, TruncDemandedBits, DAG))
22889 return DAG.getTruncStore(Chain, SDLoc(N), Shorter, Ptr, ST->getMemoryVT(),
22890 ST->getMemOperand());
22891
22892 // If we're storing a truncated constant, see if we can simplify it.
22893 // TODO: Move this to targetShrinkDemandedConstant?
22894 if (auto *Cst = dyn_cast<ConstantSDNode>(Value))
22895 if (!Cst->isOpaque()) {
22896 const APInt &CValue = Cst->getAPIntValue();
22897 APInt NewVal = CValue & TruncDemandedBits;
22898 if (NewVal != CValue) {
22899 SDValue Shorter =
22900 DAG.getConstant(NewVal, SDLoc(N), Value.getValueType());
22901 return DAG.getTruncStore(Chain, SDLoc(N), Shorter, Ptr,
22902 ST->getMemoryVT(), ST->getMemOperand());
22903 }
22904 }
22905 }
22906
22907 // If this is a load followed by a store to the same location, then the store
22908 // is dead/noop. Peek through any truncates if canCombineTruncStore failed.
22909 // TODO: Add big-endian truncate support with test coverage.
22910 // TODO: Can relax for unordered atomics (see D66309)
22911 SDValue TruncVal = DAG.getDataLayout().isLittleEndian()
22913 : Value;
22914 if (auto *Ld = dyn_cast<LoadSDNode>(TruncVal)) {
22915 if (Ld->getBasePtr() == Ptr && ST->getMemoryVT() == Ld->getMemoryVT() &&
22916 ST->isUnindexed() && ST->isSimple() &&
22917 Ld->getAddressSpace() == ST->getAddressSpace() &&
22918 // There can't be any side effects between the load and store, such as
22919 // a call or store.
22921 // The store is dead, remove it.
22922 return Chain;
22923 }
22924 }
22925
22926 // Try scalarizing vector stores of loads where we only change one element
22927 if (SDValue NewST = replaceStoreOfInsertLoad(ST))
22928 return NewST;
22929
22930 // TODO: Can relax for unordered atomics (see D66309)
22931 if (StoreSDNode *ST1 = dyn_cast<StoreSDNode>(Chain)) {
22932 if (ST->isUnindexed() && ST->isSimple() &&
22933 ST1->isUnindexed() && ST1->isSimple()) {
22934 if (OptLevel != CodeGenOptLevel::None && ST1->getBasePtr() == Ptr &&
22935 ST1->getValue() == Value && ST->getMemoryVT() == ST1->getMemoryVT() &&
22936 ST->getAddressSpace() == ST1->getAddressSpace()) {
22937 // If this is a store followed by a store with the same value to the
22938 // same location, then the store is dead/noop.
22939 return Chain;
22940 }
22941
22942 if (OptLevel != CodeGenOptLevel::None && ST1->hasOneUse() &&
22943 !ST1->getBasePtr().isUndef() &&
22944 ST->getAddressSpace() == ST1->getAddressSpace()) {
22945 // If we consider two stores and one smaller in size is a scalable
22946 // vector type and another one a bigger size store with a fixed type,
22947 // then we could not allow the scalable store removal because we don't
22948 // know its final size in the end.
22949 if (ST->getMemoryVT().isScalableVector() ||
22950 ST1->getMemoryVT().isScalableVector()) {
22951 if (ST1->getBasePtr() == Ptr &&
22952 TypeSize::isKnownLE(ST1->getMemoryVT().getStoreSize(),
22953 ST->getMemoryVT().getStoreSize())) {
22954 CombineTo(ST1, ST1->getChain());
22955 return SDValue(N, 0);
22956 }
22957 } else {
22958 const BaseIndexOffset STBase = BaseIndexOffset::match(ST, DAG);
22959 const BaseIndexOffset ChainBase = BaseIndexOffset::match(ST1, DAG);
22960 // If this is a store who's preceding store to a subset of the current
22961 // location and no one other node is chained to that store we can
22962 // effectively drop the store. Do not remove stores to undef as they
22963 // may be used as data sinks.
22964 if (STBase.contains(DAG, ST->getMemoryVT().getFixedSizeInBits(),
22965 ChainBase,
22966 ST1->getMemoryVT().getFixedSizeInBits())) {
22967 CombineTo(ST1, ST1->getChain());
22968 return SDValue(N, 0);
22969 }
22970 }
22971 }
22972 }
22973 }
22974
22975 // If this is an FP_ROUND or TRUNC followed by a store, fold this into a
22976 // truncating store. We can do this even if this is already a truncstore.
22977 if ((Value.getOpcode() == ISD::FP_ROUND ||
22978 Value.getOpcode() == ISD::TRUNCATE) &&
22979 Value->hasOneUse() && ST->isUnindexed() &&
22980 TLI.canCombineTruncStore(Value.getOperand(0).getValueType(),
22981 ST->getMemoryVT(), LegalOperations)) {
22982 return DAG.getTruncStore(Chain, SDLoc(N), Value.getOperand(0),
22983 Ptr, ST->getMemoryVT(), ST->getMemOperand());
22984 }
22985
22986 // Always perform this optimization before types are legal. If the target
22987 // prefers, also try this after legalization to catch stores that were created
22988 // by intrinsics or other nodes.
22989 if (!LegalTypes || (TLI.mergeStoresAfterLegalization(ST->getMemoryVT()))) {
22990 while (true) {
22991 // There can be multiple store sequences on the same chain.
22992 // Keep trying to merge store sequences until we are unable to do so
22993 // or until we merge the last store on the chain.
22994 bool Changed = mergeConsecutiveStores(ST);
22995 if (!Changed) break;
22996 // Return N as merge only uses CombineTo and no worklist clean
22997 // up is necessary.
22998 if (N->getOpcode() == ISD::DELETED_NODE || !isa<StoreSDNode>(N))
22999 return SDValue(N, 0);
23000 }
23001 }
23002
23003 // Try transforming N to an indexed store.
23004 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
23005 return SDValue(N, 0);
23006
23007 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
23008 //
23009 // Make sure to do this only after attempting to merge stores in order to
23010 // avoid changing the types of some subset of stores due to visit order,
23011 // preventing their merging.
23012 if (isa<ConstantFPSDNode>(ST->getValue())) {
23013 if (SDValue NewSt = replaceStoreOfFPConstant(ST))
23014 return NewSt;
23015 }
23016
23017 if (SDValue NewSt = splitMergedValStore(ST))
23018 return NewSt;
23019
23020 if (SDValue MaskedStore = foldToMaskedStore(ST, DAG, SDLoc(N)))
23021 return MaskedStore;
23022
23023 return ReduceLoadOpStoreWidth(N);
23024}
23025
23026SDValue DAGCombiner::visitLIFETIME_END(SDNode *N) {
23027 const auto *LifetimeEnd = cast<LifetimeSDNode>(N);
23028 const BaseIndexOffset LifetimeEndBase(N->getOperand(1), SDValue(), 0, false);
23029
23030 // We walk up the chains to find stores.
23031 SmallVector<SDValue, 8> Chains = {N->getOperand(0)};
23032 while (!Chains.empty()) {
23033 SDValue Chain = Chains.pop_back_val();
23034 if (!Chain.hasOneUse())
23035 continue;
23036 switch (Chain.getOpcode()) {
23037 case ISD::TokenFactor:
23038 for (unsigned Nops = Chain.getNumOperands(); Nops;)
23039 Chains.push_back(Chain.getOperand(--Nops));
23040 break;
23041 case ISD::LIFETIME_START:
23042 case ISD::LIFETIME_END:
23043 // We can forward past any lifetime start/end that can be proven not to
23044 // alias the node.
23045 if (!mayAlias(Chain.getNode(), N))
23046 Chains.push_back(Chain.getOperand(0));
23047 break;
23048 case ISD::STORE: {
23049 StoreSDNode *ST = dyn_cast<StoreSDNode>(Chain);
23050 // TODO: Can relax for unordered atomics (see D66309)
23051 if (!ST->isSimple() || ST->isIndexed())
23052 continue;
23053 const TypeSize StoreSize = ST->getMemoryVT().getStoreSize();
23054 // The bounds of a scalable store are not known until runtime, so this
23055 // store cannot be elided.
23056 if (StoreSize.isScalable())
23057 continue;
23058 const BaseIndexOffset StoreBase = BaseIndexOffset::match(ST, DAG);
23059 // If we store purely within object bounds just before its lifetime ends,
23060 // we can remove the store.
23061 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
23062 if (LifetimeEndBase.contains(
23063 DAG, MFI.getObjectSize(LifetimeEnd->getFrameIndex()) * 8,
23064 StoreBase, StoreSize.getFixedValue() * 8)) {
23065 LLVM_DEBUG(dbgs() << "\nRemoving store:"; StoreBase.dump();
23066 dbgs() << "\nwithin LIFETIME_END of : ";
23067 LifetimeEndBase.dump(); dbgs() << "\n");
23068 CombineTo(ST, ST->getChain());
23069 return SDValue(N, 0);
23070 }
23071 }
23072 }
23073 }
23074 return SDValue();
23075}
23076
23077/// For the instruction sequence of store below, F and I values
23078/// are bundled together as an i64 value before being stored into memory.
23079/// Sometimes it is more efficent to generate separate stores for F and I,
23080/// which can remove the bitwise instructions or sink them to colder places.
23081///
23082/// (store (or (zext (bitcast F to i32) to i64),
23083/// (shl (zext I to i64), 32)), addr) -->
23084/// (store F, addr) and (store I, addr+4)
23085///
23086/// Similarly, splitting for other merged store can also be beneficial, like:
23087/// For pair of {i32, i32}, i64 store --> two i32 stores.
23088/// For pair of {i32, i16}, i64 store --> two i32 stores.
23089/// For pair of {i16, i16}, i32 store --> two i16 stores.
23090/// For pair of {i16, i8}, i32 store --> two i16 stores.
23091/// For pair of {i8, i8}, i16 store --> two i8 stores.
23092///
23093/// We allow each target to determine specifically which kind of splitting is
23094/// supported.
23095///
23096/// The store patterns are commonly seen from the simple code snippet below
23097/// if only std::make_pair(...) is sroa transformed before inlined into hoo.
23098/// void goo(const std::pair<int, float> &);
23099/// hoo() {
23100/// ...
23101/// goo(std::make_pair(tmp, ftmp));
23102/// ...
23103/// }
23104///
23105SDValue DAGCombiner::splitMergedValStore(StoreSDNode *ST) {
23106 if (OptLevel == CodeGenOptLevel::None)
23107 return SDValue();
23108
23109 // Can't change the number of memory accesses for a volatile store or break
23110 // atomicity for an atomic one.
23111 if (!ST->isSimple())
23112 return SDValue();
23113
23114 SDValue Val = ST->getValue();
23115 SDLoc DL(ST);
23116
23117 // Match OR operand.
23118 if (!Val.getValueType().isScalarInteger() || Val.getOpcode() != ISD::OR)
23119 return SDValue();
23120
23121 // Match SHL operand and get Lower and Higher parts of Val.
23122 SDValue Op1 = Val.getOperand(0);
23123 SDValue Op2 = Val.getOperand(1);
23124 SDValue Lo, Hi;
23125 if (Op1.getOpcode() != ISD::SHL) {
23126 std::swap(Op1, Op2);
23127 if (Op1.getOpcode() != ISD::SHL)
23128 return SDValue();
23129 }
23130 Lo = Op2;
23131 Hi = Op1.getOperand(0);
23132 if (!Op1.hasOneUse())
23133 return SDValue();
23134
23135 // Match shift amount to HalfValBitSize.
23136 unsigned HalfValBitSize = Val.getValueSizeInBits() / 2;
23137 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(Op1.getOperand(1));
23138 if (!ShAmt || ShAmt->getAPIntValue() != HalfValBitSize)
23139 return SDValue();
23140
23141 // Lo and Hi are zero-extended from int with size less equal than 32
23142 // to i64.
23143 if (Lo.getOpcode() != ISD::ZERO_EXTEND || !Lo.hasOneUse() ||
23144 !Lo.getOperand(0).getValueType().isScalarInteger() ||
23145 Lo.getOperand(0).getValueSizeInBits() > HalfValBitSize ||
23146 Hi.getOpcode() != ISD::ZERO_EXTEND || !Hi.hasOneUse() ||
23147 !Hi.getOperand(0).getValueType().isScalarInteger() ||
23148 Hi.getOperand(0).getValueSizeInBits() > HalfValBitSize)
23149 return SDValue();
23150
23151 // Use the EVT of low and high parts before bitcast as the input
23152 // of target query.
23153 EVT LowTy = (Lo.getOperand(0).getOpcode() == ISD::BITCAST)
23154 ? Lo.getOperand(0).getValueType()
23155 : Lo.getValueType();
23156 EVT HighTy = (Hi.getOperand(0).getOpcode() == ISD::BITCAST)
23157 ? Hi.getOperand(0).getValueType()
23158 : Hi.getValueType();
23159 if (!TLI.isMultiStoresCheaperThanBitsMerge(LowTy, HighTy))
23160 return SDValue();
23161
23162 // Start to split store.
23163 MachineMemOperand::Flags MMOFlags = ST->getMemOperand()->getFlags();
23164 AAMDNodes AAInfo = ST->getAAInfo();
23165
23166 // Change the sizes of Lo and Hi's value types to HalfValBitSize.
23167 EVT VT = EVT::getIntegerVT(*DAG.getContext(), HalfValBitSize);
23168 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, Lo.getOperand(0));
23169 Hi = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, Hi.getOperand(0));
23170
23171 SDValue Chain = ST->getChain();
23172 SDValue Ptr = ST->getBasePtr();
23173 // Lower value store.
23174 SDValue St0 = DAG.getStore(Chain, DL, Lo, Ptr, ST->getPointerInfo(),
23175 ST->getBaseAlign(), MMOFlags, AAInfo);
23176 Ptr =
23177 DAG.getMemBasePlusOffset(Ptr, TypeSize::getFixed(HalfValBitSize / 8), DL);
23178 // Higher value store.
23179 SDValue St1 = DAG.getStore(
23180 St0, DL, Hi, Ptr, ST->getPointerInfo().getWithOffset(HalfValBitSize / 8),
23181 ST->getBaseAlign(), MMOFlags, AAInfo);
23182 return St1;
23183}
23184
23185// Merge an insertion into an existing shuffle:
23186// (insert_vector_elt (vector_shuffle X, Y, Mask),
23187// .(extract_vector_elt X, N), InsIndex)
23188// --> (vector_shuffle X, Y, NewMask)
23189// and variations where shuffle operands may be CONCAT_VECTORS.
23191 SmallVectorImpl<int> &NewMask, SDValue Elt,
23192 unsigned InsIndex) {
23193 if (Elt.getOpcode() != ISD::EXTRACT_VECTOR_ELT ||
23195 return false;
23196
23197 // Vec's operand 0 is using indices from 0 to N-1 and
23198 // operand 1 from N to 2N - 1, where N is the number of
23199 // elements in the vectors.
23200 SDValue InsertVal0 = Elt.getOperand(0);
23201 int ElementOffset = -1;
23202
23203 // We explore the inputs of the shuffle in order to see if we find the
23204 // source of the extract_vector_elt. If so, we can use it to modify the
23205 // shuffle rather than perform an insert_vector_elt.
23207 ArgWorkList.emplace_back(Mask.size(), Y);
23208 ArgWorkList.emplace_back(0, X);
23209
23210 while (!ArgWorkList.empty()) {
23211 int ArgOffset;
23212 SDValue ArgVal;
23213 std::tie(ArgOffset, ArgVal) = ArgWorkList.pop_back_val();
23214
23215 if (ArgVal == InsertVal0) {
23216 ElementOffset = ArgOffset;
23217 break;
23218 }
23219
23220 // Peek through concat_vector.
23221 if (ArgVal.getOpcode() == ISD::CONCAT_VECTORS) {
23222 int CurrentArgOffset =
23223 ArgOffset + ArgVal.getValueType().getVectorNumElements();
23224 int Step = ArgVal.getOperand(0).getValueType().getVectorNumElements();
23225 for (SDValue Op : reverse(ArgVal->ops())) {
23226 CurrentArgOffset -= Step;
23227 ArgWorkList.emplace_back(CurrentArgOffset, Op);
23228 }
23229
23230 // Make sure we went through all the elements and did not screw up index
23231 // computation.
23232 assert(CurrentArgOffset == ArgOffset);
23233 }
23234 }
23235
23236 // If we failed to find a match, see if we can replace an UNDEF shuffle
23237 // operand.
23238 if (ElementOffset == -1) {
23239 if (!Y.isUndef() || InsertVal0.getValueType() != Y.getValueType())
23240 return false;
23241 ElementOffset = Mask.size();
23242 Y = InsertVal0;
23243 }
23244
23245 NewMask.assign(Mask.begin(), Mask.end());
23246 NewMask[InsIndex] = ElementOffset + Elt.getConstantOperandVal(1);
23247 assert(NewMask[InsIndex] < (int)(2 * Mask.size()) && NewMask[InsIndex] >= 0 &&
23248 "NewMask[InsIndex] is out of bound");
23249 return true;
23250}
23251
23252// Merge an insertion into an existing shuffle:
23253// (insert_vector_elt (vector_shuffle X, Y), (extract_vector_elt X, N),
23254// InsIndex)
23255// --> (vector_shuffle X, Y) and variations where shuffle operands may be
23256// CONCAT_VECTORS.
23257SDValue DAGCombiner::mergeInsertEltWithShuffle(SDNode *N, unsigned InsIndex) {
23258 assert(N->getOpcode() == ISD::INSERT_VECTOR_ELT &&
23259 "Expected extract_vector_elt");
23260 SDValue InsertVal = N->getOperand(1);
23261 SDValue Vec = N->getOperand(0);
23262
23263 auto *SVN = dyn_cast<ShuffleVectorSDNode>(Vec);
23264 if (!SVN || !Vec.hasOneUse())
23265 return SDValue();
23266
23267 ArrayRef<int> Mask = SVN->getMask();
23268 SDValue X = Vec.getOperand(0);
23269 SDValue Y = Vec.getOperand(1);
23270
23271 SmallVector<int, 16> NewMask(Mask);
23272 if (mergeEltWithShuffle(X, Y, Mask, NewMask, InsertVal, InsIndex)) {
23273 SDValue LegalShuffle = TLI.buildLegalVectorShuffle(
23274 Vec.getValueType(), SDLoc(N), X, Y, NewMask, DAG);
23275 if (LegalShuffle)
23276 return LegalShuffle;
23277 }
23278
23279 return SDValue();
23280}
23281
23282// Convert a disguised subvector insertion into a shuffle:
23283// insert_vector_elt V, (bitcast X from vector type), IdxC -->
23284// bitcast(shuffle (bitcast V), (extended X), Mask)
23285// Note: We do not use an insert_subvector node because that requires a
23286// legal subvector type.
23287SDValue DAGCombiner::combineInsertEltToShuffle(SDNode *N, unsigned InsIndex) {
23288 assert(N->getOpcode() == ISD::INSERT_VECTOR_ELT &&
23289 "Expected extract_vector_elt");
23290 SDValue InsertVal = N->getOperand(1);
23291
23292 if (InsertVal.getOpcode() != ISD::BITCAST || !InsertVal.hasOneUse() ||
23293 !InsertVal.getOperand(0).getValueType().isVector())
23294 return SDValue();
23295
23296 SDValue SubVec = InsertVal.getOperand(0);
23297 SDValue DestVec = N->getOperand(0);
23298 EVT SubVecVT = SubVec.getValueType();
23299 EVT VT = DestVec.getValueType();
23300 unsigned NumSrcElts = SubVecVT.getVectorNumElements();
23301 // If the source only has a single vector element, the cost of creating adding
23302 // it to a vector is likely to exceed the cost of a insert_vector_elt.
23303 if (NumSrcElts == 1)
23304 return SDValue();
23305 unsigned ExtendRatio = VT.getSizeInBits() / SubVecVT.getSizeInBits();
23306 unsigned NumMaskVals = ExtendRatio * NumSrcElts;
23307
23308 // Step 1: Create a shuffle mask that implements this insert operation. The
23309 // vector that we are inserting into will be operand 0 of the shuffle, so
23310 // those elements are just 'i'. The inserted subvector is in the first
23311 // positions of operand 1 of the shuffle. Example:
23312 // insert v4i32 V, (v2i16 X), 2 --> shuffle v8i16 V', X', {0,1,2,3,8,9,6,7}
23313 SmallVector<int, 16> Mask(NumMaskVals);
23314 for (unsigned i = 0; i != NumMaskVals; ++i) {
23315 if (i / NumSrcElts == InsIndex)
23316 Mask[i] = (i % NumSrcElts) + NumMaskVals;
23317 else
23318 Mask[i] = i;
23319 }
23320
23321 // Bail out if the target can not handle the shuffle we want to create.
23322 EVT SubVecEltVT = SubVecVT.getVectorElementType();
23323 EVT ShufVT = EVT::getVectorVT(*DAG.getContext(), SubVecEltVT, NumMaskVals);
23324 if (!TLI.isShuffleMaskLegal(Mask, ShufVT))
23325 return SDValue();
23326
23327 // Step 2: Create a wide vector from the inserted source vector by appending
23328 // undefined elements. This is the same size as our destination vector.
23329 SDLoc DL(N);
23330 SmallVector<SDValue, 8> ConcatOps(ExtendRatio, DAG.getUNDEF(SubVecVT));
23331 ConcatOps[0] = SubVec;
23332 SDValue PaddedSubV = DAG.getNode(ISD::CONCAT_VECTORS, DL, ShufVT, ConcatOps);
23333
23334 // Step 3: Shuffle in the padded subvector.
23335 SDValue DestVecBC = DAG.getBitcast(ShufVT, DestVec);
23336 SDValue Shuf = DAG.getVectorShuffle(ShufVT, DL, DestVecBC, PaddedSubV, Mask);
23337 AddToWorklist(PaddedSubV.getNode());
23338 AddToWorklist(DestVecBC.getNode());
23339 AddToWorklist(Shuf.getNode());
23340 return DAG.getBitcast(VT, Shuf);
23341}
23342
23343// Combine insert(shuffle(load, <u,0,1,2>), load, 0) into a single load if
23344// possible and the new load will be quick. We use more loads but less shuffles
23345// and inserts.
23346SDValue DAGCombiner::combineInsertEltToLoad(SDNode *N, unsigned InsIndex) {
23347 EVT VT = N->getValueType(0);
23348
23349 // InsIndex is expected to be the first of last lane.
23350 if (!VT.isFixedLengthVector() ||
23351 (InsIndex != 0 && InsIndex != VT.getVectorNumElements() - 1))
23352 return SDValue();
23353
23354 // Look for a shuffle with the mask u,0,1,2,3,4,5,6 or 1,2,3,4,5,6,7,u
23355 // depending on the InsIndex.
23356 auto *Shuffle = dyn_cast<ShuffleVectorSDNode>(N->getOperand(0));
23357 SDValue Scalar = N->getOperand(1);
23358 if (!Shuffle || !all_of(enumerate(Shuffle->getMask()), [&](auto P) {
23359 return InsIndex == P.index() || P.value() < 0 ||
23360 (InsIndex == 0 && P.value() == (int)P.index() - 1) ||
23361 (InsIndex == VT.getVectorNumElements() - 1 &&
23362 P.value() == (int)P.index() + 1);
23363 }))
23364 return SDValue();
23365
23366 // We optionally skip over an extend so long as both loads are extended in the
23367 // same way from the same type.
23368 unsigned Extend = 0;
23369 if (Scalar.getOpcode() == ISD::ZERO_EXTEND ||
23370 Scalar.getOpcode() == ISD::SIGN_EXTEND ||
23371 Scalar.getOpcode() == ISD::ANY_EXTEND) {
23372 Extend = Scalar.getOpcode();
23373 Scalar = Scalar.getOperand(0);
23374 }
23375
23376 auto *ScalarLoad = dyn_cast<LoadSDNode>(Scalar);
23377 if (!ScalarLoad)
23378 return SDValue();
23379
23380 SDValue Vec = Shuffle->getOperand(0);
23381 if (Extend) {
23382 if (Vec.getOpcode() != Extend)
23383 return SDValue();
23384 Vec = Vec.getOperand(0);
23385 }
23386 auto *VecLoad = dyn_cast<LoadSDNode>(Vec);
23387 if (!VecLoad || Vec.getValueType().getScalarType() != Scalar.getValueType())
23388 return SDValue();
23389
23390 int EltSize = ScalarLoad->getValueType(0).getScalarSizeInBits();
23391 if (EltSize == 0 || EltSize % 8 != 0 || !ScalarLoad->isSimple() ||
23392 !VecLoad->isSimple() || VecLoad->getExtensionType() != ISD::NON_EXTLOAD ||
23393 ScalarLoad->getExtensionType() != ISD::NON_EXTLOAD ||
23394 ScalarLoad->getAddressSpace() != VecLoad->getAddressSpace())
23395 return SDValue();
23396
23397 // Check that the offset between the pointers to produce a single continuous
23398 // load.
23399 if (InsIndex == 0) {
23400 if (!DAG.areNonVolatileConsecutiveLoads(ScalarLoad, VecLoad, EltSize / 8,
23401 -1))
23402 return SDValue();
23403 } else {
23405 VecLoad, ScalarLoad, VT.getVectorNumElements() * EltSize / 8, -1))
23406 return SDValue();
23407 }
23408
23409 // And that the new unaligned load will be fast.
23410 unsigned IsFast = 0;
23411 Align NewAlign = commonAlignment(VecLoad->getAlign(), EltSize / 8);
23412 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DAG.getDataLayout(),
23413 Vec.getValueType(), VecLoad->getAddressSpace(),
23414 NewAlign, VecLoad->getMemOperand()->getFlags(),
23415 &IsFast) ||
23416 !IsFast)
23417 return SDValue();
23418
23419 // Calculate the new Ptr and create the new load.
23420 SDLoc DL(N);
23421 SDValue Ptr = ScalarLoad->getBasePtr();
23422 if (InsIndex != 0)
23423 Ptr = DAG.getNode(ISD::ADD, DL, Ptr.getValueType(), VecLoad->getBasePtr(),
23424 DAG.getConstant(EltSize / 8, DL, Ptr.getValueType()));
23425 MachinePointerInfo PtrInfo =
23426 InsIndex == 0 ? ScalarLoad->getPointerInfo()
23427 : VecLoad->getPointerInfo().getWithOffset(EltSize / 8);
23428
23429 SDValue Load = DAG.getLoad(VecLoad->getValueType(0), DL,
23430 ScalarLoad->getChain(), Ptr, PtrInfo, NewAlign);
23431 DAG.makeEquivalentMemoryOrdering(ScalarLoad, Load.getValue(1));
23432 DAG.makeEquivalentMemoryOrdering(VecLoad, Load.getValue(1));
23433 return Extend ? DAG.getNode(Extend, DL, VT, Load) : Load;
23434}
23435
23436SDValue DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
23437 SDValue InVec = N->getOperand(0);
23438 SDValue InVal = N->getOperand(1);
23439 SDValue EltNo = N->getOperand(2);
23440 SDLoc DL(N);
23441
23442 EVT VT = InVec.getValueType();
23443 auto *IndexC = dyn_cast<ConstantSDNode>(EltNo);
23444
23445 // Insert into out-of-bounds element is undefined.
23446 if (IndexC && VT.isFixedLengthVector() &&
23447 IndexC->getZExtValue() >= VT.getVectorNumElements())
23448 return DAG.getUNDEF(VT);
23449
23450 // Remove redundant insertions:
23451 // (insert_vector_elt x (extract_vector_elt x idx) idx) -> x
23452 if (InVal.getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
23453 InVec == InVal.getOperand(0) && EltNo == InVal.getOperand(1))
23454 return InVec;
23455
23456 // Remove insert of UNDEF/POISON elements.
23457 if (InVal.isUndef()) {
23458 if (InVal.getOpcode() == ISD::POISON || InVec.getOpcode() == ISD::UNDEF)
23459 return InVec;
23460 return DAG.getFreeze(InVec);
23461 }
23462
23463 if (!IndexC) {
23464 // If this is variable insert to undef vector, it might be better to splat:
23465 // inselt undef, InVal, EltNo --> build_vector < InVal, InVal, ... >
23466 if (InVec.isUndef() && TLI.shouldSplatInsEltVarIndex(VT))
23467 return DAG.getSplat(VT, DL, InVal);
23468 return SDValue();
23469 }
23470
23471 if (VT.isScalableVector())
23472 return SDValue();
23473
23474 unsigned NumElts = VT.getVectorNumElements();
23475
23476 // We must know which element is being inserted for folds below here.
23477 unsigned Elt = IndexC->getZExtValue();
23478
23479 // Handle <1 x ???> vector insertion special cases.
23480 if (NumElts == 1) {
23481 // insert_vector_elt(x, extract_vector_elt(y, 0), 0) -> y
23482 if (InVal.getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
23483 InVal.getOperand(0).getValueType() == VT &&
23484 isNullConstant(InVal.getOperand(1)))
23485 return InVal.getOperand(0);
23486 }
23487
23488 // Canonicalize insert_vector_elt dag nodes.
23489 // Example:
23490 // (insert_vector_elt (insert_vector_elt A, Idx0), Idx1)
23491 // -> (insert_vector_elt (insert_vector_elt A, Idx1), Idx0)
23492 //
23493 // Do this only if the child insert_vector node has one use; also
23494 // do this only if indices are both constants and Idx1 < Idx0.
23495 if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT && InVec.hasOneUse()
23496 && isa<ConstantSDNode>(InVec.getOperand(2))) {
23497 unsigned OtherElt = InVec.getConstantOperandVal(2);
23498 if (Elt < OtherElt) {
23499 // Swap nodes.
23500 SDValue NewOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT,
23501 InVec.getOperand(0), InVal, EltNo);
23502 AddToWorklist(NewOp.getNode());
23503 return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(InVec.getNode()),
23504 VT, NewOp, InVec.getOperand(1), InVec.getOperand(2));
23505 }
23506 }
23507
23508 if (SDValue Shuf = mergeInsertEltWithShuffle(N, Elt))
23509 return Shuf;
23510
23511 if (SDValue Shuf = combineInsertEltToShuffle(N, Elt))
23512 return Shuf;
23513
23514 if (SDValue Shuf = combineInsertEltToLoad(N, Elt))
23515 return Shuf;
23516
23517 // Attempt to convert an insert_vector_elt chain into a legal build_vector.
23518 if (!LegalOperations || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
23519 // vXi1 vector - we don't need to recurse.
23520 if (NumElts == 1)
23521 return DAG.getBuildVector(VT, DL, {InVal});
23522
23523 // If we haven't already collected the element, insert into the op list.
23524 EVT MaxEltVT = InVal.getValueType();
23525 auto AddBuildVectorOp = [&](SmallVectorImpl<SDValue> &Ops, SDValue Elt,
23526 unsigned Idx) {
23527 if (!Ops[Idx]) {
23528 Ops[Idx] = Elt;
23529 if (VT.isInteger()) {
23530 EVT EltVT = Elt.getValueType();
23531 MaxEltVT = MaxEltVT.bitsGE(EltVT) ? MaxEltVT : EltVT;
23532 }
23533 }
23534 };
23535
23536 // Ensure all the operands are the same value type, fill any missing
23537 // operands with UNDEF and create the BUILD_VECTOR.
23538 auto CanonicalizeBuildVector = [&](SmallVectorImpl<SDValue> &Ops,
23539 bool FreezeUndef = false) {
23540 assert(Ops.size() == NumElts && "Unexpected vector size");
23541 SDValue UndefOp = FreezeUndef ? DAG.getFreeze(DAG.getUNDEF(MaxEltVT))
23542 : DAG.getUNDEF(MaxEltVT);
23543 for (SDValue &Op : Ops) {
23544 if (Op)
23545 Op = VT.isInteger() ? DAG.getAnyExtOrTrunc(Op, DL, MaxEltVT) : Op;
23546 else
23547 Op = UndefOp;
23548 }
23549 return DAG.getBuildVector(VT, DL, Ops);
23550 };
23551
23553 Ops[Elt] = InVal;
23554
23555 // Recurse up a INSERT_VECTOR_ELT chain to build a BUILD_VECTOR.
23556 for (SDValue CurVec = InVec; CurVec;) {
23557 // UNDEF - build new BUILD_VECTOR from already inserted operands.
23558 if (CurVec.isUndef())
23559 return CanonicalizeBuildVector(Ops);
23560
23561 // FREEZE(UNDEF) - build new BUILD_VECTOR from already inserted operands.
23562 if (ISD::isFreezeUndef(CurVec.getNode()) && CurVec.hasOneUse())
23563 return CanonicalizeBuildVector(Ops, /*FreezeUndef=*/true);
23564
23565 // BUILD_VECTOR - insert unused operands and build new BUILD_VECTOR.
23566 if (CurVec.getOpcode() == ISD::BUILD_VECTOR && CurVec.hasOneUse()) {
23567 for (unsigned I = 0; I != NumElts; ++I)
23568 AddBuildVectorOp(Ops, CurVec.getOperand(I), I);
23569 return CanonicalizeBuildVector(Ops);
23570 }
23571
23572 // SCALAR_TO_VECTOR - insert unused scalar and build new BUILD_VECTOR.
23573 if (CurVec.getOpcode() == ISD::SCALAR_TO_VECTOR && CurVec.hasOneUse()) {
23574 AddBuildVectorOp(Ops, CurVec.getOperand(0), 0);
23575 return CanonicalizeBuildVector(Ops);
23576 }
23577
23578 // INSERT_VECTOR_ELT - insert operand and continue up the chain.
23579 if (CurVec.getOpcode() == ISD::INSERT_VECTOR_ELT && CurVec.hasOneUse())
23580 if (auto *CurIdx = dyn_cast<ConstantSDNode>(CurVec.getOperand(2)))
23581 if (CurIdx->getAPIntValue().ult(NumElts)) {
23582 unsigned Idx = CurIdx->getZExtValue();
23583 AddBuildVectorOp(Ops, CurVec.getOperand(1), Idx);
23584
23585 // Found entire BUILD_VECTOR.
23586 if (all_of(Ops, [](SDValue Op) { return !!Op; }))
23587 return CanonicalizeBuildVector(Ops);
23588
23589 CurVec = CurVec->getOperand(0);
23590 continue;
23591 }
23592
23593 // VECTOR_SHUFFLE - if all the operands match the shuffle's sources,
23594 // update the shuffle mask (and second operand if we started with unary
23595 // shuffle) and create a new legal shuffle.
23596 if (CurVec.getOpcode() == ISD::VECTOR_SHUFFLE && CurVec.hasOneUse()) {
23597 auto *SVN = cast<ShuffleVectorSDNode>(CurVec);
23598 SDValue LHS = SVN->getOperand(0);
23599 SDValue RHS = SVN->getOperand(1);
23600 SmallVector<int, 16> Mask(SVN->getMask());
23601 bool Merged = true;
23602 for (auto I : enumerate(Ops)) {
23603 SDValue &Op = I.value();
23604 if (Op) {
23605 SmallVector<int, 16> NewMask;
23606 if (!mergeEltWithShuffle(LHS, RHS, Mask, NewMask, Op, I.index())) {
23607 Merged = false;
23608 break;
23609 }
23610 Mask = std::move(NewMask);
23611 }
23612 }
23613 if (Merged)
23614 if (SDValue NewShuffle =
23615 TLI.buildLegalVectorShuffle(VT, DL, LHS, RHS, Mask, DAG))
23616 return NewShuffle;
23617 }
23618
23619 if (!LegalOperations) {
23620 bool IsNull = llvm::isNullConstant(InVal);
23621 // We can convert to AND/OR mask if all insertions are zero or -1
23622 // respectively.
23623 if ((IsNull || llvm::isAllOnesConstant(InVal)) &&
23624 all_of(Ops, [InVal](SDValue Op) { return !Op || Op == InVal; }) &&
23625 count_if(Ops, [InVal](SDValue Op) { return Op == InVal; }) >= 2) {
23626 SDValue Zero = DAG.getConstant(0, DL, MaxEltVT);
23627 SDValue AllOnes = DAG.getAllOnesConstant(DL, MaxEltVT);
23629
23630 // Build the mask and return the corresponding DAG node.
23631 auto BuildMaskAndNode = [&](SDValue TrueVal, SDValue FalseVal,
23632 unsigned MaskOpcode) {
23633 for (unsigned I = 0; I != NumElts; ++I)
23634 Mask[I] = Ops[I] ? TrueVal : FalseVal;
23635 return DAG.getNode(MaskOpcode, DL, VT, CurVec,
23636 DAG.getBuildVector(VT, DL, Mask));
23637 };
23638
23639 // If all elements are zero, we can use AND with all ones.
23640 if (IsNull)
23641 return BuildMaskAndNode(Zero, AllOnes, ISD::AND);
23642
23643 // If all elements are -1, we can use OR with zero.
23644 return BuildMaskAndNode(AllOnes, Zero, ISD::OR);
23645 }
23646 }
23647
23648 // Failed to find a match in the chain - bail.
23649 break;
23650 }
23651
23652 // See if we can fill in the missing constant elements as zeros.
23653 // TODO: Should we do this for any constant?
23654 APInt DemandedZeroElts = APInt::getZero(NumElts);
23655 for (unsigned I = 0; I != NumElts; ++I)
23656 if (!Ops[I])
23657 DemandedZeroElts.setBit(I);
23658
23659 if (DAG.MaskedVectorIsZero(InVec, DemandedZeroElts)) {
23660 SDValue Zero = VT.isInteger() ? DAG.getConstant(0, DL, MaxEltVT)
23661 : DAG.getConstantFP(0, DL, MaxEltVT);
23662 for (unsigned I = 0; I != NumElts; ++I)
23663 if (!Ops[I])
23664 Ops[I] = Zero;
23665
23666 return CanonicalizeBuildVector(Ops);
23667 }
23668 }
23669
23670 return SDValue();
23671}
23672
23673/// Transform a vector binary operation into a scalar binary operation by moving
23674/// the math/logic after an extract element of a vector.
23676 const SDLoc &DL, bool LegalTypes) {
23677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
23678 SDValue Vec = ExtElt->getOperand(0);
23679 SDValue Index = ExtElt->getOperand(1);
23680 auto *IndexC = dyn_cast<ConstantSDNode>(Index);
23681 unsigned Opc = Vec.getOpcode();
23682 if (!IndexC || !Vec.hasOneUse() || (!TLI.isBinOp(Opc) && Opc != ISD::SETCC) ||
23683 Vec->getNumValues() != 1)
23684 return SDValue();
23685
23686 // Targets may want to avoid this to prevent an expensive register transfer.
23687 if (!TLI.shouldScalarizeBinop(Vec))
23688 return SDValue();
23689
23690 EVT ResVT = ExtElt->getValueType(0);
23691 if (Opc == ISD::SETCC &&
23692 (ResVT != Vec.getValueType().getVectorElementType() || LegalTypes))
23693 return SDValue();
23694
23695 // Extracting an element of a vector constant is constant-folded, so this
23696 // transform is just replacing a vector op with a scalar op while moving the
23697 // extract.
23698 SDValue Op0 = Vec.getOperand(0);
23699 SDValue Op1 = Vec.getOperand(1);
23700 APInt SplatVal;
23701 if (!isAnyConstantBuildVector(Op0, true) &&
23702 !ISD::isConstantSplatVector(Op0.getNode(), SplatVal) &&
23703 !isAnyConstantBuildVector(Op1, true) &&
23704 !ISD::isConstantSplatVector(Op1.getNode(), SplatVal))
23705 return SDValue();
23706
23707 // extractelt (op X, C), IndexC --> op (extractelt X, IndexC), C'
23708 // extractelt (op C, X), IndexC --> op C', (extractelt X, IndexC)
23709 if (Opc == ISD::SETCC) {
23710 EVT OpVT = Op0.getValueType().getVectorElementType();
23711 Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, OpVT, Op0, Index);
23712 Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, OpVT, Op1, Index);
23713 SDValue NewVal = DAG.getSetCC(
23714 DL, ResVT, Op0, Op1, cast<CondCodeSDNode>(Vec->getOperand(2))->get());
23715 // We may need to sign- or zero-extend the result to match the same
23716 // behaviour as the vector version of SETCC.
23717 unsigned VecBoolContents = TLI.getBooleanContents(Vec.getValueType());
23718 if (ResVT != MVT::i1 &&
23719 VecBoolContents != TargetLowering::UndefinedBooleanContent &&
23720 VecBoolContents != TLI.getBooleanContents(ResVT)) {
23722 NewVal = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ResVT, NewVal,
23723 DAG.getValueType(MVT::i1));
23724 else
23725 NewVal = DAG.getZeroExtendInReg(NewVal, DL, MVT::i1);
23726 }
23727 return NewVal;
23728 }
23729 Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ResVT, Op0, Index);
23730 Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ResVT, Op1, Index);
23731 return DAG.getNode(Opc, DL, ResVT, Op0, Op1);
23732}
23733
23734// Given a ISD::EXTRACT_VECTOR_ELT, which is a glorified bit sequence extract,
23735// recursively analyse all of it's users. and try to model themselves as
23736// bit sequence extractions. If all of them agree on the new, narrower element
23737// type, and all of them can be modelled as ISD::EXTRACT_VECTOR_ELT's of that
23738// new element type, do so now.
23739// This is mainly useful to recover from legalization that scalarized
23740// the vector as wide elements, but tries to rebuild it with narrower elements.
23741//
23742// Some more nodes could be modelled if that helps cover interesting patterns.
23743bool DAGCombiner::refineExtractVectorEltIntoMultipleNarrowExtractVectorElts(
23744 SDNode *N) {
23745 // We perform this optimization post type-legalization because
23746 // the type-legalizer often scalarizes integer-promoted vectors.
23747 // Performing this optimization before may cause legalizaton cycles.
23748 if (Level != AfterLegalizeVectorOps && Level != AfterLegalizeTypes)
23749 return false;
23750
23751 // TODO: Add support for big-endian.
23752 if (DAG.getDataLayout().isBigEndian())
23753 return false;
23754
23755 SDValue VecOp = N->getOperand(0);
23756 EVT VecVT = VecOp.getValueType();
23757 assert(!VecVT.isScalableVector() && "Only for fixed vectors.");
23758
23759 // We must start with a constant extraction index.
23760 auto *IndexC = dyn_cast<ConstantSDNode>(N->getOperand(1));
23761 if (!IndexC)
23762 return false;
23763
23764 assert(IndexC->getZExtValue() < VecVT.getVectorNumElements() &&
23765 "Original ISD::EXTRACT_VECTOR_ELT is undefinend?");
23766
23767 // TODO: deal with the case of implicit anyext of the extraction.
23768 unsigned VecEltBitWidth = VecVT.getScalarSizeInBits();
23769 EVT ScalarVT = N->getValueType(0);
23770 if (VecVT.getScalarType() != ScalarVT)
23771 return false;
23772
23773 // TODO: deal with the cases other than everything being integer-typed.
23774 if (!ScalarVT.isScalarInteger())
23775 return false;
23776
23777 struct Entry {
23778 SDNode *Producer;
23779
23780 // Which bits of VecOp does it contain?
23781 unsigned BitPos;
23782 int NumBits;
23783 // NOTE: the actual width of \p Producer may be wider than NumBits!
23784
23785 Entry(Entry &&) = default;
23786 Entry(SDNode *Producer_, unsigned BitPos_, int NumBits_)
23787 : Producer(Producer_), BitPos(BitPos_), NumBits(NumBits_) {}
23788
23789 Entry() = delete;
23790 Entry(const Entry &) = delete;
23791 Entry &operator=(const Entry &) = delete;
23792 Entry &operator=(Entry &&) = delete;
23793 };
23794 SmallVector<Entry, 32> Worklist;
23796
23797 // We start at the "root" ISD::EXTRACT_VECTOR_ELT.
23798 Worklist.emplace_back(N, /*BitPos=*/VecEltBitWidth * IndexC->getZExtValue(),
23799 /*NumBits=*/VecEltBitWidth);
23800
23801 while (!Worklist.empty()) {
23802 Entry E = Worklist.pop_back_val();
23803 // Does the node not even use any of the VecOp bits?
23804 if (!(E.NumBits > 0 && E.BitPos < VecVT.getSizeInBits() &&
23805 E.BitPos + E.NumBits <= VecVT.getSizeInBits()))
23806 return false; // Let's allow the other combines clean this up first.
23807 // Did we fail to model any of the users of the Producer?
23808 bool ProducerIsLeaf = false;
23809 // Look at each user of this Producer.
23810 for (SDNode *User : E.Producer->users()) {
23811 switch (User->getOpcode()) {
23812 // TODO: support ISD::BITCAST
23813 // TODO: support ISD::ANY_EXTEND
23814 // TODO: support ISD::ZERO_EXTEND
23815 // TODO: support ISD::SIGN_EXTEND
23816 case ISD::TRUNCATE:
23817 // Truncation simply means we keep position, but extract less bits.
23818 Worklist.emplace_back(User, E.BitPos,
23819 /*NumBits=*/User->getValueSizeInBits(0));
23820 break;
23821 // TODO: support ISD::SRA
23822 // TODO: support ISD::SHL
23823 case ISD::SRL:
23824 // We should be shifting the Producer by a constant amount.
23825 if (auto *ShAmtC = dyn_cast<ConstantSDNode>(User->getOperand(1));
23826 User->getOperand(0).getNode() == E.Producer && ShAmtC) {
23827 // Logical right-shift means that we start extraction later,
23828 // but stop it at the same position we did previously.
23829 unsigned ShAmt = ShAmtC->getZExtValue();
23830 Worklist.emplace_back(User, E.BitPos + ShAmt, E.NumBits - ShAmt);
23831 break;
23832 }
23833 [[fallthrough]];
23834 default:
23835 // We can not model this user of the Producer.
23836 // Which means the current Producer will be a ISD::EXTRACT_VECTOR_ELT.
23837 ProducerIsLeaf = true;
23838 // Profitability check: all users that we can not model
23839 // must be ISD::BUILD_VECTOR's.
23840 if (User->getOpcode() != ISD::BUILD_VECTOR)
23841 return false;
23842 break;
23843 }
23844 }
23845 if (ProducerIsLeaf)
23846 Leafs.emplace_back(std::move(E));
23847 }
23848
23849 unsigned NewVecEltBitWidth = Leafs.front().NumBits;
23850
23851 // If we are still at the same element granularity, give up,
23852 if (NewVecEltBitWidth == VecEltBitWidth)
23853 return false;
23854
23855 // The vector width must be a multiple of the new element width.
23856 if (VecVT.getSizeInBits() % NewVecEltBitWidth != 0)
23857 return false;
23858
23859 // All leafs must agree on the new element width.
23860 // All leafs must not expect any "padding" bits ontop of that width.
23861 // All leafs must start extraction from multiple of that width.
23862 if (!all_of(Leafs, [NewVecEltBitWidth](const Entry &E) {
23863 return (unsigned)E.NumBits == NewVecEltBitWidth &&
23864 E.Producer->getValueSizeInBits(0) == NewVecEltBitWidth &&
23865 E.BitPos % NewVecEltBitWidth == 0;
23866 }))
23867 return false;
23868
23869 EVT NewScalarVT = EVT::getIntegerVT(*DAG.getContext(), NewVecEltBitWidth);
23870 EVT NewVecVT = EVT::getVectorVT(*DAG.getContext(), NewScalarVT,
23871 VecVT.getSizeInBits() / NewVecEltBitWidth);
23872
23873 if (LegalTypes &&
23874 !(TLI.isTypeLegal(NewScalarVT) && TLI.isTypeLegal(NewVecVT)))
23875 return false;
23876
23877 if (LegalOperations &&
23878 !(TLI.isOperationLegalOrCustom(ISD::BITCAST, NewVecVT) &&
23880 return false;
23881
23882 SDValue NewVecOp = DAG.getBitcast(NewVecVT, VecOp);
23883 for (const Entry &E : Leafs) {
23884 SDLoc DL(E.Producer);
23885 unsigned NewIndex = E.BitPos / NewVecEltBitWidth;
23886 assert(NewIndex < NewVecVT.getVectorNumElements() &&
23887 "Creating out-of-bounds ISD::EXTRACT_VECTOR_ELT?");
23888 SDValue V = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, NewScalarVT, NewVecOp,
23889 DAG.getVectorIdxConstant(NewIndex, DL));
23890 CombineTo(E.Producer, V);
23891 }
23892
23893 return true;
23894}
23895
23896SDValue DAGCombiner::visitEXTRACT_VECTOR_ELT(SDNode *N) {
23897 SDValue VecOp = N->getOperand(0);
23898 SDValue Index = N->getOperand(1);
23899 EVT ScalarVT = N->getValueType(0);
23900 EVT VecVT = VecOp.getValueType();
23901 if (VecOp.isUndef())
23902 return DAG.getUNDEF(ScalarVT);
23903
23904 // extract_vector_elt (insert_vector_elt vec, val, idx), idx) -> val
23905 //
23906 // This only really matters if the index is non-constant since other combines
23907 // on the constant elements already work.
23908 SDLoc DL(N);
23909 if (VecOp.getOpcode() == ISD::INSERT_VECTOR_ELT &&
23910 Index == VecOp.getOperand(2)) {
23911 SDValue Elt = VecOp.getOperand(1);
23912 AddUsersToWorklist(VecOp.getNode());
23913 return VecVT.isInteger() ? DAG.getAnyExtOrTrunc(Elt, DL, ScalarVT) : Elt;
23914 }
23915
23916 // (vextract (scalar_to_vector val, 0) -> val
23917 if (VecOp.getOpcode() == ISD::SCALAR_TO_VECTOR) {
23918 // Only 0'th element of SCALAR_TO_VECTOR is defined.
23919 if (DAG.isKnownNeverZero(Index))
23920 return DAG.getUNDEF(ScalarVT);
23921
23922 // Check if the result type doesn't match the inserted element type.
23923 // The inserted element and extracted element may have mismatched bitwidth.
23924 // As a result, EXTRACT_VECTOR_ELT may extend or truncate the extracted vector.
23925 SDValue InOp = VecOp.getOperand(0);
23926 if (InOp.getValueType() != ScalarVT) {
23927 assert(InOp.getValueType().isInteger() && ScalarVT.isInteger());
23928 if (InOp.getValueType().bitsGT(ScalarVT))
23929 return DAG.getNode(ISD::TRUNCATE, DL, ScalarVT, InOp);
23930 return DAG.getNode(ISD::ANY_EXTEND, DL, ScalarVT, InOp);
23931 }
23932 return InOp;
23933 }
23934
23935 // extract_vector_elt of out-of-bounds element -> UNDEF
23936 auto *IndexC = dyn_cast<ConstantSDNode>(Index);
23937 if (IndexC && VecVT.isFixedLengthVector() &&
23938 IndexC->getAPIntValue().uge(VecVT.getVectorNumElements()))
23939 return DAG.getUNDEF(ScalarVT);
23940
23941 // extract_vector_elt (build_vector x, y), 1 -> y
23942 if (((IndexC && VecOp.getOpcode() == ISD::BUILD_VECTOR) ||
23943 VecOp.getOpcode() == ISD::SPLAT_VECTOR) &&
23944 TLI.isTypeLegal(VecVT)) {
23945 assert((VecOp.getOpcode() != ISD::BUILD_VECTOR ||
23946 VecVT.isFixedLengthVector()) &&
23947 "BUILD_VECTOR used for scalable vectors");
23948 unsigned IndexVal =
23949 VecOp.getOpcode() == ISD::BUILD_VECTOR ? IndexC->getZExtValue() : 0;
23950 SDValue Elt = VecOp.getOperand(IndexVal);
23951 EVT InEltVT = Elt.getValueType();
23952
23953 if (VecOp.hasOneUse() || TLI.aggressivelyPreferBuildVectorSources(VecVT) ||
23954 isNullConstant(Elt)) {
23955 // Sometimes build_vector's scalar input types do not match result type.
23956 if (ScalarVT == InEltVT)
23957 return Elt;
23958
23959 // TODO: It may be useful to truncate if free if the build_vector
23960 // implicitly converts.
23961 }
23962 }
23963
23964 if (SDValue BO = scalarizeExtractedBinOp(N, DAG, DL, LegalTypes))
23965 return BO;
23966
23967 if (VecVT.isScalableVector())
23968 return SDValue();
23969
23970 // All the code from this point onwards assumes fixed width vectors, but it's
23971 // possible that some of the combinations could be made to work for scalable
23972 // vectors too.
23973 unsigned NumElts = VecVT.getVectorNumElements();
23974 unsigned VecEltBitWidth = VecVT.getScalarSizeInBits();
23975
23976 // See if the extracted element is constant, in which case fold it if its
23977 // a legal fp immediate.
23978 if (IndexC && ScalarVT.isFloatingPoint()) {
23979 APInt EltMask = APInt::getOneBitSet(NumElts, IndexC->getZExtValue());
23980 KnownBits KnownElt = DAG.computeKnownBits(VecOp, EltMask);
23981 if (KnownElt.isConstant()) {
23982 APFloat CstFP =
23983 APFloat(ScalarVT.getFltSemantics(), KnownElt.getConstant());
23984 if (TLI.isFPImmLegal(CstFP, ScalarVT))
23985 return DAG.getConstantFP(CstFP, DL, ScalarVT);
23986 }
23987 }
23988
23989 // TODO: These transforms should not require the 'hasOneUse' restriction, but
23990 // there are regressions on multiple targets without it. We can end up with a
23991 // mess of scalar and vector code if we reduce only part of the DAG to scalar.
23992 if (IndexC && VecOp.getOpcode() == ISD::BITCAST && VecVT.isInteger() &&
23993 VecOp.hasOneUse()) {
23994 // The vector index of the LSBs of the source depend on the endian-ness.
23995 bool IsLE = DAG.getDataLayout().isLittleEndian();
23996 unsigned ExtractIndex = IndexC->getZExtValue();
23997 // extract_elt (v2i32 (bitcast i64:x)), BCTruncElt -> i32 (trunc i64:x)
23998 unsigned BCTruncElt = IsLE ? 0 : NumElts - 1;
23999 SDValue BCSrc = VecOp.getOperand(0);
24000 if (ExtractIndex == BCTruncElt && BCSrc.getValueType().isScalarInteger())
24001 return DAG.getAnyExtOrTrunc(BCSrc, DL, ScalarVT);
24002
24003 // TODO: Add support for SCALAR_TO_VECTOR implicit truncation.
24004 if (LegalTypes && BCSrc.getValueType().isInteger() &&
24005 BCSrc.getOpcode() == ISD::SCALAR_TO_VECTOR &&
24006 BCSrc.getScalarValueSizeInBits() ==
24008 // ext_elt (bitcast (scalar_to_vec i64 X to v2i64) to v4i32), TruncElt -->
24009 // trunc i64 X to i32
24010 SDValue X = BCSrc.getOperand(0);
24011 EVT XVT = X.getValueType();
24012 assert(XVT.isScalarInteger() && ScalarVT.isScalarInteger() &&
24013 "Extract element and scalar to vector can't change element type "
24014 "from FP to integer.");
24015 unsigned XBitWidth = X.getValueSizeInBits();
24016 unsigned Scale = XBitWidth / VecEltBitWidth;
24017 BCTruncElt = IsLE ? 0 : Scale - 1;
24018
24019 // An extract element return value type can be wider than its vector
24020 // operand element type. In that case, the high bits are undefined, so
24021 // it's possible that we may need to extend rather than truncate.
24022 if (ExtractIndex < Scale && XBitWidth > VecEltBitWidth) {
24023 assert(XBitWidth % VecEltBitWidth == 0 &&
24024 "Scalar bitwidth must be a multiple of vector element bitwidth");
24025
24026 if (ExtractIndex != BCTruncElt) {
24027 unsigned ShiftIndex =
24028 IsLE ? ExtractIndex : (Scale - 1) - ExtractIndex;
24029 X = DAG.getNode(
24030 ISD::SRL, DL, XVT, X,
24031 DAG.getShiftAmountConstant(ShiftIndex * VecEltBitWidth, XVT, DL));
24032 }
24033
24034 return DAG.getAnyExtOrTrunc(X, DL, ScalarVT);
24035 }
24036 }
24037 }
24038
24039 // Transform: (EXTRACT_VECTOR_ELT( VECTOR_SHUFFLE )) -> EXTRACT_VECTOR_ELT.
24040 // We only perform this optimization before the op legalization phase because
24041 // we may introduce new vector instructions which are not backed by TD
24042 // patterns. For example on AVX, extracting elements from a wide vector
24043 // without using extract_subvector. However, if we can find an underlying
24044 // scalar value, then we can always use that.
24045 if (IndexC && VecOp.getOpcode() == ISD::VECTOR_SHUFFLE) {
24046 auto *Shuf = cast<ShuffleVectorSDNode>(VecOp);
24047 // Find the new index to extract from.
24048 int OrigElt = Shuf->getMaskElt(IndexC->getZExtValue());
24049
24050 // Extracting an undef index is undef.
24051 if (OrigElt == -1)
24052 return DAG.getUNDEF(ScalarVT);
24053
24054 // Select the right vector half to extract from.
24055 SDValue SVInVec;
24056 if (OrigElt < (int)NumElts) {
24057 SVInVec = VecOp.getOperand(0);
24058 } else {
24059 SVInVec = VecOp.getOperand(1);
24060 OrigElt -= NumElts;
24061 }
24062
24063 if (SVInVec.getOpcode() == ISD::BUILD_VECTOR) {
24064 // TODO: Check if shuffle mask is legal?
24065 if (LegalOperations && TLI.isOperationLegal(ISD::VECTOR_SHUFFLE, VecVT) &&
24066 !VecOp.hasOneUse())
24067 return SDValue();
24068
24069 SDValue InOp = SVInVec.getOperand(OrigElt);
24070 if (InOp.getValueType() != ScalarVT) {
24071 assert(InOp.getValueType().isInteger() && ScalarVT.isInteger());
24072 InOp = DAG.getSExtOrTrunc(InOp, DL, ScalarVT);
24073 }
24074
24075 return InOp;
24076 }
24077
24078 // FIXME: We should handle recursing on other vector shuffles and
24079 // scalar_to_vector here as well.
24080
24081 if (!LegalOperations ||
24082 // FIXME: Should really be just isOperationLegalOrCustom.
24085 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ScalarVT, SVInVec,
24086 DAG.getVectorIdxConstant(OrigElt, DL));
24087 }
24088 }
24089
24090 // If only EXTRACT_VECTOR_ELT nodes use the source vector we can
24091 // simplify it based on the (valid) extraction indices.
24092 if (llvm::all_of(VecOp->users(), [&](SDNode *Use) {
24093 return Use->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
24094 Use->getOperand(0) == VecOp &&
24095 isa<ConstantSDNode>(Use->getOperand(1));
24096 })) {
24097 APInt DemandedElts = APInt::getZero(NumElts);
24098 for (SDNode *User : VecOp->users()) {
24099 auto *CstElt = cast<ConstantSDNode>(User->getOperand(1));
24100 if (CstElt->getAPIntValue().ult(NumElts))
24101 DemandedElts.setBit(CstElt->getZExtValue());
24102 }
24103 if (SimplifyDemandedVectorElts(VecOp, DemandedElts, true)) {
24104 // We simplified the vector operand of this extract element. If this
24105 // extract is not dead, visit it again so it is folded properly.
24106 if (N->getOpcode() != ISD::DELETED_NODE)
24107 AddToWorklist(N);
24108 return SDValue(N, 0);
24109 }
24110 APInt DemandedBits = APInt::getAllOnes(VecEltBitWidth);
24111 if (SimplifyDemandedBits(VecOp, DemandedBits, DemandedElts, true)) {
24112 // We simplified the vector operand of this extract element. If this
24113 // extract is not dead, visit it again so it is folded properly.
24114 if (N->getOpcode() != ISD::DELETED_NODE)
24115 AddToWorklist(N);
24116 return SDValue(N, 0);
24117 }
24118 }
24119
24120 if (refineExtractVectorEltIntoMultipleNarrowExtractVectorElts(N))
24121 return SDValue(N, 0);
24122
24123 // Everything under here is trying to match an extract of a loaded value.
24124 // If the result of load has to be truncated, then it's not necessarily
24125 // profitable.
24126 bool BCNumEltsChanged = false;
24127 EVT ExtVT = VecVT.getVectorElementType();
24128 EVT LVT = ExtVT;
24129 if (ScalarVT.bitsLT(LVT) && !TLI.isTruncateFree(LVT, ScalarVT))
24130 return SDValue();
24131
24132 if (VecOp.getOpcode() == ISD::BITCAST) {
24133 // Don't duplicate a load with other uses.
24134 if (!VecOp.hasOneUse())
24135 return SDValue();
24136
24137 EVT BCVT = VecOp.getOperand(0).getValueType();
24138 if (!BCVT.isVector() || ExtVT.bitsGT(BCVT.getVectorElementType()))
24139 return SDValue();
24140 if (NumElts != BCVT.getVectorNumElements())
24141 BCNumEltsChanged = true;
24142 VecOp = VecOp.getOperand(0);
24143 ExtVT = BCVT.getVectorElementType();
24144 }
24145
24146 // extract (vector load $addr), i --> load $addr + i * size
24147 if (!LegalOperations && !IndexC && VecOp.hasOneUse() &&
24148 ISD::isNormalLoad(VecOp.getNode()) &&
24149 !Index->hasPredecessor(VecOp.getNode())) {
24150 auto *VecLoad = dyn_cast<LoadSDNode>(VecOp);
24151 if (VecLoad && VecLoad->isSimple()) {
24152 if (SDValue Scalarized = TLI.scalarizeExtractedVectorLoad(
24153 ScalarVT, SDLoc(N), VecVT, Index, VecLoad, DAG)) {
24154 ++OpsNarrowed;
24155 return Scalarized;
24156 }
24157 }
24158 }
24159
24160 // Perform only after legalization to ensure build_vector / vector_shuffle
24161 // optimizations have already been done.
24162 if (!LegalOperations || !IndexC)
24163 return SDValue();
24164
24165 // (vextract (v4f32 load $addr), c) -> (f32 load $addr+c*size)
24166 // (vextract (v4f32 s2v (f32 load $addr)), c) -> (f32 load $addr+c*size)
24167 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), 0) -> (f32 load $addr)
24168 int Elt = IndexC->getZExtValue();
24169 LoadSDNode *LN0 = nullptr;
24170 if (ISD::isNormalLoad(VecOp.getNode())) {
24171 LN0 = cast<LoadSDNode>(VecOp);
24172 } else if (VecOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
24173 VecOp.getOperand(0).getValueType() == ExtVT &&
24174 ISD::isNormalLoad(VecOp.getOperand(0).getNode())) {
24175 // Don't duplicate a load with other uses.
24176 if (!VecOp.hasOneUse())
24177 return SDValue();
24178
24179 LN0 = cast<LoadSDNode>(VecOp.getOperand(0));
24180 }
24181 if (auto *Shuf = dyn_cast<ShuffleVectorSDNode>(VecOp)) {
24182 // (vextract (vector_shuffle (load $addr), v2, <1, u, u, u>), 1)
24183 // =>
24184 // (load $addr+1*size)
24185
24186 // Don't duplicate a load with other uses.
24187 if (!VecOp.hasOneUse())
24188 return SDValue();
24189
24190 // If the bit convert changed the number of elements, it is unsafe
24191 // to examine the mask.
24192 if (BCNumEltsChanged)
24193 return SDValue();
24194
24195 // Select the input vector, guarding against out of range extract vector.
24196 int Idx = (Elt > (int)NumElts) ? -1 : Shuf->getMaskElt(Elt);
24197 VecOp = (Idx < (int)NumElts) ? VecOp.getOperand(0) : VecOp.getOperand(1);
24198
24199 if (VecOp.getOpcode() == ISD::BITCAST) {
24200 // Don't duplicate a load with other uses.
24201 if (!VecOp.hasOneUse())
24202 return SDValue();
24203
24204 VecOp = VecOp.getOperand(0);
24205 }
24206 if (ISD::isNormalLoad(VecOp.getNode())) {
24207 LN0 = cast<LoadSDNode>(VecOp);
24208 Elt = (Idx < (int)NumElts) ? Idx : Idx - (int)NumElts;
24209 Index = DAG.getConstant(Elt, DL, Index.getValueType());
24210 }
24211 } else if (VecOp.getOpcode() == ISD::CONCAT_VECTORS && !BCNumEltsChanged &&
24212 VecVT.getVectorElementType() == ScalarVT &&
24213 (!LegalTypes ||
24214 TLI.isTypeLegal(
24216 // extract_vector_elt (concat_vectors v2i16:a, v2i16:b), 0
24217 // -> extract_vector_elt a, 0
24218 // extract_vector_elt (concat_vectors v2i16:a, v2i16:b), 1
24219 // -> extract_vector_elt a, 1
24220 // extract_vector_elt (concat_vectors v2i16:a, v2i16:b), 2
24221 // -> extract_vector_elt b, 0
24222 // extract_vector_elt (concat_vectors v2i16:a, v2i16:b), 3
24223 // -> extract_vector_elt b, 1
24224 EVT ConcatVT = VecOp.getOperand(0).getValueType();
24225 unsigned ConcatNumElts = ConcatVT.getVectorNumElements();
24226 SDValue NewIdx = DAG.getConstant(Elt % ConcatNumElts, DL,
24227 Index.getValueType());
24228
24229 SDValue ConcatOp = VecOp.getOperand(Elt / ConcatNumElts);
24231 ConcatVT.getVectorElementType(),
24232 ConcatOp, NewIdx);
24233 return DAG.getNode(ISD::BITCAST, DL, ScalarVT, Elt);
24234 }
24235
24236 // Make sure we found a non-volatile load and the extractelement is
24237 // the only use.
24238 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || !LN0->isSimple())
24239 return SDValue();
24240
24241 // If Idx was -1 above, Elt is going to be -1, so just return undef.
24242 if (Elt == -1)
24243 return DAG.getUNDEF(LVT);
24244
24245 if (SDValue Scalarized =
24246 TLI.scalarizeExtractedVectorLoad(LVT, DL, VecVT, Index, LN0, DAG)) {
24247 ++OpsNarrowed;
24248 return Scalarized;
24249 }
24250
24251 return SDValue();
24252}
24253
24254// Simplify (build_vec (ext )) to (bitcast (build_vec ))
24255SDValue DAGCombiner::reduceBuildVecExtToExtBuildVec(SDNode *N) {
24256 // We perform this optimization post type-legalization because
24257 // the type-legalizer often scalarizes integer-promoted vectors.
24258 // Performing this optimization before may create bit-casts which
24259 // will be type-legalized to complex code sequences.
24260 // We perform this optimization only before the operation legalizer because we
24261 // may introduce illegal operations.
24262 if (Level != AfterLegalizeVectorOps && Level != AfterLegalizeTypes)
24263 return SDValue();
24264
24265 unsigned NumInScalars = N->getNumOperands();
24266 SDLoc DL(N);
24267 EVT VT = N->getValueType(0);
24268
24269 // Check to see if this is a BUILD_VECTOR of a bunch of values
24270 // which come from any_extend or zero_extend nodes. If so, we can create
24271 // a new BUILD_VECTOR using bit-casts which may enable other BUILD_VECTOR
24272 // optimizations. We do not handle sign-extend because we can't fill the sign
24273 // using shuffles.
24274 EVT SourceType = MVT::Other;
24275 bool AllAnyExt = true;
24276
24277 for (unsigned i = 0; i != NumInScalars; ++i) {
24278 SDValue In = N->getOperand(i);
24279 // Ignore undef inputs.
24280 if (In.isUndef()) continue;
24281
24282 bool AnyExt = In.getOpcode() == ISD::ANY_EXTEND;
24283 bool ZeroExt = In.getOpcode() == ISD::ZERO_EXTEND;
24284
24285 // Abort if the element is not an extension.
24286 if (!ZeroExt && !AnyExt) {
24287 SourceType = MVT::Other;
24288 break;
24289 }
24290
24291 // The input is a ZeroExt or AnyExt. Check the original type.
24292 EVT InTy = In.getOperand(0).getValueType();
24293
24294 // Check that all of the widened source types are the same.
24295 if (SourceType == MVT::Other)
24296 // First time.
24297 SourceType = InTy;
24298 else if (InTy != SourceType) {
24299 // Multiple income types. Abort.
24300 SourceType = MVT::Other;
24301 break;
24302 }
24303
24304 // Check if all of the extends are ANY_EXTENDs.
24305 AllAnyExt &= AnyExt;
24306 }
24307
24308 // In order to have valid types, all of the inputs must be extended from the
24309 // same source type and all of the inputs must be any or zero extend.
24310 // Scalar sizes must be a power of two.
24311 EVT OutScalarTy = VT.getScalarType();
24312 bool ValidTypes =
24313 SourceType != MVT::Other &&
24316
24317 // Create a new simpler BUILD_VECTOR sequence which other optimizations can
24318 // turn into a single shuffle instruction.
24319 if (!ValidTypes)
24320 return SDValue();
24321
24322 // If we already have a splat buildvector, then don't fold it if it means
24323 // introducing zeros.
24324 if (!AllAnyExt && DAG.isSplatValue(SDValue(N, 0), /*AllowUndefs*/ true))
24325 return SDValue();
24326
24327 bool isLE = DAG.getDataLayout().isLittleEndian();
24328 unsigned ElemRatio = OutScalarTy.getSizeInBits()/SourceType.getSizeInBits();
24329 assert(ElemRatio > 1 && "Invalid element size ratio");
24330 SDValue Filler = AllAnyExt ? DAG.getUNDEF(SourceType):
24331 DAG.getConstant(0, DL, SourceType);
24332
24333 unsigned NewBVElems = ElemRatio * VT.getVectorNumElements();
24334 SmallVector<SDValue, 8> Ops(NewBVElems, Filler);
24335
24336 // Populate the new build_vector
24337 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
24338 SDValue Cast = N->getOperand(i);
24339 assert((Cast.getOpcode() == ISD::ANY_EXTEND ||
24340 Cast.getOpcode() == ISD::ZERO_EXTEND ||
24341 Cast.isUndef()) && "Invalid cast opcode");
24342 SDValue In;
24343 if (Cast.isUndef())
24344 In = DAG.getUNDEF(SourceType);
24345 else
24346 In = Cast->getOperand(0);
24347 unsigned Index = isLE ? (i * ElemRatio) :
24348 (i * ElemRatio + (ElemRatio - 1));
24349
24350 assert(Index < Ops.size() && "Invalid index");
24351 Ops[Index] = In;
24352 }
24353
24354 // The type of the new BUILD_VECTOR node.
24355 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), SourceType, NewBVElems);
24356 assert(VecVT.getSizeInBits() == VT.getSizeInBits() &&
24357 "Invalid vector size");
24358 // Check if the new vector type is legal.
24359 if (!isTypeLegal(VecVT) ||
24360 (!TLI.isOperationLegal(ISD::BUILD_VECTOR, VecVT) &&
24362 return SDValue();
24363
24364 // Make the new BUILD_VECTOR.
24365 SDValue BV = DAG.getBuildVector(VecVT, DL, Ops);
24366
24367 // The new BUILD_VECTOR node has the potential to be further optimized.
24368 AddToWorklist(BV.getNode());
24369 // Bitcast to the desired type.
24370 return DAG.getBitcast(VT, BV);
24371}
24372
24373// Simplify (build_vec (trunc $1)
24374// (trunc (srl $1 half-width))
24375// (trunc (srl $1 (2 * half-width))))
24376// to (bitcast $1)
24377SDValue DAGCombiner::reduceBuildVecTruncToBitCast(SDNode *N) {
24378 assert(N->getOpcode() == ISD::BUILD_VECTOR && "Expected build vector");
24379
24380 EVT VT = N->getValueType(0);
24381
24382 // Don't run this before LegalizeTypes if VT is legal.
24383 // Targets may have other preferences.
24384 if (Level < AfterLegalizeTypes && TLI.isTypeLegal(VT))
24385 return SDValue();
24386
24387 // Only for little endian
24388 if (!DAG.getDataLayout().isLittleEndian())
24389 return SDValue();
24390
24391 EVT OutScalarTy = VT.getScalarType();
24392 uint64_t ScalarTypeBitsize = OutScalarTy.getSizeInBits();
24393
24394 // Only for power of two types to be sure that bitcast works well
24395 if (!isPowerOf2_64(ScalarTypeBitsize))
24396 return SDValue();
24397
24398 unsigned NumInScalars = N->getNumOperands();
24399
24400 // Look through bitcasts
24401 auto PeekThroughBitcast = [](SDValue Op) {
24402 if (Op.getOpcode() == ISD::BITCAST)
24403 return Op.getOperand(0);
24404 return Op;
24405 };
24406
24407 // The source value where all the parts are extracted.
24408 SDValue Src;
24409 for (unsigned i = 0; i != NumInScalars; ++i) {
24410 SDValue In = PeekThroughBitcast(N->getOperand(i));
24411 // Ignore undef inputs.
24412 if (In.isUndef()) continue;
24413
24414 if (In.getOpcode() != ISD::TRUNCATE)
24415 return SDValue();
24416
24417 In = PeekThroughBitcast(In.getOperand(0));
24418
24419 if (In.getOpcode() != ISD::SRL) {
24420 // For now only build_vec without shuffling, handle shifts here in the
24421 // future.
24422 if (i != 0)
24423 return SDValue();
24424
24425 Src = In;
24426 } else {
24427 // In is SRL
24428 SDValue part = PeekThroughBitcast(In.getOperand(0));
24429
24430 if (!Src) {
24431 Src = part;
24432 } else if (Src != part) {
24433 // Vector parts do not stem from the same variable
24434 return SDValue();
24435 }
24436
24437 SDValue ShiftAmtVal = In.getOperand(1);
24438 if (!isa<ConstantSDNode>(ShiftAmtVal))
24439 return SDValue();
24440
24441 uint64_t ShiftAmt = In.getConstantOperandVal(1);
24442
24443 // The extracted value is not extracted at the right position
24444 if (ShiftAmt != i * ScalarTypeBitsize)
24445 return SDValue();
24446 }
24447 }
24448
24449 // Only cast if the size is the same
24450 if (!Src || Src.getValueType().getSizeInBits() != VT.getSizeInBits())
24451 return SDValue();
24452
24453 return DAG.getBitcast(VT, Src);
24454}
24455
24456SDValue DAGCombiner::createBuildVecShuffle(const SDLoc &DL, SDNode *N,
24457 ArrayRef<int> VectorMask,
24458 SDValue VecIn1, SDValue VecIn2,
24459 unsigned LeftIdx, bool DidSplitVec) {
24460 EVT VT = N->getValueType(0);
24461 EVT InVT1 = VecIn1.getValueType();
24462 EVT InVT2 = VecIn2.getNode() ? VecIn2.getValueType() : InVT1;
24463
24464 unsigned NumElems = VT.getVectorNumElements();
24465 unsigned ShuffleNumElems = NumElems;
24466
24467 // If we artificially split a vector in two already, then the offsets in the
24468 // operands will all be based off of VecIn1, even those in VecIn2.
24469 unsigned Vec2Offset = DidSplitVec ? 0 : InVT1.getVectorNumElements();
24470
24471 uint64_t VTSize = VT.getFixedSizeInBits();
24472 uint64_t InVT1Size = InVT1.getFixedSizeInBits();
24473 uint64_t InVT2Size = InVT2.getFixedSizeInBits();
24474
24475 assert(InVT2Size <= InVT1Size &&
24476 "Inputs must be sorted to be in non-increasing vector size order.");
24477
24478 // We can't generate a shuffle node with mismatched input and output types.
24479 // Try to make the types match the type of the output.
24480 if (InVT1 != VT || InVT2 != VT) {
24481 if ((VTSize % InVT1Size == 0) && InVT1 == InVT2) {
24482 // If the output vector length is a multiple of both input lengths,
24483 // we can concatenate them and pad the rest with undefs.
24484 unsigned NumConcats = VTSize / InVT1Size;
24485 assert(NumConcats >= 2 && "Concat needs at least two inputs!");
24486 SmallVector<SDValue, 2> ConcatOps(NumConcats, DAG.getUNDEF(InVT1));
24487 ConcatOps[0] = VecIn1;
24488 ConcatOps[1] = VecIn2 ? VecIn2 : DAG.getUNDEF(InVT1);
24489 VecIn1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps);
24490 VecIn2 = SDValue();
24491 } else if (InVT1Size == VTSize * 2) {
24492 if (!TLI.isExtractSubvectorCheap(VT, InVT1, NumElems))
24493 return SDValue();
24494
24495 if (!VecIn2.getNode()) {
24496 // If we only have one input vector, and it's twice the size of the
24497 // output, split it in two.
24498 VecIn2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, VecIn1,
24499 DAG.getVectorIdxConstant(NumElems, DL));
24500 VecIn1 = DAG.getExtractSubvector(DL, VT, VecIn1, 0);
24501 // Since we now have shorter input vectors, adjust the offset of the
24502 // second vector's start.
24503 Vec2Offset = NumElems;
24504 } else {
24505 assert(InVT2Size <= InVT1Size &&
24506 "Second input is not going to be larger than the first one.");
24507
24508 // VecIn1 is wider than the output, and we have another, possibly
24509 // smaller input. Pad the smaller input with undefs, shuffle at the
24510 // input vector width, and extract the output.
24511 // The shuffle type is different than VT, so check legality again.
24512 if (LegalOperations &&
24514 return SDValue();
24515
24516 // Legalizing INSERT_SUBVECTOR is tricky - you basically have to
24517 // lower it back into a BUILD_VECTOR. So if the inserted type is
24518 // illegal, don't even try.
24519 if (InVT1 != InVT2) {
24520 if (!TLI.isTypeLegal(InVT2))
24521 return SDValue();
24522 VecIn2 = DAG.getInsertSubvector(DL, DAG.getUNDEF(InVT1), VecIn2, 0);
24523 }
24524 ShuffleNumElems = NumElems * 2;
24525 }
24526 } else if (InVT2Size * 2 == VTSize && InVT1Size == VTSize) {
24527 SmallVector<SDValue, 2> ConcatOps(2, DAG.getUNDEF(InVT2));
24528 ConcatOps[0] = VecIn2;
24529 VecIn2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps);
24530 } else if (InVT1Size / VTSize > 1 && InVT1Size % VTSize == 0) {
24531 if (!TLI.isExtractSubvectorCheap(VT, InVT1, NumElems) ||
24532 !TLI.isTypeLegal(InVT1) || !TLI.isTypeLegal(InVT2))
24533 return SDValue();
24534 // If dest vector has less than two elements, then use shuffle and extract
24535 // from larger regs will cost even more.
24536 if (VT.getVectorNumElements() <= 2 || !VecIn2.getNode())
24537 return SDValue();
24538 assert(InVT2Size <= InVT1Size &&
24539 "Second input is not going to be larger than the first one.");
24540
24541 // VecIn1 is wider than the output, and we have another, possibly
24542 // smaller input. Pad the smaller input with undefs, shuffle at the
24543 // input vector width, and extract the output.
24544 // The shuffle type is different than VT, so check legality again.
24545 if (LegalOperations && !TLI.isOperationLegal(ISD::VECTOR_SHUFFLE, InVT1))
24546 return SDValue();
24547
24548 if (InVT1 != InVT2) {
24549 VecIn2 = DAG.getInsertSubvector(DL, DAG.getUNDEF(InVT1), VecIn2, 0);
24550 }
24551 ShuffleNumElems = InVT1Size / VTSize * NumElems;
24552 } else {
24553 // TODO: Support cases where the length mismatch isn't exactly by a
24554 // factor of 2.
24555 // TODO: Move this check upwards, so that if we have bad type
24556 // mismatches, we don't create any DAG nodes.
24557 return SDValue();
24558 }
24559 }
24560
24561 // Initialize mask to undef.
24562 SmallVector<int, 8> Mask(ShuffleNumElems, -1);
24563
24564 // Only need to run up to the number of elements actually used, not the
24565 // total number of elements in the shuffle - if we are shuffling a wider
24566 // vector, the high lanes should be set to undef.
24567 for (unsigned i = 0; i != NumElems; ++i) {
24568 if (VectorMask[i] <= 0)
24569 continue;
24570
24571 unsigned ExtIndex = N->getOperand(i).getConstantOperandVal(1);
24572 if (VectorMask[i] == (int)LeftIdx) {
24573 Mask[i] = ExtIndex;
24574 } else if (VectorMask[i] == (int)LeftIdx + 1) {
24575 Mask[i] = Vec2Offset + ExtIndex;
24576 }
24577 }
24578
24579 // The type the input vectors may have changed above.
24580 InVT1 = VecIn1.getValueType();
24581
24582 // If we already have a VecIn2, it should have the same type as VecIn1.
24583 // If we don't, get an undef/zero vector of the appropriate type.
24584 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(InVT1);
24585 assert(InVT1 == VecIn2.getValueType() && "Unexpected second input type.");
24586
24587 SDValue Shuffle = DAG.getVectorShuffle(InVT1, DL, VecIn1, VecIn2, Mask);
24588 if (ShuffleNumElems > NumElems)
24589 Shuffle = DAG.getExtractSubvector(DL, VT, Shuffle, 0);
24590
24591 return Shuffle;
24592}
24593
24595 assert(BV->getOpcode() == ISD::BUILD_VECTOR && "Expected build vector");
24596
24597 // First, determine where the build vector is not undef.
24598 // TODO: We could extend this to handle zero elements as well as undefs.
24599 int NumBVOps = BV->getNumOperands();
24600 int ZextElt = -1;
24601 for (int i = 0; i != NumBVOps; ++i) {
24602 SDValue Op = BV->getOperand(i);
24603 if (Op.isUndef())
24604 continue;
24605 if (ZextElt == -1)
24606 ZextElt = i;
24607 else
24608 return SDValue();
24609 }
24610 // Bail out if there's no non-undef element.
24611 if (ZextElt == -1)
24612 return SDValue();
24613
24614 // The build vector contains some number of undef elements and exactly
24615 // one other element. That other element must be a zero-extended scalar
24616 // extracted from a vector at a constant index to turn this into a shuffle.
24617 // Also, require that the build vector does not implicitly truncate/extend
24618 // its elements.
24619 // TODO: This could be enhanced to allow ANY_EXTEND as well as ZERO_EXTEND.
24620 EVT VT = BV->getValueType(0);
24621 SDValue Zext = BV->getOperand(ZextElt);
24622 if (Zext.getOpcode() != ISD::ZERO_EXTEND || !Zext.hasOneUse() ||
24626 return SDValue();
24627
24628 // The zero-extend must be a multiple of the source size, and we must be
24629 // building a vector of the same size as the source of the extract element.
24630 SDValue Extract = Zext.getOperand(0);
24631 unsigned DestSize = Zext.getValueSizeInBits();
24632 unsigned SrcSize = Extract.getValueSizeInBits();
24633 if (DestSize % SrcSize != 0 ||
24634 Extract.getOperand(0).getValueSizeInBits() != VT.getSizeInBits())
24635 return SDValue();
24636
24637 // Create a shuffle mask that will combine the extracted element with zeros
24638 // and undefs.
24639 int ZextRatio = DestSize / SrcSize;
24640 int NumMaskElts = NumBVOps * ZextRatio;
24641 SmallVector<int, 32> ShufMask(NumMaskElts, -1);
24642 for (int i = 0; i != NumMaskElts; ++i) {
24643 if (i / ZextRatio == ZextElt) {
24644 // The low bits of the (potentially translated) extracted element map to
24645 // the source vector. The high bits map to zero. We will use a zero vector
24646 // as the 2nd source operand of the shuffle, so use the 1st element of
24647 // that vector (mask value is number-of-elements) for the high bits.
24648 int Low = DAG.getDataLayout().isBigEndian() ? (ZextRatio - 1) : 0;
24649 ShufMask[i] = (i % ZextRatio == Low) ? Extract.getConstantOperandVal(1)
24650 : NumMaskElts;
24651 }
24652
24653 // Undef elements of the build vector remain undef because we initialize
24654 // the shuffle mask with -1.
24655 }
24656
24657 // buildvec undef, ..., (zext (extractelt V, IndexC)), undef... -->
24658 // bitcast (shuffle V, ZeroVec, VectorMask)
24659 SDLoc DL(BV);
24660 EVT VecVT = Extract.getOperand(0).getValueType();
24661 SDValue ZeroVec = DAG.getConstant(0, DL, VecVT);
24662 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
24663 SDValue Shuf = TLI.buildLegalVectorShuffle(VecVT, DL, Extract.getOperand(0),
24664 ZeroVec, ShufMask, DAG);
24665 if (!Shuf)
24666 return SDValue();
24667 return DAG.getBitcast(VT, Shuf);
24668}
24669
24670// FIXME: promote to STLExtras.
24671template <typename R, typename T>
24672static auto getFirstIndexOf(R &&Range, const T &Val) {
24673 auto I = find(Range, Val);
24674 if (I == Range.end())
24675 return static_cast<decltype(std::distance(Range.begin(), I))>(-1);
24676 return std::distance(Range.begin(), I);
24677}
24678
24679// Check to see if this is a BUILD_VECTOR of a bunch of EXTRACT_VECTOR_ELT
24680// operations. If the types of the vectors we're extracting from allow it,
24681// turn this into a vector_shuffle node.
24682SDValue DAGCombiner::reduceBuildVecToShuffle(SDNode *N) {
24683 SDLoc DL(N);
24684 EVT VT = N->getValueType(0);
24685
24686 // Only type-legal BUILD_VECTOR nodes are converted to shuffle nodes.
24687 if (!isTypeLegal(VT))
24688 return SDValue();
24689
24691 return V;
24692
24693 // May only combine to shuffle after legalize if shuffle is legal.
24694 if (LegalOperations && !TLI.isOperationLegal(ISD::VECTOR_SHUFFLE, VT))
24695 return SDValue();
24696
24697 bool UsesZeroVector = false;
24698 unsigned NumElems = N->getNumOperands();
24699
24700 // Record, for each element of the newly built vector, which input vector
24701 // that element comes from. -1 stands for undef, 0 for the zero vector,
24702 // and positive values for the input vectors.
24703 // VectorMask maps each element to its vector number, and VecIn maps vector
24704 // numbers to their initial SDValues.
24705
24706 SmallVector<int, 8> VectorMask(NumElems, -1);
24708 VecIn.push_back(SDValue());
24709
24710 // If we have a single extract_element with a constant index, track the index
24711 // value.
24712 unsigned OneConstExtractIndex = ~0u;
24713
24714 // Count the number of extract_vector_elt sources (i.e. non-constant or undef)
24715 unsigned NumExtracts = 0;
24716
24717 for (unsigned i = 0; i != NumElems; ++i) {
24718 SDValue Op = N->getOperand(i);
24719
24720 if (Op.isUndef())
24721 continue;
24722
24723 // See if we can use a blend with a zero vector.
24724 // TODO: Should we generalize this to a blend with an arbitrary constant
24725 // vector?
24727 UsesZeroVector = true;
24728 VectorMask[i] = 0;
24729 continue;
24730 }
24731
24732 // Not an undef or zero. If the input is something other than an
24733 // EXTRACT_VECTOR_ELT with an in-range constant index, bail out.
24734 if (Op.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
24735 return SDValue();
24736
24737 SDValue ExtractedFromVec = Op.getOperand(0);
24738 if (ExtractedFromVec.getValueType().isScalableVector())
24739 return SDValue();
24740 auto *ExtractIdx = dyn_cast<ConstantSDNode>(Op.getOperand(1));
24741 if (!ExtractIdx)
24742 return SDValue();
24743
24744 if (ExtractIdx->getAsAPIntVal().uge(
24745 ExtractedFromVec.getValueType().getVectorNumElements()))
24746 return SDValue();
24747
24748 // All inputs must have the same element type as the output.
24749 if (VT.getVectorElementType() !=
24750 ExtractedFromVec.getValueType().getVectorElementType())
24751 return SDValue();
24752
24753 OneConstExtractIndex = ExtractIdx->getZExtValue();
24754 ++NumExtracts;
24755
24756 // Have we seen this input vector before?
24757 // The vectors are expected to be tiny (usually 1 or 2 elements), so using
24758 // a map back from SDValues to numbers isn't worth it.
24759 int Idx = getFirstIndexOf(VecIn, ExtractedFromVec);
24760 if (Idx == -1) { // A new source vector?
24761 Idx = VecIn.size();
24762 VecIn.push_back(ExtractedFromVec);
24763 }
24764
24765 VectorMask[i] = Idx;
24766 }
24767
24768 // If we didn't find at least one input vector, bail out.
24769 if (VecIn.size() < 2)
24770 return SDValue();
24771
24772 // If all the Operands of BUILD_VECTOR extract from same
24773 // vector, then split the vector efficiently based on the maximum
24774 // vector access index and adjust the VectorMask and
24775 // VecIn accordingly.
24776 bool DidSplitVec = false;
24777 if (VecIn.size() == 2) {
24778 // If we only found a single constant indexed extract_vector_elt feeding the
24779 // build_vector, do not produce a more complicated shuffle if the extract is
24780 // cheap with other constant/undef elements. Skip broadcast patterns with
24781 // multiple uses in the build_vector.
24782
24783 // TODO: This should be more aggressive about skipping the shuffle
24784 // formation, particularly if VecIn[1].hasOneUse(), and regardless of the
24785 // index.
24786 if (NumExtracts == 1 &&
24789 TLI.isExtractVecEltCheap(VT, OneConstExtractIndex))
24790 return SDValue();
24791
24792 unsigned MaxIndex = 0;
24793 unsigned NearestPow2 = 0;
24794 SDValue Vec = VecIn.back();
24795 EVT InVT = Vec.getValueType();
24796 SmallVector<unsigned, 8> IndexVec(NumElems, 0);
24797
24798 for (unsigned i = 0; i < NumElems; i++) {
24799 if (VectorMask[i] <= 0)
24800 continue;
24801 unsigned Index = N->getOperand(i).getConstantOperandVal(1);
24802 IndexVec[i] = Index;
24803 MaxIndex = std::max(MaxIndex, Index);
24804 }
24805
24806 NearestPow2 = PowerOf2Ceil(MaxIndex);
24807 if (InVT.isSimple() && NearestPow2 > 2 && MaxIndex < NearestPow2 &&
24808 NumElems * 2 < NearestPow2) {
24809 unsigned SplitSize = NearestPow2 / 2;
24810 EVT SplitVT = EVT::getVectorVT(*DAG.getContext(),
24811 InVT.getVectorElementType(), SplitSize);
24812 if (TLI.isTypeLegal(SplitVT) &&
24813 SplitSize + SplitVT.getVectorNumElements() <=
24814 InVT.getVectorNumElements()) {
24815 SDValue VecIn2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SplitVT, Vec,
24816 DAG.getVectorIdxConstant(SplitSize, DL));
24817 SDValue VecIn1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SplitVT, Vec,
24818 DAG.getVectorIdxConstant(0, DL));
24819 VecIn.pop_back();
24820 VecIn.push_back(VecIn1);
24821 VecIn.push_back(VecIn2);
24822 DidSplitVec = true;
24823
24824 for (unsigned i = 0; i < NumElems; i++) {
24825 if (VectorMask[i] <= 0)
24826 continue;
24827 VectorMask[i] = (IndexVec[i] < SplitSize) ? 1 : 2;
24828 }
24829 }
24830 }
24831 }
24832
24833 // Sort input vectors by decreasing vector element count,
24834 // while preserving the relative order of equally-sized vectors.
24835 // Note that we keep the first "implicit zero vector as-is.
24836 SmallVector<SDValue, 8> SortedVecIn(VecIn);
24837 llvm::stable_sort(MutableArrayRef<SDValue>(SortedVecIn).drop_front(),
24838 [](const SDValue &a, const SDValue &b) {
24839 return a.getValueType().getVectorNumElements() >
24840 b.getValueType().getVectorNumElements();
24841 });
24842
24843 // We now also need to rebuild the VectorMask, because it referenced element
24844 // order in VecIn, and we just sorted them.
24845 for (int &SourceVectorIndex : VectorMask) {
24846 if (SourceVectorIndex <= 0)
24847 continue;
24848 unsigned Idx = getFirstIndexOf(SortedVecIn, VecIn[SourceVectorIndex]);
24849 assert(Idx > 0 && Idx < SortedVecIn.size() &&
24850 VecIn[SourceVectorIndex] == SortedVecIn[Idx] && "Remapping failure");
24851 SourceVectorIndex = Idx;
24852 }
24853
24854 VecIn = std::move(SortedVecIn);
24855
24856 // TODO: Should this fire if some of the input vectors has illegal type (like
24857 // it does now), or should we let legalization run its course first?
24858
24859 // Shuffle phase:
24860 // Take pairs of vectors, and shuffle them so that the result has elements
24861 // from these vectors in the correct places.
24862 // For example, given:
24863 // t10: i32 = extract_vector_elt t1, Constant:i64<0>
24864 // t11: i32 = extract_vector_elt t2, Constant:i64<0>
24865 // t12: i32 = extract_vector_elt t3, Constant:i64<0>
24866 // t13: i32 = extract_vector_elt t1, Constant:i64<1>
24867 // t14: v4i32 = BUILD_VECTOR t10, t11, t12, t13
24868 // We will generate:
24869 // t20: v4i32 = vector_shuffle<0,4,u,1> t1, t2
24870 // t21: v4i32 = vector_shuffle<u,u,0,u> t3, undef
24871 SmallVector<SDValue, 4> Shuffles;
24872 for (unsigned In = 0, Len = (VecIn.size() / 2); In < Len; ++In) {
24873 unsigned LeftIdx = 2 * In + 1;
24874 SDValue VecLeft = VecIn[LeftIdx];
24875 SDValue VecRight =
24876 (LeftIdx + 1) < VecIn.size() ? VecIn[LeftIdx + 1] : SDValue();
24877
24878 if (SDValue Shuffle = createBuildVecShuffle(DL, N, VectorMask, VecLeft,
24879 VecRight, LeftIdx, DidSplitVec))
24880 Shuffles.push_back(Shuffle);
24881 else
24882 return SDValue();
24883 }
24884
24885 // If we need the zero vector as an "ingredient" in the blend tree, add it
24886 // to the list of shuffles.
24887 if (UsesZeroVector)
24888 Shuffles.push_back(VT.isInteger() ? DAG.getConstant(0, DL, VT)
24889 : DAG.getConstantFP(0.0, DL, VT));
24890
24891 // If we only have one shuffle, we're done.
24892 if (Shuffles.size() == 1)
24893 return Shuffles[0];
24894
24895 // Update the vector mask to point to the post-shuffle vectors.
24896 for (int &Vec : VectorMask)
24897 if (Vec == 0)
24898 Vec = Shuffles.size() - 1;
24899 else
24900 Vec = (Vec - 1) / 2;
24901
24902 // More than one shuffle. Generate a binary tree of blends, e.g. if from
24903 // the previous step we got the set of shuffles t10, t11, t12, t13, we will
24904 // generate:
24905 // t10: v8i32 = vector_shuffle<0,8,u,u,u,u,u,u> t1, t2
24906 // t11: v8i32 = vector_shuffle<u,u,0,8,u,u,u,u> t3, t4
24907 // t12: v8i32 = vector_shuffle<u,u,u,u,0,8,u,u> t5, t6
24908 // t13: v8i32 = vector_shuffle<u,u,u,u,u,u,0,8> t7, t8
24909 // t20: v8i32 = vector_shuffle<0,1,10,11,u,u,u,u> t10, t11
24910 // t21: v8i32 = vector_shuffle<u,u,u,u,4,5,14,15> t12, t13
24911 // t30: v8i32 = vector_shuffle<0,1,2,3,12,13,14,15> t20, t21
24912
24913 // Make sure the initial size of the shuffle list is even.
24914 if (Shuffles.size() % 2)
24915 Shuffles.push_back(DAG.getUNDEF(VT));
24916
24917 for (unsigned CurSize = Shuffles.size(); CurSize > 1; CurSize /= 2) {
24918 if (CurSize % 2) {
24919 Shuffles[CurSize] = DAG.getUNDEF(VT);
24920 CurSize++;
24921 }
24922 for (unsigned In = 0, Len = CurSize / 2; In < Len; ++In) {
24923 int Left = 2 * In;
24924 int Right = 2 * In + 1;
24925 SmallVector<int, 8> Mask(NumElems, -1);
24926 SDValue L = Shuffles[Left];
24927 ArrayRef<int> LMask;
24928 bool IsLeftShuffle = L.getOpcode() == ISD::VECTOR_SHUFFLE &&
24929 L.use_empty() && L.getOperand(1).isUndef() &&
24930 L.getOperand(0).getValueType() == L.getValueType();
24931 if (IsLeftShuffle) {
24932 LMask = cast<ShuffleVectorSDNode>(L.getNode())->getMask();
24933 L = L.getOperand(0);
24934 }
24935 SDValue R = Shuffles[Right];
24936 ArrayRef<int> RMask;
24937 bool IsRightShuffle = R.getOpcode() == ISD::VECTOR_SHUFFLE &&
24938 R.use_empty() && R.getOperand(1).isUndef() &&
24939 R.getOperand(0).getValueType() == R.getValueType();
24940 if (IsRightShuffle) {
24941 RMask = cast<ShuffleVectorSDNode>(R.getNode())->getMask();
24942 R = R.getOperand(0);
24943 }
24944 for (unsigned I = 0; I != NumElems; ++I) {
24945 if (VectorMask[I] == Left) {
24946 Mask[I] = I;
24947 if (IsLeftShuffle)
24948 Mask[I] = LMask[I];
24949 VectorMask[I] = In;
24950 } else if (VectorMask[I] == Right) {
24951 Mask[I] = I + NumElems;
24952 if (IsRightShuffle)
24953 Mask[I] = RMask[I] + NumElems;
24954 VectorMask[I] = In;
24955 }
24956 }
24957
24958 Shuffles[In] = DAG.getVectorShuffle(VT, DL, L, R, Mask);
24959 }
24960 }
24961 return Shuffles[0];
24962}
24963
24964// Try to turn a build vector of zero extends of extract vector elts into a
24965// a vector zero extend and possibly an extract subvector.
24966// TODO: Support sign extend?
24967// TODO: Allow undef elements?
24968SDValue DAGCombiner::convertBuildVecZextToZext(SDNode *N) {
24969 if (LegalOperations)
24970 return SDValue();
24971
24972 EVT VT = N->getValueType(0);
24973
24974 bool FoundZeroExtend = false;
24975 SDValue Op0 = N->getOperand(0);
24976 auto checkElem = [&](SDValue Op) -> int64_t {
24977 unsigned Opc = Op.getOpcode();
24978 FoundZeroExtend |= (Opc == ISD::ZERO_EXTEND);
24979 if ((Opc == ISD::ZERO_EXTEND || Opc == ISD::ANY_EXTEND) &&
24980 Op.getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
24981 Op0.getOperand(0).getOperand(0) == Op.getOperand(0).getOperand(0))
24982 if (auto *C = dyn_cast<ConstantSDNode>(Op.getOperand(0).getOperand(1)))
24983 return C->getZExtValue();
24984 return -1;
24985 };
24986
24987 // Make sure the first element matches
24988 // (zext (extract_vector_elt X, C))
24989 // Offset must be a constant multiple of the
24990 // known-minimum vector length of the result type.
24991 int64_t Offset = checkElem(Op0);
24992 if (Offset < 0 || (Offset % VT.getVectorNumElements()) != 0)
24993 return SDValue();
24994
24995 unsigned NumElems = N->getNumOperands();
24996 SDValue In = Op0.getOperand(0).getOperand(0);
24997 EVT InSVT = In.getValueType().getScalarType();
24998 EVT InVT = EVT::getVectorVT(*DAG.getContext(), InSVT, NumElems);
24999
25000 // Don't create an illegal input type after type legalization.
25001 if (LegalTypes && !TLI.isTypeLegal(InVT))
25002 return SDValue();
25003
25004 // Ensure all the elements come from the same vector and are adjacent.
25005 for (unsigned i = 1; i != NumElems; ++i) {
25006 if ((Offset + i) != checkElem(N->getOperand(i)))
25007 return SDValue();
25008 }
25009
25010 SDLoc DL(N);
25011 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, InVT, In,
25012 Op0.getOperand(0).getOperand(1));
25013 return DAG.getNode(FoundZeroExtend ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND, DL,
25014 VT, In);
25015}
25016
25017// If this is a very simple BUILD_VECTOR with first element being a ZERO_EXTEND,
25018// and all other elements being constant zero's, granularize the BUILD_VECTOR's
25019// element width, absorbing the ZERO_EXTEND, turning it into a constant zero op.
25020// This patten can appear during legalization.
25021//
25022// NOTE: This can be generalized to allow more than a single
25023// non-constant-zero op, UNDEF's, and to be KnownBits-based,
25024SDValue DAGCombiner::convertBuildVecZextToBuildVecWithZeros(SDNode *N) {
25025 // Don't run this after legalization. Targets may have other preferences.
25026 if (Level >= AfterLegalizeDAG)
25027 return SDValue();
25028
25029 // FIXME: support big-endian.
25030 if (DAG.getDataLayout().isBigEndian())
25031 return SDValue();
25032
25033 EVT VT = N->getValueType(0);
25034 EVT OpVT = N->getOperand(0).getValueType();
25035 assert(!VT.isScalableVector() && "Encountered scalable BUILD_VECTOR?");
25036
25037 EVT OpIntVT = EVT::getIntegerVT(*DAG.getContext(), OpVT.getSizeInBits());
25038
25039 if (!TLI.isTypeLegal(OpIntVT) ||
25040 (LegalOperations && !TLI.isOperationLegalOrCustom(ISD::BITCAST, OpIntVT)))
25041 return SDValue();
25042
25043 unsigned EltBitwidth = VT.getScalarSizeInBits();
25044 // NOTE: the actual width of operands may be wider than that!
25045
25046 // Analyze all operands of this BUILD_VECTOR. What is the largest number of
25047 // active bits they all have? We'll want to truncate them all to that width.
25048 unsigned ActiveBits = 0;
25049 APInt KnownZeroOps(VT.getVectorNumElements(), 0);
25050 for (auto I : enumerate(N->ops())) {
25051 SDValue Op = I.value();
25052 // FIXME: support UNDEF elements?
25053 if (auto *Cst = dyn_cast<ConstantSDNode>(Op)) {
25054 unsigned OpActiveBits =
25055 Cst->getAPIntValue().trunc(EltBitwidth).getActiveBits();
25056 if (OpActiveBits == 0) {
25057 KnownZeroOps.setBit(I.index());
25058 continue;
25059 }
25060 // Profitability check: don't allow non-zero constant operands.
25061 return SDValue();
25062 }
25063 // Profitability check: there must only be a single non-zero operand,
25064 // and it must be the first operand of the BUILD_VECTOR.
25065 if (I.index() != 0)
25066 return SDValue();
25067 // The operand must be a zero-extension itself.
25068 // FIXME: this could be generalized to known leading zeros check.
25069 if (Op.getOpcode() != ISD::ZERO_EXTEND)
25070 return SDValue();
25071 unsigned CurrActiveBits =
25072 Op.getOperand(0).getValueSizeInBits().getFixedValue();
25073 assert(!ActiveBits && "Already encountered non-constant-zero operand?");
25074 ActiveBits = CurrActiveBits;
25075 // We want to at least halve the element size.
25076 if (2 * ActiveBits > EltBitwidth)
25077 return SDValue();
25078 }
25079
25080 // This BUILD_VECTOR must have at least one non-constant-zero operand.
25081 if (ActiveBits == 0)
25082 return SDValue();
25083
25084 // We have EltBitwidth bits, the *minimal* chunk size is ActiveBits,
25085 // into how many chunks can we split our element width?
25086 EVT NewScalarIntVT, NewIntVT;
25087 std::optional<unsigned> Factor;
25088 // We can split the element into at least two chunks, but not into more
25089 // than |_ EltBitwidth / ActiveBits _| chunks. Find a largest split factor
25090 // for which the element width is a multiple of it,
25091 // and the resulting types/operations on that chunk width are legal.
25092 assert(2 * ActiveBits <= EltBitwidth &&
25093 "We know that half or less bits of the element are active.");
25094 for (unsigned Scale = EltBitwidth / ActiveBits; Scale >= 2; --Scale) {
25095 if (EltBitwidth % Scale != 0)
25096 continue;
25097 unsigned ChunkBitwidth = EltBitwidth / Scale;
25098 assert(ChunkBitwidth >= ActiveBits && "As per starting point.");
25099 NewScalarIntVT = EVT::getIntegerVT(*DAG.getContext(), ChunkBitwidth);
25100 NewIntVT = EVT::getVectorVT(*DAG.getContext(), NewScalarIntVT,
25101 Scale * N->getNumOperands());
25102 if (!TLI.isTypeLegal(NewScalarIntVT) || !TLI.isTypeLegal(NewIntVT) ||
25103 (LegalOperations &&
25104 !(TLI.isOperationLegalOrCustom(ISD::TRUNCATE, NewScalarIntVT) &&
25106 continue;
25107 Factor = Scale;
25108 break;
25109 }
25110 if (!Factor)
25111 return SDValue();
25112
25113 SDLoc DL(N);
25114 SDValue ZeroOp = DAG.getConstant(0, DL, NewScalarIntVT);
25115
25116 // Recreate the BUILD_VECTOR, with elements now being Factor times smaller.
25118 NewOps.reserve(NewIntVT.getVectorNumElements());
25119 for (auto I : enumerate(N->ops())) {
25120 SDValue Op = I.value();
25121 assert(!Op.isUndef() && "FIXME: after allowing UNDEF's, handle them here.");
25122 unsigned SrcOpIdx = I.index();
25123 if (KnownZeroOps[SrcOpIdx]) {
25124 NewOps.append(*Factor, ZeroOp);
25125 continue;
25126 }
25127 Op = DAG.getBitcast(OpIntVT, Op);
25128 Op = DAG.getNode(ISD::TRUNCATE, DL, NewScalarIntVT, Op);
25129 NewOps.emplace_back(Op);
25130 NewOps.append(*Factor - 1, ZeroOp);
25131 }
25132 assert(NewOps.size() == NewIntVT.getVectorNumElements());
25133 SDValue NewBV = DAG.getBuildVector(NewIntVT, DL, NewOps);
25134 NewBV = DAG.getBitcast(VT, NewBV);
25135 return NewBV;
25136}
25137
25138SDValue DAGCombiner::visitBUILD_VECTOR(SDNode *N) {
25139 EVT VT = N->getValueType(0);
25140
25141 // A vector built entirely of undefs is undef.
25143 return DAG.getUNDEF(VT);
25144
25145 // If this is a splat of a bitcast from another vector, change to a
25146 // concat_vector.
25147 // For example:
25148 // (build_vector (i64 (bitcast (v2i32 X))), (i64 (bitcast (v2i32 X)))) ->
25149 // (v2i64 (bitcast (concat_vectors (v2i32 X), (v2i32 X))))
25150 //
25151 // If X is a build_vector itself, the concat can become a larger build_vector.
25152 // TODO: Maybe this is useful for non-splat too?
25153 if (!LegalOperations) {
25154 SDValue Splat = cast<BuildVectorSDNode>(N)->getSplatValue();
25155 // Only change build_vector to a concat_vector if the splat value type is
25156 // same as the vector element type.
25157 if (Splat && Splat.getValueType() == VT.getVectorElementType()) {
25159 EVT SrcVT = Splat.getValueType();
25160 if (SrcVT.isVector()) {
25161 unsigned NumElts = N->getNumOperands() * SrcVT.getVectorNumElements();
25162 EVT NewVT = EVT::getVectorVT(*DAG.getContext(),
25163 SrcVT.getVectorElementType(), NumElts);
25164 if (!LegalTypes || TLI.isTypeLegal(NewVT)) {
25165 SmallVector<SDValue, 8> Ops(N->getNumOperands(), Splat);
25166 SDValue Concat =
25167 DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), NewVT, Ops);
25168 return DAG.getBitcast(VT, Concat);
25169 }
25170 }
25171 }
25172 }
25173
25174 // Check if we can express BUILD VECTOR via subvector extract.
25175 if (!LegalTypes && (N->getNumOperands() > 1)) {
25176 SDValue Op0 = N->getOperand(0);
25177 auto checkElem = [&](SDValue Op) -> uint64_t {
25178 if ((Op.getOpcode() == ISD::EXTRACT_VECTOR_ELT) &&
25179 (Op0.getOperand(0) == Op.getOperand(0)))
25180 if (auto CNode = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
25181 return CNode->getZExtValue();
25182 return -1;
25183 };
25184
25185 int Offset = checkElem(Op0);
25186 for (unsigned i = 0; i < N->getNumOperands(); ++i) {
25187 if (Offset + i != checkElem(N->getOperand(i))) {
25188 Offset = -1;
25189 break;
25190 }
25191 }
25192
25193 if ((Offset == 0) &&
25194 (Op0.getOperand(0).getValueType() == N->getValueType(0)))
25195 return Op0.getOperand(0);
25196 if ((Offset != -1) &&
25197 ((Offset % N->getValueType(0).getVectorNumElements()) ==
25198 0)) // IDX must be multiple of output size.
25199 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(N), N->getValueType(0),
25200 Op0.getOperand(0), Op0.getOperand(1));
25201 }
25202
25203 if (SDValue V = convertBuildVecZextToZext(N))
25204 return V;
25205
25206 if (SDValue V = convertBuildVecZextToBuildVecWithZeros(N))
25207 return V;
25208
25209 if (SDValue V = reduceBuildVecExtToExtBuildVec(N))
25210 return V;
25211
25212 if (SDValue V = reduceBuildVecTruncToBitCast(N))
25213 return V;
25214
25215 if (SDValue V = reduceBuildVecToShuffle(N))
25216 return V;
25217
25218 // A splat of a single element is a SPLAT_VECTOR if supported on the target.
25219 // Do this late as some of the above may replace the splat.
25222 assert(!V.isUndef() && "Splat of undef should have been handled earlier");
25223 return DAG.getNode(ISD::SPLAT_VECTOR, SDLoc(N), VT, V);
25224 }
25225
25226 return SDValue();
25227}
25228
25230 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25231 EVT OpVT = N->getOperand(0).getValueType();
25232
25233 // If the operands are legal vectors, leave them alone.
25234 if (TLI.isTypeLegal(OpVT) || OpVT.isScalableVector())
25235 return SDValue();
25236
25237 SDLoc DL(N);
25238 EVT VT = N->getValueType(0);
25240 EVT SVT = EVT::getIntegerVT(*DAG.getContext(), OpVT.getSizeInBits());
25241
25242 // Keep track of what we encounter.
25243 EVT AnyFPVT;
25244
25245 for (const SDValue &Op : N->ops()) {
25246 if (ISD::BITCAST == Op.getOpcode() &&
25247 !Op.getOperand(0).getValueType().isVector())
25248 Ops.push_back(Op.getOperand(0));
25249 else if (Op.isUndef())
25250 Ops.push_back(DAG.getNode(ISD::UNDEF, DL, SVT));
25251 else
25252 return SDValue();
25253
25254 // Note whether we encounter an integer or floating point scalar.
25255 // If it's neither, bail out, it could be something weird like x86mmx.
25256 EVT LastOpVT = Ops.back().getValueType();
25257 if (LastOpVT.isFloatingPoint())
25258 AnyFPVT = LastOpVT;
25259 else if (!LastOpVT.isInteger())
25260 return SDValue();
25261 }
25262
25263 // If any of the operands is a floating point scalar bitcast to a vector,
25264 // use floating point types throughout, and bitcast everything.
25265 // Replace UNDEFs by another scalar UNDEF node, of the final desired type.
25266 if (AnyFPVT != EVT()) {
25267 SVT = AnyFPVT;
25268 for (SDValue &Op : Ops) {
25269 if (Op.getValueType() == SVT)
25270 continue;
25271 if (Op.isUndef())
25272 Op = DAG.getNode(ISD::UNDEF, DL, SVT);
25273 else
25274 Op = DAG.getBitcast(SVT, Op);
25275 }
25276 }
25277
25278 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), SVT,
25279 VT.getSizeInBits() / SVT.getSizeInBits());
25280 return DAG.getBitcast(VT, DAG.getBuildVector(VecVT, DL, Ops));
25281}
25282
25283// Attempt to merge nested concat_vectors/undefs.
25284// Fold concat_vectors(concat_vectors(x,y,z,w),u,u,concat_vectors(a,b,c,d))
25285// --> concat_vectors(x,y,z,w,u,u,u,u,u,u,u,u,a,b,c,d)
25287 SelectionDAG &DAG) {
25288 EVT VT = N->getValueType(0);
25289
25290 // Ensure we're concatenating UNDEF and CONCAT_VECTORS nodes of similar types.
25291 EVT SubVT;
25292 SDValue FirstConcat;
25293 for (const SDValue &Op : N->ops()) {
25294 if (Op.isUndef())
25295 continue;
25296 if (Op.getOpcode() != ISD::CONCAT_VECTORS)
25297 return SDValue();
25298 if (!FirstConcat) {
25299 SubVT = Op.getOperand(0).getValueType();
25300 if (!DAG.getTargetLoweringInfo().isTypeLegal(SubVT))
25301 return SDValue();
25302 FirstConcat = Op;
25303 continue;
25304 }
25305 if (SubVT != Op.getOperand(0).getValueType())
25306 return SDValue();
25307 }
25308 assert(FirstConcat && "Concat of all-undefs found");
25309
25310 SmallVector<SDValue> ConcatOps;
25311 for (const SDValue &Op : N->ops()) {
25312 if (Op.isUndef()) {
25313 ConcatOps.append(FirstConcat->getNumOperands(), DAG.getUNDEF(SubVT));
25314 continue;
25315 }
25316 ConcatOps.append(Op->op_begin(), Op->op_end());
25317 }
25318 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT, ConcatOps);
25319}
25320
25321// Check to see if this is a CONCAT_VECTORS of a bunch of EXTRACT_SUBVECTOR
25322// operations. If so, and if the EXTRACT_SUBVECTOR vector inputs come from at
25323// most two distinct vectors the same size as the result, attempt to turn this
25324// into a legal shuffle.
25326 EVT VT = N->getValueType(0);
25327 EVT OpVT = N->getOperand(0).getValueType();
25328
25329 // We currently can't generate an appropriate shuffle for a scalable vector.
25330 if (VT.isScalableVector())
25331 return SDValue();
25332
25333 int NumElts = VT.getVectorNumElements();
25334 int NumOpElts = OpVT.getVectorNumElements();
25335
25336 SDValue SV0 = DAG.getUNDEF(VT), SV1 = DAG.getUNDEF(VT);
25338
25339 for (SDValue Op : N->ops()) {
25341
25342 // UNDEF nodes convert to UNDEF shuffle mask values.
25343 if (Op.isUndef()) {
25344 Mask.append((unsigned)NumOpElts, -1);
25345 continue;
25346 }
25347
25348 if (Op.getOpcode() != ISD::EXTRACT_SUBVECTOR)
25349 return SDValue();
25350
25351 // What vector are we extracting the subvector from and at what index?
25352 SDValue ExtVec = Op.getOperand(0);
25353 int ExtIdx = Op.getConstantOperandVal(1);
25354
25355 // We want the EVT of the original extraction to correctly scale the
25356 // extraction index.
25357 EVT ExtVT = ExtVec.getValueType();
25358 ExtVec = peekThroughBitcasts(ExtVec);
25359
25360 // UNDEF nodes convert to UNDEF shuffle mask values.
25361 if (ExtVec.isUndef()) {
25362 Mask.append((unsigned)NumOpElts, -1);
25363 continue;
25364 }
25365
25366 // Ensure that we are extracting a subvector from a vector the same
25367 // size as the result.
25368 if (ExtVT.getSizeInBits() != VT.getSizeInBits())
25369 return SDValue();
25370
25371 // Scale the subvector index to account for any bitcast.
25372 int NumExtElts = ExtVT.getVectorNumElements();
25373 if (0 == (NumExtElts % NumElts))
25374 ExtIdx /= (NumExtElts / NumElts);
25375 else if (0 == (NumElts % NumExtElts))
25376 ExtIdx *= (NumElts / NumExtElts);
25377 else
25378 return SDValue();
25379
25380 // At most we can reference 2 inputs in the final shuffle.
25381 if (SV0.isUndef() || SV0 == ExtVec) {
25382 SV0 = ExtVec;
25383 for (int i = 0; i != NumOpElts; ++i)
25384 Mask.push_back(i + ExtIdx);
25385 } else if (SV1.isUndef() || SV1 == ExtVec) {
25386 SV1 = ExtVec;
25387 for (int i = 0; i != NumOpElts; ++i)
25388 Mask.push_back(i + ExtIdx + NumElts);
25389 } else {
25390 return SDValue();
25391 }
25392 }
25393
25394 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25395 return TLI.buildLegalVectorShuffle(VT, SDLoc(N), DAG.getBitcast(VT, SV0),
25396 DAG.getBitcast(VT, SV1), Mask, DAG);
25397}
25398
25400 unsigned CastOpcode = N->getOperand(0).getOpcode();
25401 switch (CastOpcode) {
25402 case ISD::SINT_TO_FP:
25403 case ISD::UINT_TO_FP:
25404 case ISD::FP_TO_SINT:
25405 case ISD::FP_TO_UINT:
25406 // TODO: Allow more opcodes?
25407 // case ISD::BITCAST:
25408 // case ISD::TRUNCATE:
25409 // case ISD::ZERO_EXTEND:
25410 // case ISD::SIGN_EXTEND:
25411 // case ISD::FP_EXTEND:
25412 break;
25413 default:
25414 return SDValue();
25415 }
25416
25417 EVT SrcVT = N->getOperand(0).getOperand(0).getValueType();
25418 if (!SrcVT.isVector())
25419 return SDValue();
25420
25421 // All operands of the concat must be the same kind of cast from the same
25422 // source type.
25424 for (SDValue Op : N->ops()) {
25425 if (Op.getOpcode() != CastOpcode || !Op.hasOneUse() ||
25426 Op.getOperand(0).getValueType() != SrcVT)
25427 return SDValue();
25428 SrcOps.push_back(Op.getOperand(0));
25429 }
25430
25431 // The wider cast must be supported by the target. This is unusual because
25432 // the operation support type parameter depends on the opcode. In addition,
25433 // check the other type in the cast to make sure this is really legal.
25434 EVT VT = N->getValueType(0);
25435 EVT SrcEltVT = SrcVT.getVectorElementType();
25436 ElementCount NumElts = SrcVT.getVectorElementCount() * N->getNumOperands();
25437 EVT ConcatSrcVT = EVT::getVectorVT(*DAG.getContext(), SrcEltVT, NumElts);
25438 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25439 switch (CastOpcode) {
25440 case ISD::SINT_TO_FP:
25441 case ISD::UINT_TO_FP:
25442 if (!TLI.isOperationLegalOrCustom(CastOpcode, ConcatSrcVT) ||
25443 !TLI.isTypeLegal(VT))
25444 return SDValue();
25445 break;
25446 case ISD::FP_TO_SINT:
25447 case ISD::FP_TO_UINT:
25448 if (!TLI.isOperationLegalOrCustom(CastOpcode, VT) ||
25449 !TLI.isTypeLegal(ConcatSrcVT))
25450 return SDValue();
25451 break;
25452 default:
25453 llvm_unreachable("Unexpected cast opcode");
25454 }
25455
25456 // concat (cast X), (cast Y)... -> cast (concat X, Y...)
25457 SDLoc DL(N);
25458 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, DL, ConcatSrcVT, SrcOps);
25459 return DAG.getNode(CastOpcode, DL, VT, NewConcat);
25460}
25461
25462// See if this is a simple CONCAT_VECTORS with no UNDEF operands, and if one of
25463// the operands is a SHUFFLE_VECTOR, and all other operands are also operands
25464// to that SHUFFLE_VECTOR, create wider SHUFFLE_VECTOR.
25466 SDNode *N, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalTypes,
25467 bool LegalOperations) {
25468 EVT VT = N->getValueType(0);
25469 EVT OpVT = N->getOperand(0).getValueType();
25470 if (VT.isScalableVector())
25471 return SDValue();
25472
25473 // For now, only allow simple 2-operand concatenations.
25474 if (N->getNumOperands() != 2)
25475 return SDValue();
25476
25477 // Don't create illegal types/shuffles when not allowed to.
25478 if ((LegalTypes && !TLI.isTypeLegal(VT)) ||
25479 (LegalOperations &&
25481 return SDValue();
25482
25483 // Analyze all of the operands of the CONCAT_VECTORS. Out of all of them,
25484 // we want to find one that is: (1) a SHUFFLE_VECTOR (2) only used by us,
25485 // and (3) all operands of CONCAT_VECTORS must be either that SHUFFLE_VECTOR,
25486 // or one of the operands of that SHUFFLE_VECTOR (but not UNDEF!).
25487 // (4) and for now, the SHUFFLE_VECTOR must be unary.
25488 ShuffleVectorSDNode *SVN = nullptr;
25489 for (SDValue Op : N->ops()) {
25490 if (auto *CurSVN = dyn_cast<ShuffleVectorSDNode>(Op);
25491 CurSVN && CurSVN->getOperand(1).isUndef() && N->isOnlyUserOf(CurSVN) &&
25492 all_of(N->ops(), [CurSVN](SDValue Op) {
25493 // FIXME: can we allow UNDEF operands?
25494 return !Op.isUndef() &&
25495 (Op.getNode() == CurSVN || is_contained(CurSVN->ops(), Op));
25496 })) {
25497 SVN = CurSVN;
25498 break;
25499 }
25500 }
25501 if (!SVN)
25502 return SDValue();
25503
25504 // We are going to pad the shuffle operands, so any indice, that was picking
25505 // from the second operand, must be adjusted.
25506 SmallVector<int, 16> AdjustedMask(SVN->getMask());
25507 assert(SVN->getOperand(1).isUndef() && "Expected unary shuffle!");
25508
25509 // Identity masks for the operands of the (padded) shuffle.
25510 SmallVector<int, 32> IdentityMask(2 * OpVT.getVectorNumElements());
25511 MutableArrayRef<int> FirstShufOpIdentityMask =
25512 MutableArrayRef<int>(IdentityMask)
25514 MutableArrayRef<int> SecondShufOpIdentityMask =
25516 std::iota(FirstShufOpIdentityMask.begin(), FirstShufOpIdentityMask.end(), 0);
25517 std::iota(SecondShufOpIdentityMask.begin(), SecondShufOpIdentityMask.end(),
25519
25520 // New combined shuffle mask.
25522 Mask.reserve(VT.getVectorNumElements());
25523 for (SDValue Op : N->ops()) {
25524 assert(!Op.isUndef() && "Not expecting to concatenate UNDEF.");
25525 if (Op.getNode() == SVN) {
25526 append_range(Mask, AdjustedMask);
25527 continue;
25528 }
25529 if (Op == SVN->getOperand(0)) {
25530 append_range(Mask, FirstShufOpIdentityMask);
25531 continue;
25532 }
25533 if (Op == SVN->getOperand(1)) {
25534 append_range(Mask, SecondShufOpIdentityMask);
25535 continue;
25536 }
25537 llvm_unreachable("Unexpected operand!");
25538 }
25539
25540 // Don't create illegal shuffle masks.
25541 if (!TLI.isShuffleMaskLegal(Mask, VT))
25542 return SDValue();
25543
25544 // Pad the shuffle operands with UNDEF.
25545 SDLoc dl(N);
25546 std::array<SDValue, 2> ShufOps;
25547 for (auto I : zip(SVN->ops(), ShufOps)) {
25548 SDValue ShufOp = std::get<0>(I);
25549 SDValue &NewShufOp = std::get<1>(I);
25550 if (ShufOp.isUndef())
25551 NewShufOp = DAG.getUNDEF(VT);
25552 else {
25553 SmallVector<SDValue, 2> ShufOpParts(N->getNumOperands(),
25554 DAG.getUNDEF(OpVT));
25555 ShufOpParts[0] = ShufOp;
25556 NewShufOp = DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, ShufOpParts);
25557 }
25558 }
25559 // Finally, create the new wide shuffle.
25560 return DAG.getVectorShuffle(VT, dl, ShufOps[0], ShufOps[1], Mask);
25561}
25562
25564 const TargetLowering &TLI,
25565 bool LegalTypes,
25566 bool LegalOperations) {
25567 EVT VT = N->getValueType(0);
25568
25569 // Post-legalization we can only create wider SPLAT_VECTOR operations if both
25570 // the type and operation is legal. The Hexagon target has custom
25571 // legalization for SPLAT_VECTOR that splits the operation into two parts and
25572 // concatenates them. Therefore, custom lowering must also be rejected in
25573 // order to avoid an infinite loop.
25574 if ((LegalTypes && !TLI.isTypeLegal(VT)) ||
25575 (LegalOperations && !TLI.isOperationLegal(ISD::SPLAT_VECTOR, VT)))
25576 return SDValue();
25577
25578 SDValue Op0 = N->getOperand(0);
25579 if (!llvm::all_equal(N->op_values()) || Op0.getOpcode() != ISD::SPLAT_VECTOR)
25580 return SDValue();
25581
25582 return DAG.getNode(ISD::SPLAT_VECTOR, SDLoc(N), VT, Op0.getOperand(0));
25583}
25584
25585SDValue DAGCombiner::visitCONCAT_VECTORS(SDNode *N) {
25586 // If we only have one input vector, we don't need to do any concatenation.
25587 if (N->getNumOperands() == 1)
25588 return N->getOperand(0);
25589
25590 // Check if all of the operands are undefs.
25591 EVT VT = N->getValueType(0);
25593 return DAG.getUNDEF(VT);
25594
25595 // Optimize concat_vectors where all but the first of the vectors are undef.
25596 if (all_of(drop_begin(N->ops()),
25597 [](const SDValue &Op) { return Op.isUndef(); })) {
25598 SDValue In = N->getOperand(0);
25599 assert(In.getValueType().isVector() && "Must concat vectors");
25600
25601 // If the input is a concat_vectors, just make a larger concat by padding
25602 // with smaller undefs.
25603 //
25604 // Legalizing in AArch64TargetLowering::LowerCONCAT_VECTORS() and combining
25605 // here could cause an infinite loop. That legalizing happens when LegalDAG
25606 // is true and input of AArch64TargetLowering::LowerCONCAT_VECTORS() is
25607 // scalable.
25608 if (In.getOpcode() == ISD::CONCAT_VECTORS && In.hasOneUse() &&
25609 !(LegalDAG && In.getValueType().isScalableVector())) {
25610 unsigned NumOps = N->getNumOperands() * In.getNumOperands();
25612 Ops.resize(NumOps, DAG.getUNDEF(Ops[0].getValueType()));
25613 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT, Ops);
25614 }
25615
25617
25618 // concat_vectors(scalar_to_vector(scalar), undef) ->
25619 // scalar_to_vector(scalar)
25620 if (!LegalOperations && Scalar.getOpcode() == ISD::SCALAR_TO_VECTOR &&
25621 Scalar.hasOneUse()) {
25622 EVT SVT = Scalar.getValueType().getVectorElementType();
25623 if (SVT == Scalar.getOperand(0).getValueType())
25624 Scalar = Scalar.getOperand(0);
25625 }
25626
25627 // concat_vectors(scalar, undef) -> scalar_to_vector(scalar)
25628 if (!Scalar.getValueType().isVector() && In.hasOneUse()) {
25629 // If the bitcast type isn't legal, it might be a trunc of a legal type;
25630 // look through the trunc so we can still do the transform:
25631 // concat_vectors(trunc(scalar), undef) -> scalar_to_vector(scalar)
25632 if (Scalar->getOpcode() == ISD::TRUNCATE &&
25633 !TLI.isTypeLegal(Scalar.getValueType()) &&
25634 TLI.isTypeLegal(Scalar->getOperand(0).getValueType()))
25635 Scalar = Scalar->getOperand(0);
25636
25637 EVT SclTy = Scalar.getValueType();
25638
25639 if (!SclTy.isFloatingPoint() && !SclTy.isInteger())
25640 return SDValue();
25641
25642 // Bail out if the vector size is not a multiple of the scalar size.
25643 if (VT.getSizeInBits() % SclTy.getSizeInBits())
25644 return SDValue();
25645
25646 unsigned VNTNumElms = VT.getSizeInBits() / SclTy.getSizeInBits();
25647 if (VNTNumElms < 2)
25648 return SDValue();
25649
25650 EVT NVT = EVT::getVectorVT(*DAG.getContext(), SclTy, VNTNumElms);
25651 if (!TLI.isTypeLegal(NVT) || !TLI.isTypeLegal(Scalar.getValueType()))
25652 return SDValue();
25653
25654 SDValue Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, SDLoc(N), NVT, Scalar);
25655 return DAG.getBitcast(VT, Res);
25656 }
25657 }
25658
25659 // Fold any combination of BUILD_VECTOR or UNDEF nodes into one BUILD_VECTOR.
25660 // We have already tested above for an UNDEF only concatenation.
25661 // fold (concat_vectors (BUILD_VECTOR A, B, ...), (BUILD_VECTOR C, D, ...))
25662 // -> (BUILD_VECTOR A, B, ..., C, D, ...)
25663 auto IsBuildVectorOrUndef = [](const SDValue &Op) {
25664 return Op.isUndef() || ISD::BUILD_VECTOR == Op.getOpcode();
25665 };
25666 if (llvm::all_of(N->ops(), IsBuildVectorOrUndef)) {
25668 EVT SVT = VT.getScalarType();
25669
25670 EVT MinVT = SVT;
25671 if (!SVT.isFloatingPoint()) {
25672 // If BUILD_VECTOR are from built from integer, they may have different
25673 // operand types. Get the smallest type and truncate all operands to it.
25674 bool FoundMinVT = false;
25675 for (const SDValue &Op : N->ops())
25676 if (ISD::BUILD_VECTOR == Op.getOpcode()) {
25677 EVT OpSVT = Op.getOperand(0).getValueType();
25678 MinVT = (!FoundMinVT || OpSVT.bitsLE(MinVT)) ? OpSVT : MinVT;
25679 FoundMinVT = true;
25680 }
25681 assert(FoundMinVT && "Concat vector type mismatch");
25682 }
25683
25684 for (const SDValue &Op : N->ops()) {
25685 EVT OpVT = Op.getValueType();
25686 unsigned NumElts = OpVT.getVectorNumElements();
25687
25688 if (Op.isUndef())
25689 Opnds.append(NumElts, DAG.getUNDEF(MinVT));
25690
25691 if (ISD::BUILD_VECTOR == Op.getOpcode()) {
25692 if (SVT.isFloatingPoint()) {
25693 assert(SVT == OpVT.getScalarType() && "Concat vector type mismatch");
25694 Opnds.append(Op->op_begin(), Op->op_begin() + NumElts);
25695 } else {
25696 for (unsigned i = 0; i != NumElts; ++i)
25697 Opnds.push_back(
25698 DAG.getNode(ISD::TRUNCATE, SDLoc(N), MinVT, Op.getOperand(i)));
25699 }
25700 }
25701 }
25702
25703 assert(VT.getVectorNumElements() == Opnds.size() &&
25704 "Concat vector type mismatch");
25705 return DAG.getBuildVector(VT, SDLoc(N), Opnds);
25706 }
25707
25708 if (SDValue V =
25709 combineConcatVectorOfSplats(N, DAG, TLI, LegalTypes, LegalOperations))
25710 return V;
25711
25712 // Fold CONCAT_VECTORS of only bitcast scalars (or undef) to BUILD_VECTOR.
25713 // FIXME: Add support for concat_vectors(bitcast(vec0),bitcast(vec1),...).
25715 return V;
25716
25717 if (Level <= AfterLegalizeVectorOps && TLI.isTypeLegal(VT)) {
25718 // Fold CONCAT_VECTORS of CONCAT_VECTORS (or undef) to VECTOR_SHUFFLE.
25720 return V;
25721
25722 // Fold CONCAT_VECTORS of EXTRACT_SUBVECTOR (or undef) to VECTOR_SHUFFLE.
25724 return V;
25725 }
25726
25727 if (SDValue V = combineConcatVectorOfCasts(N, DAG))
25728 return V;
25729
25731 N, DAG, TLI, LegalTypes, LegalOperations))
25732 return V;
25733
25734 // Type legalization of vectors and DAG canonicalization of SHUFFLE_VECTOR
25735 // nodes often generate nop CONCAT_VECTOR nodes. Scan the CONCAT_VECTOR
25736 // operands and look for a CONCAT operations that place the incoming vectors
25737 // at the exact same location.
25738 //
25739 // For scalable vectors, EXTRACT_SUBVECTOR indexes are implicitly scaled.
25740 SDValue SingleSource = SDValue();
25741 unsigned PartNumElem =
25742 N->getOperand(0).getValueType().getVectorMinNumElements();
25743
25744 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
25745 SDValue Op = N->getOperand(i);
25746
25747 if (Op.isUndef())
25748 continue;
25749
25750 // Check if this is the identity extract:
25751 if (Op.getOpcode() != ISD::EXTRACT_SUBVECTOR)
25752 return SDValue();
25753
25754 // Find the single incoming vector for the extract_subvector.
25755 if (SingleSource.getNode()) {
25756 if (Op.getOperand(0) != SingleSource)
25757 return SDValue();
25758 } else {
25759 SingleSource = Op.getOperand(0);
25760
25761 // Check the source type is the same as the type of the result.
25762 // If not, this concat may extend the vector, so we can not
25763 // optimize it away.
25764 if (SingleSource.getValueType() != N->getValueType(0))
25765 return SDValue();
25766 }
25767
25768 // Check that we are reading from the identity index.
25769 unsigned IdentityIndex = i * PartNumElem;
25770 if (Op.getConstantOperandAPInt(1) != IdentityIndex)
25771 return SDValue();
25772 }
25773
25774 if (SingleSource.getNode())
25775 return SingleSource;
25776
25777 return SDValue();
25778}
25779
25780SDValue DAGCombiner::visitVECTOR_INTERLEAVE(SDNode *N) {
25781 // Check to see if all operands are identical.
25782 if (!llvm::all_equal(N->op_values()))
25783 return SDValue();
25784
25785 // Check to see if the identical operand is a splat.
25786 if (!DAG.isSplatValue(N->getOperand(0)))
25787 return SDValue();
25788
25789 // interleave splat(X), splat(X).... --> splat(X), splat(X)....
25791 Ops.append(N->op_values().begin(), N->op_values().end());
25792 return CombineTo(N, &Ops);
25793}
25794
25795// Helper that peeks through INSERT_SUBVECTOR/CONCAT_VECTORS to find
25796// if the subvector can be sourced for free.
25797static SDValue getSubVectorSrc(SDValue V, unsigned Index, EVT SubVT) {
25798 if (V.getOpcode() == ISD::INSERT_SUBVECTOR &&
25799 V.getOperand(1).getValueType() == SubVT &&
25800 V.getConstantOperandAPInt(2) == Index) {
25801 return V.getOperand(1);
25802 }
25803 if (V.getOpcode() == ISD::CONCAT_VECTORS &&
25804 V.getOperand(0).getValueType() == SubVT &&
25805 (Index % SubVT.getVectorMinNumElements()) == 0) {
25806 uint64_t SubIdx = Index / SubVT.getVectorMinNumElements();
25807 return V.getOperand(SubIdx);
25808 }
25809 return SDValue();
25810}
25811
25813 unsigned Index, const SDLoc &DL,
25814 SelectionDAG &DAG,
25815 bool LegalOperations) {
25816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25817 unsigned BinOpcode = BinOp.getOpcode();
25818 if (!TLI.isBinOp(BinOpcode) || BinOp->getNumValues() != 1)
25819 return SDValue();
25820
25821 EVT VecVT = BinOp.getValueType();
25822 SDValue Bop0 = BinOp.getOperand(0), Bop1 = BinOp.getOperand(1);
25823 if (VecVT != Bop0.getValueType() || VecVT != Bop1.getValueType())
25824 return SDValue();
25825 if (!TLI.isOperationLegalOrCustom(BinOpcode, SubVT, LegalOperations))
25826 return SDValue();
25827
25828 SDValue Sub0 = getSubVectorSrc(Bop0, Index, SubVT);
25829 SDValue Sub1 = getSubVectorSrc(Bop1, Index, SubVT);
25830
25831 // TODO: We could handle the case where only 1 operand is being inserted by
25832 // creating an extract of the other operand, but that requires checking
25833 // number of uses and/or costs.
25834 if (!Sub0 || !Sub1)
25835 return SDValue();
25836
25837 // We are inserting both operands of the wide binop only to extract back
25838 // to the narrow vector size. Eliminate all of the insert/extract:
25839 // ext (binop (ins ?, X, Index), (ins ?, Y, Index)), Index --> binop X, Y
25840 return DAG.getNode(BinOpcode, DL, SubVT, Sub0, Sub1, BinOp->getFlags());
25841}
25842
25843/// If we are extracting a subvector produced by a wide binary operator try
25844/// to use a narrow binary operator and/or avoid concatenation and extraction.
25845static SDValue narrowExtractedVectorBinOp(EVT VT, SDValue Src, unsigned Index,
25846 const SDLoc &DL, SelectionDAG &DAG,
25847 bool LegalOperations) {
25848 // TODO: Refactor with the caller (visitEXTRACT_SUBVECTOR), so we can share
25849 // some of these bailouts with other transforms.
25850
25851 if (SDValue V = narrowInsertExtractVectorBinOp(VT, Src, Index, DL, DAG,
25852 LegalOperations))
25853 return V;
25854
25855 // We are looking for an optionally bitcasted wide vector binary operator
25856 // feeding an extract subvector.
25857 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25858 SDValue BinOp = peekThroughBitcasts(Src);
25859 unsigned BOpcode = BinOp.getOpcode();
25860 if (!TLI.isBinOp(BOpcode) || BinOp->getNumValues() != 1)
25861 return SDValue();
25862
25863 // Exclude the fake form of fneg (fsub -0.0, x) because that is likely to be
25864 // reduced to the unary fneg when it is visited, and we probably want to deal
25865 // with fneg in a target-specific way.
25866 if (BOpcode == ISD::FSUB) {
25867 auto *C = isConstOrConstSplatFP(BinOp.getOperand(0), /*AllowUndefs*/ true);
25868 if (C && C->getValueAPF().isNegZero())
25869 return SDValue();
25870 }
25871
25872 // The binop must be a vector type, so we can extract some fraction of it.
25873 EVT WideBVT = BinOp.getValueType();
25874 // The optimisations below currently assume we are dealing with fixed length
25875 // vectors. It is possible to add support for scalable vectors, but at the
25876 // moment we've done no analysis to prove whether they are profitable or not.
25877 if (!WideBVT.isFixedLengthVector())
25878 return SDValue();
25879
25880 assert((Index % VT.getVectorNumElements()) == 0 &&
25881 "Extract index is not a multiple of the vector length.");
25882
25883 // Bail out if this is not a proper multiple width extraction.
25884 unsigned WideWidth = WideBVT.getSizeInBits();
25885 unsigned NarrowWidth = VT.getSizeInBits();
25886 if (WideWidth % NarrowWidth != 0)
25887 return SDValue();
25888
25889 // Bail out if we are extracting a fraction of a single operation. This can
25890 // occur because we potentially looked through a bitcast of the binop.
25891 unsigned NarrowingRatio = WideWidth / NarrowWidth;
25892 unsigned WideNumElts = WideBVT.getVectorNumElements();
25893 if (WideNumElts % NarrowingRatio != 0)
25894 return SDValue();
25895
25896 // Bail out if the target does not support a narrower version of the binop.
25897 EVT NarrowBVT = EVT::getVectorVT(*DAG.getContext(), WideBVT.getScalarType(),
25898 WideNumElts / NarrowingRatio);
25899 if (!TLI.isOperationLegalOrCustomOrPromote(BOpcode, NarrowBVT,
25900 LegalOperations))
25901 return SDValue();
25902
25903 // If extraction is cheap, we don't need to look at the binop operands
25904 // for concat ops. The narrow binop alone makes this transform profitable.
25905 // We can't just reuse the original extract index operand because we may have
25906 // bitcasted.
25907 unsigned ConcatOpNum = Index / VT.getVectorNumElements();
25908 unsigned ExtBOIdx = ConcatOpNum * NarrowBVT.getVectorNumElements();
25909 if (TLI.isExtractSubvectorCheap(NarrowBVT, WideBVT, ExtBOIdx) &&
25910 BinOp.hasOneUse() && Src->hasOneUse()) {
25911 // extract (binop B0, B1), N --> binop (extract B0, N), (extract B1, N)
25912 SDValue NewExtIndex = DAG.getVectorIdxConstant(ExtBOIdx, DL);
25913 SDValue X = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NarrowBVT,
25914 BinOp.getOperand(0), NewExtIndex);
25915 SDValue Y = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NarrowBVT,
25916 BinOp.getOperand(1), NewExtIndex);
25917 SDValue NarrowBinOp =
25918 DAG.getNode(BOpcode, DL, NarrowBVT, X, Y, BinOp->getFlags());
25919 return DAG.getBitcast(VT, NarrowBinOp);
25920 }
25921
25922 // Only handle the case where we are doubling and then halving. A larger ratio
25923 // may require more than two narrow binops to replace the wide binop.
25924 if (NarrowingRatio != 2)
25925 return SDValue();
25926
25927 // TODO: The motivating case for this transform is an x86 AVX1 target. That
25928 // target has temptingly almost legal versions of bitwise logic ops in 256-bit
25929 // flavors, but no other 256-bit integer support. This could be extended to
25930 // handle any binop, but that may require fixing/adding other folds to avoid
25931 // codegen regressions.
25932 if (BOpcode != ISD::AND && BOpcode != ISD::OR && BOpcode != ISD::XOR)
25933 return SDValue();
25934
25935 // We need at least one concatenation operation of a binop operand to make
25936 // this transform worthwhile. The concat must double the input vector sizes.
25937 auto GetSubVector = [ConcatOpNum](SDValue V) -> SDValue {
25938 if (V.getOpcode() == ISD::CONCAT_VECTORS && V.getNumOperands() == 2)
25939 return V.getOperand(ConcatOpNum);
25940 return SDValue();
25941 };
25942 SDValue SubVecL = GetSubVector(peekThroughBitcasts(BinOp.getOperand(0)));
25943 SDValue SubVecR = GetSubVector(peekThroughBitcasts(BinOp.getOperand(1)));
25944
25945 if (SubVecL || SubVecR) {
25946 // If a binop operand was not the result of a concat, we must extract a
25947 // half-sized operand for our new narrow binop:
25948 // extract (binop (concat X1, X2), (concat Y1, Y2)), N --> binop XN, YN
25949 // extract (binop (concat X1, X2), Y), N --> binop XN, (extract Y, IndexC)
25950 // extract (binop X, (concat Y1, Y2)), N --> binop (extract X, IndexC), YN
25951 SDValue IndexC = DAG.getVectorIdxConstant(ExtBOIdx, DL);
25952 SDValue X = SubVecL ? DAG.getBitcast(NarrowBVT, SubVecL)
25953 : DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NarrowBVT,
25954 BinOp.getOperand(0), IndexC);
25955
25956 SDValue Y = SubVecR ? DAG.getBitcast(NarrowBVT, SubVecR)
25957 : DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NarrowBVT,
25958 BinOp.getOperand(1), IndexC);
25959
25960 SDValue NarrowBinOp = DAG.getNode(BOpcode, DL, NarrowBVT, X, Y);
25961 return DAG.getBitcast(VT, NarrowBinOp);
25962 }
25963
25964 return SDValue();
25965}
25966
25967/// If we are extracting a subvector from a wide vector load, convert to a
25968/// narrow load to eliminate the extraction:
25969/// (extract_subvector (load wide vector)) --> (load narrow vector)
25970static SDValue narrowExtractedVectorLoad(EVT VT, SDValue Src, unsigned Index,
25971 const SDLoc &DL, SelectionDAG &DAG) {
25972 // TODO: Add support for big-endian. The offset calculation must be adjusted.
25973 if (DAG.getDataLayout().isBigEndian())
25974 return SDValue();
25975
25976 auto *Ld = dyn_cast<LoadSDNode>(Src);
25977 if (!Ld || !ISD::isNormalLoad(Ld) || !Ld->isSimple())
25978 return SDValue();
25979
25980 // We can only create byte sized loads.
25981 if (!VT.isByteSized())
25982 return SDValue();
25983
25984 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
25985 if (!TLI.isOperationLegalOrCustomOrPromote(ISD::LOAD, VT))
25986 return SDValue();
25987
25988 unsigned NumElts = VT.getVectorMinNumElements();
25989 // A fixed length vector being extracted from a scalable vector
25990 // may not be any *smaller* than the scalable one.
25991 if (Index == 0 && NumElts >= Ld->getValueType(0).getVectorMinNumElements())
25992 return SDValue();
25993
25994 // The definition of EXTRACT_SUBVECTOR states that the index must be a
25995 // multiple of the minimum number of elements in the result type.
25996 assert(Index % NumElts == 0 && "The extract subvector index is not a "
25997 "multiple of the result's element count");
25998
25999 // It's fine to use TypeSize here as we know the offset will not be negative.
26000 TypeSize Offset = VT.getStoreSize() * (Index / NumElts);
26001 std::optional<unsigned> ByteOffset;
26002 if (Offset.isFixed())
26003 ByteOffset = Offset.getFixedValue();
26004
26005 if (!TLI.shouldReduceLoadWidth(Ld, Ld->getExtensionType(), VT, ByteOffset))
26006 return SDValue();
26007
26008 // The narrow load will be offset from the base address of the old load if
26009 // we are extracting from something besides index 0 (little-endian).
26010 // TODO: Use "BaseIndexOffset" to make this more effective.
26011 SDValue NewAddr = DAG.getMemBasePlusOffset(Ld->getBasePtr(), Offset, DL);
26012
26014 MachineMemOperand *MMO;
26015 if (Offset.isScalable()) {
26016 MachinePointerInfo MPI =
26018 MMO = MF.getMachineMemOperand(Ld->getMemOperand(), MPI, VT.getStoreSize());
26019 } else
26020 MMO = MF.getMachineMemOperand(Ld->getMemOperand(), Offset.getFixedValue(),
26021 VT.getStoreSize());
26022
26023 SDValue NewLd = DAG.getLoad(VT, DL, Ld->getChain(), NewAddr, MMO);
26024 DAG.makeEquivalentMemoryOrdering(Ld, NewLd);
26025 return NewLd;
26026}
26027
26028/// Given EXTRACT_SUBVECTOR(VECTOR_SHUFFLE(Op0, Op1, Mask)),
26029/// try to produce VECTOR_SHUFFLE(EXTRACT_SUBVECTOR(Op?, ?),
26030/// EXTRACT_SUBVECTOR(Op?, ?),
26031/// Mask'))
26032/// iff it is legal and profitable to do so. Notably, the trimmed mask
26033/// (containing only the elements that are extracted)
26034/// must reference at most two subvectors.
26036 unsigned Index,
26037 const SDLoc &DL,
26038 SelectionDAG &DAG,
26039 bool LegalOperations) {
26040 // Only deal with non-scalable vectors.
26041 EVT WideVT = Src.getValueType();
26042 if (!NarrowVT.isFixedLengthVector() || !WideVT.isFixedLengthVector())
26043 return SDValue();
26044
26045 // The operand must be a shufflevector.
26046 auto *WideShuffleVector = dyn_cast<ShuffleVectorSDNode>(Src);
26047 if (!WideShuffleVector)
26048 return SDValue();
26049
26050 // The old shuffleneeds to go away.
26051 if (!WideShuffleVector->hasOneUse())
26052 return SDValue();
26053
26054 // And the narrow shufflevector that we'll form must be legal.
26055 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
26056 if (LegalOperations &&
26058 return SDValue();
26059
26060 int NumEltsExtracted = NarrowVT.getVectorNumElements();
26061 assert((Index % NumEltsExtracted) == 0 &&
26062 "Extract index is not a multiple of the output vector length.");
26063
26064 int WideNumElts = WideVT.getVectorNumElements();
26065
26066 SmallVector<int, 16> NewMask;
26067 NewMask.reserve(NumEltsExtracted);
26068 SmallSetVector<std::pair<SDValue /*Op*/, int /*SubvectorIndex*/>, 2>
26069 DemandedSubvectors;
26070
26071 // Try to decode the wide mask into narrow mask from at most two subvectors.
26072 for (int M : WideShuffleVector->getMask().slice(Index, NumEltsExtracted)) {
26073 assert((M >= -1) && (M < (2 * WideNumElts)) &&
26074 "Out-of-bounds shuffle mask?");
26075
26076 if (M < 0) {
26077 // Does not depend on operands, does not require adjustment.
26078 NewMask.emplace_back(M);
26079 continue;
26080 }
26081
26082 // From which operand of the shuffle does this shuffle mask element pick?
26083 int WideShufOpIdx = M / WideNumElts;
26084 // Which element of that operand is picked?
26085 int OpEltIdx = M % WideNumElts;
26086
26087 assert((OpEltIdx + WideShufOpIdx * WideNumElts) == M &&
26088 "Shuffle mask vector decomposition failure.");
26089
26090 // And which NumEltsExtracted-sized subvector of that operand is that?
26091 int OpSubvecIdx = OpEltIdx / NumEltsExtracted;
26092 // And which element within that subvector of that operand is that?
26093 int OpEltIdxInSubvec = OpEltIdx % NumEltsExtracted;
26094
26095 assert((OpEltIdxInSubvec + OpSubvecIdx * NumEltsExtracted) == OpEltIdx &&
26096 "Shuffle mask subvector decomposition failure.");
26097
26098 assert((OpEltIdxInSubvec + OpSubvecIdx * NumEltsExtracted +
26099 WideShufOpIdx * WideNumElts) == M &&
26100 "Shuffle mask full decomposition failure.");
26101
26102 SDValue Op = WideShuffleVector->getOperand(WideShufOpIdx);
26103
26104 if (Op.isUndef()) {
26105 // Picking from an undef operand. Let's adjust mask instead.
26106 NewMask.emplace_back(-1);
26107 continue;
26108 }
26109
26110 const std::pair<SDValue, int> DemandedSubvector =
26111 std::make_pair(Op, OpSubvecIdx);
26112
26113 if (DemandedSubvectors.insert(DemandedSubvector)) {
26114 if (DemandedSubvectors.size() > 2)
26115 return SDValue(); // We can't handle more than two subvectors.
26116 // How many elements into the WideVT does this subvector start?
26117 int Index = NumEltsExtracted * OpSubvecIdx;
26118 // Bail out if the extraction isn't going to be cheap.
26119 if (!TLI.isExtractSubvectorCheap(NarrowVT, WideVT, Index))
26120 return SDValue();
26121 }
26122
26123 // Ok, but from which operand of the new shuffle will this element pick?
26124 int NewOpIdx =
26125 getFirstIndexOf(DemandedSubvectors.getArrayRef(), DemandedSubvector);
26126 assert((NewOpIdx == 0 || NewOpIdx == 1) && "Unexpected operand index.");
26127
26128 int AdjM = OpEltIdxInSubvec + NewOpIdx * NumEltsExtracted;
26129 NewMask.emplace_back(AdjM);
26130 }
26131 assert(NewMask.size() == (unsigned)NumEltsExtracted && "Produced bad mask.");
26132 assert(DemandedSubvectors.size() <= 2 &&
26133 "Should have ended up demanding at most two subvectors.");
26134
26135 // Did we discover that the shuffle does not actually depend on operands?
26136 if (DemandedSubvectors.empty())
26137 return DAG.getUNDEF(NarrowVT);
26138
26139 // Profitability check: only deal with extractions from the first subvector
26140 // unless the mask becomes an identity mask.
26141 if (!ShuffleVectorInst::isIdentityMask(NewMask, NewMask.size()) ||
26142 any_of(NewMask, [](int M) { return M < 0; }))
26143 for (auto &DemandedSubvector : DemandedSubvectors)
26144 if (DemandedSubvector.second != 0)
26145 return SDValue();
26146
26147 // We still perform the exact same EXTRACT_SUBVECTOR, just on different
26148 // operand[s]/index[es], so there is no point in checking for it's legality.
26149
26150 // Do not turn a legal shuffle into an illegal one.
26151 if (TLI.isShuffleMaskLegal(WideShuffleVector->getMask(), WideVT) &&
26152 !TLI.isShuffleMaskLegal(NewMask, NarrowVT))
26153 return SDValue();
26154
26156 for (const std::pair<SDValue /*Op*/, int /*SubvectorIndex*/>
26157 &DemandedSubvector : DemandedSubvectors) {
26158 // How many elements into the WideVT does this subvector start?
26159 int Index = NumEltsExtracted * DemandedSubvector.second;
26160 SDValue IndexC = DAG.getVectorIdxConstant(Index, DL);
26161 NewOps.emplace_back(DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NarrowVT,
26162 DemandedSubvector.first, IndexC));
26163 }
26164 assert((NewOps.size() == 1 || NewOps.size() == 2) &&
26165 "Should end up with either one or two ops");
26166
26167 // If we ended up with only one operand, pad with an undef.
26168 if (NewOps.size() == 1)
26169 NewOps.emplace_back(DAG.getUNDEF(NarrowVT));
26170
26171 return DAG.getVectorShuffle(NarrowVT, DL, NewOps[0], NewOps[1], NewMask);
26172}
26173
26174SDValue DAGCombiner::visitEXTRACT_SUBVECTOR(SDNode *N) {
26175 EVT NVT = N->getValueType(0);
26176 SDValue V = N->getOperand(0);
26177 uint64_t ExtIdx = N->getConstantOperandVal(1);
26178 SDLoc DL(N);
26179
26180 // Extract from UNDEF is UNDEF.
26181 if (V.isUndef())
26182 return DAG.getUNDEF(NVT);
26183
26184 if (SDValue NarrowLoad = narrowExtractedVectorLoad(NVT, V, ExtIdx, DL, DAG))
26185 return NarrowLoad;
26186
26187 // Combine an extract of an extract into a single extract_subvector.
26188 // ext (ext X, C), 0 --> ext X, C
26189 if (ExtIdx == 0 && V.getOpcode() == ISD::EXTRACT_SUBVECTOR && V.hasOneUse()) {
26190 // The index has to be a multiple of the new result type's known minimum
26191 // vector length.
26192 if (V.getConstantOperandVal(1) % NVT.getVectorMinNumElements() == 0 &&
26193 TLI.isExtractSubvectorCheap(NVT, V.getOperand(0).getValueType(),
26194 V.getConstantOperandVal(1)) &&
26196 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NVT, V.getOperand(0),
26197 V.getOperand(1));
26198 }
26199 }
26200
26201 // ty1 extract_vector(ty2 splat(V))) -> ty1 splat(V)
26202 if (V.getOpcode() == ISD::SPLAT_VECTOR)
26203 if (DAG.isConstantValueOfAnyType(V.getOperand(0)) || V.hasOneUse())
26204 if (!LegalOperations || TLI.isOperationLegal(ISD::SPLAT_VECTOR, NVT))
26205 return DAG.getSplatVector(NVT, DL, V.getOperand(0));
26206
26207 // extract_subvector(insert_subvector(x,y,c1),c2)
26208 // --> extract_subvector(y,c2-c1)
26209 // iff we're just extracting from the inserted subvector.
26210 if (V.getOpcode() == ISD::INSERT_SUBVECTOR) {
26211 SDValue InsSub = V.getOperand(1);
26212 EVT InsSubVT = InsSub.getValueType();
26213 unsigned NumInsElts = InsSubVT.getVectorMinNumElements();
26214 unsigned InsIdx = V.getConstantOperandVal(2);
26215 unsigned NumSubElts = NVT.getVectorMinNumElements();
26216 if (InsIdx <= ExtIdx && (ExtIdx + NumSubElts) <= (InsIdx + NumInsElts) &&
26217 TLI.isExtractSubvectorCheap(NVT, InsSubVT, ExtIdx - InsIdx) &&
26218 InsSubVT.isFixedLengthVector() && NVT.isFixedLengthVector() &&
26219 V.getValueType().isFixedLengthVector())
26220 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NVT, InsSub,
26221 DAG.getVectorIdxConstant(ExtIdx - InsIdx, DL));
26222 }
26223
26224 // Try to move vector bitcast after extract_subv by scaling extraction index:
26225 // extract_subv (bitcast X), Index --> bitcast (extract_subv X, Index')
26226 if (V.getOpcode() == ISD::BITCAST &&
26227 V.getOperand(0).getValueType().isVector() &&
26228 (!LegalOperations || TLI.isOperationLegal(ISD::BITCAST, NVT))) {
26229 SDValue SrcOp = V.getOperand(0);
26230 EVT SrcVT = SrcOp.getValueType();
26231 unsigned SrcNumElts = SrcVT.getVectorMinNumElements();
26232 unsigned DestNumElts = V.getValueType().getVectorMinNumElements();
26233 if ((SrcNumElts % DestNumElts) == 0) {
26234 unsigned SrcDestRatio = SrcNumElts / DestNumElts;
26235 ElementCount NewExtEC = NVT.getVectorElementCount() * SrcDestRatio;
26236 EVT NewExtVT =
26237 EVT::getVectorVT(*DAG.getContext(), SrcVT.getScalarType(), NewExtEC);
26239 SDValue NewIndex = DAG.getVectorIdxConstant(ExtIdx * SrcDestRatio, DL);
26240 SDValue NewExtract = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NewExtVT,
26241 V.getOperand(0), NewIndex);
26242 return DAG.getBitcast(NVT, NewExtract);
26243 }
26244 }
26245 if ((DestNumElts % SrcNumElts) == 0) {
26246 unsigned DestSrcRatio = DestNumElts / SrcNumElts;
26247 if (NVT.getVectorElementCount().isKnownMultipleOf(DestSrcRatio)) {
26248 ElementCount NewExtEC =
26249 NVT.getVectorElementCount().divideCoefficientBy(DestSrcRatio);
26250 EVT ScalarVT = SrcVT.getScalarType();
26251 if ((ExtIdx % DestSrcRatio) == 0) {
26252 unsigned IndexValScaled = ExtIdx / DestSrcRatio;
26253 EVT NewExtVT =
26254 EVT::getVectorVT(*DAG.getContext(), ScalarVT, NewExtEC);
26256 SDValue NewIndex = DAG.getVectorIdxConstant(IndexValScaled, DL);
26257 SDValue NewExtract =
26258 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NewExtVT,
26259 V.getOperand(0), NewIndex);
26260 return DAG.getBitcast(NVT, NewExtract);
26261 }
26262 if (NewExtEC.isScalar() &&
26264 SDValue NewIndex = DAG.getVectorIdxConstant(IndexValScaled, DL);
26265 SDValue NewExtract =
26266 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ScalarVT,
26267 V.getOperand(0), NewIndex);
26268 return DAG.getBitcast(NVT, NewExtract);
26269 }
26270 }
26271 }
26272 }
26273 }
26274
26275 if (V.getOpcode() == ISD::CONCAT_VECTORS) {
26276 unsigned ExtNumElts = NVT.getVectorMinNumElements();
26277 EVT ConcatSrcVT = V.getOperand(0).getValueType();
26278 assert(ConcatSrcVT.getVectorElementType() == NVT.getVectorElementType() &&
26279 "Concat and extract subvector do not change element type");
26280
26281 unsigned ConcatSrcNumElts = ConcatSrcVT.getVectorMinNumElements();
26282 unsigned ConcatOpIdx = ExtIdx / ConcatSrcNumElts;
26283
26284 // If the concatenated source types match this extract, it's a direct
26285 // simplification:
26286 // extract_subvec (concat V1, V2, ...), i --> Vi
26287 if (NVT.getVectorElementCount() == ConcatSrcVT.getVectorElementCount())
26288 return V.getOperand(ConcatOpIdx);
26289
26290 // If the concatenated source vectors are a multiple length of this extract,
26291 // then extract a fraction of one of those source vectors directly from a
26292 // concat operand. Example:
26293 // v2i8 extract_subvec (v16i8 concat (v8i8 X), (v8i8 Y), 14 -->
26294 // v2i8 extract_subvec v8i8 Y, 6
26295 if (NVT.isFixedLengthVector() && ConcatSrcVT.isFixedLengthVector() &&
26296 ConcatSrcNumElts % ExtNumElts == 0) {
26297 unsigned NewExtIdx = ExtIdx - ConcatOpIdx * ConcatSrcNumElts;
26298 assert(NewExtIdx + ExtNumElts <= ConcatSrcNumElts &&
26299 "Trying to extract from >1 concat operand?");
26300 assert(NewExtIdx % ExtNumElts == 0 &&
26301 "Extract index is not a multiple of the input vector length.");
26302 SDValue NewIndexC = DAG.getVectorIdxConstant(NewExtIdx, DL);
26303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, NVT,
26304 V.getOperand(ConcatOpIdx), NewIndexC);
26305 }
26306 }
26307
26309 NVT, V, ExtIdx, DL, DAG, LegalOperations))
26310 return Shuffle;
26311
26312 if (SDValue NarrowBOp =
26313 narrowExtractedVectorBinOp(NVT, V, ExtIdx, DL, DAG, LegalOperations))
26314 return NarrowBOp;
26315
26317
26318 // If the input is a build vector. Try to make a smaller build vector.
26319 if (V.getOpcode() == ISD::BUILD_VECTOR) {
26320 EVT InVT = V.getValueType();
26321 unsigned ExtractSize = NVT.getSizeInBits();
26322 unsigned EltSize = InVT.getScalarSizeInBits();
26323 // Only do this if we won't split any elements.
26324 if (ExtractSize % EltSize == 0) {
26325 unsigned NumElems = ExtractSize / EltSize;
26326 EVT EltVT = InVT.getVectorElementType();
26327 EVT ExtractVT =
26328 NumElems == 1 ? EltVT
26329 : EVT::getVectorVT(*DAG.getContext(), EltVT, NumElems);
26330 if ((Level < AfterLegalizeDAG ||
26331 (NumElems == 1 ||
26332 TLI.isOperationLegal(ISD::BUILD_VECTOR, ExtractVT))) &&
26333 (!LegalTypes || TLI.isTypeLegal(ExtractVT))) {
26334 unsigned IdxVal = (ExtIdx * NVT.getScalarSizeInBits()) / EltSize;
26335
26336 if (NumElems == 1) {
26337 SDValue Src = V->getOperand(IdxVal);
26338 if (EltVT != Src.getValueType())
26339 Src = DAG.getNode(ISD::TRUNCATE, DL, EltVT, Src);
26340 return DAG.getBitcast(NVT, Src);
26341 }
26342
26343 // Extract the pieces from the original build_vector.
26344 SDValue BuildVec =
26345 DAG.getBuildVector(ExtractVT, DL, V->ops().slice(IdxVal, NumElems));
26346 return DAG.getBitcast(NVT, BuildVec);
26347 }
26348 }
26349 }
26350
26351 if (V.getOpcode() == ISD::INSERT_SUBVECTOR) {
26352 // Handle only simple case where vector being inserted and vector
26353 // being extracted are of same size.
26354 EVT SmallVT = V.getOperand(1).getValueType();
26355 if (NVT.bitsEq(SmallVT)) {
26356 // Combine:
26357 // (extract_subvec (insert_subvec V1, V2, InsIdx), ExtIdx)
26358 // Into:
26359 // indices are equal or bit offsets are equal => V1
26360 // otherwise => (extract_subvec V1, ExtIdx)
26361 uint64_t InsIdx = V.getConstantOperandVal(2);
26362 if (InsIdx * SmallVT.getScalarSizeInBits() ==
26363 ExtIdx * NVT.getScalarSizeInBits()) {
26364 if (!LegalOperations || TLI.isOperationLegal(ISD::BITCAST, NVT))
26365 return DAG.getBitcast(NVT, V.getOperand(1));
26366 } else {
26367 return DAG.getNode(
26369 DAG.getBitcast(N->getOperand(0).getValueType(), V.getOperand(0)),
26370 N->getOperand(1));
26371 }
26372 }
26373 }
26374
26375 // If only EXTRACT_SUBVECTOR nodes use the source vector we can
26376 // simplify it based on the (valid) extractions.
26377 if (!V.getValueType().isScalableVector() &&
26378 llvm::all_of(V->users(), [&](SDNode *Use) {
26379 return Use->getOpcode() == ISD::EXTRACT_SUBVECTOR &&
26380 Use->getOperand(0) == V;
26381 })) {
26382 unsigned NumElts = V.getValueType().getVectorNumElements();
26383 APInt DemandedElts = APInt::getZero(NumElts);
26384 for (SDNode *User : V->users()) {
26385 unsigned ExtIdx = User->getConstantOperandVal(1);
26386 unsigned NumSubElts = User->getValueType(0).getVectorNumElements();
26387 DemandedElts.setBits(ExtIdx, ExtIdx + NumSubElts);
26388 }
26389 if (SimplifyDemandedVectorElts(V, DemandedElts, /*AssumeSingleUse=*/true)) {
26390 // We simplified the vector operand of this extract subvector. If this
26391 // extract is not dead, visit it again so it is folded properly.
26392 if (N->getOpcode() != ISD::DELETED_NODE)
26393 AddToWorklist(N);
26394 return SDValue(N, 0);
26395 }
26396 } else {
26398 return SDValue(N, 0);
26399 }
26400
26401 return SDValue();
26402}
26403
26404/// Try to convert a wide shuffle of concatenated vectors into 2 narrow shuffles
26405/// followed by concatenation. Narrow vector ops may have better performance
26406/// than wide ops, and this can unlock further narrowing of other vector ops.
26407/// Targets can invert this transform later if it is not profitable.
26409 SelectionDAG &DAG) {
26410 SDValue N0 = Shuf->getOperand(0), N1 = Shuf->getOperand(1);
26411 if (N0.getOpcode() != ISD::CONCAT_VECTORS || N0.getNumOperands() != 2 ||
26412 N1.getOpcode() != ISD::CONCAT_VECTORS || N1.getNumOperands() != 2 ||
26413 !N0.getOperand(1).isUndef() || !N1.getOperand(1).isUndef())
26414 return SDValue();
26415
26416 // Split the wide shuffle mask into halves. Any mask element that is accessing
26417 // operand 1 is offset down to account for narrowing of the vectors.
26418 ArrayRef<int> Mask = Shuf->getMask();
26419 EVT VT = Shuf->getValueType(0);
26420 unsigned NumElts = VT.getVectorNumElements();
26421 unsigned HalfNumElts = NumElts / 2;
26422 SmallVector<int, 16> Mask0(HalfNumElts, -1);
26423 SmallVector<int, 16> Mask1(HalfNumElts, -1);
26424 for (unsigned i = 0; i != NumElts; ++i) {
26425 if (Mask[i] == -1)
26426 continue;
26427 // If we reference the upper (undef) subvector then the element is undef.
26428 if ((Mask[i] % NumElts) >= HalfNumElts)
26429 continue;
26430 int M = Mask[i] < (int)NumElts ? Mask[i] : Mask[i] - (int)HalfNumElts;
26431 if (i < HalfNumElts)
26432 Mask0[i] = M;
26433 else
26434 Mask1[i - HalfNumElts] = M;
26435 }
26436
26437 // Ask the target if this is a valid transform.
26438 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
26439 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
26440 HalfNumElts);
26441 if (!TLI.isShuffleMaskLegal(Mask0, HalfVT) ||
26442 !TLI.isShuffleMaskLegal(Mask1, HalfVT))
26443 return SDValue();
26444
26445 // shuffle (concat X, undef), (concat Y, undef), Mask -->
26446 // concat (shuffle X, Y, Mask0), (shuffle X, Y, Mask1)
26447 SDValue X = N0.getOperand(0), Y = N1.getOperand(0);
26448 SDLoc DL(Shuf);
26449 SDValue Shuf0 = DAG.getVectorShuffle(HalfVT, DL, X, Y, Mask0);
26450 SDValue Shuf1 = DAG.getVectorShuffle(HalfVT, DL, X, Y, Mask1);
26451 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, Shuf0, Shuf1);
26452}
26453
26454// Tries to turn a shuffle of two CONCAT_VECTORS into a single concat,
26455// or turn a shuffle of a single concat into simpler shuffle then concat.
26457 EVT VT = N->getValueType(0);
26458 unsigned NumElts = VT.getVectorNumElements();
26459
26460 SDValue N0 = N->getOperand(0);
26461 SDValue N1 = N->getOperand(1);
26463 ArrayRef<int> Mask = SVN->getMask();
26464
26466 EVT ConcatVT = N0.getOperand(0).getValueType();
26467 unsigned NumElemsPerConcat = ConcatVT.getVectorNumElements();
26468 unsigned NumConcats = NumElts / NumElemsPerConcat;
26469
26470 auto IsUndefMaskElt = [](int i) { return i == -1; };
26471
26472 // Special case: shuffle(concat(A,B)) can be more efficiently represented
26473 // as concat(shuffle(A,B),UNDEF) if the shuffle doesn't set any of the high
26474 // half vector elements.
26475 if (NumElemsPerConcat * 2 == NumElts && N1.isUndef() &&
26476 llvm::all_of(Mask.slice(NumElemsPerConcat, NumElemsPerConcat),
26477 IsUndefMaskElt)) {
26478 N0 = DAG.getVectorShuffle(ConcatVT, SDLoc(N), N0.getOperand(0),
26479 N0.getOperand(1),
26480 Mask.slice(0, NumElemsPerConcat));
26481 N1 = DAG.getUNDEF(ConcatVT);
26482 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT, N0, N1);
26483 }
26484
26485 // Look at every vector that's inserted. We're looking for exact
26486 // subvector-sized copies from a concatenated vector
26487 for (unsigned I = 0; I != NumConcats; ++I) {
26488 unsigned Begin = I * NumElemsPerConcat;
26489 ArrayRef<int> SubMask = Mask.slice(Begin, NumElemsPerConcat);
26490
26491 // Make sure we're dealing with a copy.
26492 if (llvm::all_of(SubMask, IsUndefMaskElt)) {
26493 Ops.push_back(DAG.getUNDEF(ConcatVT));
26494 continue;
26495 }
26496
26497 int OpIdx = -1;
26498 for (int i = 0; i != (int)NumElemsPerConcat; ++i) {
26499 if (IsUndefMaskElt(SubMask[i]))
26500 continue;
26501 if ((SubMask[i] % (int)NumElemsPerConcat) != i)
26502 return SDValue();
26503 int EltOpIdx = SubMask[i] / NumElemsPerConcat;
26504 if (0 <= OpIdx && EltOpIdx != OpIdx)
26505 return SDValue();
26506 OpIdx = EltOpIdx;
26507 }
26508 assert(0 <= OpIdx && "Unknown concat_vectors op");
26509
26510 if (OpIdx < (int)N0.getNumOperands())
26511 Ops.push_back(N0.getOperand(OpIdx));
26512 else
26513 Ops.push_back(N1.getOperand(OpIdx - N0.getNumOperands()));
26514 }
26515
26516 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT, Ops);
26517}
26518
26519// Attempt to combine a shuffle of 2 inputs of 'scalar sources' -
26520// BUILD_VECTOR or SCALAR_TO_VECTOR into a single BUILD_VECTOR.
26521//
26522// SHUFFLE(BUILD_VECTOR(), BUILD_VECTOR()) -> BUILD_VECTOR() is always
26523// a simplification in some sense, but it isn't appropriate in general: some
26524// BUILD_VECTORs are substantially cheaper than others. The general case
26525// of a BUILD_VECTOR requires inserting each element individually (or
26526// performing the equivalent in a temporary stack variable). A BUILD_VECTOR of
26527// all constants is a single constant pool load. A BUILD_VECTOR where each
26528// element is identical is a splat. A BUILD_VECTOR where most of the operands
26529// are undef lowers to a small number of element insertions.
26530//
26531// To deal with this, we currently use a bunch of mostly arbitrary heuristics.
26532// We don't fold shuffles where one side is a non-zero constant, and we don't
26533// fold shuffles if the resulting (non-splat) BUILD_VECTOR would have duplicate
26534// non-constant operands. This seems to work out reasonably well in practice.
26536 SelectionDAG &DAG,
26537 const TargetLowering &TLI) {
26538 EVT VT = SVN->getValueType(0);
26539 unsigned NumElts = VT.getVectorNumElements();
26540 SDValue N0 = SVN->getOperand(0);
26541 SDValue N1 = SVN->getOperand(1);
26542
26543 if (!N0->hasOneUse())
26544 return SDValue();
26545
26546 // If only one of N1,N2 is constant, bail out if it is not ALL_ZEROS as
26547 // discussed above.
26548 if (!N1.isUndef()) {
26549 if (!N1->hasOneUse())
26550 return SDValue();
26551
26552 bool N0AnyConst = isAnyConstantBuildVector(N0);
26553 bool N1AnyConst = isAnyConstantBuildVector(N1);
26554 if (N0AnyConst && !N1AnyConst && !ISD::isBuildVectorAllZeros(N0.getNode()))
26555 return SDValue();
26556 if (!N0AnyConst && N1AnyConst && !ISD::isBuildVectorAllZeros(N1.getNode()))
26557 return SDValue();
26558 }
26559
26560 // If both inputs are splats of the same value then we can safely merge this
26561 // to a single BUILD_VECTOR with undef elements based on the shuffle mask.
26562 bool IsSplat = false;
26563 auto *BV0 = dyn_cast<BuildVectorSDNode>(N0);
26564 auto *BV1 = dyn_cast<BuildVectorSDNode>(N1);
26565 if (BV0 && BV1)
26566 if (SDValue Splat0 = BV0->getSplatValue())
26567 IsSplat = (Splat0 == BV1->getSplatValue());
26568
26570 SmallSet<SDValue, 16> DuplicateOps;
26571 for (int M : SVN->getMask()) {
26572 SDValue Op = DAG.getUNDEF(VT.getScalarType());
26573 if (M >= 0) {
26574 int Idx = M < (int)NumElts ? M : M - NumElts;
26575 SDValue &S = (M < (int)NumElts ? N0 : N1);
26576 if (S.getOpcode() == ISD::BUILD_VECTOR) {
26577 Op = S.getOperand(Idx);
26578 } else if (S.getOpcode() == ISD::SCALAR_TO_VECTOR) {
26579 SDValue Op0 = S.getOperand(0);
26580 Op = Idx == 0 ? Op0 : DAG.getUNDEF(Op0.getValueType());
26581 } else {
26582 // Operand can't be combined - bail out.
26583 return SDValue();
26584 }
26585 }
26586
26587 // Don't duplicate a non-constant BUILD_VECTOR operand unless we're
26588 // generating a splat; semantically, this is fine, but it's likely to
26589 // generate low-quality code if the target can't reconstruct an appropriate
26590 // shuffle.
26591 if (!Op.isUndef() && !isIntOrFPConstant(Op))
26592 if (!IsSplat && !DuplicateOps.insert(Op).second)
26593 return SDValue();
26594
26595 Ops.push_back(Op);
26596 }
26597
26598 // BUILD_VECTOR requires all inputs to be of the same type, find the
26599 // maximum type and extend them all.
26600 EVT SVT = VT.getScalarType();
26601 if (SVT.isInteger())
26602 for (SDValue &Op : Ops)
26603 SVT = (SVT.bitsLT(Op.getValueType()) ? Op.getValueType() : SVT);
26604 if (SVT != VT.getScalarType())
26605 for (SDValue &Op : Ops)
26606 Op = Op.isUndef() ? DAG.getUNDEF(SVT)
26607 : (TLI.isZExtFree(Op.getValueType(), SVT)
26608 ? DAG.getZExtOrTrunc(Op, SDLoc(SVN), SVT)
26609 : DAG.getSExtOrTrunc(Op, SDLoc(SVN), SVT));
26610 return DAG.getBuildVector(VT, SDLoc(SVN), Ops);
26611}
26612
26613// Match shuffles that can be converted to *_vector_extend_in_reg.
26614// This is often generated during legalization.
26615// e.g. v4i32 <0,u,1,u> -> (v2i64 any_vector_extend_in_reg(v4i32 src)),
26616// and returns the EVT to which the extension should be performed.
26617// NOTE: this assumes that the src is the first operand of the shuffle.
26619 unsigned Opcode, EVT VT, std::function<bool(unsigned)> Match,
26620 SelectionDAG &DAG, const TargetLowering &TLI, bool LegalTypes,
26621 bool LegalOperations) {
26622 bool IsBigEndian = DAG.getDataLayout().isBigEndian();
26623
26624 // TODO Add support for big-endian when we have a test case.
26625 if (!VT.isInteger() || IsBigEndian)
26626 return std::nullopt;
26627
26628 unsigned NumElts = VT.getVectorNumElements();
26629 unsigned EltSizeInBits = VT.getScalarSizeInBits();
26630
26631 // Attempt to match a '*_extend_vector_inreg' shuffle, we just search for
26632 // power-of-2 extensions as they are the most likely.
26633 // FIXME: should try Scale == NumElts case too,
26634 for (unsigned Scale = 2; Scale < NumElts; Scale *= 2) {
26635 // The vector width must be a multiple of Scale.
26636 if (NumElts % Scale != 0)
26637 continue;
26638
26639 EVT OutSVT = EVT::getIntegerVT(*DAG.getContext(), EltSizeInBits * Scale);
26640 EVT OutVT = EVT::getVectorVT(*DAG.getContext(), OutSVT, NumElts / Scale);
26641
26642 if ((LegalTypes && !TLI.isTypeLegal(OutVT)) ||
26643 (LegalOperations && !TLI.isOperationLegalOrCustom(Opcode, OutVT)))
26644 continue;
26645
26646 if (Match(Scale))
26647 return OutVT;
26648 }
26649
26650 return std::nullopt;
26651}
26652
26653// Match shuffles that can be converted to any_vector_extend_in_reg.
26654// This is often generated during legalization.
26655// e.g. v4i32 <0,u,1,u> -> (v2i64 any_vector_extend_in_reg(v4i32 src))
26657 SelectionDAG &DAG,
26658 const TargetLowering &TLI,
26659 bool LegalOperations) {
26660 EVT VT = SVN->getValueType(0);
26661 bool IsBigEndian = DAG.getDataLayout().isBigEndian();
26662
26663 // TODO Add support for big-endian when we have a test case.
26664 if (!VT.isInteger() || IsBigEndian)
26665 return SDValue();
26666
26667 // shuffle<0,-1,1,-1> == (v2i64 anyextend_vector_inreg(v4i32))
26668 auto isAnyExtend = [NumElts = VT.getVectorNumElements(),
26669 Mask = SVN->getMask()](unsigned Scale) {
26670 for (unsigned i = 0; i != NumElts; ++i) {
26671 if (Mask[i] < 0)
26672 continue;
26673 if ((i % Scale) == 0 && Mask[i] == (int)(i / Scale))
26674 continue;
26675 return false;
26676 }
26677 return true;
26678 };
26679
26680 unsigned Opcode = ISD::ANY_EXTEND_VECTOR_INREG;
26681 SDValue N0 = SVN->getOperand(0);
26682 // Never create an illegal type. Only create unsupported operations if we
26683 // are pre-legalization.
26684 std::optional<EVT> OutVT = canCombineShuffleToExtendVectorInreg(
26685 Opcode, VT, isAnyExtend, DAG, TLI, /*LegalTypes=*/true, LegalOperations);
26686 if (!OutVT)
26687 return SDValue();
26688 return DAG.getBitcast(VT, DAG.getNode(Opcode, SDLoc(SVN), *OutVT, N0));
26689}
26690
26691// Match shuffles that can be converted to zero_extend_vector_inreg.
26692// This is often generated during legalization.
26693// e.g. v4i32 <0,z,1,u> -> (v2i64 zero_extend_vector_inreg(v4i32 src))
26695 SelectionDAG &DAG,
26696 const TargetLowering &TLI,
26697 bool LegalOperations) {
26698 bool LegalTypes = true;
26699 EVT VT = SVN->getValueType(0);
26700 assert(!VT.isScalableVector() && "Encountered scalable shuffle?");
26701 unsigned NumElts = VT.getVectorNumElements();
26702 unsigned EltSizeInBits = VT.getScalarSizeInBits();
26703
26704 // TODO: add support for big-endian when we have a test case.
26705 bool IsBigEndian = DAG.getDataLayout().isBigEndian();
26706 if (!VT.isInteger() || IsBigEndian)
26707 return SDValue();
26708
26709 SmallVector<int, 16> Mask(SVN->getMask());
26710 auto ForEachDecomposedIndice = [NumElts, &Mask](auto Fn) {
26711 for (int &Indice : Mask) {
26712 if (Indice < 0)
26713 continue;
26714 int OpIdx = (unsigned)Indice < NumElts ? 0 : 1;
26715 int OpEltIdx = (unsigned)Indice < NumElts ? Indice : Indice - NumElts;
26716 Fn(Indice, OpIdx, OpEltIdx);
26717 }
26718 };
26719
26720 // Which elements of which operand does this shuffle demand?
26721 std::array<APInt, 2> OpsDemandedElts;
26722 for (APInt &OpDemandedElts : OpsDemandedElts)
26723 OpDemandedElts = APInt::getZero(NumElts);
26724 ForEachDecomposedIndice(
26725 [&OpsDemandedElts](int &Indice, int OpIdx, int OpEltIdx) {
26726 OpsDemandedElts[OpIdx].setBit(OpEltIdx);
26727 });
26728
26729 // Element-wise(!), which of these demanded elements are know to be zero?
26730 std::array<APInt, 2> OpsKnownZeroElts;
26731 for (auto I : zip(SVN->ops(), OpsDemandedElts, OpsKnownZeroElts))
26732 std::get<2>(I) =
26733 DAG.computeVectorKnownZeroElements(std::get<0>(I), std::get<1>(I));
26734
26735 // Manifest zeroable element knowledge in the shuffle mask.
26736 // NOTE: we don't have 'zeroable' sentinel value in generic DAG,
26737 // this is a local invention, but it won't leak into DAG.
26738 // FIXME: should we not manifest them, but just check when matching?
26739 bool HadZeroableElts = false;
26740 ForEachDecomposedIndice([&OpsKnownZeroElts, &HadZeroableElts](
26741 int &Indice, int OpIdx, int OpEltIdx) {
26742 if (OpsKnownZeroElts[OpIdx][OpEltIdx]) {
26743 Indice = -2; // Zeroable element.
26744 HadZeroableElts = true;
26745 }
26746 });
26747
26748 // Don't proceed unless we've refined at least one zeroable mask indice.
26749 // If we didn't, then we are still trying to match the same shuffle mask
26750 // we previously tried to match as ISD::ANY_EXTEND_VECTOR_INREG,
26751 // and evidently failed. Proceeding will lead to endless combine loops.
26752 if (!HadZeroableElts)
26753 return SDValue();
26754
26755 // The shuffle may be more fine-grained than we want. Widen elements first.
26756 // FIXME: should we do this before manifesting zeroable shuffle mask indices?
26757 SmallVector<int, 16> ScaledMask;
26758 getShuffleMaskWithWidestElts(Mask, ScaledMask);
26759 assert(Mask.size() >= ScaledMask.size() &&
26760 Mask.size() % ScaledMask.size() == 0 && "Unexpected mask widening.");
26761 int Prescale = Mask.size() / ScaledMask.size();
26762
26763 NumElts = ScaledMask.size();
26764 EltSizeInBits *= Prescale;
26765
26766 EVT PrescaledVT = EVT::getVectorVT(
26767 *DAG.getContext(), EVT::getIntegerVT(*DAG.getContext(), EltSizeInBits),
26768 NumElts);
26769
26770 if (LegalTypes && !TLI.isTypeLegal(PrescaledVT) && TLI.isTypeLegal(VT))
26771 return SDValue();
26772
26773 // For example,
26774 // shuffle<0,z,1,-1> == (v2i64 zero_extend_vector_inreg(v4i32))
26775 // But not shuffle<z,z,1,-1> and not shuffle<0,z,z,-1> ! (for same types)
26776 auto isZeroExtend = [NumElts, &ScaledMask](unsigned Scale) {
26777 assert(Scale >= 2 && Scale <= NumElts && NumElts % Scale == 0 &&
26778 "Unexpected mask scaling factor.");
26779 ArrayRef<int> Mask = ScaledMask;
26780 for (unsigned SrcElt = 0, NumSrcElts = NumElts / Scale;
26781 SrcElt != NumSrcElts; ++SrcElt) {
26782 // Analyze the shuffle mask in Scale-sized chunks.
26783 ArrayRef<int> MaskChunk = Mask.take_front(Scale);
26784 assert(MaskChunk.size() == Scale && "Unexpected mask size.");
26785 Mask = Mask.drop_front(MaskChunk.size());
26786 // The first indice in this chunk must be SrcElt, but not zero!
26787 // FIXME: undef should be fine, but that results in more-defined result.
26788 if (int FirstIndice = MaskChunk[0]; (unsigned)FirstIndice != SrcElt)
26789 return false;
26790 // The rest of the indices in this chunk must be zeros.
26791 // FIXME: undef should be fine, but that results in more-defined result.
26792 if (!all_of(MaskChunk.drop_front(1),
26793 [](int Indice) { return Indice == -2; }))
26794 return false;
26795 }
26796 assert(Mask.empty() && "Did not process the whole mask?");
26797 return true;
26798 };
26799
26800 unsigned Opcode = ISD::ZERO_EXTEND_VECTOR_INREG;
26801 for (bool Commuted : {false, true}) {
26802 SDValue Op = SVN->getOperand(!Commuted ? 0 : 1);
26803 if (Commuted)
26805 std::optional<EVT> OutVT = canCombineShuffleToExtendVectorInreg(
26806 Opcode, PrescaledVT, isZeroExtend, DAG, TLI, LegalTypes,
26807 LegalOperations);
26808 if (OutVT)
26809 return DAG.getBitcast(VT, DAG.getNode(Opcode, SDLoc(SVN), *OutVT,
26810 DAG.getBitcast(PrescaledVT, Op)));
26811 }
26812 return SDValue();
26813}
26814
26815// Detect 'truncate_vector_inreg' style shuffles that pack the lower parts of
26816// each source element of a large type into the lowest elements of a smaller
26817// destination type. This is often generated during legalization.
26818// If the source node itself was a '*_extend_vector_inreg' node then we should
26819// then be able to remove it.
26821 SelectionDAG &DAG) {
26822 EVT VT = SVN->getValueType(0);
26823 bool IsBigEndian = DAG.getDataLayout().isBigEndian();
26824
26825 // TODO Add support for big-endian when we have a test case.
26826 if (!VT.isInteger() || IsBigEndian)
26827 return SDValue();
26828
26830
26831 unsigned Opcode = N0.getOpcode();
26832 if (!ISD::isExtVecInRegOpcode(Opcode))
26833 return SDValue();
26834
26835 SDValue N00 = N0.getOperand(0);
26836 ArrayRef<int> Mask = SVN->getMask();
26837 unsigned NumElts = VT.getVectorNumElements();
26838 unsigned EltSizeInBits = VT.getScalarSizeInBits();
26839 unsigned ExtSrcSizeInBits = N00.getScalarValueSizeInBits();
26840 unsigned ExtDstSizeInBits = N0.getScalarValueSizeInBits();
26841
26842 if (ExtDstSizeInBits % ExtSrcSizeInBits != 0)
26843 return SDValue();
26844 unsigned ExtScale = ExtDstSizeInBits / ExtSrcSizeInBits;
26845
26846 // (v4i32 truncate_vector_inreg(v2i64)) == shuffle<0,2-1,-1>
26847 // (v8i16 truncate_vector_inreg(v4i32)) == shuffle<0,2,4,6,-1,-1,-1,-1>
26848 // (v8i16 truncate_vector_inreg(v2i64)) == shuffle<0,4,-1,-1,-1,-1,-1,-1>
26849 auto isTruncate = [&Mask, &NumElts](unsigned Scale) {
26850 for (unsigned i = 0; i != NumElts; ++i) {
26851 if (Mask[i] < 0)
26852 continue;
26853 if ((i * Scale) < NumElts && Mask[i] == (int)(i * Scale))
26854 continue;
26855 return false;
26856 }
26857 return true;
26858 };
26859
26860 // At the moment we just handle the case where we've truncated back to the
26861 // same size as before the extension.
26862 // TODO: handle more extension/truncation cases as cases arise.
26863 if (EltSizeInBits != ExtSrcSizeInBits)
26864 return SDValue();
26865
26866 // We can remove *extend_vector_inreg only if the truncation happens at
26867 // the same scale as the extension.
26868 if (isTruncate(ExtScale))
26869 return DAG.getBitcast(VT, N00);
26870
26871 return SDValue();
26872}
26873
26874// Combine shuffles of splat-shuffles of the form:
26875// shuffle (shuffle V, undef, splat-mask), undef, M
26876// If splat-mask contains undef elements, we need to be careful about
26877// introducing undef's in the folded mask which are not the result of composing
26878// the masks of the shuffles.
26880 SelectionDAG &DAG) {
26881 EVT VT = Shuf->getValueType(0);
26882 unsigned NumElts = VT.getVectorNumElements();
26883
26884 if (!Shuf->getOperand(1).isUndef())
26885 return SDValue();
26886
26887 // See if this unary non-splat shuffle actually *is* a splat shuffle,
26888 // in disguise, with all demanded elements being identical.
26889 // FIXME: this can be done per-operand.
26890 if (!Shuf->isSplat()) {
26891 APInt DemandedElts(NumElts, 0);
26892 for (int Idx : Shuf->getMask()) {
26893 if (Idx < 0)
26894 continue; // Ignore sentinel indices.
26895 assert((unsigned)Idx < NumElts && "Out-of-bounds shuffle indice?");
26896 DemandedElts.setBit(Idx);
26897 }
26898 assert(DemandedElts.popcount() > 1 && "Is a splat shuffle already?");
26899 APInt UndefElts;
26900 if (DAG.isSplatValue(Shuf->getOperand(0), DemandedElts, UndefElts)) {
26901 // Even if all demanded elements are splat, some of them could be undef.
26902 // Which lowest demanded element is *not* known-undef?
26903 std::optional<unsigned> MinNonUndefIdx;
26904 for (int Idx : Shuf->getMask()) {
26905 if (Idx < 0 || UndefElts[Idx])
26906 continue; // Ignore sentinel indices, and undef elements.
26907 MinNonUndefIdx = std::min<unsigned>(Idx, MinNonUndefIdx.value_or(~0U));
26908 }
26909 if (!MinNonUndefIdx)
26910 return DAG.getUNDEF(VT); // All undef - result is undef.
26911 assert(*MinNonUndefIdx < NumElts && "Expected valid element index.");
26912 SmallVector<int, 8> SplatMask(Shuf->getMask());
26913 for (int &Idx : SplatMask) {
26914 if (Idx < 0)
26915 continue; // Passthrough sentinel indices.
26916 // Otherwise, just pick the lowest demanded non-undef element.
26917 // Or sentinel undef, if we know we'd pick a known-undef element.
26918 Idx = UndefElts[Idx] ? -1 : *MinNonUndefIdx;
26919 }
26920 assert(SplatMask != Shuf->getMask() && "Expected mask to change!");
26921 return DAG.getVectorShuffle(VT, SDLoc(Shuf), Shuf->getOperand(0),
26922 Shuf->getOperand(1), SplatMask);
26923 }
26924 }
26925
26926 // If the inner operand is a known splat with no undefs, just return that directly.
26927 // TODO: Create DemandedElts mask from Shuf's mask.
26928 // TODO: Allow undef elements and merge with the shuffle code below.
26929 if (DAG.isSplatValue(Shuf->getOperand(0), /*AllowUndefs*/ false))
26930 return Shuf->getOperand(0);
26931
26933 if (!Splat || !Splat->isSplat())
26934 return SDValue();
26935
26936 ArrayRef<int> ShufMask = Shuf->getMask();
26937 ArrayRef<int> SplatMask = Splat->getMask();
26938 assert(ShufMask.size() == SplatMask.size() && "Mask length mismatch");
26939
26940 // Prefer simplifying to the splat-shuffle, if possible. This is legal if
26941 // every undef mask element in the splat-shuffle has a corresponding undef
26942 // element in the user-shuffle's mask or if the composition of mask elements
26943 // would result in undef.
26944 // Examples for (shuffle (shuffle v, undef, SplatMask), undef, UserMask):
26945 // * UserMask=[0,2,u,u], SplatMask=[2,u,2,u] -> [2,2,u,u]
26946 // In this case it is not legal to simplify to the splat-shuffle because we
26947 // may be exposing the users of the shuffle an undef element at index 1
26948 // which was not there before the combine.
26949 // * UserMask=[0,u,2,u], SplatMask=[2,u,2,u] -> [2,u,2,u]
26950 // In this case the composition of masks yields SplatMask, so it's ok to
26951 // simplify to the splat-shuffle.
26952 // * UserMask=[3,u,2,u], SplatMask=[2,u,2,u] -> [u,u,2,u]
26953 // In this case the composed mask includes all undef elements of SplatMask
26954 // and in addition sets element zero to undef. It is safe to simplify to
26955 // the splat-shuffle.
26956 auto CanSimplifyToExistingSplat = [](ArrayRef<int> UserMask,
26957 ArrayRef<int> SplatMask) {
26958 for (unsigned i = 0, e = UserMask.size(); i != e; ++i)
26959 if (UserMask[i] != -1 && SplatMask[i] == -1 &&
26960 SplatMask[UserMask[i]] != -1)
26961 return false;
26962 return true;
26963 };
26964 if (CanSimplifyToExistingSplat(ShufMask, SplatMask))
26965 return Shuf->getOperand(0);
26966
26967 // Create a new shuffle with a mask that is composed of the two shuffles'
26968 // masks.
26969 SmallVector<int, 32> NewMask;
26970 for (int Idx : ShufMask)
26971 NewMask.push_back(Idx == -1 ? -1 : SplatMask[Idx]);
26972
26973 return DAG.getVectorShuffle(Splat->getValueType(0), SDLoc(Splat),
26974 Splat->getOperand(0), Splat->getOperand(1),
26975 NewMask);
26976}
26977
26978// Combine shuffles of bitcasts into a shuffle of the bitcast type, providing
26979// the mask can be treated as a larger type.
26981 SelectionDAG &DAG,
26982 const TargetLowering &TLI,
26983 bool LegalOperations) {
26984 SDValue Op0 = SVN->getOperand(0);
26985 SDValue Op1 = SVN->getOperand(1);
26986 EVT VT = SVN->getValueType(0);
26987 if (Op0.getOpcode() != ISD::BITCAST)
26988 return SDValue();
26989 EVT InVT = Op0.getOperand(0).getValueType();
26990 if (!InVT.isVector() ||
26991 (!Op1.isUndef() && (Op1.getOpcode() != ISD::BITCAST ||
26992 Op1.getOperand(0).getValueType() != InVT)))
26993 return SDValue();
26995 (Op1.isUndef() || isAnyConstantBuildVector(Op1.getOperand(0))))
26996 return SDValue();
26997
26998 int VTLanes = VT.getVectorNumElements();
26999 int InLanes = InVT.getVectorNumElements();
27000 if (VTLanes <= InLanes || VTLanes % InLanes != 0 ||
27001 (LegalOperations &&
27003 return SDValue();
27004 int Factor = VTLanes / InLanes;
27005
27006 // Check that each group of lanes in the mask are either undef or make a valid
27007 // mask for the wider lane type.
27008 ArrayRef<int> Mask = SVN->getMask();
27009 SmallVector<int> NewMask;
27010 if (!widenShuffleMaskElts(Factor, Mask, NewMask))
27011 return SDValue();
27012
27013 if (!TLI.isShuffleMaskLegal(NewMask, InVT))
27014 return SDValue();
27015
27016 // Create the new shuffle with the new mask and bitcast it back to the
27017 // original type.
27018 SDLoc DL(SVN);
27019 Op0 = Op0.getOperand(0);
27020 Op1 = Op1.isUndef() ? DAG.getUNDEF(InVT) : Op1.getOperand(0);
27021 SDValue NewShuf = DAG.getVectorShuffle(InVT, DL, Op0, Op1, NewMask);
27022 return DAG.getBitcast(VT, NewShuf);
27023}
27024
27025/// Combine shuffle of shuffle of the form:
27026/// shuf (shuf X, undef, InnerMask), undef, OuterMask --> splat X
27028 SelectionDAG &DAG) {
27029 if (!OuterShuf->getOperand(1).isUndef())
27030 return SDValue();
27031 auto *InnerShuf = dyn_cast<ShuffleVectorSDNode>(OuterShuf->getOperand(0));
27032 if (!InnerShuf || !InnerShuf->getOperand(1).isUndef())
27033 return SDValue();
27034
27035 ArrayRef<int> OuterMask = OuterShuf->getMask();
27036 ArrayRef<int> InnerMask = InnerShuf->getMask();
27037 unsigned NumElts = OuterMask.size();
27038 assert(NumElts == InnerMask.size() && "Mask length mismatch");
27039 SmallVector<int, 32> CombinedMask(NumElts, -1);
27040 int SplatIndex = -1;
27041 for (unsigned i = 0; i != NumElts; ++i) {
27042 // Undef lanes remain undef.
27043 int OuterMaskElt = OuterMask[i];
27044 if (OuterMaskElt == -1)
27045 continue;
27046
27047 // Peek through the shuffle masks to get the underlying source element.
27048 int InnerMaskElt = InnerMask[OuterMaskElt];
27049 if (InnerMaskElt == -1)
27050 continue;
27051
27052 // Initialize the splatted element.
27053 if (SplatIndex == -1)
27054 SplatIndex = InnerMaskElt;
27055
27056 // Non-matching index - this is not a splat.
27057 if (SplatIndex != InnerMaskElt)
27058 return SDValue();
27059
27060 CombinedMask[i] = InnerMaskElt;
27061 }
27062 assert((all_of(CombinedMask, [](int M) { return M == -1; }) ||
27063 getSplatIndex(CombinedMask) != -1) &&
27064 "Expected a splat mask");
27065
27066 // TODO: The transform may be a win even if the mask is not legal.
27067 EVT VT = OuterShuf->getValueType(0);
27068 assert(VT == InnerShuf->getValueType(0) && "Expected matching shuffle types");
27069 if (!DAG.getTargetLoweringInfo().isShuffleMaskLegal(CombinedMask, VT))
27070 return SDValue();
27071
27072 return DAG.getVectorShuffle(VT, SDLoc(OuterShuf), InnerShuf->getOperand(0),
27073 InnerShuf->getOperand(1), CombinedMask);
27074}
27075
27076/// If the shuffle mask is taking exactly one element from the first vector
27077/// operand and passing through all other elements from the second vector
27078/// operand, return the index of the mask element that is choosing an element
27079/// from the first operand. Otherwise, return -1.
27081 int MaskSize = Mask.size();
27082 int EltFromOp0 = -1;
27083 // TODO: This does not match if there are undef elements in the shuffle mask.
27084 // Should we ignore undefs in the shuffle mask instead? The trade-off is
27085 // removing an instruction (a shuffle), but losing the knowledge that some
27086 // vector lanes are not needed.
27087 for (int i = 0; i != MaskSize; ++i) {
27088 if (Mask[i] >= 0 && Mask[i] < MaskSize) {
27089 // We're looking for a shuffle of exactly one element from operand 0.
27090 if (EltFromOp0 != -1)
27091 return -1;
27092 EltFromOp0 = i;
27093 } else if (Mask[i] != i + MaskSize) {
27094 // Nothing from operand 1 can change lanes.
27095 return -1;
27096 }
27097 }
27098 return EltFromOp0;
27099}
27100
27101/// If a shuffle inserts exactly one element from a source vector operand into
27102/// another vector operand and we can access the specified element as a scalar,
27103/// then we can eliminate the shuffle.
27104SDValue DAGCombiner::replaceShuffleOfInsert(ShuffleVectorSDNode *Shuf) {
27105 // First, check if we are taking one element of a vector and shuffling that
27106 // element into another vector.
27107 ArrayRef<int> Mask = Shuf->getMask();
27108 SmallVector<int, 16> CommutedMask(Mask);
27109 SDValue Op0 = Shuf->getOperand(0);
27110 SDValue Op1 = Shuf->getOperand(1);
27111 int ShufOp0Index = getShuffleMaskIndexOfOneElementFromOp0IntoOp1(Mask);
27112 if (ShufOp0Index == -1) {
27113 // Commute mask and check again.
27115 ShufOp0Index = getShuffleMaskIndexOfOneElementFromOp0IntoOp1(CommutedMask);
27116 if (ShufOp0Index == -1)
27117 return SDValue();
27118 // Commute operands to match the commuted shuffle mask.
27119 std::swap(Op0, Op1);
27120 Mask = CommutedMask;
27121 }
27122
27123 // The shuffle inserts exactly one element from operand 0 into operand 1.
27124 // Now see if we can access that element as a scalar via a real insert element
27125 // instruction.
27126 // TODO: We can try harder to locate the element as a scalar. Examples: it
27127 // could be an operand of BUILD_VECTOR, or a constant.
27128 assert(Mask[ShufOp0Index] >= 0 && Mask[ShufOp0Index] < (int)Mask.size() &&
27129 "Shuffle mask value must be from operand 0");
27130
27131 SDValue Elt;
27132 if (sd_match(Op0, m_InsertElt(m_Value(), m_Value(Elt),
27133 m_SpecificInt(Mask[ShufOp0Index])))) {
27134 // There's an existing insertelement with constant insertion index, so we
27135 // don't need to check the legality/profitability of a replacement operation
27136 // that differs at most in the constant value. The target should be able to
27137 // lower any of those in a similar way. If not, legalization will expand
27138 // this to a scalar-to-vector plus shuffle.
27139 //
27140 // Note that the shuffle may move the scalar from the position that the
27141 // insert element used. Therefore, our new insert element occurs at the
27142 // shuffle's mask index value, not the insert's index value.
27143 //
27144 // shuffle (insertelt v1, x, C), v2, mask --> insertelt v2, x, C'
27145 SDValue NewInsIndex = DAG.getVectorIdxConstant(ShufOp0Index, SDLoc(Shuf));
27146 return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(Shuf), Op0.getValueType(),
27147 Op1, Elt, NewInsIndex);
27148 }
27149
27150 if (!hasOperation(ISD::INSERT_VECTOR_ELT, Op0.getValueType()))
27151 return SDValue();
27152
27154 Mask[ShufOp0Index] == 0) {
27155 SDValue NewInsIndex = DAG.getVectorIdxConstant(ShufOp0Index, SDLoc(Shuf));
27156 return DAG.getNode(ISD::INSERT_VECTOR_ELT, SDLoc(Shuf), Op0.getValueType(),
27157 Op1, Elt, NewInsIndex);
27158 }
27159
27160 return SDValue();
27161}
27162
27163/// If we have a unary shuffle of a shuffle, see if it can be folded away
27164/// completely. This has the potential to lose undef knowledge because the first
27165/// shuffle may not have an undef mask element where the second one does. So
27166/// only call this after doing simplifications based on demanded elements.
27168 // shuf (shuf0 X, Y, Mask0), undef, Mask
27169 auto *Shuf0 = dyn_cast<ShuffleVectorSDNode>(Shuf->getOperand(0));
27170 if (!Shuf0 || !Shuf->getOperand(1).isUndef())
27171 return SDValue();
27172
27173 ArrayRef<int> Mask = Shuf->getMask();
27174 ArrayRef<int> Mask0 = Shuf0->getMask();
27175 for (int i = 0, e = (int)Mask.size(); i != e; ++i) {
27176 // Ignore undef elements.
27177 if (Mask[i] == -1)
27178 continue;
27179 assert(Mask[i] >= 0 && Mask[i] < e && "Unexpected shuffle mask value");
27180
27181 // Is the element of the shuffle operand chosen by this shuffle the same as
27182 // the element chosen by the shuffle operand itself?
27183 if (Mask0[Mask[i]] != Mask0[i])
27184 return SDValue();
27185 }
27186 // Every element of this shuffle is identical to the result of the previous
27187 // shuffle, so we can replace this value.
27188 return Shuf->getOperand(0);
27189}
27190
27191SDValue DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
27192 EVT VT = N->getValueType(0);
27193 unsigned NumElts = VT.getVectorNumElements();
27194
27195 SDValue N0 = N->getOperand(0);
27196 SDValue N1 = N->getOperand(1);
27197
27198 assert(N0.getValueType() == VT && "Vector shuffle must be normalized in DAG");
27199
27200 // Canonicalize shuffle undef, undef -> undef
27201 if (N0.isUndef() && N1.isUndef())
27202 return DAG.getUNDEF(VT);
27203
27204 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
27205
27206 // Canonicalize shuffle v, v -> v, undef
27207 if (N0 == N1)
27208 return DAG.getVectorShuffle(VT, SDLoc(N), N0, DAG.getUNDEF(VT),
27209 createUnaryMask(SVN->getMask(), NumElts));
27210
27211 // Canonicalize shuffle undef, v -> v, undef. Commute the shuffle mask.
27212 if (N0.isUndef())
27213 return DAG.getCommutedVectorShuffle(*SVN);
27214
27215 // Remove references to rhs if it is undef
27216 if (N1.isUndef()) {
27217 bool Changed = false;
27218 SmallVector<int, 8> NewMask;
27219 for (unsigned i = 0; i != NumElts; ++i) {
27220 int Idx = SVN->getMaskElt(i);
27221 if (Idx >= (int)NumElts) {
27222 Idx = -1;
27223 Changed = true;
27224 }
27225 NewMask.push_back(Idx);
27226 }
27227 if (Changed)
27228 return DAG.getVectorShuffle(VT, SDLoc(N), N0, N1, NewMask);
27229 }
27230
27231 if (SDValue InsElt = replaceShuffleOfInsert(SVN))
27232 return InsElt;
27233
27234 // A shuffle of a single vector that is a splatted value can always be folded.
27235 if (SDValue V = combineShuffleOfSplatVal(SVN, DAG))
27236 return V;
27237
27238 if (SDValue V = formSplatFromShuffles(SVN, DAG))
27239 return V;
27240
27241 // If it is a splat, check if the argument vector is another splat or a
27242 // build_vector.
27243 if (SVN->isSplat() && SVN->getSplatIndex() < (int)NumElts) {
27244 int SplatIndex = SVN->getSplatIndex();
27245 if (N0.hasOneUse() && TLI.isExtractVecEltCheap(VT, SplatIndex) &&
27246 TLI.isBinOp(N0.getOpcode()) && N0->getNumValues() == 1) {
27247 // splat (vector_bo L, R), Index -->
27248 // splat (scalar_bo (extelt L, Index), (extelt R, Index))
27249 SDValue L = N0.getOperand(0), R = N0.getOperand(1);
27250 SDLoc DL(N);
27251 EVT EltVT = VT.getScalarType();
27252 SDValue Index = DAG.getVectorIdxConstant(SplatIndex, DL);
27253 SDValue ExtL = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, L, Index);
27254 SDValue ExtR = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, R, Index);
27255 SDValue NewBO =
27256 DAG.getNode(N0.getOpcode(), DL, EltVT, ExtL, ExtR, N0->getFlags());
27257 SDValue Insert = DAG.getNode(ISD::SCALAR_TO_VECTOR, DL, VT, NewBO);
27258 SmallVector<int, 16> ZeroMask(VT.getVectorNumElements(), 0);
27259 return DAG.getVectorShuffle(VT, DL, Insert, DAG.getUNDEF(VT), ZeroMask);
27260 }
27261
27262 // splat(scalar_to_vector(x), 0) -> build_vector(x,...,x)
27263 // splat(insert_vector_elt(v, x, c), c) -> build_vector(x,...,x)
27264 if ((!LegalOperations || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) &&
27265 N0.hasOneUse()) {
27266 if (N0.getOpcode() == ISD::SCALAR_TO_VECTOR && SplatIndex == 0)
27267 return DAG.getSplatBuildVector(VT, SDLoc(N), N0.getOperand(0));
27268
27270 if (auto *Idx = dyn_cast<ConstantSDNode>(N0.getOperand(2)))
27271 if (Idx->getAPIntValue() == SplatIndex)
27272 return DAG.getSplatBuildVector(VT, SDLoc(N), N0.getOperand(1));
27273
27274 // Look through a bitcast if LE and splatting lane 0, through to a
27275 // scalar_to_vector or a build_vector.
27276 if (N0.getOpcode() == ISD::BITCAST && N0.getOperand(0).hasOneUse() &&
27277 SplatIndex == 0 && DAG.getDataLayout().isLittleEndian() &&
27280 EVT N00VT = N0.getOperand(0).getValueType();
27281 if (VT.getScalarSizeInBits() <= N00VT.getScalarSizeInBits() &&
27282 VT.isInteger() && N00VT.isInteger()) {
27283 EVT InVT =
27286 SDLoc(N), InVT);
27287 return DAG.getSplatBuildVector(VT, SDLoc(N), Op);
27288 }
27289 }
27290 }
27291
27292 // If this is a bit convert that changes the element type of the vector but
27293 // not the number of vector elements, look through it. Be careful not to
27294 // look though conversions that change things like v4f32 to v2f64.
27295 SDNode *V = N0.getNode();
27296 if (V->getOpcode() == ISD::BITCAST) {
27297 SDValue ConvInput = V->getOperand(0);
27298 if (ConvInput.getValueType().isVector() &&
27299 ConvInput.getValueType().getVectorNumElements() == NumElts)
27300 V = ConvInput.getNode();
27301 }
27302
27303 if (V->getOpcode() == ISD::BUILD_VECTOR) {
27304 assert(V->getNumOperands() == NumElts &&
27305 "BUILD_VECTOR has wrong number of operands");
27306 SDValue Base;
27307 bool AllSame = true;
27308 for (unsigned i = 0; i != NumElts; ++i) {
27309 if (!V->getOperand(i).isUndef()) {
27310 Base = V->getOperand(i);
27311 break;
27312 }
27313 }
27314 // Splat of <u, u, u, u>, return <u, u, u, u>
27315 if (!Base.getNode())
27316 return N0;
27317 for (unsigned i = 0; i != NumElts; ++i) {
27318 if (V->getOperand(i) != Base) {
27319 AllSame = false;
27320 break;
27321 }
27322 }
27323 // Splat of <x, x, x, x>, return <x, x, x, x>
27324 if (AllSame)
27325 return N0;
27326
27327 // Canonicalize any other splat as a build_vector, but avoid defining any
27328 // undefined elements in the mask.
27329 SDValue Splatted = V->getOperand(SplatIndex);
27330 SmallVector<SDValue, 8> Ops(NumElts, Splatted);
27331 EVT EltVT = Splatted.getValueType();
27332
27333 for (unsigned i = 0; i != NumElts; ++i) {
27334 if (SVN->getMaskElt(i) < 0)
27335 Ops[i] = DAG.getUNDEF(EltVT);
27336 }
27337
27338 SDValue NewBV = DAG.getBuildVector(V->getValueType(0), SDLoc(N), Ops);
27339
27340 // We may have jumped through bitcasts, so the type of the
27341 // BUILD_VECTOR may not match the type of the shuffle.
27342 if (V->getValueType(0) != VT)
27343 NewBV = DAG.getBitcast(VT, NewBV);
27344 return NewBV;
27345 }
27346 }
27347
27348 // Simplify source operands based on shuffle mask.
27350 return SDValue(N, 0);
27351
27352 // This is intentionally placed after demanded elements simplification because
27353 // it could eliminate knowledge of undef elements created by this shuffle.
27354 if (SDValue ShufOp = simplifyShuffleOfShuffle(SVN))
27355 return ShufOp;
27356
27357 // Match shuffles that can be converted to any_vector_extend_in_reg.
27358 if (SDValue V =
27359 combineShuffleToAnyExtendVectorInreg(SVN, DAG, TLI, LegalOperations))
27360 return V;
27361
27362 // Combine "truncate_vector_in_reg" style shuffles.
27363 if (SDValue V = combineTruncationShuffle(SVN, DAG))
27364 return V;
27365
27366 if (N0.getOpcode() == ISD::CONCAT_VECTORS &&
27367 Level < AfterLegalizeVectorOps &&
27368 (N1.isUndef() ||
27369 (N1.getOpcode() == ISD::CONCAT_VECTORS &&
27370 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()))) {
27371 if (SDValue V = partitionShuffleOfConcats(N, DAG))
27372 return V;
27373 }
27374
27375 // A shuffle of a concat of the same narrow vector can be reduced to use
27376 // only low-half elements of a concat with undef:
27377 // shuf (concat X, X), undef, Mask --> shuf (concat X, undef), undef, Mask'
27378 if (N0.getOpcode() == ISD::CONCAT_VECTORS && N1.isUndef() &&
27379 N0.getNumOperands() == 2 &&
27380 N0.getOperand(0) == N0.getOperand(1)) {
27381 int HalfNumElts = (int)NumElts / 2;
27382 SmallVector<int, 8> NewMask;
27383 for (unsigned i = 0; i != NumElts; ++i) {
27384 int Idx = SVN->getMaskElt(i);
27385 if (Idx >= HalfNumElts) {
27386 assert(Idx < (int)NumElts && "Shuffle mask chooses undef op");
27387 Idx -= HalfNumElts;
27388 }
27389 NewMask.push_back(Idx);
27390 }
27391 if (TLI.isShuffleMaskLegal(NewMask, VT)) {
27392 SDValue UndefVec = DAG.getUNDEF(N0.getOperand(0).getValueType());
27393 SDValue NewCat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
27394 N0.getOperand(0), UndefVec);
27395 return DAG.getVectorShuffle(VT, SDLoc(N), NewCat, N1, NewMask);
27396 }
27397 }
27398
27399 // See if we can replace a shuffle with an insert_subvector.
27400 // e.g. v2i32 into v8i32:
27401 // shuffle(lhs,concat(rhs0,rhs1,rhs2,rhs3),0,1,2,3,10,11,6,7).
27402 // --> insert_subvector(lhs,rhs1,4).
27403 if (Level < AfterLegalizeVectorOps && TLI.isTypeLegal(VT) &&
27405 auto ShuffleToInsert = [&](SDValue LHS, SDValue RHS, ArrayRef<int> Mask) {
27406 // Ensure RHS subvectors are legal.
27407 assert(RHS.getOpcode() == ISD::CONCAT_VECTORS && "Can't find subvectors");
27408 EVT SubVT = RHS.getOperand(0).getValueType();
27409 int NumSubVecs = RHS.getNumOperands();
27410 int NumSubElts = SubVT.getVectorNumElements();
27411 assert((NumElts % NumSubElts) == 0 && "Subvector mismatch");
27412 if (!TLI.isTypeLegal(SubVT))
27413 return SDValue();
27414
27415 // Don't bother if we have an unary shuffle (matches undef + LHS elts).
27416 if (all_of(Mask, [NumElts](int M) { return M < (int)NumElts; }))
27417 return SDValue();
27418
27419 // Search [NumSubElts] spans for RHS sequence.
27420 // TODO: Can we avoid nested loops to increase performance?
27421 SmallVector<int> InsertionMask(NumElts);
27422 for (int SubVec = 0; SubVec != NumSubVecs; ++SubVec) {
27423 for (int SubIdx = 0; SubIdx != (int)NumElts; SubIdx += NumSubElts) {
27424 // Reset mask to identity.
27425 std::iota(InsertionMask.begin(), InsertionMask.end(), 0);
27426
27427 // Add subvector insertion.
27428 std::iota(InsertionMask.begin() + SubIdx,
27429 InsertionMask.begin() + SubIdx + NumSubElts,
27430 NumElts + (SubVec * NumSubElts));
27431
27432 // See if the shuffle mask matches the reference insertion mask.
27433 bool MatchingShuffle = true;
27434 for (int i = 0; i != (int)NumElts; ++i) {
27435 int ExpectIdx = InsertionMask[i];
27436 int ActualIdx = Mask[i];
27437 if (0 <= ActualIdx && ExpectIdx != ActualIdx) {
27438 MatchingShuffle = false;
27439 break;
27440 }
27441 }
27442
27443 if (MatchingShuffle)
27444 return DAG.getInsertSubvector(SDLoc(N), LHS, RHS.getOperand(SubVec),
27445 SubIdx);
27446 }
27447 }
27448 return SDValue();
27449 };
27450 ArrayRef<int> Mask = SVN->getMask();
27451 if (N1.getOpcode() == ISD::CONCAT_VECTORS)
27452 if (SDValue InsertN1 = ShuffleToInsert(N0, N1, Mask))
27453 return InsertN1;
27454 if (N0.getOpcode() == ISD::CONCAT_VECTORS) {
27455 SmallVector<int> CommuteMask(Mask);
27457 if (SDValue InsertN0 = ShuffleToInsert(N1, N0, CommuteMask))
27458 return InsertN0;
27459 }
27460 }
27461
27462 // If we're not performing a select/blend shuffle, see if we can convert the
27463 // shuffle into a AND node, with all the out-of-lane elements are known zero.
27464 if (Level < AfterLegalizeDAG && TLI.isTypeLegal(VT)) {
27465 bool IsInLaneMask = true;
27466 ArrayRef<int> Mask = SVN->getMask();
27467 SmallVector<int, 16> ClearMask(NumElts, -1);
27468 APInt DemandedLHS = APInt::getZero(NumElts);
27469 APInt DemandedRHS = APInt::getZero(NumElts);
27470 for (int I = 0; I != (int)NumElts; ++I) {
27471 int M = Mask[I];
27472 if (M < 0)
27473 continue;
27474 ClearMask[I] = M == I ? I : (I + NumElts);
27475 IsInLaneMask &= (M == I) || (M == (int)(I + NumElts));
27476 if (M != I) {
27477 APInt &Demanded = M < (int)NumElts ? DemandedLHS : DemandedRHS;
27478 Demanded.setBit(M % NumElts);
27479 }
27480 }
27481 // TODO: Should we try to mask with N1 as well?
27482 if (!IsInLaneMask && (!DemandedLHS.isZero() || !DemandedRHS.isZero()) &&
27483 (DemandedLHS.isZero() || DAG.MaskedVectorIsZero(N0, DemandedLHS)) &&
27484 (DemandedRHS.isZero() || DAG.MaskedVectorIsZero(N1, DemandedRHS))) {
27485 SDLoc DL(N);
27486 EVT IntVT = VT.changeVectorElementTypeToInteger();
27487 EVT IntSVT = VT.getVectorElementType().changeTypeToInteger();
27488 // Transform the type to a legal type so that the buildvector constant
27489 // elements are not illegal. Make sure that the result is larger than the
27490 // original type, incase the value is split into two (eg i64->i32).
27491 if (!TLI.isTypeLegal(IntSVT) && LegalTypes)
27492 IntSVT = TLI.getTypeToTransformTo(*DAG.getContext(), IntSVT);
27493 if (IntSVT.getSizeInBits() >= IntVT.getScalarSizeInBits()) {
27494 SDValue ZeroElt = DAG.getConstant(0, DL, IntSVT);
27495 SDValue AllOnesElt = DAG.getAllOnesConstant(DL, IntSVT);
27496 SmallVector<SDValue, 16> AndMask(NumElts, DAG.getUNDEF(IntSVT));
27497 for (int I = 0; I != (int)NumElts; ++I)
27498 if (0 <= Mask[I])
27499 AndMask[I] = Mask[I] == I ? AllOnesElt : ZeroElt;
27500
27501 // See if a clear mask is legal instead of going via
27502 // XformToShuffleWithZero which loses UNDEF mask elements.
27503 if (TLI.isVectorClearMaskLegal(ClearMask, IntVT))
27504 return DAG.getBitcast(
27505 VT, DAG.getVectorShuffle(IntVT, DL, DAG.getBitcast(IntVT, N0),
27506 DAG.getConstant(0, DL, IntVT), ClearMask));
27507
27508 if (TLI.isOperationLegalOrCustom(ISD::AND, IntVT))
27509 return DAG.getBitcast(
27510 VT, DAG.getNode(ISD::AND, DL, IntVT, DAG.getBitcast(IntVT, N0),
27511 DAG.getBuildVector(IntVT, DL, AndMask)));
27512 }
27513 }
27514 }
27515
27516 // Attempt to combine a shuffle of 2 inputs of 'scalar sources' -
27517 // BUILD_VECTOR or SCALAR_TO_VECTOR into a single BUILD_VECTOR.
27518 if (Level < AfterLegalizeDAG && TLI.isTypeLegal(VT))
27519 if (SDValue Res = combineShuffleOfScalars(SVN, DAG, TLI))
27520 return Res;
27521
27522 // If this shuffle only has a single input that is a bitcasted shuffle,
27523 // attempt to merge the 2 shuffles and suitably bitcast the inputs/output
27524 // back to their original types.
27525 if (N0.getOpcode() == ISD::BITCAST && N0.hasOneUse() &&
27526 N1.isUndef() && Level < AfterLegalizeVectorOps &&
27527 TLI.isTypeLegal(VT)) {
27528
27530 if (BC0.getOpcode() == ISD::VECTOR_SHUFFLE && BC0.hasOneUse()) {
27531 EVT SVT = VT.getScalarType();
27532 EVT InnerVT = BC0->getValueType(0);
27533 EVT InnerSVT = InnerVT.getScalarType();
27534
27535 // Determine which shuffle works with the smaller scalar type.
27536 EVT ScaleVT = SVT.bitsLT(InnerSVT) ? VT : InnerVT;
27537 EVT ScaleSVT = ScaleVT.getScalarType();
27538
27539 if (TLI.isTypeLegal(ScaleVT) &&
27540 0 == (InnerSVT.getSizeInBits() % ScaleSVT.getSizeInBits()) &&
27541 0 == (SVT.getSizeInBits() % ScaleSVT.getSizeInBits())) {
27542 int InnerScale = InnerSVT.getSizeInBits() / ScaleSVT.getSizeInBits();
27543 int OuterScale = SVT.getSizeInBits() / ScaleSVT.getSizeInBits();
27544
27545 // Scale the shuffle masks to the smaller scalar type.
27546 ShuffleVectorSDNode *InnerSVN = cast<ShuffleVectorSDNode>(BC0);
27547 SmallVector<int, 8> InnerMask;
27548 SmallVector<int, 8> OuterMask;
27549 narrowShuffleMaskElts(InnerScale, InnerSVN->getMask(), InnerMask);
27550 narrowShuffleMaskElts(OuterScale, SVN->getMask(), OuterMask);
27551
27552 // Merge the shuffle masks.
27553 SmallVector<int, 8> NewMask;
27554 for (int M : OuterMask)
27555 NewMask.push_back(M < 0 ? -1 : InnerMask[M]);
27556
27557 // Test for shuffle mask legality over both commutations.
27558 SDValue SV0 = BC0->getOperand(0);
27559 SDValue SV1 = BC0->getOperand(1);
27560 bool LegalMask = TLI.isShuffleMaskLegal(NewMask, ScaleVT);
27561 if (!LegalMask) {
27562 std::swap(SV0, SV1);
27564 LegalMask = TLI.isShuffleMaskLegal(NewMask, ScaleVT);
27565 }
27566
27567 if (LegalMask) {
27568 SV0 = DAG.getBitcast(ScaleVT, SV0);
27569 SV1 = DAG.getBitcast(ScaleVT, SV1);
27570 return DAG.getBitcast(
27571 VT, DAG.getVectorShuffle(ScaleVT, SDLoc(N), SV0, SV1, NewMask));
27572 }
27573 }
27574 }
27575 }
27576
27577 // Match shuffles of bitcasts, so long as the mask can be treated as the
27578 // larger type.
27579 if (SDValue V = combineShuffleOfBitcast(SVN, DAG, TLI, LegalOperations))
27580 return V;
27581
27582 // Compute the combined shuffle mask for a shuffle with SV0 as the first
27583 // operand, and SV1 as the second operand.
27584 // i.e. Merge SVN(OtherSVN, N1) -> shuffle(SV0, SV1, Mask) iff Commute = false
27585 // Merge SVN(N1, OtherSVN) -> shuffle(SV0, SV1, Mask') iff Commute = true
27586 auto MergeInnerShuffle =
27587 [NumElts, &VT](bool Commute, ShuffleVectorSDNode *SVN,
27588 ShuffleVectorSDNode *OtherSVN, SDValue N1,
27589 const TargetLowering &TLI, SDValue &SV0, SDValue &SV1,
27590 SmallVectorImpl<int> &Mask) -> bool {
27591 // Don't try to fold splats; they're likely to simplify somehow, or they
27592 // might be free.
27593 if (OtherSVN->isSplat())
27594 return false;
27595
27596 SV0 = SV1 = SDValue();
27597 Mask.clear();
27598
27599 for (unsigned i = 0; i != NumElts; ++i) {
27600 int Idx = SVN->getMaskElt(i);
27601 if (Idx < 0) {
27602 // Propagate Undef.
27603 Mask.push_back(Idx);
27604 continue;
27605 }
27606
27607 if (Commute)
27608 Idx = (Idx < (int)NumElts) ? (Idx + NumElts) : (Idx - NumElts);
27609
27610 SDValue CurrentVec;
27611 if (Idx < (int)NumElts) {
27612 // This shuffle index refers to the inner shuffle N0. Lookup the inner
27613 // shuffle mask to identify which vector is actually referenced.
27614 Idx = OtherSVN->getMaskElt(Idx);
27615 if (Idx < 0) {
27616 // Propagate Undef.
27617 Mask.push_back(Idx);
27618 continue;
27619 }
27620 CurrentVec = (Idx < (int)NumElts) ? OtherSVN->getOperand(0)
27621 : OtherSVN->getOperand(1);
27622 } else {
27623 // This shuffle index references an element within N1.
27624 CurrentVec = N1;
27625 }
27626
27627 // Simple case where 'CurrentVec' is UNDEF.
27628 if (CurrentVec.isUndef()) {
27629 Mask.push_back(-1);
27630 continue;
27631 }
27632
27633 // Canonicalize the shuffle index. We don't know yet if CurrentVec
27634 // will be the first or second operand of the combined shuffle.
27635 Idx = Idx % NumElts;
27636 if (!SV0.getNode() || SV0 == CurrentVec) {
27637 // Ok. CurrentVec is the left hand side.
27638 // Update the mask accordingly.
27639 SV0 = CurrentVec;
27640 Mask.push_back(Idx);
27641 continue;
27642 }
27643 if (!SV1.getNode() || SV1 == CurrentVec) {
27644 // Ok. CurrentVec is the right hand side.
27645 // Update the mask accordingly.
27646 SV1 = CurrentVec;
27647 Mask.push_back(Idx + NumElts);
27648 continue;
27649 }
27650
27651 // Last chance - see if the vector is another shuffle and if it
27652 // uses one of the existing candidate shuffle ops.
27653 if (auto *CurrentSVN = dyn_cast<ShuffleVectorSDNode>(CurrentVec)) {
27654 int InnerIdx = CurrentSVN->getMaskElt(Idx);
27655 if (InnerIdx < 0) {
27656 Mask.push_back(-1);
27657 continue;
27658 }
27659 SDValue InnerVec = (InnerIdx < (int)NumElts)
27660 ? CurrentSVN->getOperand(0)
27661 : CurrentSVN->getOperand(1);
27662 if (InnerVec.isUndef()) {
27663 Mask.push_back(-1);
27664 continue;
27665 }
27666 InnerIdx %= NumElts;
27667 if (InnerVec == SV0) {
27668 Mask.push_back(InnerIdx);
27669 continue;
27670 }
27671 if (InnerVec == SV1) {
27672 Mask.push_back(InnerIdx + NumElts);
27673 continue;
27674 }
27675 }
27676
27677 // Bail out if we cannot convert the shuffle pair into a single shuffle.
27678 return false;
27679 }
27680
27681 if (llvm::all_of(Mask, [](int M) { return M < 0; }))
27682 return true;
27683
27684 // Avoid introducing shuffles with illegal mask.
27685 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(A, B, M2)
27686 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(A, C, M2)
27687 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(B, C, M2)
27688 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(B, A, M2)
27689 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(C, A, M2)
27690 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(C, B, M2)
27691 if (TLI.isShuffleMaskLegal(Mask, VT))
27692 return true;
27693
27694 std::swap(SV0, SV1);
27696 return TLI.isShuffleMaskLegal(Mask, VT);
27697 };
27698
27699 if (Level < AfterLegalizeDAG && TLI.isTypeLegal(VT)) {
27700 // Canonicalize shuffles according to rules:
27701 // shuffle(A, shuffle(A, B)) -> shuffle(shuffle(A,B), A)
27702 // shuffle(B, shuffle(A, B)) -> shuffle(shuffle(A,B), B)
27703 // shuffle(B, shuffle(A, Undef)) -> shuffle(shuffle(A, Undef), B)
27704 if (N1.getOpcode() == ISD::VECTOR_SHUFFLE &&
27706 // The incoming shuffle must be of the same type as the result of the
27707 // current shuffle.
27708 assert(N1->getOperand(0).getValueType() == VT &&
27709 "Shuffle types don't match");
27710
27711 SDValue SV0 = N1->getOperand(0);
27712 SDValue SV1 = N1->getOperand(1);
27713 bool HasSameOp0 = N0 == SV0;
27714 bool IsSV1Undef = SV1.isUndef();
27715 if (HasSameOp0 || IsSV1Undef || N0 == SV1)
27716 // Commute the operands of this shuffle so merging below will trigger.
27717 return DAG.getCommutedVectorShuffle(*SVN);
27718 }
27719
27720 // Canonicalize splat shuffles to the RHS to improve merging below.
27721 // shuffle(splat(A,u), shuffle(C,D)) -> shuffle'(shuffle(C,D), splat(A,u))
27722 if (N0.getOpcode() == ISD::VECTOR_SHUFFLE &&
27723 N1.getOpcode() == ISD::VECTOR_SHUFFLE &&
27724 cast<ShuffleVectorSDNode>(N0)->isSplat() &&
27725 !cast<ShuffleVectorSDNode>(N1)->isSplat()) {
27726 return DAG.getCommutedVectorShuffle(*SVN);
27727 }
27728
27729 // Try to fold according to rules:
27730 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(A, B, M2)
27731 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(A, C, M2)
27732 // shuffle(shuffle(A, B, M0), C, M1) -> shuffle(B, C, M2)
27733 // Don't try to fold shuffles with illegal type.
27734 // Only fold if this shuffle is the only user of the other shuffle.
27735 // Try matching shuffle(C,shuffle(A,B)) commutted patterns as well.
27736 for (int i = 0; i != 2; ++i) {
27737 if (N->getOperand(i).getOpcode() == ISD::VECTOR_SHUFFLE &&
27738 N->isOnlyUserOf(N->getOperand(i).getNode())) {
27739 // The incoming shuffle must be of the same type as the result of the
27740 // current shuffle.
27741 auto *OtherSV = cast<ShuffleVectorSDNode>(N->getOperand(i));
27742 assert(OtherSV->getOperand(0).getValueType() == VT &&
27743 "Shuffle types don't match");
27744
27745 SDValue SV0, SV1;
27746 SmallVector<int, 4> Mask;
27747 if (MergeInnerShuffle(i != 0, SVN, OtherSV, N->getOperand(1 - i), TLI,
27748 SV0, SV1, Mask)) {
27749 // Check if all indices in Mask are Undef. In case, propagate Undef.
27750 if (llvm::all_of(Mask, [](int M) { return M < 0; }))
27751 return DAG.getUNDEF(VT);
27752
27753 return DAG.getVectorShuffle(VT, SDLoc(N),
27754 SV0 ? SV0 : DAG.getUNDEF(VT),
27755 SV1 ? SV1 : DAG.getUNDEF(VT), Mask);
27756 }
27757 }
27758 }
27759
27760 // Merge shuffles through binops if we are able to merge it with at least
27761 // one other shuffles.
27762 // shuffle(bop(shuffle(x,y),shuffle(z,w)),undef)
27763 // shuffle(bop(shuffle(x,y),shuffle(z,w)),bop(shuffle(a,b),shuffle(c,d)))
27764 unsigned SrcOpcode = N0.getOpcode();
27765 if (TLI.isBinOp(SrcOpcode) && N->isOnlyUserOf(N0.getNode()) &&
27766 (N1.isUndef() ||
27767 (SrcOpcode == N1.getOpcode() && N->isOnlyUserOf(N1.getNode())))) {
27768 // Get binop source ops, or just pass on the undef.
27769 SDValue Op00 = N0.getOperand(0);
27770 SDValue Op01 = N0.getOperand(1);
27771 SDValue Op10 = N1.isUndef() ? N1 : N1.getOperand(0);
27772 SDValue Op11 = N1.isUndef() ? N1 : N1.getOperand(1);
27773 // TODO: We might be able to relax the VT check but we don't currently
27774 // have any isBinOp() that has different result/ops VTs so play safe until
27775 // we have test coverage.
27776 if (Op00.getValueType() == VT && Op10.getValueType() == VT &&
27777 Op01.getValueType() == VT && Op11.getValueType() == VT &&
27778 (Op00.getOpcode() == ISD::VECTOR_SHUFFLE ||
27779 Op10.getOpcode() == ISD::VECTOR_SHUFFLE ||
27780 Op01.getOpcode() == ISD::VECTOR_SHUFFLE ||
27781 Op11.getOpcode() == ISD::VECTOR_SHUFFLE)) {
27782 auto CanMergeInnerShuffle = [&](SDValue &SV0, SDValue &SV1,
27783 SmallVectorImpl<int> &Mask, bool LeftOp,
27784 bool Commute) {
27785 SDValue InnerN = Commute ? N1 : N0;
27786 SDValue Op0 = LeftOp ? Op00 : Op01;
27787 SDValue Op1 = LeftOp ? Op10 : Op11;
27788 if (Commute)
27789 std::swap(Op0, Op1);
27790 // Only accept the merged shuffle if we don't introduce undef elements,
27791 // or the inner shuffle already contained undef elements.
27792 auto *SVN0 = dyn_cast<ShuffleVectorSDNode>(Op0);
27793 return SVN0 && InnerN->isOnlyUserOf(SVN0) &&
27794 MergeInnerShuffle(Commute, SVN, SVN0, Op1, TLI, SV0, SV1,
27795 Mask) &&
27796 (llvm::any_of(SVN0->getMask(), [](int M) { return M < 0; }) ||
27797 llvm::none_of(Mask, [](int M) { return M < 0; }));
27798 };
27799
27800 // Ensure we don't increase the number of shuffles - we must merge a
27801 // shuffle from at least one of the LHS and RHS ops.
27802 bool MergedLeft = false;
27803 SDValue LeftSV0, LeftSV1;
27804 SmallVector<int, 4> LeftMask;
27805 if (CanMergeInnerShuffle(LeftSV0, LeftSV1, LeftMask, true, false) ||
27806 CanMergeInnerShuffle(LeftSV0, LeftSV1, LeftMask, true, true)) {
27807 MergedLeft = true;
27808 } else {
27809 LeftMask.assign(SVN->getMask().begin(), SVN->getMask().end());
27810 LeftSV0 = Op00, LeftSV1 = Op10;
27811 }
27812
27813 bool MergedRight = false;
27814 SDValue RightSV0, RightSV1;
27815 SmallVector<int, 4> RightMask;
27816 if (CanMergeInnerShuffle(RightSV0, RightSV1, RightMask, false, false) ||
27817 CanMergeInnerShuffle(RightSV0, RightSV1, RightMask, false, true)) {
27818 MergedRight = true;
27819 } else {
27820 RightMask.assign(SVN->getMask().begin(), SVN->getMask().end());
27821 RightSV0 = Op01, RightSV1 = Op11;
27822 }
27823
27824 if (MergedLeft || MergedRight) {
27825 SDLoc DL(N);
27827 VT, DL, LeftSV0 ? LeftSV0 : DAG.getUNDEF(VT),
27828 LeftSV1 ? LeftSV1 : DAG.getUNDEF(VT), LeftMask);
27830 VT, DL, RightSV0 ? RightSV0 : DAG.getUNDEF(VT),
27831 RightSV1 ? RightSV1 : DAG.getUNDEF(VT), RightMask);
27832 return DAG.getNode(SrcOpcode, DL, VT, LHS, RHS);
27833 }
27834 }
27835 }
27836 }
27837
27838 if (SDValue V = foldShuffleOfConcatUndefs(SVN, DAG))
27839 return V;
27840
27841 // Match shuffles that can be converted to ISD::ZERO_EXTEND_VECTOR_INREG.
27842 // Perform this really late, because it could eliminate knowledge
27843 // of undef elements created by this shuffle.
27844 if (Level < AfterLegalizeTypes)
27845 if (SDValue V = combineShuffleToZeroExtendVectorInReg(SVN, DAG, TLI,
27846 LegalOperations))
27847 return V;
27848
27849 return SDValue();
27850}
27851
27852SDValue DAGCombiner::visitSCALAR_TO_VECTOR(SDNode *N) {
27853 EVT VT = N->getValueType(0);
27854 if (!VT.isFixedLengthVector())
27855 return SDValue();
27856
27857 // Try to convert a scalar binop with an extracted vector element to a vector
27858 // binop. This is intended to reduce potentially expensive register moves.
27859 // TODO: Check if both operands are extracted.
27860 // TODO: How to prefer scalar/vector ops with multiple uses of the extact?
27861 // TODO: Generalize this, so it can be called from visitINSERT_VECTOR_ELT().
27862 SDValue Scalar = N->getOperand(0);
27863 unsigned Opcode = Scalar.getOpcode();
27864 EVT VecEltVT = VT.getScalarType();
27865 if (Scalar.hasOneUse() && Scalar->getNumValues() == 1 &&
27866 TLI.isBinOp(Opcode) && Scalar.getValueType() == VecEltVT &&
27867 Scalar.getOperand(0).getValueType() == VecEltVT &&
27868 Scalar.getOperand(1).getValueType() == VecEltVT &&
27869 Scalar->isOnlyUserOf(Scalar.getOperand(0).getNode()) &&
27870 Scalar->isOnlyUserOf(Scalar.getOperand(1).getNode()) &&
27871 DAG.isSafeToSpeculativelyExecute(Opcode) && hasOperation(Opcode, VT)) {
27872 // Match an extract element and get a shuffle mask equivalent.
27873 SmallVector<int, 8> ShufMask(VT.getVectorNumElements(), -1);
27874
27875 for (int i : {0, 1}) {
27876 // s2v (bo (extelt V, Idx), C) --> shuffle (bo V, C'), {Idx, -1, -1...}
27877 // s2v (bo C, (extelt V, Idx)) --> shuffle (bo C', V), {Idx, -1, -1...}
27878 SDValue EE = Scalar.getOperand(i);
27879 auto *C = dyn_cast<ConstantSDNode>(Scalar.getOperand(i ? 0 : 1));
27880 if (C && EE.getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
27881 EE.getOperand(0).getValueType() == VT &&
27883 // Mask = {ExtractIndex, undef, undef....}
27884 ShufMask[0] = EE.getConstantOperandVal(1);
27885 // Make sure the shuffle is legal if we are crossing lanes.
27886 if (TLI.isShuffleMaskLegal(ShufMask, VT)) {
27887 SDLoc DL(N);
27888 SDValue V[] = {EE.getOperand(0),
27889 DAG.getConstant(C->getAPIntValue(), DL, VT)};
27890 SDValue VecBO = DAG.getNode(Opcode, DL, VT, V[i], V[1 - i]);
27891 return DAG.getVectorShuffle(VT, DL, VecBO, DAG.getUNDEF(VT),
27892 ShufMask);
27893 }
27894 }
27895 }
27896 }
27897
27898 // Replace a SCALAR_TO_VECTOR(EXTRACT_VECTOR_ELT(V,C0)) pattern
27899 // with a VECTOR_SHUFFLE and possible truncate.
27900 if (Opcode != ISD::EXTRACT_VECTOR_ELT ||
27901 !Scalar.getOperand(0).getValueType().isFixedLengthVector())
27902 return SDValue();
27903
27904 // If we have an implicit truncate, truncate here if it is legal.
27905 if (VecEltVT != Scalar.getValueType() &&
27906 Scalar.getValueType().isScalarInteger() && isTypeLegal(VecEltVT)) {
27907 SDValue Val = DAG.getNode(ISD::TRUNCATE, SDLoc(Scalar), VecEltVT, Scalar);
27908 return DAG.getNode(ISD::SCALAR_TO_VECTOR, SDLoc(N), VT, Val);
27909 }
27910
27911 auto *ExtIndexC = dyn_cast<ConstantSDNode>(Scalar.getOperand(1));
27912 if (!ExtIndexC)
27913 return SDValue();
27914
27915 SDValue SrcVec = Scalar.getOperand(0);
27916 EVT SrcVT = SrcVec.getValueType();
27917 unsigned SrcNumElts = SrcVT.getVectorNumElements();
27918 unsigned VTNumElts = VT.getVectorNumElements();
27919 if (VecEltVT == SrcVT.getScalarType() && VTNumElts <= SrcNumElts) {
27920 // Create a shuffle equivalent for scalar-to-vector: {ExtIndex, -1, -1, ...}
27921 SmallVector<int, 8> Mask(SrcNumElts, -1);
27922 Mask[0] = ExtIndexC->getZExtValue();
27923 SDValue LegalShuffle = TLI.buildLegalVectorShuffle(
27924 SrcVT, SDLoc(N), SrcVec, DAG.getUNDEF(SrcVT), Mask, DAG);
27925 if (!LegalShuffle)
27926 return SDValue();
27927
27928 // If the initial vector is the same size, the shuffle is the result.
27929 if (VT == SrcVT)
27930 return LegalShuffle;
27931
27932 // If not, shorten the shuffled vector.
27933 if (VTNumElts != SrcNumElts) {
27934 SDValue ZeroIdx = DAG.getVectorIdxConstant(0, SDLoc(N));
27935 EVT SubVT = EVT::getVectorVT(*DAG.getContext(),
27936 SrcVT.getVectorElementType(), VTNumElts);
27937 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(N), SubVT, LegalShuffle,
27938 ZeroIdx);
27939 }
27940 }
27941
27942 return SDValue();
27943}
27944
27945SDValue DAGCombiner::visitINSERT_SUBVECTOR(SDNode *N) {
27946 EVT VT = N->getValueType(0);
27947 SDValue N0 = N->getOperand(0);
27948 SDValue N1 = N->getOperand(1);
27949 SDValue N2 = N->getOperand(2);
27950 uint64_t InsIdx = N->getConstantOperandVal(2);
27951
27952 // Remove insert of UNDEF/POISON.
27953 if (N1.isUndef()) {
27954 if (N1.getOpcode() == ISD::POISON || N0.getOpcode() == ISD::UNDEF)
27955 return N0;
27956 return DAG.getFreeze(N0);
27957 }
27958
27959 // If this is an insert of an extracted vector into an undef/poison vector, we
27960 // can just use the input to the extract if the types match, and can simplify
27961 // in some cases even if they don't.
27962 if (N0.isUndef() && N1.getOpcode() == ISD::EXTRACT_SUBVECTOR &&
27963 N1.getOperand(1) == N2) {
27964 EVT N1VT = N1.getValueType();
27965 EVT SrcVT = N1.getOperand(0).getValueType();
27966 if (SrcVT == VT) {
27967 // Need to ensure that result isn't more poisonous if skipping both the
27968 // extract+insert.
27969 if (N0.getOpcode() == ISD::POISON)
27970 return N1.getOperand(0);
27971 if (VT.isFixedLengthVector() && N1VT.isFixedLengthVector()) {
27972 unsigned SubVecNumElts = N1VT.getVectorNumElements();
27973 APInt EltMask = APInt::getBitsSet(VT.getVectorNumElements(), InsIdx,
27974 InsIdx + SubVecNumElts);
27975 if (DAG.isGuaranteedNotToBePoison(N1.getOperand(0), ~EltMask))
27976 return N1.getOperand(0);
27977 } else if (DAG.isGuaranteedNotToBePoison(N1.getOperand(0)))
27978 return N1.getOperand(0);
27979 }
27980 // TODO: To remove the zero check, need to adjust the offset to
27981 // a multiple of the new src type.
27982 if (isNullConstant(N2)) {
27983 if (VT.knownBitsGE(SrcVT) &&
27984 !(VT.isFixedLengthVector() && SrcVT.isScalableVector()))
27985 return DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N),
27986 VT, N0, N1.getOperand(0), N2);
27987 else if (VT.knownBitsLE(SrcVT) &&
27988 !(VT.isScalableVector() && SrcVT.isFixedLengthVector()))
27989 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, SDLoc(N),
27990 VT, N1.getOperand(0), N2);
27991 }
27992 }
27993
27994 // Handle case where we've ended up inserting back into the source vector
27995 // we extracted the subvector from.
27996 // insert_subvector(N0, extract_subvector(N0, N2), N2) --> N0
27997 if (N1.getOpcode() == ISD::EXTRACT_SUBVECTOR && N1.getOperand(0) == N0 &&
27998 N1.getOperand(1) == N2)
27999 return N0;
28000
28001 // Simplify scalar inserts into an undef vector:
28002 // insert_subvector undef, (splat X), N2 -> splat X
28003 if (N0.isUndef() && N1.getOpcode() == ISD::SPLAT_VECTOR)
28004 if (DAG.isConstantValueOfAnyType(N1.getOperand(0)) || N1.hasOneUse())
28005 return DAG.getNode(ISD::SPLAT_VECTOR, SDLoc(N), VT, N1.getOperand(0));
28006
28007 // insert_subvector (splat X), (splat X), N2 -> splat X
28008 if (N0.getOpcode() == ISD::SPLAT_VECTOR && N0.getOpcode() == N1.getOpcode() &&
28009 N0.getOperand(0) == N1.getOperand(0))
28010 return N0;
28011
28012 // If we are inserting a bitcast value into an undef, with the same
28013 // number of elements, just use the bitcast input of the extract.
28014 // i.e. INSERT_SUBVECTOR UNDEF (BITCAST N1) N2 ->
28015 // BITCAST (INSERT_SUBVECTOR UNDEF N1 N2)
28016 if (N0.isUndef() && N1.getOpcode() == ISD::BITCAST &&
28018 N1.getOperand(0).getOperand(1) == N2 &&
28020 VT.getVectorElementCount() &&
28022 VT.getSizeInBits()) {
28023 return DAG.getBitcast(VT, N1.getOperand(0).getOperand(0));
28024 }
28025
28026 // If both N1 and N2 are bitcast values on which insert_subvector
28027 // would makes sense, pull the bitcast through.
28028 // i.e. INSERT_SUBVECTOR (BITCAST N0) (BITCAST N1) N2 ->
28029 // BITCAST (INSERT_SUBVECTOR N0 N1 N2)
28030 if (N0.getOpcode() == ISD::BITCAST && N1.getOpcode() == ISD::BITCAST) {
28031 SDValue CN0 = N0.getOperand(0);
28032 SDValue CN1 = N1.getOperand(0);
28033 EVT CN0VT = CN0.getValueType();
28034 EVT CN1VT = CN1.getValueType();
28035 if (CN0VT.isVector() && CN1VT.isVector() &&
28036 CN0VT.getVectorElementType() == CN1VT.getVectorElementType() &&
28038 SDValue NewINSERT = DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N),
28039 CN0.getValueType(), CN0, CN1, N2);
28040 return DAG.getBitcast(VT, NewINSERT);
28041 }
28042 }
28043
28044 // Combine INSERT_SUBVECTORs where we are inserting to the same index.
28045 // INSERT_SUBVECTOR( INSERT_SUBVECTOR( Vec, SubOld, Idx ), SubNew, Idx )
28046 // --> INSERT_SUBVECTOR( Vec, SubNew, Idx )
28047 if (N0.getOpcode() == ISD::INSERT_SUBVECTOR &&
28048 N0.getOperand(1).getValueType() == N1.getValueType() &&
28049 N0.getOperand(2) == N2)
28050 return DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N), VT, N0.getOperand(0),
28051 N1, N2);
28052
28053 // Eliminate an intermediate insert into an undef vector:
28054 // insert_subvector undef, (insert_subvector undef, X, 0), 0 -->
28055 // insert_subvector undef, X, 0
28056 if (N0.isUndef() && N1.getOpcode() == ISD::INSERT_SUBVECTOR &&
28057 N1.getOperand(0).isUndef() && isNullConstant(N1.getOperand(2)) &&
28058 isNullConstant(N2))
28059 return DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N), VT, N0,
28060 N1.getOperand(1), N2);
28061
28062 // Push subvector bitcasts to the output, adjusting the index as we go.
28063 // insert_subvector(bitcast(v), bitcast(s), c1)
28064 // -> bitcast(insert_subvector(v, s, c2))
28065 if ((N0.isUndef() || N0.getOpcode() == ISD::BITCAST) &&
28066 N1.getOpcode() == ISD::BITCAST) {
28067 SDValue N0Src = peekThroughBitcasts(N0);
28068 SDValue N1Src = peekThroughBitcasts(N1);
28069 EVT N0SrcSVT = N0Src.getValueType().getScalarType();
28070 EVT N1SrcSVT = N1Src.getValueType().getScalarType();
28071 if ((N0.isUndef() || N0SrcSVT == N1SrcSVT) &&
28072 N0Src.getValueType().isVector() && N1Src.getValueType().isVector()) {
28073 EVT NewVT;
28074 SDLoc DL(N);
28075 SDValue NewIdx;
28076 LLVMContext &Ctx = *DAG.getContext();
28077 ElementCount NumElts = VT.getVectorElementCount();
28078 unsigned EltSizeInBits = VT.getScalarSizeInBits();
28079 if ((EltSizeInBits % N1SrcSVT.getSizeInBits()) == 0) {
28080 unsigned Scale = EltSizeInBits / N1SrcSVT.getSizeInBits();
28081 NewVT = EVT::getVectorVT(Ctx, N1SrcSVT, NumElts * Scale);
28082 NewIdx = DAG.getVectorIdxConstant(InsIdx * Scale, DL);
28083 } else if ((N1SrcSVT.getSizeInBits() % EltSizeInBits) == 0) {
28084 unsigned Scale = N1SrcSVT.getSizeInBits() / EltSizeInBits;
28085 if (NumElts.isKnownMultipleOf(Scale) && (InsIdx % Scale) == 0) {
28086 NewVT = EVT::getVectorVT(Ctx, N1SrcSVT,
28087 NumElts.divideCoefficientBy(Scale));
28088 NewIdx = DAG.getVectorIdxConstant(InsIdx / Scale, DL);
28089 }
28090 }
28091 if (NewIdx && hasOperation(ISD::INSERT_SUBVECTOR, NewVT)) {
28092 SDValue Res = DAG.getBitcast(NewVT, N0Src);
28093 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, DL, NewVT, Res, N1Src, NewIdx);
28094 return DAG.getBitcast(VT, Res);
28095 }
28096 }
28097 }
28098
28099 // Canonicalize insert_subvector dag nodes.
28100 // Example:
28101 // (insert_subvector (insert_subvector A, Idx0), Idx1)
28102 // -> (insert_subvector (insert_subvector A, Idx1), Idx0)
28103 if (N0.getOpcode() == ISD::INSERT_SUBVECTOR && N0.hasOneUse() &&
28104 N1.getValueType() == N0.getOperand(1).getValueType()) {
28105 unsigned OtherIdx = N0.getConstantOperandVal(2);
28106 if (InsIdx < OtherIdx) {
28107 // Swap nodes.
28108 SDValue NewOp = DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N), VT,
28109 N0.getOperand(0), N1, N2);
28110 AddToWorklist(NewOp.getNode());
28111 return DAG.getNode(ISD::INSERT_SUBVECTOR, SDLoc(N0.getNode()),
28112 VT, NewOp, N0.getOperand(1), N0.getOperand(2));
28113 }
28114 }
28115
28116 // If the input vector is a concatenation, and the insert replaces
28117 // one of the pieces, we can optimize into a single concat_vectors.
28118 if (N0.getOpcode() == ISD::CONCAT_VECTORS && N0.hasOneUse() &&
28119 N0.getOperand(0).getValueType() == N1.getValueType() &&
28122 unsigned Factor = N1.getValueType().getVectorMinNumElements();
28124 Ops[InsIdx / Factor] = N1;
28125 return DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT, Ops);
28126 }
28127
28128 // Simplify source operands based on insertion.
28130 return SDValue(N, 0);
28131
28132 return SDValue();
28133}
28134
28135SDValue DAGCombiner::visitFP_TO_FP16(SDNode *N) {
28136 SDValue N0 = N->getOperand(0);
28137
28138 // fold (fp_to_fp16 (fp16_to_fp op)) -> op
28139 if (N0->getOpcode() == ISD::FP16_TO_FP)
28140 return N0->getOperand(0);
28141
28142 return SDValue();
28143}
28144
28145SDValue DAGCombiner::visitFP16_TO_FP(SDNode *N) {
28146 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
28147 auto Op = N->getOpcode();
28148 assert((Op == ISD::FP16_TO_FP || Op == ISD::BF16_TO_FP) &&
28149 "opcode should be FP16_TO_FP or BF16_TO_FP.");
28150 SDValue N0 = N->getOperand(0);
28151
28152 // fold fp16_to_fp(op & 0xffff) -> fp16_to_fp(op) or
28153 // fold bf16_to_fp(op & 0xffff) -> bf16_to_fp(op)
28154 if (!TLI.shouldKeepZExtForFP16Conv() && N0->getOpcode() == ISD::AND) {
28155 ConstantSDNode *AndConst = getAsNonOpaqueConstant(N0.getOperand(1));
28156 if (AndConst && AndConst->getAPIntValue() == 0xffff) {
28157 return DAG.getNode(Op, SDLoc(N), N->getValueType(0), N0.getOperand(0));
28158 }
28159 }
28160
28161 if (SDValue CastEliminated = eliminateFPCastPair(N))
28162 return CastEliminated;
28163
28164 // Sometimes constants manage to survive very late in the pipeline, e.g.,
28165 // because they are wrapped inside the <1 x f16> type. Try one last time to
28166 // get rid of them.
28167 SDValue Folded = DAG.FoldConstantArithmetic(N->getOpcode(), SDLoc(N),
28168 N->getValueType(0), {N0});
28169 return Folded;
28170}
28171
28172SDValue DAGCombiner::visitFP_TO_BF16(SDNode *N) {
28173 SDValue N0 = N->getOperand(0);
28174
28175 // fold (fp_to_bf16 (bf16_to_fp op)) -> op
28176 if (N0->getOpcode() == ISD::BF16_TO_FP)
28177 return N0->getOperand(0);
28178
28179 return SDValue();
28180}
28181
28182SDValue DAGCombiner::visitBF16_TO_FP(SDNode *N) {
28183 // fold bf16_to_fp(op & 0xffff) -> bf16_to_fp(op)
28184 return visitFP16_TO_FP(N);
28185}
28186
28187SDValue DAGCombiner::visitVECREDUCE(SDNode *N) {
28188 SDValue N0 = N->getOperand(0);
28189 EVT VT = N0.getValueType();
28190 unsigned Opcode = N->getOpcode();
28191
28192 // VECREDUCE over 1-element vector is just an extract.
28193 if (VT.getVectorElementCount().isScalar()) {
28194 SDLoc dl(N);
28195 SDValue Res =
28197 DAG.getVectorIdxConstant(0, dl));
28198 if (Res.getValueType() != N->getValueType(0))
28199 Res = DAG.getNode(ISD::ANY_EXTEND, dl, N->getValueType(0), Res);
28200 return Res;
28201 }
28202
28203 // On an boolean vector an and/or reduction is the same as a umin/umax
28204 // reduction. Convert them if the latter is legal while the former isn't.
28205 if (Opcode == ISD::VECREDUCE_AND || Opcode == ISD::VECREDUCE_OR) {
28206 unsigned NewOpcode = Opcode == ISD::VECREDUCE_AND
28207 ? ISD::VECREDUCE_UMIN : ISD::VECREDUCE_UMAX;
28208 if (!TLI.isOperationLegalOrCustom(Opcode, VT) &&
28209 TLI.isOperationLegalOrCustom(NewOpcode, VT) &&
28211 return DAG.getNode(NewOpcode, SDLoc(N), N->getValueType(0), N0);
28212 }
28213
28214 // vecreduce_or(insert_subvector(zero or undef, val)) -> vecreduce_or(val)
28215 // vecreduce_and(insert_subvector(ones or undef, val)) -> vecreduce_and(val)
28216 if (N0.getOpcode() == ISD::INSERT_SUBVECTOR &&
28217 TLI.isTypeLegal(N0.getOperand(1).getValueType())) {
28218 SDValue Vec = N0.getOperand(0);
28219 SDValue Subvec = N0.getOperand(1);
28220 if ((Opcode == ISD::VECREDUCE_OR &&
28221 (N0.getOperand(0).isUndef() || isNullOrNullSplat(Vec))) ||
28222 (Opcode == ISD::VECREDUCE_AND &&
28223 (N0.getOperand(0).isUndef() || isAllOnesOrAllOnesSplat(Vec))))
28224 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), Subvec);
28225 }
28226
28227 // vecreduce_or(sext(x)) -> sext(vecreduce_or(x))
28228 // Same for zext and anyext, and for and/or/xor reductions.
28229 if ((Opcode == ISD::VECREDUCE_OR || Opcode == ISD::VECREDUCE_AND ||
28230 Opcode == ISD::VECREDUCE_XOR) &&
28231 (N0.getOpcode() == ISD::SIGN_EXTEND ||
28232 N0.getOpcode() == ISD::ZERO_EXTEND ||
28233 N0.getOpcode() == ISD::ANY_EXTEND) &&
28234 TLI.isOperationLegalOrCustom(Opcode, N0.getOperand(0).getValueType())) {
28235 SDValue Red = DAG.getNode(Opcode, SDLoc(N),
28237 N0.getOperand(0));
28238 return DAG.getNode(N0.getOpcode(), SDLoc(N), N->getValueType(0), Red);
28239 }
28240 return SDValue();
28241}
28242
28243SDValue DAGCombiner::visitVP_FSUB(SDNode *N) {
28244 SelectionDAG::FlagInserter FlagsInserter(DAG, N);
28245
28246 // FSUB -> FMA combines:
28247 if (SDValue Fused = visitFSUBForFMACombine<VPMatchContext>(N)) {
28248 AddToWorklist(Fused.getNode());
28249 return Fused;
28250 }
28251 return SDValue();
28252}
28253
28254SDValue DAGCombiner::visitVPOp(SDNode *N) {
28255
28256 if (N->getOpcode() == ISD::VP_GATHER)
28257 if (SDValue SD = visitVPGATHER(N))
28258 return SD;
28259
28260 if (N->getOpcode() == ISD::VP_SCATTER)
28261 if (SDValue SD = visitVPSCATTER(N))
28262 return SD;
28263
28264 if (N->getOpcode() == ISD::EXPERIMENTAL_VP_STRIDED_LOAD)
28265 if (SDValue SD = visitVP_STRIDED_LOAD(N))
28266 return SD;
28267
28268 if (N->getOpcode() == ISD::EXPERIMENTAL_VP_STRIDED_STORE)
28269 if (SDValue SD = visitVP_STRIDED_STORE(N))
28270 return SD;
28271
28272 // VP operations in which all vector elements are disabled - either by
28273 // determining that the mask is all false or that the EVL is 0 - can be
28274 // eliminated.
28275 bool AreAllEltsDisabled = false;
28276 if (auto EVLIdx = ISD::getVPExplicitVectorLengthIdx(N->getOpcode()))
28277 AreAllEltsDisabled |= isNullConstant(N->getOperand(*EVLIdx));
28278 if (auto MaskIdx = ISD::getVPMaskIdx(N->getOpcode()))
28279 AreAllEltsDisabled |=
28280 ISD::isConstantSplatVectorAllZeros(N->getOperand(*MaskIdx).getNode());
28281
28282 // This is the only generic VP combine we support for now.
28283 if (!AreAllEltsDisabled) {
28284 switch (N->getOpcode()) {
28285 case ISD::VP_FADD:
28286 return visitVP_FADD(N);
28287 case ISD::VP_FSUB:
28288 return visitVP_FSUB(N);
28289 case ISD::VP_FMA:
28290 return visitFMA<VPMatchContext>(N);
28291 case ISD::VP_SELECT:
28292 return visitVP_SELECT(N);
28293 case ISD::VP_MUL:
28294 return visitMUL<VPMatchContext>(N);
28295 case ISD::VP_SUB:
28296 return foldSubCtlzNot<VPMatchContext>(N, DAG);
28297 default:
28298 break;
28299 }
28300 return SDValue();
28301 }
28302
28303 // Binary operations can be replaced by UNDEF.
28304 if (ISD::isVPBinaryOp(N->getOpcode()))
28305 return DAG.getUNDEF(N->getValueType(0));
28306
28307 // VP Memory operations can be replaced by either the chain (stores) or the
28308 // chain + undef (loads).
28309 if (const auto *MemSD = dyn_cast<MemSDNode>(N)) {
28310 if (MemSD->writeMem())
28311 return MemSD->getChain();
28312 return CombineTo(N, DAG.getUNDEF(N->getValueType(0)), MemSD->getChain());
28313 }
28314
28315 // Reduction operations return the start operand when no elements are active.
28316 if (ISD::isVPReduction(N->getOpcode()))
28317 return N->getOperand(0);
28318
28319 return SDValue();
28320}
28321
28322SDValue DAGCombiner::visitGET_FPENV_MEM(SDNode *N) {
28323 SDValue Chain = N->getOperand(0);
28324 SDValue Ptr = N->getOperand(1);
28325 EVT MemVT = cast<FPStateAccessSDNode>(N)->getMemoryVT();
28326
28327 // Check if the memory, where FP state is written to, is used only in a single
28328 // load operation.
28329 LoadSDNode *LdNode = nullptr;
28330 for (auto *U : Ptr->users()) {
28331 if (U == N)
28332 continue;
28333 if (auto *Ld = dyn_cast<LoadSDNode>(U)) {
28334 if (LdNode && LdNode != Ld)
28335 return SDValue();
28336 LdNode = Ld;
28337 continue;
28338 }
28339 return SDValue();
28340 }
28341 if (!LdNode || !LdNode->isSimple() || LdNode->isIndexed() ||
28342 !LdNode->getOffset().isUndef() || LdNode->getMemoryVT() != MemVT ||
28344 return SDValue();
28345
28346 // Check if the loaded value is used only in a store operation.
28347 StoreSDNode *StNode = nullptr;
28348 for (SDUse &U : LdNode->uses()) {
28349 if (U.getResNo() == 0) {
28350 if (auto *St = dyn_cast<StoreSDNode>(U.getUser())) {
28351 if (StNode)
28352 return SDValue();
28353 StNode = St;
28354 } else {
28355 return SDValue();
28356 }
28357 }
28358 }
28359 if (!StNode || !StNode->isSimple() || StNode->isIndexed() ||
28360 !StNode->getOffset().isUndef() || StNode->getMemoryVT() != MemVT ||
28361 !StNode->getChain().reachesChainWithoutSideEffects(SDValue(LdNode, 1)))
28362 return SDValue();
28363
28364 // Create new node GET_FPENV_MEM, which uses the store address to write FP
28365 // environment.
28366 SDValue Res = DAG.getGetFPEnv(Chain, SDLoc(N), StNode->getBasePtr(), MemVT,
28367 StNode->getMemOperand());
28368 CombineTo(StNode, Res, false);
28369 return Res;
28370}
28371
28372SDValue DAGCombiner::visitSET_FPENV_MEM(SDNode *N) {
28373 SDValue Chain = N->getOperand(0);
28374 SDValue Ptr = N->getOperand(1);
28375 EVT MemVT = cast<FPStateAccessSDNode>(N)->getMemoryVT();
28376
28377 // Check if the address of FP state is used also in a store operation only.
28378 StoreSDNode *StNode = nullptr;
28379 for (auto *U : Ptr->users()) {
28380 if (U == N)
28381 continue;
28382 if (auto *St = dyn_cast<StoreSDNode>(U)) {
28383 if (StNode && StNode != St)
28384 return SDValue();
28385 StNode = St;
28386 continue;
28387 }
28388 return SDValue();
28389 }
28390 if (!StNode || !StNode->isSimple() || StNode->isIndexed() ||
28391 !StNode->getOffset().isUndef() || StNode->getMemoryVT() != MemVT ||
28392 !Chain.reachesChainWithoutSideEffects(SDValue(StNode, 0)))
28393 return SDValue();
28394
28395 // Check if the stored value is loaded from some location and the loaded
28396 // value is used only in the store operation.
28397 SDValue StValue = StNode->getValue();
28398 auto *LdNode = dyn_cast<LoadSDNode>(StValue);
28399 if (!LdNode || !LdNode->isSimple() || LdNode->isIndexed() ||
28400 !LdNode->getOffset().isUndef() || LdNode->getMemoryVT() != MemVT ||
28401 !StNode->getChain().reachesChainWithoutSideEffects(SDValue(LdNode, 1)))
28402 return SDValue();
28403
28404 // Create new node SET_FPENV_MEM, which uses the load address to read FP
28405 // environment.
28406 SDValue Res =
28407 DAG.getSetFPEnv(LdNode->getChain(), SDLoc(N), LdNode->getBasePtr(), MemVT,
28408 LdNode->getMemOperand());
28409 return Res;
28410}
28411
28412/// Returns a vector_shuffle if it able to transform an AND to a vector_shuffle
28413/// with the destination vector and a zero vector.
28414/// e.g. AND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
28415/// vector_shuffle V, Zero, <0, 4, 2, 4>
28416SDValue DAGCombiner::XformToShuffleWithZero(SDNode *N) {
28417 assert(N->getOpcode() == ISD::AND && "Unexpected opcode!");
28418
28419 EVT VT = N->getValueType(0);
28420 SDValue LHS = N->getOperand(0);
28421 SDValue RHS = peekThroughBitcasts(N->getOperand(1));
28422 SDLoc DL(N);
28423
28424 // Make sure we're not running after operation legalization where it
28425 // may have custom lowered the vector shuffles.
28426 if (LegalOperations)
28427 return SDValue();
28428
28429 if (RHS.getOpcode() != ISD::BUILD_VECTOR)
28430 return SDValue();
28431
28432 EVT RVT = RHS.getValueType();
28433 unsigned NumElts = RHS.getNumOperands();
28434
28435 // Attempt to create a valid clear mask, splitting the mask into
28436 // sub elements and checking to see if each is
28437 // all zeros or all ones - suitable for shuffle masking.
28438 auto BuildClearMask = [&](int Split) {
28439 int NumSubElts = NumElts * Split;
28440 int NumSubBits = RVT.getScalarSizeInBits() / Split;
28441
28442 SmallVector<int, 8> Indices;
28443 for (int i = 0; i != NumSubElts; ++i) {
28444 int EltIdx = i / Split;
28445 int SubIdx = i % Split;
28446 SDValue Elt = RHS.getOperand(EltIdx);
28447 // X & undef --> 0 (not undef). So this lane must be converted to choose
28448 // from the zero constant vector (same as if the element had all 0-bits).
28449 if (Elt.isUndef()) {
28450 Indices.push_back(i + NumSubElts);
28451 continue;
28452 }
28453
28454 std::optional<APInt> Bits = Elt->bitcastToAPInt();
28455 if (!Bits)
28456 return SDValue();
28457
28458 // Extract the sub element from the constant bit mask.
28459 if (DAG.getDataLayout().isBigEndian())
28460 *Bits =
28461 Bits->extractBits(NumSubBits, (Split - SubIdx - 1) * NumSubBits);
28462 else
28463 *Bits = Bits->extractBits(NumSubBits, SubIdx * NumSubBits);
28464
28465 if (Bits->isAllOnes())
28466 Indices.push_back(i);
28467 else if (*Bits == 0)
28468 Indices.push_back(i + NumSubElts);
28469 else
28470 return SDValue();
28471 }
28472
28473 // Let's see if the target supports this vector_shuffle.
28474 EVT ClearSVT = EVT::getIntegerVT(*DAG.getContext(), NumSubBits);
28475 EVT ClearVT = EVT::getVectorVT(*DAG.getContext(), ClearSVT, NumSubElts);
28476 if (!TLI.isVectorClearMaskLegal(Indices, ClearVT))
28477 return SDValue();
28478
28479 SDValue Zero = DAG.getConstant(0, DL, ClearVT);
28480 return DAG.getBitcast(VT, DAG.getVectorShuffle(ClearVT, DL,
28481 DAG.getBitcast(ClearVT, LHS),
28482 Zero, Indices));
28483 };
28484
28485 // Determine maximum split level (byte level masking).
28486 int MaxSplit = 1;
28487 if (RVT.getScalarSizeInBits() % 8 == 0)
28488 MaxSplit = RVT.getScalarSizeInBits() / 8;
28489
28490 for (int Split = 1; Split <= MaxSplit; ++Split)
28491 if (RVT.getScalarSizeInBits() % Split == 0)
28492 if (SDValue S = BuildClearMask(Split))
28493 return S;
28494
28495 return SDValue();
28496}
28497
28498/// If a vector binop is performed on splat values, it may be profitable to
28499/// extract, scalarize, and insert/splat.
28501 const SDLoc &DL, bool LegalTypes) {
28502 SDValue N0 = N->getOperand(0);
28503 SDValue N1 = N->getOperand(1);
28504 unsigned Opcode = N->getOpcode();
28505 EVT VT = N->getValueType(0);
28506 EVT EltVT = VT.getVectorElementType();
28507 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
28508
28509 // TODO: Remove/replace the extract cost check? If the elements are available
28510 // as scalars, then there may be no extract cost. Should we ask if
28511 // inserting a scalar back into a vector is cheap instead?
28512 int Index0, Index1;
28513 SDValue Src0 = DAG.getSplatSourceVector(N0, Index0);
28514 SDValue Src1 = DAG.getSplatSourceVector(N1, Index1);
28515 // Extract element from splat_vector should be free.
28516 // TODO: use DAG.isSplatValue instead?
28517 bool IsBothSplatVector = N0.getOpcode() == ISD::SPLAT_VECTOR &&
28519 if (!Src0 || !Src1 || Index0 != Index1 ||
28520 Src0.getValueType().getVectorElementType() != EltVT ||
28521 Src1.getValueType().getVectorElementType() != EltVT ||
28522 !(IsBothSplatVector || TLI.isExtractVecEltCheap(VT, Index0)) ||
28523 // If before type legalization, allow scalar types that will eventually be
28524 // made legal.
28526 Opcode, LegalTypes
28527 ? EltVT
28528 : TLI.getTypeToTransformTo(*DAG.getContext(), EltVT)))
28529 return SDValue();
28530
28531 // FIXME: Type legalization can't handle illegal MULHS/MULHU.
28532 if ((Opcode == ISD::MULHS || Opcode == ISD::MULHU) && !TLI.isTypeLegal(EltVT))
28533 return SDValue();
28534
28535 if (N0.getOpcode() == ISD::BUILD_VECTOR && N0.getOpcode() == N1.getOpcode()) {
28536 // All but one element should have an undef input, which will fold to a
28537 // constant or undef. Avoid splatting which would over-define potentially
28538 // undefined elements.
28539
28540 // bo (build_vec ..undef, X, undef...), (build_vec ..undef, Y, undef...) -->
28541 // build_vec ..undef, (bo X, Y), undef...
28542 SmallVector<SDValue, 16> EltsX, EltsY, EltsResult;
28543 DAG.ExtractVectorElements(Src0, EltsX);
28544 DAG.ExtractVectorElements(Src1, EltsY);
28545
28546 for (auto [X, Y] : zip(EltsX, EltsY))
28547 EltsResult.push_back(DAG.getNode(Opcode, DL, EltVT, X, Y, N->getFlags()));
28548 return DAG.getBuildVector(VT, DL, EltsResult);
28549 }
28550
28551 SDValue IndexC = DAG.getVectorIdxConstant(Index0, DL);
28552 SDValue X = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src0, IndexC);
28553 SDValue Y = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src1, IndexC);
28554 SDValue ScalarBO = DAG.getNode(Opcode, DL, EltVT, X, Y, N->getFlags());
28555
28556 // bo (splat X, Index), (splat Y, Index) --> splat (bo X, Y), Index
28557 return DAG.getSplat(VT, DL, ScalarBO);
28558}
28559
28560/// Visit a vector cast operation, like FP_EXTEND.
28561SDValue DAGCombiner::SimplifyVCastOp(SDNode *N, const SDLoc &DL) {
28562 EVT VT = N->getValueType(0);
28563 assert(VT.isVector() && "SimplifyVCastOp only works on vectors!");
28564 EVT EltVT = VT.getVectorElementType();
28565 unsigned Opcode = N->getOpcode();
28566
28567 SDValue N0 = N->getOperand(0);
28568 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
28569
28570 // TODO: promote operation might be also good here?
28571 int Index0;
28572 SDValue Src0 = DAG.getSplatSourceVector(N0, Index0);
28573 if (Src0 &&
28574 (N0.getOpcode() == ISD::SPLAT_VECTOR ||
28575 TLI.isExtractVecEltCheap(VT, Index0)) &&
28576 TLI.isOperationLegalOrCustom(Opcode, EltVT) &&
28577 TLI.preferScalarizeSplat(N)) {
28578 EVT SrcVT = N0.getValueType();
28579 EVT SrcEltVT = SrcVT.getVectorElementType();
28580 if (!LegalTypes || TLI.isTypeLegal(SrcEltVT)) {
28581 SDValue IndexC = DAG.getVectorIdxConstant(Index0, DL);
28582 SDValue Elt =
28583 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcEltVT, Src0, IndexC);
28584 SDValue ScalarBO = DAG.getNode(Opcode, DL, EltVT, Elt, N->getFlags());
28585 if (VT.isScalableVector())
28586 return DAG.getSplatVector(VT, DL, ScalarBO);
28588 return DAG.getBuildVector(VT, DL, Ops);
28589 }
28590 }
28591
28592 return SDValue();
28593}
28594
28595/// Visit a binary vector operation, like ADD.
28596SDValue DAGCombiner::SimplifyVBinOp(SDNode *N, const SDLoc &DL) {
28597 EVT VT = N->getValueType(0);
28598 assert(VT.isVector() && "SimplifyVBinOp only works on vectors!");
28599
28600 SDValue LHS = N->getOperand(0);
28601 SDValue RHS = N->getOperand(1);
28602 unsigned Opcode = N->getOpcode();
28603 SDNodeFlags Flags = N->getFlags();
28604
28605 // Move unary shuffles with identical masks after a vector binop:
28606 // VBinOp (shuffle A, Undef, Mask), (shuffle B, Undef, Mask))
28607 // --> shuffle (VBinOp A, B), Undef, Mask
28608 // This does not require type legality checks because we are creating the
28609 // same types of operations that are in the original sequence. We do have to
28610 // restrict ops like integer div that have immediate UB (eg, div-by-zero)
28611 // though. This code is adapted from the identical transform in instcombine.
28612 if (DAG.isSafeToSpeculativelyExecute(Opcode)) {
28613 auto *Shuf0 = dyn_cast<ShuffleVectorSDNode>(LHS);
28614 auto *Shuf1 = dyn_cast<ShuffleVectorSDNode>(RHS);
28615 if (Shuf0 && Shuf1 && Shuf0->getMask().equals(Shuf1->getMask()) &&
28616 LHS.getOperand(1).isUndef() && RHS.getOperand(1).isUndef() &&
28617 (LHS.hasOneUse() || RHS.hasOneUse() || LHS == RHS)) {
28618 SDValue NewBinOp = DAG.getNode(Opcode, DL, VT, LHS.getOperand(0),
28619 RHS.getOperand(0), Flags);
28620 SDValue UndefV = LHS.getOperand(1);
28621 return DAG.getVectorShuffle(VT, DL, NewBinOp, UndefV, Shuf0->getMask());
28622 }
28623
28624 // Try to sink a splat shuffle after a binop with a uniform constant.
28625 // This is limited to cases where neither the shuffle nor the constant have
28626 // undefined elements because that could be poison-unsafe or inhibit
28627 // demanded elements analysis. It is further limited to not change a splat
28628 // of an inserted scalar because that may be optimized better by
28629 // load-folding or other target-specific behaviors.
28630 if (isConstOrConstSplat(RHS) && Shuf0 && all_equal(Shuf0->getMask()) &&
28631 Shuf0->hasOneUse() && Shuf0->getOperand(1).isUndef() &&
28632 Shuf0->getOperand(0).getOpcode() != ISD::INSERT_VECTOR_ELT) {
28633 // binop (splat X), (splat C) --> splat (binop X, C)
28634 SDValue X = Shuf0->getOperand(0);
28635 SDValue NewBinOp = DAG.getNode(Opcode, DL, VT, X, RHS, Flags);
28636 return DAG.getVectorShuffle(VT, DL, NewBinOp, DAG.getUNDEF(VT),
28637 Shuf0->getMask());
28638 }
28639 if (isConstOrConstSplat(LHS) && Shuf1 && all_equal(Shuf1->getMask()) &&
28640 Shuf1->hasOneUse() && Shuf1->getOperand(1).isUndef() &&
28641 Shuf1->getOperand(0).getOpcode() != ISD::INSERT_VECTOR_ELT) {
28642 // binop (splat C), (splat X) --> splat (binop C, X)
28643 SDValue X = Shuf1->getOperand(0);
28644 SDValue NewBinOp = DAG.getNode(Opcode, DL, VT, LHS, X, Flags);
28645 return DAG.getVectorShuffle(VT, DL, NewBinOp, DAG.getUNDEF(VT),
28646 Shuf1->getMask());
28647 }
28648 }
28649
28650 // The following pattern is likely to emerge with vector reduction ops. Moving
28651 // the binary operation ahead of insertion may allow using a narrower vector
28652 // instruction that has better performance than the wide version of the op:
28653 // VBinOp (ins undef, X, Z), (ins undef, Y, Z) --> ins VecC, (VBinOp X, Y), Z
28654 if (LHS.getOpcode() == ISD::INSERT_SUBVECTOR && LHS.getOperand(0).isUndef() &&
28655 RHS.getOpcode() == ISD::INSERT_SUBVECTOR && RHS.getOperand(0).isUndef() &&
28656 LHS.getOperand(2) == RHS.getOperand(2) &&
28657 (LHS.hasOneUse() || RHS.hasOneUse())) {
28658 SDValue X = LHS.getOperand(1);
28659 SDValue Y = RHS.getOperand(1);
28660 SDValue Z = LHS.getOperand(2);
28661 EVT NarrowVT = X.getValueType();
28662 if (NarrowVT == Y.getValueType() &&
28663 TLI.isOperationLegalOrCustomOrPromote(Opcode, NarrowVT,
28664 LegalOperations)) {
28665 // (binop undef, undef) may not return undef, so compute that result.
28666 SDValue VecC =
28667 DAG.getNode(Opcode, DL, VT, DAG.getUNDEF(VT), DAG.getUNDEF(VT));
28668 SDValue NarrowBO = DAG.getNode(Opcode, DL, NarrowVT, X, Y);
28669 return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, VT, VecC, NarrowBO, Z);
28670 }
28671 }
28672
28673 // Make sure all but the first op are undef or constant.
28674 auto ConcatWithConstantOrUndef = [](SDValue Concat) {
28675 return Concat.getOpcode() == ISD::CONCAT_VECTORS &&
28676 all_of(drop_begin(Concat->ops()), [](const SDValue &Op) {
28677 return Op.isUndef() ||
28678 ISD::isBuildVectorOfConstantSDNodes(Op.getNode());
28679 });
28680 };
28681
28682 // The following pattern is likely to emerge with vector reduction ops. Moving
28683 // the binary operation ahead of the concat may allow using a narrower vector
28684 // instruction that has better performance than the wide version of the op:
28685 // VBinOp (concat X, undef/constant), (concat Y, undef/constant) -->
28686 // concat (VBinOp X, Y), VecC
28687 if (ConcatWithConstantOrUndef(LHS) && ConcatWithConstantOrUndef(RHS) &&
28688 (LHS.hasOneUse() || RHS.hasOneUse())) {
28689 EVT NarrowVT = LHS.getOperand(0).getValueType();
28690 if (NarrowVT == RHS.getOperand(0).getValueType() &&
28691 TLI.isOperationLegalOrCustomOrPromote(Opcode, NarrowVT)) {
28692 unsigned NumOperands = LHS.getNumOperands();
28693 SmallVector<SDValue, 4> ConcatOps;
28694 for (unsigned i = 0; i != NumOperands; ++i) {
28695 // This constant fold for operands 1 and up.
28696 ConcatOps.push_back(DAG.getNode(Opcode, DL, NarrowVT, LHS.getOperand(i),
28697 RHS.getOperand(i)));
28698 }
28699
28700 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps);
28701 }
28702 }
28703
28704 if (SDValue V = scalarizeBinOpOfSplats(N, DAG, DL, LegalTypes))
28705 return V;
28706
28707 return SDValue();
28708}
28709
28710SDValue DAGCombiner::SimplifySelect(const SDLoc &DL, SDValue N0, SDValue N1,
28711 SDValue N2) {
28712 assert(N0.getOpcode() == ISD::SETCC &&
28713 "First argument must be a SetCC node!");
28714
28715 SDValue SCC = SimplifySelectCC(DL, N0.getOperand(0), N0.getOperand(1), N1, N2,
28716 cast<CondCodeSDNode>(N0.getOperand(2))->get());
28717
28718 // If we got a simplified select_cc node back from SimplifySelectCC, then
28719 // break it down into a new SETCC node, and a new SELECT node, and then return
28720 // the SELECT node, since we were called with a SELECT node.
28721 if (SCC.getNode()) {
28722 // Check to see if we got a select_cc back (to turn into setcc/select).
28723 // Otherwise, just return whatever node we got back, like fabs.
28724 if (SCC.getOpcode() == ISD::SELECT_CC) {
28725 const SDNodeFlags Flags = N0->getFlags();
28726 SDValue SETCC = DAG.getNode(ISD::SETCC, SDLoc(N0),
28727 N0.getValueType(),
28728 SCC.getOperand(0), SCC.getOperand(1),
28729 SCC.getOperand(4), Flags);
28730 AddToWorklist(SETCC.getNode());
28731 return DAG.getSelect(SDLoc(SCC), SCC.getValueType(), SETCC,
28732 SCC.getOperand(2), SCC.getOperand(3), Flags);
28733 }
28734
28735 return SCC;
28736 }
28737 return SDValue();
28738}
28739
28740/// Given a SELECT or a SELECT_CC node, where LHS and RHS are the two values
28741/// being selected between, see if we can simplify the select. Callers of this
28742/// should assume that TheSelect is deleted if this returns true. As such, they
28743/// should return the appropriate thing (e.g. the node) back to the top-level of
28744/// the DAG combiner loop to avoid it being looked at.
28745bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDValue LHS,
28746 SDValue RHS) {
28747 // fold (select (setcc x, [+-]0.0, *lt), NaN, (fsqrt x))
28748 // The select + setcc is redundant, because fsqrt returns NaN for X < 0.
28749 if (const ConstantFPSDNode *NaN = isConstOrConstSplatFP(LHS)) {
28750 if (NaN->isNaN() && RHS.getOpcode() == ISD::FSQRT) {
28751 // We have: (select (setcc ?, ?, ?), NaN, (fsqrt ?))
28752 SDValue Sqrt = RHS;
28753 ISD::CondCode CC;
28754 SDValue CmpLHS;
28755 const ConstantFPSDNode *Zero = nullptr;
28756
28757 if (TheSelect->getOpcode() == ISD::SELECT_CC) {
28758 CC = cast<CondCodeSDNode>(TheSelect->getOperand(4))->get();
28759 CmpLHS = TheSelect->getOperand(0);
28760 Zero = isConstOrConstSplatFP(TheSelect->getOperand(1));
28761 } else {
28762 // SELECT or VSELECT
28763 SDValue Cmp = TheSelect->getOperand(0);
28764 if (Cmp.getOpcode() == ISD::SETCC) {
28765 CC = cast<CondCodeSDNode>(Cmp.getOperand(2))->get();
28766 CmpLHS = Cmp.getOperand(0);
28767 Zero = isConstOrConstSplatFP(Cmp.getOperand(1));
28768 }
28769 }
28770 if (Zero && Zero->isZero() &&
28771 Sqrt.getOperand(0) == CmpLHS && (CC == ISD::SETOLT ||
28772 CC == ISD::SETULT || CC == ISD::SETLT)) {
28773 // We have: (select (setcc x, [+-]0.0, *lt), NaN, (fsqrt x))
28774 CombineTo(TheSelect, Sqrt);
28775 return true;
28776 }
28777 }
28778 }
28779 // Cannot simplify select with vector condition
28780 if (TheSelect->getOperand(0).getValueType().isVector()) return false;
28781
28782 // If this is a select from two identical things, try to pull the operation
28783 // through the select.
28784 if (LHS.getOpcode() != RHS.getOpcode() ||
28785 !LHS.hasOneUse() || !RHS.hasOneUse())
28786 return false;
28787
28788 // If this is a load and the token chain is identical, replace the select
28789 // of two loads with a load through a select of the address to load from.
28790 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
28791 // constants have been dropped into the constant pool.
28792 if (LHS.getOpcode() == ISD::LOAD) {
28793 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
28794 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
28795
28796 // Token chains must be identical.
28797 if (LHS.getOperand(0) != RHS.getOperand(0) ||
28798 // Do not let this transformation reduce the number of volatile loads.
28799 // Be conservative for atomics for the moment
28800 // TODO: This does appear to be legal for unordered atomics (see D66309)
28801 !LLD->isSimple() || !RLD->isSimple() ||
28802 // FIXME: If either is a pre/post inc/dec load,
28803 // we'd need to split out the address adjustment.
28804 LLD->isIndexed() || RLD->isIndexed() ||
28805 // If this is an EXTLOAD, the VT's must match.
28806 LLD->getMemoryVT() != RLD->getMemoryVT() ||
28807 // If this is an EXTLOAD, the kind of extension must match.
28808 (LLD->getExtensionType() != RLD->getExtensionType() &&
28809 // The only exception is if one of the extensions is anyext.
28810 LLD->getExtensionType() != ISD::EXTLOAD &&
28811 RLD->getExtensionType() != ISD::EXTLOAD) ||
28812 // FIXME: this discards src value information. This is
28813 // over-conservative. It would be beneficial to be able to remember
28814 // both potential memory locations. Since we are discarding
28815 // src value info, don't do the transformation if the memory
28816 // locations are not in the default address space.
28817 LLD->getPointerInfo().getAddrSpace() != 0 ||
28818 RLD->getPointerInfo().getAddrSpace() != 0 ||
28819 // We can't produce a CMOV of a TargetFrameIndex since we won't
28820 // generate the address generation required.
28823 !TLI.isOperationLegalOrCustom(TheSelect->getOpcode(),
28824 LLD->getBasePtr().getValueType()))
28825 return false;
28826
28827 // The loads must not depend on one another.
28828 if (LLD->isPredecessorOf(RLD) || RLD->isPredecessorOf(LLD))
28829 return false;
28830
28831 // Check that the select condition doesn't reach either load. If so,
28832 // folding this will induce a cycle into the DAG. If not, this is safe to
28833 // xform, so create a select of the addresses.
28834
28835 SmallPtrSet<const SDNode *, 32> Visited;
28837
28838 // Always fail if LLD and RLD are not independent. TheSelect is a
28839 // predecessor to all Nodes in question so we need not search past it.
28840
28841 Visited.insert(TheSelect);
28842 Worklist.push_back(LLD);
28843 Worklist.push_back(RLD);
28844
28845 if (SDNode::hasPredecessorHelper(LLD, Visited, Worklist) ||
28846 SDNode::hasPredecessorHelper(RLD, Visited, Worklist))
28847 return false;
28848
28849 SDValue Addr;
28850 if (TheSelect->getOpcode() == ISD::SELECT) {
28851 // We cannot do this optimization if any pair of {RLD, LLD} is a
28852 // predecessor to {RLD, LLD, CondNode}. As we've already compared the
28853 // Loads, we only need to check if CondNode is a successor to one of the
28854 // loads. We can further avoid this if there's no use of their chain
28855 // value.
28856 SDNode *CondNode = TheSelect->getOperand(0).getNode();
28857 Worklist.push_back(CondNode);
28858
28859 if ((LLD->hasAnyUseOfValue(1) &&
28860 SDNode::hasPredecessorHelper(LLD, Visited, Worklist)) ||
28861 (RLD->hasAnyUseOfValue(1) &&
28862 SDNode::hasPredecessorHelper(RLD, Visited, Worklist)))
28863 return false;
28864
28865 Addr = DAG.getSelect(SDLoc(TheSelect),
28866 LLD->getBasePtr().getValueType(),
28867 TheSelect->getOperand(0), LLD->getBasePtr(),
28868 RLD->getBasePtr());
28869 } else { // Otherwise SELECT_CC
28870 // We cannot do this optimization if any pair of {RLD, LLD} is a
28871 // predecessor to {RLD, LLD, CondLHS, CondRHS}. As we've already compared
28872 // the Loads, we only need to check if CondLHS/CondRHS is a successor to
28873 // one of the loads. We can further avoid this if there's no use of their
28874 // chain value.
28875
28876 SDNode *CondLHS = TheSelect->getOperand(0).getNode();
28877 SDNode *CondRHS = TheSelect->getOperand(1).getNode();
28878 Worklist.push_back(CondLHS);
28879 Worklist.push_back(CondRHS);
28880
28881 if ((LLD->hasAnyUseOfValue(1) &&
28882 SDNode::hasPredecessorHelper(LLD, Visited, Worklist)) ||
28883 (RLD->hasAnyUseOfValue(1) &&
28884 SDNode::hasPredecessorHelper(RLD, Visited, Worklist)))
28885 return false;
28886
28887 Addr = DAG.getNode(ISD::SELECT_CC, SDLoc(TheSelect),
28888 LLD->getBasePtr().getValueType(),
28889 TheSelect->getOperand(0),
28890 TheSelect->getOperand(1),
28891 LLD->getBasePtr(), RLD->getBasePtr(),
28892 TheSelect->getOperand(4));
28893 }
28894
28895 SDValue Load;
28896 // It is safe to replace the two loads if they have different alignments,
28897 // but the new load must be the minimum (most restrictive) alignment of the
28898 // inputs.
28899 Align Alignment = std::min(LLD->getAlign(), RLD->getAlign());
28900 MachineMemOperand::Flags MMOFlags = LLD->getMemOperand()->getFlags();
28901 if (!RLD->isInvariant())
28902 MMOFlags &= ~MachineMemOperand::MOInvariant;
28903 if (!RLD->isDereferenceable())
28904 MMOFlags &= ~MachineMemOperand::MODereferenceable;
28905 if (LLD->getExtensionType() == ISD::NON_EXTLOAD) {
28906 // FIXME: Discards pointer and AA info.
28907 Load = DAG.getLoad(TheSelect->getValueType(0), SDLoc(TheSelect),
28908 LLD->getChain(), Addr, MachinePointerInfo(), Alignment,
28909 MMOFlags);
28910 } else {
28911 // FIXME: Discards pointer and AA info.
28912 Load = DAG.getExtLoad(
28914 : LLD->getExtensionType(),
28915 SDLoc(TheSelect), TheSelect->getValueType(0), LLD->getChain(), Addr,
28916 MachinePointerInfo(), LLD->getMemoryVT(), Alignment, MMOFlags);
28917 }
28918
28919 // Users of the select now use the result of the load.
28920 CombineTo(TheSelect, Load);
28921
28922 // Users of the old loads now use the new load's chain. We know the
28923 // old-load value is dead now.
28924 CombineTo(LHS.getNode(), Load.getValue(0), Load.getValue(1));
28925 CombineTo(RHS.getNode(), Load.getValue(0), Load.getValue(1));
28926 return true;
28927 }
28928
28929 return false;
28930}
28931
28932/// Try to fold an expression of the form (N0 cond N1) ? N2 : N3 to a shift and
28933/// bitwise 'and'.
28934SDValue DAGCombiner::foldSelectCCToShiftAnd(const SDLoc &DL, SDValue N0,
28935 SDValue N1, SDValue N2, SDValue N3,
28936 ISD::CondCode CC) {
28937 // If this is a select where the false operand is zero and the compare is a
28938 // check of the sign bit, see if we can perform the "gzip trick":
28939 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
28940 // select_cc setgt X, 0, A, 0 -> and (not (sra X, size(X)-1)), A
28941 EVT XType = N0.getValueType();
28942 EVT AType = N2.getValueType();
28943 if (!isNullConstant(N3) || !XType.bitsGE(AType))
28944 return SDValue();
28945
28946 // If the comparison is testing for a positive value, we have to invert
28947 // the sign bit mask, so only do that transform if the target has a bitwise
28948 // 'and not' instruction (the invert is free).
28949 if (CC == ISD::SETGT && TLI.hasAndNot(N2)) {
28950 // (X > -1) ? A : 0
28951 // (X > 0) ? X : 0 <-- This is canonical signed max.
28952 if (!(isAllOnesConstant(N1) || (isNullConstant(N1) && N0 == N2)))
28953 return SDValue();
28954 } else if (CC == ISD::SETLT) {
28955 // (X < 0) ? A : 0
28956 // (X < 1) ? X : 0 <-- This is un-canonicalized signed min.
28957 if (!(isNullConstant(N1) || (isOneConstant(N1) && N0 == N2)))
28958 return SDValue();
28959 } else {
28960 return SDValue();
28961 }
28962
28963 // and (sra X, size(X)-1), A -> "and (srl X, C2), A" iff A is a single-bit
28964 // constant.
28965 auto *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
28966 if (N2C && ((N2C->getAPIntValue() & (N2C->getAPIntValue() - 1)) == 0)) {
28967 unsigned ShCt = XType.getSizeInBits() - N2C->getAPIntValue().logBase2() - 1;
28968 if (!TLI.shouldAvoidTransformToShift(XType, ShCt)) {
28969 SDValue ShiftAmt = DAG.getShiftAmountConstant(ShCt, XType, DL);
28970 SDValue Shift = DAG.getNode(ISD::SRL, DL, XType, N0, ShiftAmt);
28971 AddToWorklist(Shift.getNode());
28972
28973 if (XType.bitsGT(AType)) {
28974 Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
28975 AddToWorklist(Shift.getNode());
28976 }
28977
28978 if (CC == ISD::SETGT)
28979 Shift = DAG.getNOT(DL, Shift, AType);
28980
28981 return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
28982 }
28983 }
28984
28985 unsigned ShCt = XType.getSizeInBits() - 1;
28986 if (TLI.shouldAvoidTransformToShift(XType, ShCt))
28987 return SDValue();
28988
28989 SDValue ShiftAmt = DAG.getShiftAmountConstant(ShCt, XType, DL);
28990 SDValue Shift = DAG.getNode(ISD::SRA, DL, XType, N0, ShiftAmt);
28991 AddToWorklist(Shift.getNode());
28992
28993 if (XType.bitsGT(AType)) {
28994 Shift = DAG.getNode(ISD::TRUNCATE, DL, AType, Shift);
28995 AddToWorklist(Shift.getNode());
28996 }
28997
28998 if (CC == ISD::SETGT)
28999 Shift = DAG.getNOT(DL, Shift, AType);
29000
29001 return DAG.getNode(ISD::AND, DL, AType, Shift, N2);
29002}
29003
29004// Fold select(cc, binop(), binop()) -> binop(select(), select()) etc.
29005SDValue DAGCombiner::foldSelectOfBinops(SDNode *N) {
29006 SDValue N0 = N->getOperand(0);
29007 SDValue N1 = N->getOperand(1);
29008 SDValue N2 = N->getOperand(2);
29009 SDLoc DL(N);
29010
29011 unsigned BinOpc = N1.getOpcode();
29012 if (!TLI.isBinOp(BinOpc) || (N2.getOpcode() != BinOpc) ||
29013 (N1.getResNo() != N2.getResNo()))
29014 return SDValue();
29015
29016 // The use checks are intentionally on SDNode because we may be dealing
29017 // with opcodes that produce more than one SDValue.
29018 // TODO: Do we really need to check N0 (the condition operand of the select)?
29019 // But removing that clause could cause an infinite loop...
29020 if (!N0->hasOneUse() || !N1->hasOneUse() || !N2->hasOneUse())
29021 return SDValue();
29022
29023 // Binops may include opcodes that return multiple values, so all values
29024 // must be created/propagated from the newly created binops below.
29025 SDVTList OpVTs = N1->getVTList();
29026
29027 // Fold select(cond, binop(x, y), binop(z, y))
29028 // --> binop(select(cond, x, z), y)
29029 if (N1.getOperand(1) == N2.getOperand(1)) {
29030 SDValue N10 = N1.getOperand(0);
29031 SDValue N20 = N2.getOperand(0);
29032 SDValue NewSel = DAG.getSelect(DL, N10.getValueType(), N0, N10, N20);
29033 SDNodeFlags Flags = N1->getFlags() & N2->getFlags();
29034 SDValue NewBinOp =
29035 DAG.getNode(BinOpc, DL, OpVTs, {NewSel, N1.getOperand(1)}, Flags);
29036 return SDValue(NewBinOp.getNode(), N1.getResNo());
29037 }
29038
29039 // Fold select(cond, binop(x, y), binop(x, z))
29040 // --> binop(x, select(cond, y, z))
29041 if (N1.getOperand(0) == N2.getOperand(0)) {
29042 SDValue N11 = N1.getOperand(1);
29043 SDValue N21 = N2.getOperand(1);
29044 // Second op VT might be different (e.g. shift amount type)
29045 if (N11.getValueType() == N21.getValueType()) {
29046 SDValue NewSel = DAG.getSelect(DL, N11.getValueType(), N0, N11, N21);
29047 SDNodeFlags Flags = N1->getFlags() & N2->getFlags();
29048 SDValue NewBinOp =
29049 DAG.getNode(BinOpc, DL, OpVTs, {N1.getOperand(0), NewSel}, Flags);
29050 return SDValue(NewBinOp.getNode(), N1.getResNo());
29051 }
29052 }
29053
29054 // TODO: Handle isCommutativeBinOp patterns as well?
29055 return SDValue();
29056}
29057
29058// Transform (fneg/fabs (bitconvert x)) to avoid loading constant pool values.
29059SDValue DAGCombiner::foldSignChangeInBitcast(SDNode *N) {
29060 SDValue N0 = N->getOperand(0);
29061 EVT VT = N->getValueType(0);
29062 bool IsFabs = N->getOpcode() == ISD::FABS;
29063 bool IsFree = IsFabs ? TLI.isFAbsFree(VT) : TLI.isFNegFree(VT);
29064
29065 if (IsFree || N0.getOpcode() != ISD::BITCAST || !N0.hasOneUse())
29066 return SDValue();
29067
29068 SDValue Int = N0.getOperand(0);
29069 EVT IntVT = Int.getValueType();
29070
29071 // The operand to cast should be integer.
29072 if (!IntVT.isInteger() || IntVT.isVector())
29073 return SDValue();
29074
29075 // (fneg (bitconvert x)) -> (bitconvert (xor x sign))
29076 // (fabs (bitconvert x)) -> (bitconvert (and x ~sign))
29077 APInt SignMask;
29078 if (N0.getValueType().isVector()) {
29079 // For vector, create a sign mask (0x80...) or its inverse (for fabs,
29080 // 0x7f...) per element and splat it.
29082 if (IsFabs)
29083 SignMask = ~SignMask;
29084 SignMask = APInt::getSplat(IntVT.getSizeInBits(), SignMask);
29085 } else {
29086 // For scalar, just use the sign mask (0x80... or the inverse, 0x7f...)
29087 SignMask = APInt::getSignMask(IntVT.getSizeInBits());
29088 if (IsFabs)
29089 SignMask = ~SignMask;
29090 }
29091 SDLoc DL(N0);
29092 Int = DAG.getNode(IsFabs ? ISD::AND : ISD::XOR, DL, IntVT, Int,
29093 DAG.getConstant(SignMask, DL, IntVT));
29094 AddToWorklist(Int.getNode());
29095 return DAG.getBitcast(VT, Int);
29096}
29097
29098/// Turn "(a cond b) ? 1.0f : 2.0f" into "load (tmp + ((a cond b) ? 0 : 4)"
29099/// where "tmp" is a constant pool entry containing an array with 1.0 and 2.0
29100/// in it. This may be a win when the constant is not otherwise available
29101/// because it replaces two constant pool loads with one.
29102SDValue DAGCombiner::convertSelectOfFPConstantsToLoadOffset(
29103 const SDLoc &DL, SDValue N0, SDValue N1, SDValue N2, SDValue N3,
29104 ISD::CondCode CC) {
29106 return SDValue();
29107
29108 // If we are before legalize types, we want the other legalization to happen
29109 // first (for example, to avoid messing with soft float).
29110 auto *TV = dyn_cast<ConstantFPSDNode>(N2);
29111 auto *FV = dyn_cast<ConstantFPSDNode>(N3);
29112 EVT VT = N2.getValueType();
29113 if (!TV || !FV || !TLI.isTypeLegal(VT))
29114 return SDValue();
29115
29116 // If a constant can be materialized without loads, this does not make sense.
29118 TLI.isFPImmLegal(TV->getValueAPF(), TV->getValueType(0), ForCodeSize) ||
29119 TLI.isFPImmLegal(FV->getValueAPF(), FV->getValueType(0), ForCodeSize))
29120 return SDValue();
29121
29122 // If both constants have multiple uses, then we won't need to do an extra
29123 // load. The values are likely around in registers for other users.
29124 if (!TV->hasOneUse() && !FV->hasOneUse())
29125 return SDValue();
29126
29127 Constant *Elts[] = { const_cast<ConstantFP*>(FV->getConstantFPValue()),
29128 const_cast<ConstantFP*>(TV->getConstantFPValue()) };
29129 Type *FPTy = Elts[0]->getType();
29130 const DataLayout &TD = DAG.getDataLayout();
29131
29132 // Create a ConstantArray of the two constants.
29133 Constant *CA = ConstantArray::get(ArrayType::get(FPTy, 2), Elts);
29134 SDValue CPIdx = DAG.getConstantPool(CA, TLI.getPointerTy(DAG.getDataLayout()),
29135 TD.getPrefTypeAlign(FPTy));
29136 Align Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlign();
29137
29138 // Get offsets to the 0 and 1 elements of the array, so we can select between
29139 // them.
29140 SDValue Zero = DAG.getIntPtrConstant(0, DL);
29141 unsigned EltSize = (unsigned)TD.getTypeAllocSize(Elts[0]->getType());
29142 SDValue One = DAG.getIntPtrConstant(EltSize, SDLoc(FV));
29143 SDValue Cond =
29144 DAG.getSetCC(DL, getSetCCResultType(N0.getValueType()), N0, N1, CC);
29145 AddToWorklist(Cond.getNode());
29146 SDValue CstOffset = DAG.getSelect(DL, Zero.getValueType(), Cond, One, Zero);
29147 AddToWorklist(CstOffset.getNode());
29148 CPIdx = DAG.getNode(ISD::ADD, DL, CPIdx.getValueType(), CPIdx, CstOffset);
29149 AddToWorklist(CPIdx.getNode());
29150 return DAG.getLoad(TV->getValueType(0), DL, DAG.getEntryNode(), CPIdx,
29152 DAG.getMachineFunction()), Alignment);
29153}
29154
29155/// Simplify an expression of the form (N0 cond N1) ? N2 : N3
29156/// where 'cond' is the comparison specified by CC.
29157SDValue DAGCombiner::SimplifySelectCC(const SDLoc &DL, SDValue N0, SDValue N1,
29158 SDValue N2, SDValue N3, ISD::CondCode CC,
29159 bool NotExtCompare) {
29160 // (x ? y : y) -> y.
29161 if (N2 == N3) return N2;
29162
29163 EVT CmpOpVT = N0.getValueType();
29164 EVT CmpResVT = getSetCCResultType(CmpOpVT);
29165 EVT VT = N2.getValueType();
29166 auto *N1C = dyn_cast<ConstantSDNode>(N1.getNode());
29167 auto *N2C = dyn_cast<ConstantSDNode>(N2.getNode());
29168 auto *N3C = dyn_cast<ConstantSDNode>(N3.getNode());
29169
29170 // Determine if the condition we're dealing with is constant.
29171 if (SDValue SCC = DAG.FoldSetCC(CmpResVT, N0, N1, CC, DL)) {
29172 AddToWorklist(SCC.getNode());
29173 if (auto *SCCC = dyn_cast<ConstantSDNode>(SCC)) {
29174 // fold select_cc true, x, y -> x
29175 // fold select_cc false, x, y -> y
29176 return !(SCCC->isZero()) ? N2 : N3;
29177 }
29178 }
29179
29180 if (SDValue V =
29181 convertSelectOfFPConstantsToLoadOffset(DL, N0, N1, N2, N3, CC))
29182 return V;
29183
29184 if (SDValue V = foldSelectCCToShiftAnd(DL, N0, N1, N2, N3, CC))
29185 return V;
29186
29187 // fold (select_cc seteq (and x, y), 0, 0, A) -> (and (sra (shl x)) A)
29188 // where y is has a single bit set.
29189 // A plaintext description would be, we can turn the SELECT_CC into an AND
29190 // when the condition can be materialized as an all-ones register. Any
29191 // single bit-test can be materialized as an all-ones register with
29192 // shift-left and shift-right-arith.
29193 if (CC == ISD::SETEQ && N0->getOpcode() == ISD::AND &&
29194 N0->getValueType(0) == VT && isNullConstant(N1) && isNullConstant(N2)) {
29195 SDValue AndLHS = N0->getOperand(0);
29196 auto *ConstAndRHS = dyn_cast<ConstantSDNode>(N0->getOperand(1));
29197 if (ConstAndRHS && ConstAndRHS->getAPIntValue().popcount() == 1) {
29198 // Shift the tested bit over the sign bit.
29199 const APInt &AndMask = ConstAndRHS->getAPIntValue();
29200 if (TLI.shouldFoldSelectWithSingleBitTest(VT, AndMask)) {
29201 unsigned ShCt = AndMask.getBitWidth() - 1;
29202 SDValue ShlAmt = DAG.getShiftAmountConstant(AndMask.countl_zero(), VT,
29203 SDLoc(AndLHS));
29204 SDValue Shl = DAG.getNode(ISD::SHL, SDLoc(N0), VT, AndLHS, ShlAmt);
29205
29206 // Now arithmetic right shift it all the way over, so the result is
29207 // either all-ones, or zero.
29208 SDValue ShrAmt = DAG.getShiftAmountConstant(ShCt, VT, SDLoc(Shl));
29209 SDValue Shr = DAG.getNode(ISD::SRA, SDLoc(N0), VT, Shl, ShrAmt);
29210
29211 return DAG.getNode(ISD::AND, DL, VT, Shr, N3);
29212 }
29213 }
29214 }
29215
29216 // fold select C, 16, 0 -> shl C, 4
29217 bool Fold = N2C && isNullConstant(N3) && N2C->getAPIntValue().isPowerOf2();
29218 bool Swap = N3C && isNullConstant(N2) && N3C->getAPIntValue().isPowerOf2();
29219
29220 if ((Fold || Swap) &&
29221 TLI.getBooleanContents(CmpOpVT) ==
29223 (!LegalOperations || TLI.isOperationLegal(ISD::SETCC, CmpOpVT)) &&
29225
29226 if (Swap) {
29227 CC = ISD::getSetCCInverse(CC, CmpOpVT);
29228 std::swap(N2C, N3C);
29229 }
29230
29231 // If the caller doesn't want us to simplify this into a zext of a compare,
29232 // don't do it.
29233 if (NotExtCompare && N2C->isOne())
29234 return SDValue();
29235
29236 SDValue Temp, SCC;
29237 // zext (setcc n0, n1)
29238 if (LegalTypes) {
29239 SCC = DAG.getSetCC(DL, CmpResVT, N0, N1, CC);
29240 Temp = DAG.getZExtOrTrunc(SCC, SDLoc(N2), VT);
29241 } else {
29242 SCC = DAG.getSetCC(SDLoc(N0), MVT::i1, N0, N1, CC);
29243 Temp = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N2), VT, SCC);
29244 }
29245
29246 AddToWorklist(SCC.getNode());
29247 AddToWorklist(Temp.getNode());
29248
29249 if (N2C->isOne())
29250 return Temp;
29251
29252 unsigned ShCt = N2C->getAPIntValue().logBase2();
29253 if (TLI.shouldAvoidTransformToShift(VT, ShCt))
29254 return SDValue();
29255
29256 // shl setcc result by log2 n2c
29257 return DAG.getNode(
29258 ISD::SHL, DL, N2.getValueType(), Temp,
29259 DAG.getShiftAmountConstant(ShCt, N2.getValueType(), SDLoc(Temp)));
29260 }
29261
29262 // select_cc seteq X, 0, sizeof(X), ctlz(X) -> ctlz(X)
29263 // select_cc seteq X, 0, sizeof(X), ctlz_zero_undef(X) -> ctlz(X)
29264 // select_cc seteq X, 0, sizeof(X), cttz(X) -> cttz(X)
29265 // select_cc seteq X, 0, sizeof(X), cttz_zero_undef(X) -> cttz(X)
29266 // select_cc setne X, 0, ctlz(X), sizeof(X) -> ctlz(X)
29267 // select_cc setne X, 0, ctlz_zero_undef(X), sizeof(X) -> ctlz(X)
29268 // select_cc setne X, 0, cttz(X), sizeof(X) -> cttz(X)
29269 // select_cc setne X, 0, cttz_zero_undef(X), sizeof(X) -> cttz(X)
29270 if (N1C && N1C->isZero() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
29271 SDValue ValueOnZero = N2;
29272 SDValue Count = N3;
29273 // If the condition is NE instead of E, swap the operands.
29274 if (CC == ISD::SETNE)
29275 std::swap(ValueOnZero, Count);
29276 // Check if the value on zero is a constant equal to the bits in the type.
29277 if (auto *ValueOnZeroC = dyn_cast<ConstantSDNode>(ValueOnZero)) {
29278 if (ValueOnZeroC->getAPIntValue() == VT.getSizeInBits()) {
29279 // If the other operand is cttz/cttz_zero_undef of N0, and cttz is
29280 // legal, combine to just cttz.
29281 if ((Count.getOpcode() == ISD::CTTZ ||
29282 Count.getOpcode() == ISD::CTTZ_ZERO_UNDEF) &&
29283 N0 == Count.getOperand(0) &&
29284 (!LegalOperations || TLI.isOperationLegal(ISD::CTTZ, VT)))
29285 return DAG.getNode(ISD::CTTZ, DL, VT, N0);
29286 // If the other operand is ctlz/ctlz_zero_undef of N0, and ctlz is
29287 // legal, combine to just ctlz.
29288 if ((Count.getOpcode() == ISD::CTLZ ||
29289 Count.getOpcode() == ISD::CTLZ_ZERO_UNDEF) &&
29290 N0 == Count.getOperand(0) &&
29291 (!LegalOperations || TLI.isOperationLegal(ISD::CTLZ, VT)))
29292 return DAG.getNode(ISD::CTLZ, DL, VT, N0);
29293 }
29294 }
29295 }
29296
29297 // Fold select_cc setgt X, -1, C, ~C -> xor (ashr X, BW-1), C
29298 // Fold select_cc setlt X, 0, C, ~C -> xor (ashr X, BW-1), ~C
29299 if (!NotExtCompare && N1C && N2C && N3C &&
29300 N2C->getAPIntValue() == ~N3C->getAPIntValue() &&
29301 ((N1C->isAllOnes() && CC == ISD::SETGT) ||
29302 (N1C->isZero() && CC == ISD::SETLT)) &&
29303 !TLI.shouldAvoidTransformToShift(VT, CmpOpVT.getScalarSizeInBits() - 1)) {
29304 SDValue ASHR =
29305 DAG.getNode(ISD::SRA, DL, CmpOpVT, N0,
29307 CmpOpVT.getScalarSizeInBits() - 1, CmpOpVT, DL));
29308 return DAG.getNode(ISD::XOR, DL, VT, DAG.getSExtOrTrunc(ASHR, DL, VT),
29309 DAG.getSExtOrTrunc(CC == ISD::SETLT ? N3 : N2, DL, VT));
29310 }
29311
29312 // Fold sign pattern select_cc setgt X, -1, 1, -1 -> or (ashr X, BW-1), 1
29313 if (CC == ISD::SETGT && N1C && N2C && N3C && N1C->isAllOnes() &&
29314 N2C->isOne() && N3C->isAllOnes() &&
29315 !TLI.shouldAvoidTransformToShift(CmpOpVT,
29316 CmpOpVT.getScalarSizeInBits() - 1)) {
29317 SDValue ASHR =
29318 DAG.getNode(ISD::SRA, DL, CmpOpVT, N0,
29320 CmpOpVT.getScalarSizeInBits() - 1, CmpOpVT, DL));
29321 return DAG.getNode(ISD::OR, DL, VT, DAG.getSExtOrTrunc(ASHR, DL, VT),
29322 DAG.getConstant(1, DL, VT));
29323 }
29324
29325 if (SDValue S = PerformMinMaxFpToSatCombine(N0, N1, N2, N3, CC, DAG))
29326 return S;
29327 if (SDValue S = PerformUMinFpToSatCombine(N0, N1, N2, N3, CC, DAG))
29328 return S;
29329 if (SDValue ABD = foldSelectToABD(N0, N1, N2, N3, CC, DL))
29330 return ABD;
29331
29332 return SDValue();
29333}
29334
29336 const TargetLowering &TLI) {
29337 // Match a pattern such as:
29338 // (X | (X >> C0) | (X >> C1) | ...) & Mask
29339 // This extracts contiguous parts of X and ORs them together before comparing.
29340 // We can optimize this so that we directly check (X & SomeMask) instead,
29341 // eliminating the shifts.
29342
29343 EVT VT = Root.getValueType();
29344
29345 // TODO: Support vectors?
29346 if (!VT.isScalarInteger() || Root.getOpcode() != ISD::AND)
29347 return SDValue();
29348
29349 SDValue N0 = Root.getOperand(0);
29350 SDValue N1 = Root.getOperand(1);
29351
29352 if (N0.getOpcode() != ISD::OR || !isa<ConstantSDNode>(N1))
29353 return SDValue();
29354
29355 APInt RootMask = cast<ConstantSDNode>(N1)->getAsAPIntVal();
29356
29357 SDValue Src;
29358 const auto IsSrc = [&](SDValue V) {
29359 if (!Src) {
29360 Src = V;
29361 return true;
29362 }
29363
29364 return Src == V;
29365 };
29366
29367 SmallVector<SDValue> Worklist = {N0};
29368 APInt PartsMask(VT.getSizeInBits(), 0);
29369 while (!Worklist.empty()) {
29370 SDValue V = Worklist.pop_back_val();
29371 if (!V.hasOneUse() && (Src && Src != V))
29372 return SDValue();
29373
29374 if (V.getOpcode() == ISD::OR) {
29375 Worklist.push_back(V.getOperand(0));
29376 Worklist.push_back(V.getOperand(1));
29377 continue;
29378 }
29379
29380 if (V.getOpcode() == ISD::SRL) {
29381 SDValue ShiftSrc = V.getOperand(0);
29382 SDValue ShiftAmt = V.getOperand(1);
29383
29384 if (!IsSrc(ShiftSrc) || !isa<ConstantSDNode>(ShiftAmt))
29385 return SDValue();
29386
29387 auto ShiftAmtVal = cast<ConstantSDNode>(ShiftAmt)->getAsZExtVal();
29388 if (ShiftAmtVal > RootMask.getBitWidth())
29389 return SDValue();
29390
29391 PartsMask |= (RootMask << ShiftAmtVal);
29392 continue;
29393 }
29394
29395 if (IsSrc(V)) {
29396 PartsMask |= RootMask;
29397 continue;
29398 }
29399
29400 return SDValue();
29401 }
29402
29403 if (!Src)
29404 return SDValue();
29405
29406 SDLoc DL(Root);
29407 return DAG.getNode(ISD::AND, DL, VT,
29408 {Src, DAG.getConstant(PartsMask, DL, VT)});
29409}
29410
29411/// This is a stub for TargetLowering::SimplifySetCC.
29412SDValue DAGCombiner::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
29413 ISD::CondCode Cond, const SDLoc &DL,
29414 bool foldBooleans) {
29415 TargetLowering::DAGCombinerInfo
29416 DagCombineInfo(DAG, Level, false, this);
29417 if (SDValue C =
29418 TLI.SimplifySetCC(VT, N0, N1, Cond, foldBooleans, DagCombineInfo, DL))
29419 return C;
29420
29422 isNullConstant(N1)) {
29423
29424 if (SDValue Res = matchMergedBFX(N0, DAG, TLI))
29425 return DAG.getSetCC(DL, VT, Res, N1, Cond);
29426 }
29427
29428 return SDValue();
29429}
29430
29431/// Given an ISD::SDIV node expressing a divide by constant, return
29432/// a DAG expression to select that will generate the same value by multiplying
29433/// by a magic number.
29434/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
29435SDValue DAGCombiner::BuildSDIV(SDNode *N) {
29436 // when optimising for minimum size, we don't want to expand a div to a mul
29437 // and a shift.
29439 return SDValue();
29440
29442 if (SDValue S = TLI.BuildSDIV(N, DAG, LegalOperations, LegalTypes, Built)) {
29443 for (SDNode *N : Built)
29444 AddToWorklist(N);
29445 return S;
29446 }
29447
29448 return SDValue();
29449}
29450
29451/// Given an ISD::SDIV node expressing a divide by constant power of 2, return a
29452/// DAG expression that will generate the same value by right shifting.
29453SDValue DAGCombiner::BuildSDIVPow2(SDNode *N) {
29454 ConstantSDNode *C = isConstOrConstSplat(N->getOperand(1));
29455 if (!C)
29456 return SDValue();
29457
29458 // Avoid division by zero.
29459 if (C->isZero())
29460 return SDValue();
29461
29463 if (SDValue S = TLI.BuildSDIVPow2(N, C->getAPIntValue(), DAG, Built)) {
29464 for (SDNode *N : Built)
29465 AddToWorklist(N);
29466 return S;
29467 }
29468
29469 return SDValue();
29470}
29471
29472/// Given an ISD::UDIV node expressing a divide by constant, return a DAG
29473/// expression that will generate the same value by multiplying by a magic
29474/// number.
29475/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
29476SDValue DAGCombiner::BuildUDIV(SDNode *N) {
29477 // when optimising for minimum size, we don't want to expand a div to a mul
29478 // and a shift.
29480 return SDValue();
29481
29483 if (SDValue S = TLI.BuildUDIV(N, DAG, LegalOperations, LegalTypes, Built)) {
29484 for (SDNode *N : Built)
29485 AddToWorklist(N);
29486 return S;
29487 }
29488
29489 return SDValue();
29490}
29491
29492/// Given an ISD::SREM node expressing a remainder by constant power of 2,
29493/// return a DAG expression that will generate the same value.
29494SDValue DAGCombiner::BuildSREMPow2(SDNode *N) {
29495 ConstantSDNode *C = isConstOrConstSplat(N->getOperand(1));
29496 if (!C)
29497 return SDValue();
29498
29499 // Avoid division by zero.
29500 if (C->isZero())
29501 return SDValue();
29502
29504 if (SDValue S = TLI.BuildSREMPow2(N, C->getAPIntValue(), DAG, Built)) {
29505 for (SDNode *N : Built)
29506 AddToWorklist(N);
29507 return S;
29508 }
29509
29510 return SDValue();
29511}
29512
29513// This is basically just a port of takeLog2 from InstCombineMulDivRem.cpp
29514//
29515// Returns the node that represents `Log2(Op)`. This may create a new node. If
29516// we are unable to compute `Log2(Op)` its return `SDValue()`.
29517//
29518// All nodes will be created at `DL` and the output will be of type `VT`.
29519//
29520// This will only return `Log2(Op)` if we can prove `Op` is non-zero. Set
29521// `AssumeNonZero` if this function should simply assume (not require proving
29522// `Op` is non-zero).
29524 SDValue Op, unsigned Depth,
29525 bool AssumeNonZero) {
29526 assert(VT.isInteger() && "Only integer types are supported!");
29527
29528 auto PeekThroughCastsAndTrunc = [](SDValue V) {
29529 while (true) {
29530 switch (V.getOpcode()) {
29531 case ISD::TRUNCATE:
29532 case ISD::ZERO_EXTEND:
29533 V = V.getOperand(0);
29534 break;
29535 default:
29536 return V;
29537 }
29538 }
29539 };
29540
29541 if (VT.isScalableVector())
29542 return SDValue();
29543
29544 Op = PeekThroughCastsAndTrunc(Op);
29545
29546 // Helper for determining whether a value is a power-2 constant scalar or a
29547 // vector of such elements.
29548 SmallVector<APInt> Pow2Constants;
29549 auto IsPowerOfTwo = [&Pow2Constants](ConstantSDNode *C) {
29550 if (C->isZero() || C->isOpaque())
29551 return false;
29552 // TODO: We may also be able to support negative powers of 2 here.
29553 if (C->getAPIntValue().isPowerOf2()) {
29554 Pow2Constants.emplace_back(C->getAPIntValue());
29555 return true;
29556 }
29557 return false;
29558 };
29559
29560 if (ISD::matchUnaryPredicate(Op, IsPowerOfTwo)) {
29561 if (!VT.isVector())
29562 return DAG.getConstant(Pow2Constants.back().logBase2(), DL, VT);
29563 // We need to create a build vector
29564 if (Op.getOpcode() == ISD::SPLAT_VECTOR)
29565 return DAG.getSplat(VT, DL,
29566 DAG.getConstant(Pow2Constants.back().logBase2(), DL,
29567 VT.getScalarType()));
29568 SmallVector<SDValue> Log2Ops;
29569 for (const APInt &Pow2 : Pow2Constants)
29570 Log2Ops.emplace_back(
29571 DAG.getConstant(Pow2.logBase2(), DL, VT.getScalarType()));
29572 return DAG.getBuildVector(VT, DL, Log2Ops);
29573 }
29574
29575 if (Depth >= DAG.MaxRecursionDepth)
29576 return SDValue();
29577
29578 auto CastToVT = [&](EVT NewVT, SDValue ToCast) {
29579 // Peek through zero extend. We can't peek through truncates since this
29580 // function is called on a shift amount. We must ensure that all of the bits
29581 // above the original shift amount are zeroed by this function.
29582 while (ToCast.getOpcode() == ISD::ZERO_EXTEND)
29583 ToCast = ToCast.getOperand(0);
29584 EVT CurVT = ToCast.getValueType();
29585 if (NewVT == CurVT)
29586 return ToCast;
29587
29588 if (NewVT.getSizeInBits() == CurVT.getSizeInBits())
29589 return DAG.getBitcast(NewVT, ToCast);
29590
29591 return DAG.getZExtOrTrunc(ToCast, DL, NewVT);
29592 };
29593
29594 // log2(X << Y) -> log2(X) + Y
29595 if (Op.getOpcode() == ISD::SHL) {
29596 // 1 << Y and X nuw/nsw << Y are all non-zero.
29597 if (AssumeNonZero || Op->getFlags().hasNoUnsignedWrap() ||
29598 Op->getFlags().hasNoSignedWrap() || isOneConstant(Op.getOperand(0)))
29599 if (SDValue LogX = takeInexpensiveLog2(DAG, DL, VT, Op.getOperand(0),
29600 Depth + 1, AssumeNonZero))
29601 return DAG.getNode(ISD::ADD, DL, VT, LogX,
29602 CastToVT(VT, Op.getOperand(1)));
29603 }
29604
29605 // c ? X : Y -> c ? Log2(X) : Log2(Y)
29606 if ((Op.getOpcode() == ISD::SELECT || Op.getOpcode() == ISD::VSELECT) &&
29607 Op.hasOneUse()) {
29608 if (SDValue LogX = takeInexpensiveLog2(DAG, DL, VT, Op.getOperand(1),
29609 Depth + 1, AssumeNonZero))
29610 if (SDValue LogY = takeInexpensiveLog2(DAG, DL, VT, Op.getOperand(2),
29611 Depth + 1, AssumeNonZero))
29612 return DAG.getSelect(DL, VT, Op.getOperand(0), LogX, LogY);
29613 }
29614
29615 // log2(umin(X, Y)) -> umin(log2(X), log2(Y))
29616 // log2(umax(X, Y)) -> umax(log2(X), log2(Y))
29617 if ((Op.getOpcode() == ISD::UMIN || Op.getOpcode() == ISD::UMAX) &&
29618 Op.hasOneUse()) {
29619 // Use AssumeNonZero as false here. Otherwise we can hit case where
29620 // log2(umax(X, Y)) != umax(log2(X), log2(Y)) (because overflow).
29621 if (SDValue LogX =
29622 takeInexpensiveLog2(DAG, DL, VT, Op.getOperand(0), Depth + 1,
29623 /*AssumeNonZero*/ false))
29624 if (SDValue LogY =
29625 takeInexpensiveLog2(DAG, DL, VT, Op.getOperand(1), Depth + 1,
29626 /*AssumeNonZero*/ false))
29627 return DAG.getNode(Op.getOpcode(), DL, VT, LogX, LogY);
29628 }
29629
29630 return SDValue();
29631}
29632
29633/// Determines the LogBase2 value for a non-null input value using the
29634/// transform: LogBase2(V) = (EltBits - 1) - ctlz(V).
29635SDValue DAGCombiner::BuildLogBase2(SDValue V, const SDLoc &DL,
29636 bool KnownNonZero, bool InexpensiveOnly,
29637 std::optional<EVT> OutVT) {
29638 EVT VT = OutVT ? *OutVT : V.getValueType();
29639 SDValue InexpensiveLogBase2 =
29640 takeInexpensiveLog2(DAG, DL, VT, V, /*Depth*/ 0, KnownNonZero);
29641 if (InexpensiveLogBase2 || InexpensiveOnly || !DAG.isKnownToBeAPowerOfTwo(V))
29642 return InexpensiveLogBase2;
29643
29644 SDValue Ctlz = DAG.getNode(ISD::CTLZ, DL, VT, V);
29645 SDValue Base = DAG.getConstant(VT.getScalarSizeInBits() - 1, DL, VT);
29646 SDValue LogBase2 = DAG.getNode(ISD::SUB, DL, VT, Base, Ctlz);
29647 return LogBase2;
29648}
29649
29650/// Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
29651/// For the reciprocal, we need to find the zero of the function:
29652/// F(X) = 1/X - A [which has a zero at X = 1/A]
29653/// =>
29654/// X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
29655/// does not require additional intermediate precision]
29656/// For the last iteration, put numerator N into it to gain more precision:
29657/// Result = N X_i + X_i (N - N A X_i)
29658SDValue DAGCombiner::BuildDivEstimate(SDValue N, SDValue Op,
29659 SDNodeFlags Flags) {
29660 if (LegalDAG)
29661 return SDValue();
29662
29663 // TODO: Handle extended types?
29664 EVT VT = Op.getValueType();
29665 if (VT.getScalarType() != MVT::f16 && VT.getScalarType() != MVT::f32 &&
29666 VT.getScalarType() != MVT::f64)
29667 return SDValue();
29668
29669 // If estimates are explicitly disabled for this function, we're done.
29670 MachineFunction &MF = DAG.getMachineFunction();
29671 int Enabled = TLI.getRecipEstimateDivEnabled(VT, MF);
29672 if (Enabled == TLI.ReciprocalEstimate::Disabled)
29673 return SDValue();
29674
29675 // Estimates may be explicitly enabled for this type with a custom number of
29676 // refinement steps.
29677 int Iterations = TLI.getDivRefinementSteps(VT, MF);
29678 if (SDValue Est = TLI.getRecipEstimate(Op, DAG, Enabled, Iterations)) {
29679 AddToWorklist(Est.getNode());
29680
29681 SDLoc DL(Op);
29682 if (Iterations) {
29683 SDValue FPOne = DAG.getConstantFP(1.0, DL, VT);
29684
29685 // Newton iterations: Est = Est + Est (N - Arg * Est)
29686 // If this is the last iteration, also multiply by the numerator.
29687 for (int i = 0; i < Iterations; ++i) {
29688 SDValue MulEst = Est;
29689
29690 if (i == Iterations - 1) {
29691 MulEst = DAG.getNode(ISD::FMUL, DL, VT, N, Est, Flags);
29692 AddToWorklist(MulEst.getNode());
29693 }
29694
29695 SDValue NewEst = DAG.getNode(ISD::FMUL, DL, VT, Op, MulEst, Flags);
29696 AddToWorklist(NewEst.getNode());
29697
29698 NewEst = DAG.getNode(ISD::FSUB, DL, VT,
29699 (i == Iterations - 1 ? N : FPOne), NewEst, Flags);
29700 AddToWorklist(NewEst.getNode());
29701
29702 NewEst = DAG.getNode(ISD::FMUL, DL, VT, Est, NewEst, Flags);
29703 AddToWorklist(NewEst.getNode());
29704
29705 Est = DAG.getNode(ISD::FADD, DL, VT, MulEst, NewEst, Flags);
29706 AddToWorklist(Est.getNode());
29707 }
29708 } else {
29709 // If no iterations are available, multiply with N.
29710 Est = DAG.getNode(ISD::FMUL, DL, VT, Est, N, Flags);
29711 AddToWorklist(Est.getNode());
29712 }
29713
29714 return Est;
29715 }
29716
29717 return SDValue();
29718}
29719
29720/// Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
29721/// For the reciprocal sqrt, we need to find the zero of the function:
29722/// F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
29723/// =>
29724/// X_{i+1} = X_i (1.5 - A X_i^2 / 2)
29725/// As a result, we precompute A/2 prior to the iteration loop.
29726SDValue DAGCombiner::buildSqrtNROneConst(SDValue Arg, SDValue Est,
29727 unsigned Iterations,
29728 SDNodeFlags Flags, bool Reciprocal) {
29729 EVT VT = Arg.getValueType();
29730 SDLoc DL(Arg);
29731 SDValue ThreeHalves = DAG.getConstantFP(1.5, DL, VT);
29732
29733 // We now need 0.5 * Arg which we can write as (1.5 * Arg - Arg) so that
29734 // this entire sequence requires only one FP constant.
29735 SDValue HalfArg = DAG.getNode(ISD::FMUL, DL, VT, ThreeHalves, Arg, Flags);
29736 HalfArg = DAG.getNode(ISD::FSUB, DL, VT, HalfArg, Arg, Flags);
29737
29738 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
29739 for (unsigned i = 0; i < Iterations; ++i) {
29740 SDValue NewEst = DAG.getNode(ISD::FMUL, DL, VT, Est, Est, Flags);
29741 NewEst = DAG.getNode(ISD::FMUL, DL, VT, HalfArg, NewEst, Flags);
29742 NewEst = DAG.getNode(ISD::FSUB, DL, VT, ThreeHalves, NewEst, Flags);
29743 Est = DAG.getNode(ISD::FMUL, DL, VT, Est, NewEst, Flags);
29744 }
29745
29746 // If non-reciprocal square root is requested, multiply the result by Arg.
29747 if (!Reciprocal)
29748 Est = DAG.getNode(ISD::FMUL, DL, VT, Est, Arg, Flags);
29749
29750 return Est;
29751}
29752
29753/// Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
29754/// For the reciprocal sqrt, we need to find the zero of the function:
29755/// F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
29756/// =>
29757/// X_{i+1} = (-0.5 * X_i) * (A * X_i * X_i + (-3.0))
29758SDValue DAGCombiner::buildSqrtNRTwoConst(SDValue Arg, SDValue Est,
29759 unsigned Iterations,
29760 SDNodeFlags Flags, bool Reciprocal) {
29761 EVT VT = Arg.getValueType();
29762 SDLoc DL(Arg);
29763 SDValue MinusThree = DAG.getConstantFP(-3.0, DL, VT);
29764 SDValue MinusHalf = DAG.getConstantFP(-0.5, DL, VT);
29765
29766 // This routine must enter the loop below to work correctly
29767 // when (Reciprocal == false).
29768 assert(Iterations > 0);
29769
29770 // Newton iterations for reciprocal square root:
29771 // E = (E * -0.5) * ((A * E) * E + -3.0)
29772 for (unsigned i = 0; i < Iterations; ++i) {
29773 SDValue AE = DAG.getNode(ISD::FMUL, DL, VT, Arg, Est, Flags);
29774 SDValue AEE = DAG.getNode(ISD::FMUL, DL, VT, AE, Est, Flags);
29775 SDValue RHS = DAG.getNode(ISD::FADD, DL, VT, AEE, MinusThree, Flags);
29776
29777 // When calculating a square root at the last iteration build:
29778 // S = ((A * E) * -0.5) * ((A * E) * E + -3.0)
29779 // (notice a common subexpression)
29780 SDValue LHS;
29781 if (Reciprocal || (i + 1) < Iterations) {
29782 // RSQRT: LHS = (E * -0.5)
29783 LHS = DAG.getNode(ISD::FMUL, DL, VT, Est, MinusHalf, Flags);
29784 } else {
29785 // SQRT: LHS = (A * E) * -0.5
29786 LHS = DAG.getNode(ISD::FMUL, DL, VT, AE, MinusHalf, Flags);
29787 }
29788
29789 Est = DAG.getNode(ISD::FMUL, DL, VT, LHS, RHS, Flags);
29790 }
29791
29792 return Est;
29793}
29794
29795/// Build code to calculate either rsqrt(Op) or sqrt(Op). In the latter case
29796/// Op*rsqrt(Op) is actually computed, so additional postprocessing is needed if
29797/// Op can be zero.
29798SDValue DAGCombiner::buildSqrtEstimateImpl(SDValue Op, SDNodeFlags Flags,
29799 bool Reciprocal) {
29800 if (LegalDAG)
29801 return SDValue();
29802
29803 // TODO: Handle extended types?
29804 EVT VT = Op.getValueType();
29805 if (VT.getScalarType() != MVT::f16 && VT.getScalarType() != MVT::f32 &&
29806 VT.getScalarType() != MVT::f64)
29807 return SDValue();
29808
29809 // If estimates are explicitly disabled for this function, we're done.
29810 MachineFunction &MF = DAG.getMachineFunction();
29811 int Enabled = TLI.getRecipEstimateSqrtEnabled(VT, MF);
29812 if (Enabled == TLI.ReciprocalEstimate::Disabled)
29813 return SDValue();
29814
29815 // Estimates may be explicitly enabled for this type with a custom number of
29816 // refinement steps.
29817 int Iterations = TLI.getSqrtRefinementSteps(VT, MF);
29818
29819 bool UseOneConstNR = false;
29820 if (SDValue Est =
29821 TLI.getSqrtEstimate(Op, DAG, Enabled, Iterations, UseOneConstNR,
29822 Reciprocal)) {
29823 AddToWorklist(Est.getNode());
29824
29825 if (Iterations > 0)
29826 Est = UseOneConstNR
29827 ? buildSqrtNROneConst(Op, Est, Iterations, Flags, Reciprocal)
29828 : buildSqrtNRTwoConst(Op, Est, Iterations, Flags, Reciprocal);
29829 if (!Reciprocal) {
29830 SDLoc DL(Op);
29831 // Try the target specific test first.
29832 SDValue Test = TLI.getSqrtInputTest(Op, DAG, DAG.getDenormalMode(VT));
29833
29834 // The estimate is now completely wrong if the input was exactly 0.0 or
29835 // possibly a denormal. Force the answer to 0.0 or value provided by
29836 // target for those cases.
29837 Est = DAG.getSelect(DL, VT, Test,
29838 TLI.getSqrtResultForDenormInput(Op, DAG), Est);
29839 }
29840 return Est;
29841 }
29842
29843 return SDValue();
29844}
29845
29846SDValue DAGCombiner::buildRsqrtEstimate(SDValue Op, SDNodeFlags Flags) {
29847 return buildSqrtEstimateImpl(Op, Flags, true);
29848}
29849
29850SDValue DAGCombiner::buildSqrtEstimate(SDValue Op, SDNodeFlags Flags) {
29851 return buildSqrtEstimateImpl(Op, Flags, false);
29852}
29853
29854/// Return true if there is any possibility that the two addresses overlap.
29855bool DAGCombiner::mayAlias(SDNode *Op0, SDNode *Op1) const {
29856
29857 struct MemUseCharacteristics {
29858 bool IsVolatile;
29859 bool IsAtomic;
29861 int64_t Offset;
29862 LocationSize NumBytes;
29863 MachineMemOperand *MMO;
29864 };
29865
29866 auto getCharacteristics = [this](SDNode *N) -> MemUseCharacteristics {
29867 if (const auto *LSN = dyn_cast<LSBaseSDNode>(N)) {
29868 int64_t Offset = 0;
29869 if (auto *C = dyn_cast<ConstantSDNode>(LSN->getOffset()))
29870 Offset = (LSN->getAddressingMode() == ISD::PRE_INC) ? C->getSExtValue()
29871 : (LSN->getAddressingMode() == ISD::PRE_DEC)
29872 ? -1 * C->getSExtValue()
29873 : 0;
29874 TypeSize Size = LSN->getMemoryVT().getStoreSize();
29875 return {LSN->isVolatile(), LSN->isAtomic(),
29876 LSN->getBasePtr(), Offset /*base offset*/,
29877 LocationSize::precise(Size), LSN->getMemOperand()};
29878 }
29879 if (const auto *LN = cast<LifetimeSDNode>(N)) {
29880 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
29881 return {false /*isVolatile*/,
29882 /*isAtomic*/ false,
29883 LN->getOperand(1),
29884 0,
29885 LocationSize::precise(MFI.getObjectSize(LN->getFrameIndex())),
29886 (MachineMemOperand *)nullptr};
29887 }
29888 // Default.
29889 return {false /*isvolatile*/,
29890 /*isAtomic*/ false,
29891 SDValue(),
29892 (int64_t)0 /*offset*/,
29894 (MachineMemOperand *)nullptr};
29895 };
29896
29897 MemUseCharacteristics MUC0 = getCharacteristics(Op0),
29898 MUC1 = getCharacteristics(Op1);
29899
29900 // If they are to the same address, then they must be aliases.
29901 if (MUC0.BasePtr.getNode() && MUC0.BasePtr == MUC1.BasePtr &&
29902 MUC0.Offset == MUC1.Offset)
29903 return true;
29904
29905 // If they are both volatile then they cannot be reordered.
29906 if (MUC0.IsVolatile && MUC1.IsVolatile)
29907 return true;
29908
29909 // Be conservative about atomics for the moment
29910 // TODO: This is way overconservative for unordered atomics (see D66309)
29911 if (MUC0.IsAtomic && MUC1.IsAtomic)
29912 return true;
29913
29914 if (MUC0.MMO && MUC1.MMO) {
29915 if ((MUC0.MMO->isInvariant() && MUC1.MMO->isStore()) ||
29916 (MUC1.MMO->isInvariant() && MUC0.MMO->isStore()))
29917 return false;
29918 }
29919
29920 // If NumBytes is scalable and offset is not 0, conservatively return may
29921 // alias
29922 if ((MUC0.NumBytes.hasValue() && MUC0.NumBytes.isScalable() &&
29923 MUC0.Offset != 0) ||
29924 (MUC1.NumBytes.hasValue() && MUC1.NumBytes.isScalable() &&
29925 MUC1.Offset != 0))
29926 return true;
29927 // Try to prove that there is aliasing, or that there is no aliasing. Either
29928 // way, we can return now. If nothing can be proved, proceed with more tests.
29929 bool IsAlias;
29930 if (BaseIndexOffset::computeAliasing(Op0, MUC0.NumBytes, Op1, MUC1.NumBytes,
29931 DAG, IsAlias))
29932 return IsAlias;
29933
29934 // The following all rely on MMO0 and MMO1 being valid. Fail conservatively if
29935 // either are not known.
29936 if (!MUC0.MMO || !MUC1.MMO)
29937 return true;
29938
29939 // If one operation reads from invariant memory, and the other may store, they
29940 // cannot alias. These should really be checking the equivalent of mayWrite,
29941 // but it only matters for memory nodes other than load /store.
29942 if ((MUC0.MMO->isInvariant() && MUC1.MMO->isStore()) ||
29943 (MUC1.MMO->isInvariant() && MUC0.MMO->isStore()))
29944 return false;
29945
29946 // If we know required SrcValue1 and SrcValue2 have relatively large
29947 // alignment compared to the size and offset of the access, we may be able
29948 // to prove they do not alias. This check is conservative for now to catch
29949 // cases created by splitting vector types, it only works when the offsets are
29950 // multiples of the size of the data.
29951 int64_t SrcValOffset0 = MUC0.MMO->getOffset();
29952 int64_t SrcValOffset1 = MUC1.MMO->getOffset();
29953 Align OrigAlignment0 = MUC0.MMO->getBaseAlign();
29954 Align OrigAlignment1 = MUC1.MMO->getBaseAlign();
29955 LocationSize Size0 = MUC0.NumBytes;
29956 LocationSize Size1 = MUC1.NumBytes;
29957
29958 if (OrigAlignment0 == OrigAlignment1 && SrcValOffset0 != SrcValOffset1 &&
29959 Size0.hasValue() && Size1.hasValue() && !Size0.isScalable() &&
29960 !Size1.isScalable() && Size0 == Size1 &&
29961 OrigAlignment0 > Size0.getValue().getKnownMinValue() &&
29962 SrcValOffset0 % Size0.getValue().getKnownMinValue() == 0 &&
29963 SrcValOffset1 % Size1.getValue().getKnownMinValue() == 0) {
29964 int64_t OffAlign0 = SrcValOffset0 % OrigAlignment0.value();
29965 int64_t OffAlign1 = SrcValOffset1 % OrigAlignment1.value();
29966
29967 // There is no overlap between these relatively aligned accesses of
29968 // similar size. Return no alias.
29969 if ((OffAlign0 + static_cast<int64_t>(
29970 Size0.getValue().getKnownMinValue())) <= OffAlign1 ||
29971 (OffAlign1 + static_cast<int64_t>(
29972 Size1.getValue().getKnownMinValue())) <= OffAlign0)
29973 return false;
29974 }
29975
29978 : DAG.getSubtarget().useAA();
29979#ifndef NDEBUG
29980 if (CombinerAAOnlyFunc.getNumOccurrences() &&
29982 UseAA = false;
29983#endif
29984
29985 if (UseAA && BatchAA && MUC0.MMO->getValue() && MUC1.MMO->getValue() &&
29986 Size0.hasValue() && Size1.hasValue() &&
29987 // Can't represent a scalable size + fixed offset in LocationSize
29988 (!Size0.isScalable() || SrcValOffset0 == 0) &&
29989 (!Size1.isScalable() || SrcValOffset1 == 0)) {
29990 // Use alias analysis information.
29991 int64_t MinOffset = std::min(SrcValOffset0, SrcValOffset1);
29992 int64_t Overlap0 =
29993 Size0.getValue().getKnownMinValue() + SrcValOffset0 - MinOffset;
29994 int64_t Overlap1 =
29995 Size1.getValue().getKnownMinValue() + SrcValOffset1 - MinOffset;
29996 LocationSize Loc0 =
29997 Size0.isScalable() ? Size0 : LocationSize::precise(Overlap0);
29998 LocationSize Loc1 =
29999 Size1.isScalable() ? Size1 : LocationSize::precise(Overlap1);
30000 if (BatchAA->isNoAlias(
30001 MemoryLocation(MUC0.MMO->getValue(), Loc0,
30002 UseTBAA ? MUC0.MMO->getAAInfo() : AAMDNodes()),
30003 MemoryLocation(MUC1.MMO->getValue(), Loc1,
30004 UseTBAA ? MUC1.MMO->getAAInfo() : AAMDNodes())))
30005 return false;
30006 }
30007
30008 // Otherwise we have to assume they alias.
30009 return true;
30010}
30011
30012/// Walk up chain skipping non-aliasing memory nodes,
30013/// looking for aliasing nodes and adding them to the Aliases vector.
30014void DAGCombiner::GatherAllAliases(SDNode *N, SDValue OriginalChain,
30015 SmallVectorImpl<SDValue> &Aliases) {
30016 SmallVector<SDValue, 8> Chains; // List of chains to visit.
30017 SmallPtrSet<SDNode *, 16> Visited; // Visited node set.
30018
30019 // Get alias information for node.
30020 // TODO: relax aliasing for unordered atomics (see D66309)
30021 const bool IsLoad = isa<LoadSDNode>(N) && cast<LoadSDNode>(N)->isSimple();
30022
30023 // Starting off.
30024 Chains.push_back(OriginalChain);
30025 unsigned Depth = 0;
30026
30027 // Attempt to improve chain by a single step
30028 auto ImproveChain = [&](SDValue &C) -> bool {
30029 switch (C.getOpcode()) {
30030 case ISD::EntryToken:
30031 // No need to mark EntryToken.
30032 C = SDValue();
30033 return true;
30034 case ISD::LOAD:
30035 case ISD::STORE: {
30036 // Get alias information for C.
30037 // TODO: Relax aliasing for unordered atomics (see D66309)
30038 bool IsOpLoad = isa<LoadSDNode>(C.getNode()) &&
30039 cast<LSBaseSDNode>(C.getNode())->isSimple();
30040 if ((IsLoad && IsOpLoad) || !mayAlias(N, C.getNode())) {
30041 // Look further up the chain.
30042 C = C.getOperand(0);
30043 return true;
30044 }
30045 // Alias, so stop here.
30046 return false;
30047 }
30048
30049 case ISD::CopyFromReg:
30050 // Always forward past CopyFromReg.
30051 C = C.getOperand(0);
30052 return true;
30053
30054 case ISD::LIFETIME_START:
30055 case ISD::LIFETIME_END: {
30056 // We can forward past any lifetime start/end that can be proven not to
30057 // alias the memory access.
30058 if (!mayAlias(N, C.getNode())) {
30059 // Look further up the chain.
30060 C = C.getOperand(0);
30061 return true;
30062 }
30063 return false;
30064 }
30065 default:
30066 return false;
30067 }
30068 };
30069
30070 // Look at each chain and determine if it is an alias. If so, add it to the
30071 // aliases list. If not, then continue up the chain looking for the next
30072 // candidate.
30073 while (!Chains.empty()) {
30074 SDValue Chain = Chains.pop_back_val();
30075
30076 // Don't bother if we've seen Chain before.
30077 if (!Visited.insert(Chain.getNode()).second)
30078 continue;
30079
30080 // For TokenFactor nodes, look at each operand and only continue up the
30081 // chain until we reach the depth limit.
30082 //
30083 // FIXME: The depth check could be made to return the last non-aliasing
30084 // chain we found before we hit a tokenfactor rather than the original
30085 // chain.
30086 if (Depth > TLI.getGatherAllAliasesMaxDepth()) {
30087 Aliases.clear();
30088 Aliases.push_back(OriginalChain);
30089 return;
30090 }
30091
30092 if (Chain.getOpcode() == ISD::TokenFactor) {
30093 // We have to check each of the operands of the token factor for "small"
30094 // token factors, so we queue them up. Adding the operands to the queue
30095 // (stack) in reverse order maintains the original order and increases the
30096 // likelihood that getNode will find a matching token factor (CSE.)
30097 if (Chain.getNumOperands() > 16) {
30098 Aliases.push_back(Chain);
30099 continue;
30100 }
30101 for (unsigned n = Chain.getNumOperands(); n;)
30102 Chains.push_back(Chain.getOperand(--n));
30103 ++Depth;
30104 continue;
30105 }
30106 // Everything else
30107 if (ImproveChain(Chain)) {
30108 // Updated Chain Found, Consider new chain if one exists.
30109 if (Chain.getNode())
30110 Chains.push_back(Chain);
30111 ++Depth;
30112 continue;
30113 }
30114 // No Improved Chain Possible, treat as Alias.
30115 Aliases.push_back(Chain);
30116 }
30117}
30118
30119/// Walk up chain skipping non-aliasing memory nodes, looking for a better chain
30120/// (aliasing node.)
30121SDValue DAGCombiner::FindBetterChain(SDNode *N, SDValue OldChain) {
30122 if (OptLevel == CodeGenOptLevel::None)
30123 return OldChain;
30124
30125 // Ops for replacing token factor.
30127
30128 // Accumulate all the aliases to this node.
30129 GatherAllAliases(N, OldChain, Aliases);
30130
30131 // If no operands then chain to entry token.
30132 if (Aliases.empty())
30133 return DAG.getEntryNode();
30134
30135 // If a single operand then chain to it. We don't need to revisit it.
30136 if (Aliases.size() == 1)
30137 return Aliases[0];
30138
30139 // Construct a custom tailored token factor.
30140 return DAG.getTokenFactor(SDLoc(N), Aliases);
30141}
30142
30143// This function tries to collect a bunch of potentially interesting
30144// nodes to improve the chains of, all at once. This might seem
30145// redundant, as this function gets called when visiting every store
30146// node, so why not let the work be done on each store as it's visited?
30147//
30148// I believe this is mainly important because mergeConsecutiveStores
30149// is unable to deal with merging stores of different sizes, so unless
30150// we improve the chains of all the potential candidates up-front
30151// before running mergeConsecutiveStores, it might only see some of
30152// the nodes that will eventually be candidates, and then not be able
30153// to go from a partially-merged state to the desired final
30154// fully-merged state.
30155
30156bool DAGCombiner::parallelizeChainedStores(StoreSDNode *St) {
30157 SmallVector<StoreSDNode *, 8> ChainedStores;
30158 StoreSDNode *STChain = St;
30159 // Intervals records which offsets from BaseIndex have been covered. In
30160 // the common case, every store writes to the immediately previous address
30161 // space and thus merged with the previous interval at insertion time.
30162
30163 using IMap = llvm::IntervalMap<int64_t, std::monostate, 8,
30164 IntervalMapHalfOpenInfo<int64_t>>;
30165 IMap::Allocator A;
30166 IMap Intervals(A);
30167
30168 // This holds the base pointer, index, and the offset in bytes from the base
30169 // pointer.
30170 const BaseIndexOffset BasePtr = BaseIndexOffset::match(St, DAG);
30171
30172 // We must have a base and an offset.
30173 if (!BasePtr.getBase().getNode())
30174 return false;
30175
30176 // Do not handle stores to undef base pointers.
30177 if (BasePtr.getBase().isUndef())
30178 return false;
30179
30180 // Do not handle stores to opaque types
30181 if (St->getMemoryVT().isZeroSized())
30182 return false;
30183
30184 // BaseIndexOffset assumes that offsets are fixed-size, which
30185 // is not valid for scalable vectors where the offsets are
30186 // scaled by `vscale`, so bail out early.
30187 if (St->getMemoryVT().isScalableVT())
30188 return false;
30189
30190 // Add ST's interval.
30191 Intervals.insert(0, (St->getMemoryVT().getSizeInBits() + 7) / 8,
30192 std::monostate{});
30193
30194 while (StoreSDNode *Chain = dyn_cast<StoreSDNode>(STChain->getChain())) {
30195 if (Chain->getMemoryVT().isScalableVector())
30196 return false;
30197
30198 // If the chain has more than one use, then we can't reorder the mem ops.
30199 if (!SDValue(Chain, 0)->hasOneUse())
30200 break;
30201 // TODO: Relax for unordered atomics (see D66309)
30202 if (!Chain->isSimple() || Chain->isIndexed())
30203 break;
30204
30205 // Find the base pointer and offset for this memory node.
30206 const BaseIndexOffset Ptr = BaseIndexOffset::match(Chain, DAG);
30207 // Check that the base pointer is the same as the original one.
30208 int64_t Offset;
30209 if (!BasePtr.equalBaseIndex(Ptr, DAG, Offset))
30210 break;
30211 int64_t Length = (Chain->getMemoryVT().getSizeInBits() + 7) / 8;
30212 // Make sure we don't overlap with other intervals by checking the ones to
30213 // the left or right before inserting.
30214 auto I = Intervals.find(Offset);
30215 // If there's a next interval, we should end before it.
30216 if (I != Intervals.end() && I.start() < (Offset + Length))
30217 break;
30218 // If there's a previous interval, we should start after it.
30219 if (I != Intervals.begin() && (--I).stop() <= Offset)
30220 break;
30221 Intervals.insert(Offset, Offset + Length, std::monostate{});
30222
30223 ChainedStores.push_back(Chain);
30224 STChain = Chain;
30225 }
30226
30227 // If we didn't find a chained store, exit.
30228 if (ChainedStores.empty())
30229 return false;
30230
30231 // Improve all chained stores (St and ChainedStores members) starting from
30232 // where the store chain ended and return single TokenFactor.
30233 SDValue NewChain = STChain->getChain();
30235 for (unsigned I = ChainedStores.size(); I;) {
30236 StoreSDNode *S = ChainedStores[--I];
30237 SDValue BetterChain = FindBetterChain(S, NewChain);
30239 S, BetterChain, S->getOperand(1), S->getOperand(2), S->getOperand(3)));
30240 TFOps.push_back(SDValue(S, 0));
30241 ChainedStores[I] = S;
30242 }
30243
30244 // Improve St's chain. Use a new node to avoid creating a loop from CombineTo.
30245 SDValue BetterChain = FindBetterChain(St, NewChain);
30246 SDValue NewST;
30247 if (St->isTruncatingStore())
30248 NewST = DAG.getTruncStore(BetterChain, SDLoc(St), St->getValue(),
30249 St->getBasePtr(), St->getMemoryVT(),
30250 St->getMemOperand());
30251 else
30252 NewST = DAG.getStore(BetterChain, SDLoc(St), St->getValue(),
30253 St->getBasePtr(), St->getMemOperand());
30254
30255 TFOps.push_back(NewST);
30256
30257 // If we improved every element of TFOps, then we've lost the dependence on
30258 // NewChain to successors of St and we need to add it back to TFOps. Do so at
30259 // the beginning to keep relative order consistent with FindBetterChains.
30260 auto hasImprovedChain = [&](SDValue ST) -> bool {
30261 return ST->getOperand(0) != NewChain;
30262 };
30263 bool AddNewChain = llvm::all_of(TFOps, hasImprovedChain);
30264 if (AddNewChain)
30265 TFOps.insert(TFOps.begin(), NewChain);
30266
30267 SDValue TF = DAG.getTokenFactor(SDLoc(STChain), TFOps);
30268 CombineTo(St, TF);
30269
30270 // Add TF and its operands to the worklist.
30271 AddToWorklist(TF.getNode());
30272 for (const SDValue &Op : TF->ops())
30273 AddToWorklist(Op.getNode());
30274 AddToWorklist(STChain);
30275 return true;
30276}
30277
30278bool DAGCombiner::findBetterNeighborChains(StoreSDNode *St) {
30279 if (OptLevel == CodeGenOptLevel::None)
30280 return false;
30281
30282 const BaseIndexOffset BasePtr = BaseIndexOffset::match(St, DAG);
30283
30284 // We must have a base and an offset.
30285 if (!BasePtr.getBase().getNode())
30286 return false;
30287
30288 // Do not handle stores to undef base pointers.
30289 if (BasePtr.getBase().isUndef())
30290 return false;
30291
30292 // Directly improve a chain of disjoint stores starting at St.
30293 if (parallelizeChainedStores(St))
30294 return true;
30295
30296 // Improve St's Chain..
30297 SDValue BetterChain = FindBetterChain(St, St->getChain());
30298 if (St->getChain() != BetterChain) {
30299 replaceStoreChain(St, BetterChain);
30300 return true;
30301 }
30302 return false;
30303}
30304
30305/// This is the entry point for the file.
30307 CodeGenOptLevel OptLevel) {
30308 /// This is the main entry point to this class.
30309 DAGCombiner(*this, BatchAA, OptLevel).Run(Level);
30310}
return SDValue()
static bool mayAlias(MachineInstr &MIa, SmallVectorImpl< MachineInstr * > &MemInsns, AliasAnalysis *AA)
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static cl::opt< bool > UseAA("aarch64-use-aa", cl::init(true), cl::desc("Enable the use of AA during codegen."))
static msgpack::DocNode getNode(msgpack::DocNode DN, msgpack::Type Type, MCValue Val)
constexpr LLT S1
AMDGPU Register Bank Select
This file declares a class to represent arbitrary precision floating point values and provide a varie...
This file implements a class to represent arbitrary precision integral constant values and operations...
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< StatepointGC > D("statepoint-example", "an example strategy for statepoint")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
static bool splitMergedValStore(StoreInst &SI, const DataLayout &DL, const TargetLowering &TLI)
For the instruction sequence of store below, F and I values are bundled together as an i64 value befo...
static unsigned bigEndianByteAt(const unsigned ByteWidth, const unsigned I)
static std::optional< bool > isBigEndian(const SmallDenseMap< int64_t, int64_t, 8 > &MemOffset2Idx, int64_t LowestIdx)
Given a map from byte offsets in memory to indices in a load/store, determine if that map corresponds...
static bool canFoldInAddressingMode(GLoadStore *MI, const TargetLowering &TLI, MachineRegisterInfo &MRI)
Return true if 'MI' is a load or a store that may be fold it's address operand into the load / store ...
static unsigned littleEndianByteAt(const unsigned ByteWidth, const unsigned I)
static bool isAnyConstantBuildVector(SDValue V, bool NoOpaques=false)
static cl::opt< bool > EnableShrinkLoadReplaceStoreWithStore("combiner-shrink-load-replace-store-with-store", cl::Hidden, cl::init(true), cl::desc("DAG combiner enable load/<replace bytes>/store with " "a narrower store"))
static bool ExtendUsesToFormExtLoad(EVT VT, SDNode *N, SDValue N0, unsigned ExtOpc, SmallVectorImpl< SDNode * > &ExtendNodes, const TargetLowering &TLI)
static cl::opt< unsigned > TokenFactorInlineLimit("combiner-tokenfactor-inline-limit", cl::Hidden, cl::init(2048), cl::desc("Limit the number of operands to inline for Token Factors"))
static SDValue tryToFoldExtOfLoad(SelectionDAG &DAG, DAGCombiner &Combiner, const TargetLowering &TLI, EVT VT, bool LegalOperations, SDNode *N, SDValue N0, ISD::LoadExtType ExtLoadType, ISD::NodeType ExtOpc, bool NonNegZExt=false)
static SDValue ConvertSelectToConcatVector(SDNode *N, SelectionDAG &DAG)
static SDNode * getBuildPairElt(SDNode *N, unsigned i)
static SDValue foldExtractSubvectorFromShuffleVector(EVT NarrowVT, SDValue Src, unsigned Index, const SDLoc &DL, SelectionDAG &DAG, bool LegalOperations)
Given EXTRACT_SUBVECTOR(VECTOR_SHUFFLE(Op0, Op1, Mask)), try to produce VECTOR_SHUFFLE(EXTRACT_SUBVEC...
static SDValue foldToMaskedStore(StoreSDNode *Store, SelectionDAG &DAG, const SDLoc &Dl)
static SDValue foldBitOrderCrossLogicOp(SDNode *N, SelectionDAG &DAG)
static SDValue tryToFoldExtendOfConstant(SDNode *N, const SDLoc &DL, const TargetLowering &TLI, SelectionDAG &DAG, bool LegalTypes)
Try to fold a sext/zext/aext dag node into a ConstantSDNode or a build_vector of constants.
static SDValue extractShiftForRotate(SelectionDAG &DAG, SDValue OppShift, SDValue ExtractFrom, SDValue &Mask, const SDLoc &DL)
Helper function for visitOR to extract the needed side of a rotate idiom from a shl/srl/mul/udiv.
static bool getCombineLoadStoreParts(SDNode *N, unsigned Inc, unsigned Dec, bool &IsLoad, bool &IsMasked, SDValue &Ptr, const TargetLowering &TLI)
bool refineUniformBase(SDValue &BasePtr, SDValue &Index, bool IndexIsScaled, SelectionDAG &DAG, const SDLoc &DL)
static SDValue narrowExtractedVectorLoad(EVT VT, SDValue Src, unsigned Index, const SDLoc &DL, SelectionDAG &DAG)
If we are extracting a subvector from a wide vector load, convert to a narrow load to eliminate the e...
static SDValue scalarizeExtractedBinOp(SDNode *ExtElt, SelectionDAG &DAG, const SDLoc &DL, bool LegalTypes)
Transform a vector binary operation into a scalar binary operation by moving the math/logic after an ...
static bool isDivRemLibcallAvailable(SDNode *Node, bool isSigned, const TargetLowering &TLI)
Return true if divmod libcall is available.
static SDValue reduceBuildVecToShuffleWithZero(SDNode *BV, SelectionDAG &DAG)
static SDValue foldAddSubMasked1(bool IsAdd, SDValue N0, SDValue N1, SelectionDAG &DAG, const SDLoc &DL)
Given the operands of an add/sub operation, see if the 2nd operand is a masked 0/1 whose source opera...
static bool mergeEltWithShuffle(SDValue &X, SDValue &Y, ArrayRef< int > Mask, SmallVectorImpl< int > &NewMask, SDValue Elt, unsigned InsIndex)
static SDValue simplifyShuffleOfShuffle(ShuffleVectorSDNode *Shuf)
If we have a unary shuffle of a shuffle, see if it can be folded away completely.
static bool canSplitIdx(LoadSDNode *LD)
static SDValue ShrinkLoadReplaceStoreWithStore(const std::pair< unsigned, unsigned > &MaskInfo, SDValue IVal, StoreSDNode *St, DAGCombiner *DC)
Check to see if IVal is something that provides a value as specified by MaskInfo.
static cl::opt< bool > StressLoadSlicing("combiner-stress-load-slicing", cl::Hidden, cl::desc("Bypass the profitability model of load slicing"), cl::init(false))
Hidden option to stress test load slicing, i.e., when this option is enabled, load slicing bypasses m...
static cl::opt< bool > UseTBAA("combiner-use-tbaa", cl::Hidden, cl::init(true), cl::desc("Enable DAG combiner's use of TBAA"))
static void adjustCostForPairing(SmallVectorImpl< LoadedSlice > &LoadedSlices, LoadedSlice::Cost &GlobalLSCost)
Adjust the GlobalLSCost according to the target paring capabilities and the layout of the slices.
static SDValue combineCarryDiamond(SelectionDAG &DAG, const TargetLowering &TLI, SDValue N0, SDValue N1, SDNode *N)
static cl::opt< bool > DisableCombines("combiner-disabled", cl::Hidden, cl::init(false), cl::desc("Disable the DAG combiner"))
static SDValue foldExtendVectorInregToExtendOfSubvector(SDNode *N, const SDLoc &DL, const TargetLowering &TLI, SelectionDAG &DAG, bool LegalOperations)
static SDValue narrowExtractedVectorBinOp(EVT VT, SDValue Src, unsigned Index, const SDLoc &DL, SelectionDAG &DAG, bool LegalOperations)
If we are extracting a subvector produced by a wide binary operator try to use a narrow binary operat...
static bool isCompatibleLoad(SDValue N, unsigned ExtOpcode)
Check if N satisfies: N is used once.
static SDValue widenCtPop(SDNode *Extend, SelectionDAG &DAG, const SDLoc &DL)
Given an extending node with a pop-count operand, if the target does not support a pop-count in the n...
static SDValue foldLogicTreeOfShifts(SDNode *N, SDValue LeftHand, SDValue RightHand, SelectionDAG &DAG)
Given a tree of logic operations with shape like (LOGIC (LOGIC (X, Y), LOGIC (Z, Y))) try to match an...
static SDValue partitionShuffleOfConcats(SDNode *N, SelectionDAG &DAG)
static SDValue takeInexpensiveLog2(SelectionDAG &DAG, const SDLoc &DL, EVT VT, SDValue Op, unsigned Depth, bool AssumeNonZero)
static SDValue combineSelectAsExtAnd(SDValue Cond, SDValue T, SDValue F, const SDLoc &DL, SelectionDAG &DAG)
static bool areUsedBitsDense(const APInt &UsedBits)
Check that all bits set in UsedBits form a dense region, i.e., UsedBits looks like 0....
static SDValue foldMaskedMerge(SDNode *Node, SelectionDAG &DAG, const TargetLowering &TLI, const SDLoc &DL)
Fold "masked merge" expressions like (m & x) | (~m & y) and its DeMorgan variant (~m | x) & (m | y) i...
static SDValue getInputChainForNode(SDNode *N)
Given a node, return its input chain if it has one, otherwise return a null sd operand.
static ElementCount numVectorEltsOrZero(EVT T)
static SDValue foldSelectWithIdentityConstant(SDNode *N, SelectionDAG &DAG, bool ShouldCommuteOperands)
This inverts a canonicalization in IR that replaces a variable select arm with an identity constant.
static SDValue foldAndOrOfSETCC(SDNode *LogicOp, SelectionDAG &DAG)
static SDValue tryToFoldExtOfExtload(SelectionDAG &DAG, DAGCombiner &Combiner, const TargetLowering &TLI, EVT VT, bool LegalOperations, SDNode *N, SDValue N0, ISD::LoadExtType ExtLoadType)
static SDValue foldAndToUsubsat(SDNode *N, SelectionDAG &DAG, const SDLoc &DL)
For targets that support usubsat, match a bit-hack form of that operation that ends in 'and' and conv...
static cl::opt< bool > CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden, cl::desc("Enable DAG combiner's use of IR alias analysis"))
static bool isConstantSplatVectorMaskForType(SDNode *N, EVT ScalarTy)
static SDValue formSplatFromShuffles(ShuffleVectorSDNode *OuterShuf, SelectionDAG &DAG)
Combine shuffle of shuffle of the form: shuf (shuf X, undef, InnerMask), undef, OuterMask --> splat X...
static bool isDivisorPowerOfTwo(SDValue Divisor)
static bool matchRotateHalf(const SelectionDAG &DAG, SDValue Op, SDValue &Shift, SDValue &Mask)
Match "(X shl/srl V1) & V2" where V2 may not be present.
static SDValue combineConcatVectorOfExtracts(SDNode *N, SelectionDAG &DAG)
static bool hasNoInfs(const TargetOptions &Options, SDValue N)
static bool isLegalToCombineMinNumMaxNum(SelectionDAG &DAG, SDValue LHS, SDValue RHS, const SDNodeFlags Flags, const TargetLowering &TLI)
static SDValue combineShuffleOfBitcast(ShuffleVectorSDNode *SVN, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalOperations)
static std::optional< EVT > canCombineShuffleToExtendVectorInreg(unsigned Opcode, EVT VT, std::function< bool(unsigned)> Match, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalTypes, bool LegalOperations)
static SDValue PerformUMinFpToSatCombine(SDValue N0, SDValue N1, SDValue N2, SDValue N3, ISD::CondCode CC, SelectionDAG &DAG)
static SDValue combineShuffleToAnyExtendVectorInreg(ShuffleVectorSDNode *SVN, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalOperations)
static SDValue foldAddSubOfSignBit(SDNode *N, const SDLoc &DL, SelectionDAG &DAG)
Try to fold a 'not' shifted sign-bit with add/sub with constant operand into a shift and add with a d...
static SDValue stripTruncAndExt(SDValue Value)
static SDValue combineUADDO_CARRYDiamond(DAGCombiner &Combiner, SelectionDAG &DAG, SDValue X, SDValue Carry0, SDValue Carry1, SDNode *N)
If we are facing some sort of diamond carry propagation pattern try to break it up to generate someth...
static SDValue foldShuffleOfConcatUndefs(ShuffleVectorSDNode *Shuf, SelectionDAG &DAG)
Try to convert a wide shuffle of concatenated vectors into 2 narrow shuffles followed by concatenatio...
static SDValue combineShuffleOfSplatVal(ShuffleVectorSDNode *Shuf, SelectionDAG &DAG)
static auto getFirstIndexOf(R &&Range, const T &Val)
static SDValue getSubVectorSrc(SDValue V, unsigned Index, EVT SubVT)
static std::pair< unsigned, unsigned > CheckForMaskedLoad(SDValue V, SDValue Ptr, SDValue Chain)
Check to see if V is (and load (ptr), imm), where the load is having specific bytes cleared out.
static int getShuffleMaskIndexOfOneElementFromOp0IntoOp1(ArrayRef< int > Mask)
If the shuffle mask is taking exactly one element from the first vector operand and passing through a...
static bool shouldConvertSelectOfConstantsToMath(const SDValue &Cond, EVT VT, const TargetLowering &TLI)
static cl::opt< bool > EnableStoreMerging("combiner-store-merging", cl::Hidden, cl::init(true), cl::desc("DAG combiner enable merging multiple stores " "into a wider store"))
static bool isContractableFMUL(const TargetOptions &Options, SDValue N)
static cl::opt< bool > MaySplitLoadIndex("combiner-split-load-index", cl::Hidden, cl::init(true), cl::desc("DAG combiner may split indexing from loads"))
static bool areSlicesNextToEachOther(const LoadedSlice &First, const LoadedSlice &Second)
Check whether or not First and Second are next to each other in memory.
static SDValue stripConstantMask(const SelectionDAG &DAG, SDValue Op, SDValue &Mask)
static bool arebothOperandsNotSNan(SDValue Operand1, SDValue Operand2, SelectionDAG &DAG)
static bool isBSwapHWordPair(SDValue N, MutableArrayRef< SDNode * > Parts)
static SDValue foldFPToIntToFP(SDNode *N, const SDLoc &DL, SelectionDAG &DAG, const TargetLowering &TLI)
static bool CanCombineFCOPYSIGN_EXTEND_ROUND(EVT XTy, EVT YTy)
copysign(x, fp_extend(y)) -> copysign(x, y) copysign(x, fp_round(y)) -> copysign(x,...
static cl::opt< bool > ReduceLoadOpStoreWidthForceNarrowingProfitable("combiner-reduce-load-op-store-width-force-narrowing-profitable", cl::Hidden, cl::init(false), cl::desc("DAG combiner force override the narrowing profitable check when " "reducing the width of load/op/store sequences"))
static unsigned getMinMaxOpcodeForFP(SDValue Operand1, SDValue Operand2, ISD::CondCode CC, unsigned OrAndOpcode, SelectionDAG &DAG, bool isFMAXNUMFMINNUM_IEEE, bool isFMAXNUMFMINNUM)
static SDValue getTruncatedUSUBSAT(EVT DstVT, EVT SrcVT, SDValue LHS, SDValue RHS, SelectionDAG &DAG, const SDLoc &DL)
static SDValue foldToSaturated(SDNode *N, EVT &VT, SDValue &Src, EVT &SrcVT, SDLoc &DL, const TargetLowering &TLI, SelectionDAG &DAG)
static SDValue FoldIntToFPToInt(SDNode *N, const SDLoc &DL, SelectionDAG &DAG)
static SDValue foldSubCtlzNot(SDNode *N, SelectionDAG &DAG)
static SDNode * getPostIndexedLoadStoreOp(SDNode *N, bool &IsLoad, bool &IsMasked, SDValue &Ptr, SDValue &BasePtr, SDValue &Offset, ISD::MemIndexedMode &AM, SelectionDAG &DAG, const TargetLowering &TLI)
static SDValue extractBooleanFlip(SDValue V, SelectionDAG &DAG, const TargetLowering &TLI, bool Force)
Flips a boolean if it is cheaper to compute.
static bool isTruncateOf(SelectionDAG &DAG, SDValue N, SDValue &Op, KnownBits &Known)
static SDValue tryToFoldExtOfMaskedLoad(SelectionDAG &DAG, const TargetLowering &TLI, EVT VT, bool LegalOperations, SDNode *N, SDValue N0, ISD::LoadExtType ExtLoadType, ISD::NodeType ExtOpc)
static SDValue combineConcatVectorOfShuffleAndItsOperands(SDNode *N, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalTypes, bool LegalOperations)
bool refineIndexType(SDValue &Index, ISD::MemIndexType &IndexType, EVT DataVT, SelectionDAG &DAG)
static SDValue foldRemainderIdiom(SDNode *N, SelectionDAG &DAG, const SDLoc &DL)
static SDValue combineMinNumMaxNumImpl(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode CC, const TargetLowering &TLI, SelectionDAG &DAG)
static SDValue combineShiftOfShiftedLogic(SDNode *Shift, SelectionDAG &DAG)
If we have a shift-by-constant of a bitwise logic op that itself has a shift-by-constant operand with...
static SDValue widenAbs(SDNode *Extend, SelectionDAG &DAG)
static void zeroExtendToMatch(APInt &LHS, APInt &RHS, unsigned Offset=0)
static SDValue combineShiftToMULH(SDNode *N, const SDLoc &DL, SelectionDAG &DAG, const TargetLowering &TLI)
static ConstantSDNode * getAsNonOpaqueConstant(SDValue N)
If N is a ConstantSDNode with isOpaque() == false return it casted to a ConstantSDNode pointer else n...
static bool arebothOperandsNotNan(SDValue Operand1, SDValue Operand2, SelectionDAG &DAG)
static SDValue detectUSatUPattern(SDValue In, EVT VT)
Detect patterns of truncation with unsigned saturation:
static SDValue PerformMinMaxFpToSatCombine(SDValue N0, SDValue N1, SDValue N2, SDValue N3, ISD::CondCode CC, SelectionDAG &DAG)
static SDValue combineConcatVectorOfSplats(SDNode *N, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalTypes, bool LegalOperations)
static SDValue visitORCommutative(SelectionDAG &DAG, SDValue N0, SDValue N1, SDNode *N)
OR combines for which the commuted variant will be tried as well.
static SDValue detectSSatUPattern(SDValue In, EVT VT, SelectionDAG &DAG, const SDLoc &DL)
Detect patterns of truncation with unsigned saturation:
static SDValue combineShuffleToZeroExtendVectorInReg(ShuffleVectorSDNode *SVN, SelectionDAG &DAG, const TargetLowering &TLI, bool LegalOperations)
static cl::opt< bool > EnableReduceLoadOpStoreWidth("combiner-reduce-load-op-store-width", cl::Hidden, cl::init(true), cl::desc("DAG combiner enable reducing the width of load/op/store " "sequence"))
static bool shouldCombineToPostInc(SDNode *N, SDValue Ptr, SDNode *PtrUse, SDValue &BasePtr, SDValue &Offset, ISD::MemIndexedMode &AM, SelectionDAG &DAG, const TargetLowering &TLI)
static SDValue combineVSelectWithAllOnesOrZeros(SDValue Cond, SDValue TVal, SDValue FVal, const TargetLowering &TLI, SelectionDAG &DAG, const SDLoc &DL)
static bool matchRotateSub(SDValue Pos, SDValue Neg, unsigned EltSize, SelectionDAG &DAG, bool IsRotate, bool FromAdd)
static SDValue foldExtendedSignBitTest(SDNode *N, SelectionDAG &DAG, bool LegalOperations)
static SDValue combineConcatVectorOfCasts(SDNode *N, SelectionDAG &DAG)
static SDValue combineShiftAnd1ToBitTest(SDNode *And, SelectionDAG &DAG)
Try to replace shift/logic that tests if a bit is clear with mask + setcc.
static bool areBitwiseNotOfEachother(SDValue Op0, SDValue Op1)
static SDValue combineShuffleOfScalars(ShuffleVectorSDNode *SVN, SelectionDAG &DAG, const TargetLowering &TLI)
static SDValue combineConcatVectorOfScalars(SDNode *N, SelectionDAG &DAG)
static SDValue scalarizeBinOpOfSplats(SDNode *N, SelectionDAG &DAG, const SDLoc &DL, bool LegalTypes)
If a vector binop is performed on splat values, it may be profitable to extract, scalarize,...
static SDValue foldVSelectToSignBitSplatMask(SDNode *N, SelectionDAG &DAG)
static SDValue foldAddSubBoolOfMaskedVal(SDNode *N, const SDLoc &DL, SelectionDAG &DAG)
static SDValue combineConcatVectorOfConcatVectors(SDNode *N, SelectionDAG &DAG)
static SDValue tryToFoldExtOfAtomicLoad(SelectionDAG &DAG, const TargetLowering &TLI, EVT VT, SDValue N0, ISD::LoadExtType ExtLoadType)
static SDValue matchBSwapHWordOrAndAnd(const TargetLowering &TLI, SelectionDAG &DAG, SDNode *N, SDValue N0, SDValue N1, EVT VT)
static SDValue tryToFoldExtendSelectLoad(SDNode *N, const TargetLowering &TLI, SelectionDAG &DAG, const SDLoc &DL, CombineLevel Level)
Fold (sext (select c, load x, load y)) -> (select c, sextload x, sextload y) (zext (select c,...
static SDValue getAsCarry(const TargetLowering &TLI, SDValue V, bool ForceCarryReconstruction=false)
static SDValue matchMergedBFX(SDValue Root, SelectionDAG &DAG, const TargetLowering &TLI)
static SDValue foldSelectOfConstantsUsingSra(SDNode *N, const SDLoc &DL, SelectionDAG &DAG)
If a (v)select has a condition value that is a sign-bit test, try to smear the condition operand sign...
static unsigned getPPCf128HiElementSelector(const SelectionDAG &DAG)
static SDValue detectSSatSPattern(SDValue In, EVT VT)
Detect patterns of truncation with signed saturation: (truncate (smin (smax (x, signed_min_of_dest_ty...
static SDValue combineTruncationShuffle(ShuffleVectorSDNode *SVN, SelectionDAG &DAG)
static SDValue tryFoldToZero(const SDLoc &DL, const TargetLowering &TLI, EVT VT, SelectionDAG &DAG, bool LegalOperations)
static cl::opt< unsigned > StoreMergeDependenceLimit("combiner-store-merge-dependence-limit", cl::Hidden, cl::init(10), cl::desc("Limit the number of times for the same StoreNode and RootNode " "to bail out in store merging dependence check"))
static SDValue eliminateFPCastPair(SDNode *N)
static cl::opt< std::string > CombinerAAOnlyFunc("combiner-aa-only-func", cl::Hidden, cl::desc("Only use DAG-combiner alias analysis in this" " function"))
static SDValue foldLogicOfShifts(SDNode *N, SDValue LogicOp, SDValue ShiftOp, SelectionDAG &DAG)
Given a bitwise logic operation N with a matching bitwise logic operand, fold a pattern where 2 of th...
ByteProvider< SDNode * > SDByteProvider
Recursively traverses the expression calculating the origin of the requested byte of the given value.
static bool isSlicingProfitable(SmallVectorImpl< LoadedSlice > &LoadedSlices, const APInt &UsedBits, bool ForCodeSize)
Check the profitability of all involved LoadedSlice.
static SDValue narrowInsertExtractVectorBinOp(EVT SubVT, SDValue BinOp, unsigned Index, const SDLoc &DL, SelectionDAG &DAG, bool LegalOperations)
static bool isBSwapHWordElement(SDValue N, MutableArrayRef< SDNode * > Parts)
Return true if the specified node is an element that makes up a 32-bit packed halfword byteswap.
static SDValue isSaturatingMinMax(SDValue N0, SDValue N1, SDValue N2, SDValue N3, ISD::CondCode CC, unsigned &BW, bool &Unsigned, SelectionDAG &DAG)
static SDValue foldBoolSelectToLogic(SDNode *N, const SDLoc &DL, SelectionDAG &DAG)
static std::optional< SDByteProvider > calculateByteProvider(SDValue Op, unsigned Index, unsigned Depth, std::optional< uint64_t > VectorIndex, unsigned StartingIndex=0)
dxil translate DXIL Translate Metadata
This file provides an implementation of debug counters.
#define DEBUG_COUNTER(VARNAME, COUNTERNAME, DESC)
This file defines the DenseMap class.
static bool isSigned(unsigned int Opcode)
static MaybeAlign getAlign(Value *Ptr)
iv Induction Variable Users
Definition IVUsers.cpp:48
std::pair< Instruction::BinaryOps, Value * > OffsetOp
Find all possible pairs (BinOp, RHS) that BinOp V, RHS can be simplified.
static Value * simplifyDivRem(Instruction::BinaryOps Opcode, Value *Op0, Value *Op1, const SimplifyQuery &Q, unsigned MaxRecurse)
Check for common or similar folds of integer division or integer remainder.
This file implements a coalescing interval map for small objects.
const size_t AbstractManglingParser< Derived, Alloc >::NumOps
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
static LVOptions Options
Definition LVOptions.cpp:25
#define F(x, y, z)
Definition MD5.cpp:55
#define I(x, y, z)
Definition MD5.cpp:58
static bool isUndef(const MachineInstr &MI)
Register const TargetRegisterInfo * TRI
This file provides utility analysis objects describing memory locations.
This file contains the declarations for metadata subclasses.
#define T
#define T1
MachineInstr unsigned OpIdx
ConstantRange Range(APInt(BitWidth, Low), APInt(BitWidth, High))
#define P(N)
if(PassOpts->AAPipeline)
const SmallVectorImpl< MachineOperand > & Cond
Contains matchers for matching SelectionDAG nodes and values.
static bool isSimple(Instruction *I)
void visit(MachineFunction &MF, MachineBasicBlock &Start, std::function< void(MachineBasicBlock *)> op)
This file contains some templates that are useful if you are working with the STL at all.
static cl::opt< bool > UseTBAA("use-tbaa-in-sched-mi", cl::Hidden, cl::init(true), cl::desc("Enable use of TBAA during MI DAG construction"))
static cl::opt< unsigned > MaxSteps("has-predecessor-max-steps", cl::Hidden, cl::init(8192), cl::desc("DAG combiner limit number of steps when searching DAG " "for predecessor nodes"))
This file implements a set that has insertion order iteration characteristics.
This file implements the SmallBitVector class.
This file defines the SmallPtrSet class.
This file defines the SmallSet class.
This file defines the SmallVector class.
This file defines the 'Statistic' class, which is designed to be an easy way to expose various metric...
#define STATISTIC(VARNAME, DESC)
Definition Statistic.h:171
#define LLVM_DEBUG(...)
Definition Debug.h:114
static unsigned getScalarSizeInBits(Type *Ty)
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
This file describes how to lower LLVM code to machine code.
static std::optional< unsigned > getOpcode(ArrayRef< VPValue * > Values)
Returns the opcode of Values or ~0 if they do not all agree.
Definition VPlanSLP.cpp:247
static constexpr int Concat[]
Value * RHS
Value * LHS
static APFloat getQNaN(const fltSemantics &Sem, bool Negative=false, const APInt *payload=nullptr)
Factory for QNaN values.
Definition APFloat.h:1120
opStatus divide(const APFloat &RHS, roundingMode RM)
Definition APFloat.h:1208
bool isNegative() const
Definition APFloat.h:1449
bool isNormal() const
Definition APFloat.h:1453
bool isDenormal() const
Definition APFloat.h:1450
bool isExactlyValue(double V) const
We don't rely on operator== working on double values, as it returns true for things that are clearly ...
Definition APFloat.h:1432
const fltSemantics & getSemantics() const
Definition APFloat.h:1457
APFloat makeQuiet() const
Assuming this is an IEEE-754 NaN value, quiet its signaling bit.
Definition APFloat.h:1316
bool isNaN() const
Definition APFloat.h:1447
static APFloat getOne(const fltSemantics &Sem, bool Negative=false)
Factory for Positive and Negative One.
Definition APFloat.h:1088
bool isSignaling() const
Definition APFloat.h:1451
APInt bitcastToAPInt() const
Definition APFloat.h:1353
bool isLargest() const
Definition APFloat.h:1465
bool isInfinity() const
Definition APFloat.h:1446
Class for arbitrary precision integers.
Definition APInt.h:78
LLVM_ABI APInt umul_ov(const APInt &RHS, bool &Overflow) const
Definition APInt.cpp:1971
static APInt getAllOnes(unsigned numBits)
Return an APInt of a specified width with all bits set.
Definition APInt.h:234
static LLVM_ABI void udivrem(const APInt &LHS, const APInt &RHS, APInt &Quotient, APInt &Remainder)
Dual division/remainder interface.
Definition APInt.cpp:1758
LLVM_ABI APInt getLoBits(unsigned numBits) const
Compute an APInt containing numBits lowbits from this APInt.
Definition APInt.cpp:644
bool isNegatedPowerOf2() const
Check if this APInt's negated value is a power of two greater than zero.
Definition APInt.h:449
LLVM_ABI APInt zext(unsigned width) const
Zero extend to a new width.
Definition APInt.cpp:1012
static APInt getSignMask(unsigned BitWidth)
Get the SignMask for a specific bit width.
Definition APInt.h:229
uint64_t getZExtValue() const
Get zero extended value.
Definition APInt.h:1540
unsigned popcount() const
Count the number of bits set.
Definition APInt.h:1670
void setBitsFrom(unsigned loBit)
Set the top bits starting from loBit.
Definition APInt.h:1385
LLVM_ABI APInt zextOrTrunc(unsigned width) const
Zero extend or truncate to width.
Definition APInt.cpp:1033
unsigned getActiveBits() const
Compute the number of active bits in the value.
Definition APInt.h:1512
LLVM_ABI APInt trunc(unsigned width) const
Truncate to new width.
Definition APInt.cpp:936
static APInt getMaxValue(unsigned numBits)
Gets maximum unsigned value of APInt for specific bit width.
Definition APInt.h:206
void setBit(unsigned BitPosition)
Set the given bit to 1 whose position is given as "bitPosition".
Definition APInt.h:1330
APInt abs() const
Get the absolute value.
Definition APInt.h:1795
bool isAllOnes() const
Determine if all bits are set. This is true for zero-width values.
Definition APInt.h:371
bool ugt(const APInt &RHS) const
Unsigned greater than comparison.
Definition APInt.h:1182
static APInt getBitsSet(unsigned numBits, unsigned loBit, unsigned hiBit)
Get a value with a block of bits set.
Definition APInt.h:258
bool isZero() const
Determine if this value is zero, i.e. all bits are clear.
Definition APInt.h:380
bool isSignMask() const
Check if the APInt's value is returned by getSignMask.
Definition APInt.h:466
LLVM_ABI APInt urem(const APInt &RHS) const
Unsigned remainder operation.
Definition APInt.cpp:1666
unsigned getBitWidth() const
Return the number of bits in the APInt.
Definition APInt.h:1488
bool ult(const APInt &RHS) const
Unsigned less than comparison.
Definition APInt.h:1111
static APInt getSignedMaxValue(unsigned numBits)
Gets maximum signed value of APInt for a specific bit width.
Definition APInt.h:209
bool isNegative() const
Determine sign of this APInt.
Definition APInt.h:329
bool intersects(const APInt &RHS) const
This operation tests if there are any pairs of corresponding bits between this APInt and RHS that are...
Definition APInt.h:1249
int32_t exactLogBase2() const
Definition APInt.h:1783
LLVM_ABI APInt uadd_ov(const APInt &RHS, bool &Overflow) const
Definition APInt.cpp:1935
unsigned countr_zero() const
Count the number of trailing zero bits.
Definition APInt.h:1639
unsigned countl_zero() const
The APInt version of std::countl_zero.
Definition APInt.h:1598
static LLVM_ABI APInt getSplat(unsigned NewLen, const APInt &V)
Return a value containing V broadcasted over NewLen bits.
Definition APInt.cpp:651
static APInt getSignedMinValue(unsigned numBits)
Gets minimum signed value of APInt for a specific bit width.
Definition APInt.h:219
unsigned getSignificantBits() const
Get the minimum bit size for this signed APInt.
Definition APInt.h:1531
unsigned countLeadingZeros() const
Definition APInt.h:1606
void flipAllBits()
Toggle every bit to its opposite value.
Definition APInt.h:1452
unsigned logBase2() const
Definition APInt.h:1761
bool isShiftedMask() const
Return true if this APInt value contains a non-empty sequence of ones with the remainder zero.
Definition APInt.h:510
uint64_t getLimitedValue(uint64_t Limit=UINT64_MAX) const
If this value is smaller than the specified limit, return it, otherwise return the limit value.
Definition APInt.h:475
bool getBoolValue() const
Convert APInt to a boolean value.
Definition APInt.h:471
LLVM_ABI APInt srem(const APInt &RHS) const
Function for signed remainder operation.
Definition APInt.cpp:1736
LLVM_ABI APInt smul_ov(const APInt &RHS, bool &Overflow) const
Definition APInt.cpp:1960
bool isMask(unsigned numBits) const
Definition APInt.h:488
bool ule(const APInt &RHS) const
Unsigned less or equal comparison.
Definition APInt.h:1150
LLVM_ABI APInt sext(unsigned width) const
Sign extend to a new width.
Definition APInt.cpp:985
void setBits(unsigned loBit, unsigned hiBit)
Set the bits from loBit (inclusive) to hiBit (exclusive) to 1.
Definition APInt.h:1367
bool isSubsetOf(const APInt &RHS) const
This operation checks that all bits set in this APInt are also set in RHS.
Definition APInt.h:1257
bool isPowerOf2() const
Check if this APInt's value is a power of two greater than zero.
Definition APInt.h:440
static APInt getLowBitsSet(unsigned numBits, unsigned loBitsSet)
Constructs an APInt value that has the bottom loBitsSet bits set.
Definition APInt.h:306
static APInt getHighBitsSet(unsigned numBits, unsigned hiBitsSet)
Constructs an APInt value that has the top hiBitsSet bits set.
Definition APInt.h:296
static APInt getZero(unsigned numBits)
Get the '0' value for the specified bit-width.
Definition APInt.h:200
LLVM_ABI APInt extractBits(unsigned numBits, unsigned bitPosition) const
Return an APInt with the extracted bits [bitPosition,bitPosition+numBits).
Definition APInt.cpp:482
bool isOne() const
Determine if this is a value of 1.
Definition APInt.h:389
static APInt getBitsSetFrom(unsigned numBits, unsigned loBit)
Constructs an APInt value that has a contiguous range of bits set.
Definition APInt.h:286
static APInt getOneBitSet(unsigned numBits, unsigned BitNo)
Return an APInt with exactly one bit set in the result.
Definition APInt.h:239
int64_t getSExtValue() const
Get sign extended value.
Definition APInt.h:1562
void lshrInPlace(unsigned ShiftAmt)
Logical right-shift this APInt by ShiftAmt in place.
Definition APInt.h:858
APInt lshr(unsigned shiftAmt) const
Logical right-shift function.
Definition APInt.h:851
unsigned countr_one() const
Count the number of trailing one bits.
Definition APInt.h:1656
bool uge(const APInt &RHS) const
Unsigned greater or equal comparison.
Definition APInt.h:1221
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition ArrayRef.h:41
ArrayRef< T > drop_front(size_t N=1) const
Drop the first N elements of the array.
Definition ArrayRef.h:200
size_t size() const
size - Get the array size.
Definition ArrayRef.h:147
static LLVM_ABI ArrayType * get(Type *ElementType, uint64_t NumElements)
This static method is the primary way to construct an ArrayType.
static LLVM_ABI BaseIndexOffset match(const SDNode *N, const SelectionDAG &DAG)
Parses tree in N for base, index, offset addresses.
static LLVM_ABI bool computeAliasing(const SDNode *Op0, const LocationSize NumBytes0, const SDNode *Op1, const LocationSize NumBytes1, const SelectionDAG &DAG, bool &IsAlias)
This class is a wrapper over an AAResults, and it is intended to be used only when there are no IR ch...
bool isNoAlias(const MemoryLocation &LocA, const MemoryLocation &LocB)
LLVM_ABI bool isConstant() const
Represents known origin of an individual byte in combine pattern.
static ByteProvider getConstantZero()
static ByteProvider getSrc(std::optional< SDNode * > Val, int64_t ByteOffset, int64_t VectorOffset)
Combiner implementation.
Definition Combiner.h:34
ISD::CondCode get() const
static LLVM_ABI Constant * get(ArrayType *T, ArrayRef< Constant * > V)
static ConstantAsMetadata * get(Constant *C)
Definition Metadata.h:536
const APFloat & getValueAPF() const
bool isExactlyValue(double V) const
We don't rely on operator== working on double values, as it returns true for things that are clearly ...
bool isNegative() const
Return true if the value is negative.
bool isZero() const
Return true if the value is positive or negative zero.
const APInt & getLower() const
Return the lower value for this range.
LLVM_ABI bool isFullSet() const
Return true if this set contains all of the elements possible for this data-type.
LLVM_ABI ConstantRange truncate(uint32_t BitWidth, unsigned NoWrapKind=0) const
Return a new range in the specified integer type, which must be strictly smaller than the current typ...
const APInt & getUpper() const
Return the upper value for this range.
uint32_t getBitWidth() const
Get the bit width of this ConstantRange.
const ConstantInt * getConstantIntValue() const
uint64_t getZExtValue() const
const APInt & getAPIntValue() const
This is an important base class in LLVM.
Definition Constant.h:43
bool isLittleEndian() const
Layout endianness...
Definition DataLayout.h:207
bool isBigEndian() const
Definition DataLayout.h:208
TypeSize getTypeAllocSize(Type *Ty) const
Returns the offset in bytes between successive objects of the specified type, including alignment pad...
LLVM_ABI Align getPrefTypeAlign(Type *Ty) const
Returns the preferred stack/global alignment for the specified type.
static bool shouldExecute(unsigned CounterName)
iterator find(const_arg_type_t< KeyT > Val)
Definition DenseMap.h:167
iterator end()
Definition DenseMap.h:81
static constexpr ElementCount getFixed(ScalarTy MinVal)
Definition TypeSize.h:310
constexpr bool isScalar() const
Exactly one element.
Definition TypeSize.h:321
bool hasMinSize() const
Optimize this function for minimum size (-Oz).
Definition Function.h:703
AttributeList getAttributes() const
Return the attribute list for this Function.
Definition Function.h:352
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
Definition Function.cpp:727
const_iterator find(KeyT x) const
find - Return an iterator pointing to the first interval ending at or after x, or end().
bool isUnindexed() const
Return true if this is NOT a pre/post inc/dec load/store.
bool isIndexed() const
Return true if this is a pre/post inc/dec load/store.
This class is used to represent ISD::LOAD nodes.
const SDValue & getBasePtr() const
const SDValue & getOffset() const
ISD::LoadExtType getExtensionType() const
Return whether this is a plain node, or one of the varieties of value-extending loads.
bool hasValue() const
static LocationSize precise(uint64_t Value)
static constexpr LocationSize beforeOrAfterPointer()
Any location before or after the base pointer (but still within the underlying object).
bool isScalable() const
TypeSize getValue() const
static MDTuple * get(LLVMContext &Context, ArrayRef< Metadata * > MDs)
Definition Metadata.h:1569
Machine Value Type.
SimpleValueType SimpleTy
static auto all_valuetypes()
SimpleValueType Iteration.
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
static MVT getIntegerVT(unsigned BitWidth)
int64_t getObjectSize(int ObjectIdx) const
Return the size of the specified object.
StringRef getName() const
getName - Return the name of the corresponding LLVM function.
MachineMemOperand * getMachineMemOperand(MachinePointerInfo PtrInfo, MachineMemOperand::Flags f, LLT MemTy, Align base_alignment, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr, SyncScope::ID SSID=SyncScope::System, AtomicOrdering Ordering=AtomicOrdering::NotAtomic, AtomicOrdering FailureOrdering=AtomicOrdering::NotAtomic)
getMachineMemOperand - Allocate a new MachineMemOperand.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
Function & getFunction()
Return the LLVM function that this machine code represents.
A description of a memory reference used in the backend.
const PseudoSourceValue * getPseudoValue() const
void clearRanges()
Unset the tracked range metadata.
Flags
Flags values. These may be or'd together.
@ MODereferenceable
The memory access is dereferenceable (i.e., doesn't trap).
@ MONonTemporal
The memory access is non-temporal.
Flags getFlags() const
Return the raw flags of the source value,.
const Value * getValue() const
Return the base address of the memory access.
const SDValue & getPassThru() const
ISD::LoadExtType getExtensionType() const
const SDValue & getBasePtr() const
ISD::MemIndexType getIndexType() const
How is Index applied to BasePtr when computing addresses.
const SDValue & getInc() const
const SDValue & getScale() const
const SDValue & getMask() const
const SDValue & getIntID() const
const SDValue & getIndex() const
const SDValue & getBasePtr() const
ISD::MemIndexType getIndexType() const
This class is used to represent an MLOAD node.
const SDValue & getBasePtr() const
ISD::LoadExtType getExtensionType() const
const SDValue & getMask() const
const SDValue & getPassThru() const
const SDValue & getOffset() const
bool isUnindexed() const
Return true if this is NOT a pre/post inc/dec load/store.
ISD::MemIndexedMode getAddressingMode() const
Return the addressing mode for this load or store: unindexed, pre-inc, pre-dec, post-inc,...
const SDValue & getValue() const
bool isTruncatingStore() const
Return true if the op does a truncation before store.
This class is used to represent an MSTORE node.
bool isCompressingStore() const
Returns true if the op does a compression to the vector before storing.
const SDValue & getOffset() const
const SDValue & getBasePtr() const
const SDValue & getMask() const
const SDValue & getValue() const
bool isTruncatingStore() const
Return true if the op does a truncation before store.
unsigned getAddressSpace() const
Return the address space for the associated pointer.
Align getBaseAlign() const
Returns alignment and volatility of the memory access.
const MDNode * getRanges() const
Returns the Ranges that describes the dereference.
Align getAlign() const
AAMDNodes getAAInfo() const
Returns the AA info that describes the dereference.
bool isSimple() const
Returns true if the memory operation is neither atomic or volatile.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
const SDValue & getBasePtr() const
const MachinePointerInfo & getPointerInfo() const
const SDValue & getChain() const
bool isNonTemporal() const
bool isInvariant() const
bool isDereferenceable() const
EVT getMemoryVT() const
Return the type of the in-memory value.
MutableArrayRef - Represent a mutable reference to an array (0 or more elements consecutively in memo...
Definition ArrayRef.h:303
MutableArrayRef< T > take_back(size_t N=1) const
Return a copy of *this with only the last N elements.
Definition ArrayRef.h:424
iterator end() const
Definition ArrayRef.h:348
iterator begin() const
Definition ArrayRef.h:347
MutableArrayRef< T > take_front(size_t N=1) const
Return a copy of *this with only the first N elements.
Definition ArrayRef.h:417
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
Represents one node in the SelectionDAG.
ArrayRef< SDUse > ops() const
const APInt & getAsAPIntVal() const
Helper method returns the APInt value of a ConstantSDNode.
LLVM_ABI void dump() const
Dump this node, for debugging.
unsigned getOpcode() const
Return the SelectionDAG opcode value for this node.
bool hasOneUse() const
Return true if there is exactly one use of this node.
LLVM_ABI bool isOnlyUserOf(const SDNode *N) const
Return true if this node is the only use of N.
iterator_range< value_op_iterator > op_values() const
iterator_range< use_iterator > uses()
SDNodeFlags getFlags() const
size_t use_size() const
Return the number of uses of this node.
TypeSize getValueSizeInBits(unsigned ResNo) const
Returns MVT::getSizeInBits(getValueType(ResNo)).
MVT getSimpleValueType(unsigned ResNo) const
Return the type of a specified result as a simple type.
static bool hasPredecessorHelper(const SDNode *N, SmallPtrSetImpl< const SDNode * > &Visited, SmallVectorImpl< const SDNode * > &Worklist, unsigned int MaxSteps=0, bool TopologicalPrune=false)
Returns true if N is a predecessor of any node in Worklist.
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
bool use_empty() const
Return true if there are no uses of this node.
unsigned getNumValues() const
Return the number of values defined/returned by this operator.
unsigned getNumOperands() const
Return the number of values used by this operation.
SDVTList getVTList() const
const SDValue & getOperand(unsigned Num) const
uint64_t getConstantOperandVal(unsigned Num) const
Helper method returns the integer value of a ConstantSDNode operand.
bool hasNUsesOfValue(unsigned NUses, unsigned Value) const
Return true if there are exactly NUSES uses of the indicated value.
use_iterator use_begin() const
Provide iteration support to walk over all uses of an SDNode.
LLVM_ABI bool isOperandOf(const SDNode *N) const
Return true if this node is an operand of N.
const APInt & getConstantOperandAPInt(unsigned Num) const
Helper method returns the APInt of a ConstantSDNode operand.
std::optional< APInt > bitcastToAPInt() const
bool isPredecessorOf(const SDNode *N) const
Return true if this node is a predecessor of N.
LLVM_ABI bool hasAnyUseOfValue(unsigned Value) const
Return true if there are any use of the indicated value.
EVT getValueType(unsigned ResNo) const
Return the type of a specified result.
iterator_range< user_iterator > users()
user_iterator user_begin() const
Provide iteration support to walk over all users of an SDNode.
static use_iterator use_end()
Represents a use of a SDNode.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
bool isUndef() const
SDNode * getNode() const
get the SDNode which holds the desired result
bool hasOneUse() const
Return true if there is exactly one node using value ResNo of Node.
LLVM_ABI bool reachesChainWithoutSideEffects(SDValue Dest, unsigned Depth=2) const
Return true if this operand (which must be a chain) reaches the specified operand without crossing an...
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
bool isAnyAdd() const
TypeSize getValueSizeInBits() const
Returns the size of the value in bits.
const SDValue & getOperand(unsigned i) const
bool use_empty() const
Return true if there are no nodes using value ResNo of Node.
const APInt & getConstantOperandAPInt(unsigned i) const
uint64_t getScalarValueSizeInBits() const
unsigned getResNo() const
get the index which selects a specific result in the SDNode
uint64_t getConstantOperandVal(unsigned i) const
MVT getSimpleValueType() const
Return the simple ValueType of the referenced return value.
unsigned getOpcode() const
unsigned getNumOperands() const
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
bool willNotOverflowAdd(bool IsSigned, SDValue N0, SDValue N1) const
Determine if the result of the addition of 2 nodes can never overflow.
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
SDValue getExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT, unsigned Opcode)
Convert Op, which must be of integer type, to the integer type VT, by either any/sign/zero-extending ...
LLVM_ABI SDValue getSplatSourceVector(SDValue V, int &SplatIndex)
If V is a splatted value, return the source vector and its splat index.
LLVM_ABI unsigned ComputeMaxSignificantBits(SDValue Op, unsigned Depth=0) const
Get the upper bound on bit size for this Value Op as a signed integer.
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
LLVM_ABI SDValue getMaskedGather(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType, ISD::LoadExtType ExtTy)
bool isKnownNeverSNaN(SDValue Op, const APInt &DemandedElts, unsigned Depth=0) const
LLVM_ABI std::optional< bool > isBoolConstant(SDValue N) const
Check if a value \op N is a constant using the target's BooleanContent for its type.
const TargetSubtargetInfo & getSubtarget() const
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI SDValue getShiftAmountConstant(uint64_t Val, EVT VT, const SDLoc &DL)
LLVM_ABI SDValue getSplatValue(SDValue V, bool LegalTypes=false)
If V is a splat vector, return its scalar source operand by extracting that element from the source v...
LLVM_ABI SDValue FoldSetCC(EVT VT, SDValue N1, SDValue N2, ISD::CondCode Cond, const SDLoc &dl)
Constant fold a setcc to true or false.
LLVM_ABI SDValue getAllOnesConstant(const SDLoc &DL, EVT VT, bool IsTarget=false, bool IsOpaque=false)
LLVM_ABI void ExtractVectorElements(SDValue Op, SmallVectorImpl< SDValue > &Args, unsigned Start=0, unsigned Count=0, EVT EltVT=EVT())
Append the extracted elements from Start to Count out of the vector Op in Args.
LLVM_ABI SDValue getAtomicLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT MemVT, EVT VT, SDValue Chain, SDValue Ptr, MachineMemOperand *MMO)
LLVM_ABI SDValue getVScale(const SDLoc &DL, EVT VT, APInt MulImm, bool ConstantFold=true)
Return a node that represents the runtime scaling 'MulImm * RuntimeVL'.
LLVM_ABI SDValue getFreeze(SDValue V)
Return a freeze using the SDLoc of the value operand.
LLVM_ABI SDValue getConstantPool(const Constant *C, EVT VT, MaybeAlign Align=std::nullopt, int Offs=0, bool isT=false, unsigned TargetFlags=0)
LLVM_ABI SDValue makeEquivalentMemoryOrdering(SDValue OldChain, SDValue NewMemOpChain)
If an existing load has uses of its chain, create a token factor node with that chain and the new mem...
LLVM_ABI bool isConstantIntBuildVectorOrConstantInt(SDValue N, bool AllowOpaques=true) const
Test whether the given value is a constant int or similar node.
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
bool isSafeToSpeculativelyExecute(unsigned Opcode) const
Some opcodes may create immediate undefined behavior when used with some values (integer division-by-...
LLVM_ABI void Combine(CombineLevel Level, BatchAAResults *BatchAA, CodeGenOptLevel OptLevel)
This iterates over the nodes in the SelectionDAG, folding certain types of nodes together,...
LLVM_ABI SDValue getConstantFP(double Val, const SDLoc &DL, EVT VT, bool isTarget=false)
Create a ConstantFPSDNode wrapping a constant value.
static LLVM_ABI unsigned getHasPredecessorMaxSteps()
LLVM_ABI bool haveNoCommonBitsSet(SDValue A, SDValue B) const
Return true if A and B have no common bits set.
SDValue getExtractSubvector(const SDLoc &DL, EVT VT, SDValue Vec, unsigned Idx)
Return the VT typed sub-vector of Vec at Idx.
LLVM_ABI bool cannotBeOrderedNegativeFP(SDValue Op) const
Test whether the given float value is known to be positive.
LLVM_ABI SDValue getGetFPEnv(SDValue Chain, const SDLoc &dl, SDValue Ptr, EVT MemVT, MachineMemOperand *MMO)
LLVM_ABI SDValue getAssertAlign(const SDLoc &DL, SDValue V, Align A)
Return an AssertAlignSDNode.
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
SDValue getInsertSubvector(const SDLoc &DL, SDValue Vec, SDValue SubVec, unsigned Idx)
Insert SubVec at the Idx element of Vec.
LLVM_ABI SDValue getStepVector(const SDLoc &DL, EVT ResVT, const APInt &StepVal)
Returns a vector of type ResVT whose elements contain the linear sequence <0, Step,...
bool willNotOverflowSub(bool IsSigned, SDValue N0, SDValue N1) const
Determine if the result of the sub of 2 nodes can never overflow.
LLVM_ABI SDValue getNOT(const SDLoc &DL, SDValue Val, EVT VT)
Create a bitwise NOT operation as (XOR Val, -1).
const TargetLowering & getTargetLoweringInfo() const
static constexpr unsigned MaxRecursionDepth
bool isGuaranteedNotToBePoison(SDValue Op, unsigned Depth=0) const
Return true if this function can prove that Op is never poison.
LLVM_ABI SDValue getIndexedMaskedLoad(SDValue OrigLoad, const SDLoc &dl, SDValue Base, SDValue Offset, ISD::MemIndexedMode AM)
LLVM_ABI APInt computeVectorKnownZeroElements(SDValue Op, const APInt &DemandedElts, unsigned Depth=0) const
For each demanded element of a vector, see if it is known to be zero.
LLVM_ABI std::pair< EVT, EVT > GetSplitDestVTs(const EVT &VT) const
Compute the VTs needed for the low/hi parts of a type which is split (or expanded) into two not neces...
SDValue getUNDEF(EVT VT)
Return an UNDEF node. UNDEF does not have a useful SDLoc.
LLVM_ABI SDValue getGatherVP(SDVTList VTs, EVT VT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
LLVM_ABI bool isSplatValue(SDValue V, const APInt &DemandedElts, APInt &UndefElts, unsigned Depth=0) const
Test whether V has a splatted value for all the demanded elements.
LLVM_ABI void DeleteNode(SDNode *N)
Remove the specified node from the system.
LLVM_ABI SDValue getBitcast(EVT VT, SDValue V)
Return a bitcast using the SDLoc of the value operand, and casting to the provided type.
SDValue getSelect(const SDLoc &DL, EVT VT, SDValue Cond, SDValue LHS, SDValue RHS, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build Select's if you just have operands and don't want to check...
LLVM_ABI SDValue getNegative(SDValue Val, const SDLoc &DL, EVT VT)
Create negative operation as (SUB 0, Val).
LLVM_ABI std::optional< unsigned > getValidShiftAmount(SDValue V, const APInt &DemandedElts, unsigned Depth=0) const
If a SHL/SRA/SRL node V has a uniform shift amount that is less than the element bit-width of the shi...
LLVM_ABI SDValue simplifySelect(SDValue Cond, SDValue TVal, SDValue FVal)
Try to simplify a select/vselect into 1 of its operands or a constant.
LLVM_ABI SDValue getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT)
Return the expression required to zero extend the Op value assuming it was the smaller SrcTy value.
LLVM_ABI bool isConstantFPBuildVectorOrConstantFP(SDValue N) const
Test whether the given value is a constant FP or similar node.
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getTokenFactor(const SDLoc &DL, SmallVectorImpl< SDValue > &Vals)
Creates a new TokenFactor containing Vals.
LLVM_ABI bool LegalizeOp(SDNode *N, SmallSetVector< SDNode *, 16 > &UpdatedNodes)
Transforms a SelectionDAG node and any operands to it into a node that is compatible with the target ...
LLVM_ABI bool doesNodeExist(unsigned Opcode, SDVTList VTList, ArrayRef< SDValue > Ops)
Check if a node exists without modifying its flags.
LLVM_ABI bool areNonVolatileConsecutiveLoads(LoadSDNode *LD, LoadSDNode *Base, unsigned Bytes, int Dist) const
Return true if loads are next to each other and can be merged.
LLVM_ABI SDValue getMaskedHistogram(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
LLVM_ABI SDValue getStoreVP(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, bool IsTruncating=false, bool IsCompressing=false)
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
LLVM_ABI SDValue getMemBasePlusOffset(SDValue Base, TypeSize Offset, const SDLoc &DL, const SDNodeFlags Flags=SDNodeFlags())
Returns sum of the base pointer and offset.
bool willNotOverflowMul(bool IsSigned, SDValue N0, SDValue N1) const
Determine if the result of the mul of 2 nodes can never overflow.
LLVM_ABI SDValue getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, EVT SVT, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI void ReplaceAllUsesWith(SDValue From, SDValue To)
Modify anything using 'From' to use 'To' instead.
LLVM_ABI SDValue getCommutedVectorShuffle(const ShuffleVectorSDNode &SV)
Returns an ISD::VECTOR_SHUFFLE node semantically equivalent to the shuffle node in input but with swa...
LLVM_ABI bool isGuaranteedNotToBeUndefOrPoison(SDValue Op, bool PoisonOnly=false, unsigned Depth=0) const
Return true if this function can prove that Op is never poison and, if PoisonOnly is false,...
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
SDValue getSplatVector(EVT VT, const SDLoc &DL, SDValue Op)
LLVM_ABI MaybeAlign InferPtrAlign(SDValue Ptr) const
Infer alignment of a load / store address.
LLVM_ABI bool SignBitIsZero(SDValue Op, unsigned Depth=0) const
Return true if the sign bit of Op is known to be zero.
LLVM_ABI void RemoveDeadNodes()
This method deletes all unreachable nodes in the SelectionDAG.
bool isConstantValueOfAnyType(SDValue N) const
SDValue getSelectCC(const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode Cond, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build SelectCC's if you just have an ISD::CondCode instead of an...
LLVM_ABI SDValue getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either sign-extending or trunca...
LLVM_ABI bool isKnownToBeAPowerOfTwo(SDValue Val, unsigned Depth=0) const
Test if the given value is known to have exactly one bit set.
LLVM_ABI bool isKnownNeverZero(SDValue Op, unsigned Depth=0) const
Test whether the given SDValue is known to contain non-zero value(s).
LLVM_ABI SDValue getIndexedStore(SDValue OrigStore, const SDLoc &dl, SDValue Base, SDValue Offset, ISD::MemIndexedMode AM)
LLVM_ABI SDValue FoldConstantArithmetic(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDValue > Ops, SDNodeFlags Flags=SDNodeFlags())
LLVM_ABI SDValue getSetFPEnv(SDValue Chain, const SDLoc &dl, SDValue Ptr, EVT MemVT, MachineMemOperand *MMO)
LLVM_ABI SDValue getBoolExtOrTrunc(SDValue Op, const SDLoc &SL, EVT VT, EVT OpVT)
Convert Op, which must be of integer type, to the integer type VT, by using an extension appropriate ...
LLVM_ABI SDValue getMaskedStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Base, SDValue Offset, SDValue Mask, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, bool IsTruncating=false, bool IsCompressing=false)
const TargetMachine & getTarget() const
LLVM_ABI SDValue getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either any-extending or truncat...
iterator_range< allnodes_iterator > allnodes()
LLVM_ABI SDValue getLoadVP(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, MachinePointerInfo PtrInfo, EVT MemVT, Align Alignment, MachineMemOperand::Flags MMOFlags, const AAMDNodes &AAInfo, const MDNode *Ranges=nullptr, bool IsExpanding=false)
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getScatterVP(SDVTList VTs, EVT VT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
LLVM_ABI SDValue getValueType(EVT)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI bool isKnownNeverNaN(SDValue Op, const APInt &DemandedElts, bool SNaN=false, unsigned Depth=0) const
Test whether the given SDValue (or all elements of it, if it is a vector) is known to never be NaN in...
LLVM_ABI SDValue FoldConstantBuildVector(BuildVectorSDNode *BV, const SDLoc &DL, EVT DstEltVT)
Fold BUILD_VECTOR of constants/undefs to the destination type BUILD_VECTOR of constants/undefs elemen...
LLVM_ABI SDValue getIndexedMaskedStore(SDValue OrigStore, const SDLoc &dl, SDValue Base, SDValue Offset, ISD::MemIndexedMode AM)
const TargetLibraryInfo & getLibInfo() const
LLVM_ABI unsigned ComputeNumSignBits(SDValue Op, unsigned Depth=0) const
Return the number of times the sign bit of the register is replicated into the other bits.
LLVM_ABI bool MaskedVectorIsZero(SDValue Op, const APInt &DemandedElts, unsigned Depth=0) const
Return true if 'Op' is known to be zero in DemandedElts.
LLVM_ABI SDValue getBoolConstant(bool V, const SDLoc &DL, EVT VT, EVT OpVT)
Create a true or false constant of type VT using the target's BooleanContent for type OpVT.
LLVM_ABI SDValue getVectorIdxConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI void ReplaceAllUsesOfValueWith(SDValue From, SDValue To)
Replace any uses of From with To, leaving uses of other values produced by From.getNode() alone.
MachineFunction & getMachineFunction() const
LLVM_ABI bool canCreateUndefOrPoison(SDValue Op, const APInt &DemandedElts, bool PoisonOnly=false, bool ConsiderFlags=true, unsigned Depth=0) const
Return true if Op can create undef or poison from non-undef & non-poison operands.
LLVM_ABI OverflowKind computeOverflowForUnsignedAdd(SDValue N0, SDValue N1) const
Determine if the result of the unsigned addition of 2 nodes can overflow.
SDValue getSplatBuildVector(EVT VT, const SDLoc &DL, SDValue Op)
Return a splat ISD::BUILD_VECTOR node, consisting of Op splatted to all elements.
bool isSafeToSpeculativelyExecuteNode(const SDNode *N) const
Check if the provided node is save to speculatively executed given its current arguments.
LLVM_ABI KnownBits computeKnownBits(SDValue Op, unsigned Depth=0) const
Determine which bits of Op are known to be either zero or one and return them in Known.
LLVM_ABI SDValue getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either zero-extending or trunca...
LLVM_ABI SDValue getCondCode(ISD::CondCode Cond)
LLVM_ABI bool MaskedValueIsZero(SDValue Op, const APInt &Mask, unsigned Depth=0) const
Return true if 'Op & Mask' is known to be zero.
LLVM_ABI bool isKnownToBeAPowerOfTwoFP(SDValue Val, unsigned Depth=0) const
Test if the given fp value is known to be an integer power-of-2, either positive or negative.
LLVMContext * getContext() const
LLVM_ABI SDValue simplifyFPBinop(unsigned Opcode, SDValue X, SDValue Y, SDNodeFlags Flags)
Try to simplify a floating-point binary operation into 1 of its operands or a constant.
const SDValue & setRoot(SDValue N)
Set the current root tag of the SelectionDAG.
LLVM_ABI bool isUndef(unsigned Opcode, ArrayRef< SDValue > Ops)
Return true if the result of this operation is always undefined.
LLVM_ABI SDNode * UpdateNodeOperands(SDNode *N, SDValue Op)
Mutate the specified node in-place to have the specified operands.
LLVM_ABI SDNode * getNodeIfExists(unsigned Opcode, SDVTList VTList, ArrayRef< SDValue > Ops, const SDNodeFlags Flags)
Get the specified node if it's already available, or else return NULL.
LLVM_ABI SDValue getIndexedLoad(SDValue OrigLoad, const SDLoc &dl, SDValue Base, SDValue Offset, ISD::MemIndexedMode AM)
SDValue getEntryNode() const
Return the token chain corresponding to the entry of the function.
LLVM_ABI SDValue getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Base, SDValue Offset, SDValue Mask, SDValue Src0, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, ISD::LoadExtType, bool IsExpanding=false)
DenormalMode getDenormalMode(EVT VT) const
Return the current function's default denormal handling kind for the given floating point type.
SDValue getSplat(EVT VT, const SDLoc &DL, SDValue Op)
Returns a node representing a splat of one value into all lanes of the provided vector type.
static unsigned getOpcode_EXTEND(unsigned Opcode)
Convert *_EXTEND_VECTOR_INREG to *_EXTEND opcode.
LLVM_ABI bool isADDLike(SDValue Op, bool NoWrap=false) const
Return true if the specified operand is an ISD::OR or ISD::XOR node that can be treated as an ISD::AD...
LLVM_ABI SDValue getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1, SDValue N2, ArrayRef< int > Mask)
Return an ISD::VECTOR_SHUFFLE node.
LLVM_ABI SDValue simplifyShift(SDValue X, SDValue Y)
Try to simplify a shift into 1 of its operands or a constant.
LLVM_ABI void transferDbgValues(SDValue From, SDValue To, unsigned OffsetInBits=0, unsigned SizeInBits=0, bool InvalidateDbg=true)
Transfer debug values from one node to another, while optionally generating fragment expressions for ...
LLVM_ABI SDValue getLogicalNOT(const SDLoc &DL, SDValue Val, EVT VT)
Create a logical NOT operation as (XOR Val, BooleanOne).
LLVM_ABI SDValue getMaskedScatter(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType, bool IsTruncating=false)
bool empty() const
Determine if the SetVector is empty or not.
Definition SetVector.h:99
bool insert(const value_type &X)
Insert a new element into the SetVector.
Definition SetVector.h:150
value_type pop_back_val()
Definition SetVector.h:278
static LLVM_ABI bool isIdentityMask(ArrayRef< int > Mask, int NumSrcElts)
Return true if this shuffle mask chooses elements from exactly one source vector without lane crossin...
This SDNode is used to implement the code generator support for the llvm IR shufflevector instruction...
int getMaskElt(unsigned Idx) const
ArrayRef< int > getMask() const
static void commuteMask(MutableArrayRef< int > Mask)
Change values in a shuffle permute mask assuming the two vector operands have swapped position.
void push_back(bool Val)
void reserve(unsigned N)
size_type size() const
Definition SmallPtrSet.h:99
size_type count(ConstPtrType Ptr) const
count - Return 1 if the specified pointer is in the set, 0 otherwise.
std::pair< iterator, bool > insert(PtrType Ptr)
Inserts Ptr if and only if there is no element in the container equal to Ptr.
bool contains(ConstPtrType Ptr) const
SmallPtrSet - This class implements a set which is optimized for holding SmallSize or less elements.
A SetVector that performs no allocations if smaller than a certain size.
Definition SetVector.h:338
SmallSet - This maintains a set of unique values, optimizing for the case when the set is small (less...
Definition SmallSet.h:133
bool empty() const
Definition SmallSet.h:168
std::pair< const_iterator, bool > insert(const T &V)
insert - Insert an element into the set if it isn't already there.
Definition SmallSet.h:183
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void assign(size_type NumElts, ValueParamT Elt)
reference emplace_back(ArgTypes &&... Args)
void reserve(size_type N)
iterator erase(const_iterator CI)
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
iterator insert(iterator I, T &&Elt)
void resize(size_type N)
void push_back(const T &Elt)
pointer data()
Return a pointer to the vector's buffer, even if empty().
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
This class is used to represent ISD::STORE nodes.
const SDValue & getBasePtr() const
const SDValue & getOffset() const
const SDValue & getValue() const
bool isTruncatingStore() const
Return true if the op does a truncation before store.
bool has(LibFunc F) const
Tests whether a library function is available.
virtual bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF, EVT) const
Return true if an FMA operation is faster than a pair of fmul and fadd instructions.
bool isOperationExpand(unsigned Op, EVT VT) const
Return true if the specified operation is illegal on this target or unlikely to be made legal with cu...
virtual bool preferSextInRegOfTruncate(EVT TruncVT, EVT VT, EVT ExtVT) const
virtual bool decomposeMulByConstant(LLVMContext &Context, EVT VT, SDValue C) const
Return true if it is profitable to transform an integer multiplication-by-constant into simpler opera...
virtual bool hasAndNot(SDValue X) const
Return true if the target has a bitwise and-not operation: X = ~A & B This can be used to simplify se...
virtual bool isShuffleMaskLegal(ArrayRef< int >, EVT) const
Targets can use this to indicate that they only support some VECTOR_SHUFFLE operations,...
virtual bool enableAggressiveFMAFusion(EVT VT) const
Return true if target always benefits from combining into FMA for a given value type.
bool isIndexedStoreLegal(unsigned IdxMode, EVT VT) const
Return true if the specified indexed load is legal on this target.
SDValue promoteTargetBoolean(SelectionDAG &DAG, SDValue Bool, EVT ValVT) const
Promote the given target boolean to a target boolean of the given type.
virtual bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy, EVT NewVT, std::optional< unsigned > ByteOffset=std::nullopt) const
Return true if it is profitable to reduce a load to a smaller type.
virtual bool canCombineTruncStore(EVT ValVT, EVT MemVT, bool LegalOnly) const
virtual bool convertSetCCLogicToBitwiseLogic(EVT VT) const
Use bitwise logic to make pairs of compares more efficient.
virtual const TargetRegisterClass * getRegClassFor(MVT VT, bool isDivergent=false) const
Return the register class that should be used for the specified value type.
virtual bool isVectorLoadExtDesirable(SDValue ExtVal) const
Return true if folding a vector load into ExtVal (a sign, zero, or any extend node) is profitable.
int getRecipEstimateSqrtEnabled(EVT VT, MachineFunction &MF) const
Return a ReciprocalEstimate enum value for a square root of the given type based on the function's at...
virtual bool isSExtCheaperThanZExt(EVT FromTy, EVT ToTy) const
Return true if sign-extension from FromTy to ToTy is cheaper than zero-extension.
virtual MachineMemOperand::Flags getTargetMMOFlags(const Instruction &I) const
This callback is used to inspect load/store instructions and add target-specific MachineMemOperand fl...
virtual bool isZExtFree(Type *FromTy, Type *ToTy) const
Return true if any actual instruction that defines a value of type FromTy implicitly zero-extends the...
virtual bool isFPExtFoldable(const MachineInstr &MI, unsigned Opcode, LLT DestTy, LLT SrcTy) const
Return true if an fpext operation input to an Opcode operation is free (for instance,...
virtual bool hasBitTest(SDValue X, SDValue Y) const
Return true if the target has a bit-test instruction: (X & (1 << Y)) ==/!= 0 This knowledge can be us...
bool isTruncStoreLegal(EVT ValVT, EVT MemVT) const
Return true if the specified store with truncation is legal on this target.
virtual bool isLoadBitCastBeneficial(EVT LoadVT, EVT BitcastVT, const SelectionDAG &DAG, const MachineMemOperand &MMO) const
Return true if the following transform is beneficial: fold (conv (load x)) -> (load (conv*)x) On arch...
virtual bool areTwoSDNodeTargetMMOFlagsMergeable(const MemSDNode &NodeX, const MemSDNode &NodeY) const
Return true if it is valid to merge the TargetMMOFlags in two SDNodes.
virtual bool isCommutativeBinOp(unsigned Opcode) const
Returns true if the opcode is a commutative binary operation.
virtual bool isFPImmLegal(const APFloat &, EVT, bool ForCodeSize=false) const
Returns true if the target can instruction select the specified FP immediate natively.
virtual bool isExtractVecEltCheap(EVT VT, unsigned Index) const
Return true if extraction of a scalar element from the given vector type at the given index is cheap.
virtual bool optimizeFMulOrFDivAsShiftAddBitcast(SDNode *N, SDValue FPConst, SDValue IntPow2) const
virtual bool shouldNormalizeToSelectSequence(LLVMContext &Context, EVT VT) const
Returns true if we should normalize select(N0&N1, X, Y) => select(N0, select(N1, X,...
virtual bool preferScalarizeSplat(SDNode *N) const
bool isIndexedMaskedLoadLegal(unsigned IdxMode, EVT VT) const
Return true if the specified indexed load is legal on this target.
virtual bool allowsMisalignedMemoryAccesses(EVT, unsigned AddrSpace=0, Align Alignment=Align(1), MachineMemOperand::Flags Flags=MachineMemOperand::MONone, unsigned *=nullptr) const
Determine if the target supports unaligned memory accesses.
bool isOperationCustom(unsigned Op, EVT VT) const
Return true if the operation uses custom lowering, regardless of whether the type is legal or not.
virtual bool reduceSelectOfFPConstantLoads(EVT CmpOpVT) const
Return true if it is profitable to convert a select of FP constants into a constant pool load whose a...
bool hasBigEndianPartOrdering(EVT VT, const DataLayout &DL) const
When splitting a value of the specified type into parts, does the Lo or Hi part come first?
EVT getShiftAmountTy(EVT LHSTy, const DataLayout &DL) const
Returns the type for the shift amount of a shift opcode.
virtual bool isExtractSubvectorCheap(EVT ResVT, EVT SrcVT, unsigned Index) const
Return true if EXTRACT_SUBVECTOR is cheap for extracting this result type from this source type with ...
virtual bool isMulAddWithConstProfitable(SDValue AddNode, SDValue ConstNode) const
Return true if it may be profitable to transform (mul (add x, c1), c2) -> (add (mul x,...
bool isPartialReduceMLALegalOrCustom(unsigned Opc, EVT AccVT, EVT InputVT) const
Return true if a PARTIAL_REDUCE_U/SMLA node with the specified types is legal or custom for this targ...
virtual bool isFsqrtCheap(SDValue X, SelectionDAG &DAG) const
Return true if SQRT(X) shouldn't be replaced with X*RSQRT(X).
int getDivRefinementSteps(EVT VT, MachineFunction &MF) const
Return the refinement step count for a division of the given type based on the function's attributes.
virtual bool shouldFoldConstantShiftPairToMask(const SDNode *N, CombineLevel Level) const
Return true if it is profitable to fold a pair of shifts into a mask.
virtual bool isTruncateFree(Type *FromTy, Type *ToTy) const
Return true if it's free to truncate a value of type FromTy to type ToTy.
virtual bool shouldAvoidTransformToShift(EVT VT, unsigned Amount) const
Return true if creating a shift of the type by the given amount is not profitable.
virtual EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const
Return the ValueType of the result of SETCC operations.
virtual EVT getTypeToTransformTo(LLVMContext &Context, EVT VT) const
For types supported by the target, this is an identity function.
virtual bool shouldFoldSelectWithSingleBitTest(EVT VT, const APInt &AndMask) const
BooleanContent getBooleanContents(bool isVec, bool isFloat) const
For targets without i1 registers, this gives the nature of the high-bits of boolean values held in ty...
virtual bool shouldReassociateReduction(unsigned RedOpc, EVT VT) const
bool isCondCodeLegal(ISD::CondCode CC, MVT VT) const
Return true if the specified condition code is legal for a comparison of the specified types on this ...
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
int getRecipEstimateDivEnabled(EVT VT, MachineFunction &MF) const
Return a ReciprocalEstimate enum value for a division of the given type based on the function's attri...
virtual bool preferIncOfAddToSubOfNot(EVT VT) const
These two forms are equivalent: sub y, (xor x, -1) add (add x, 1), y The variant with two add's is IR...
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
virtual bool isLegalAddImmediate(int64_t) const
Return true if the specified immediate is legal add immediate, that is the target has add instruction...
bool isOperationLegal(unsigned Op, EVT VT) const
Return true if the specified operation is legal on this target.
virtual bool canTransformPtrArithOutOfBounds(const Function &F, EVT PtrVT) const
True if the target allows transformations of in-bounds pointer arithmetic that cause out-of-bounds in...
virtual bool isProfitableToCombineMinNumMaxNum(EVT VT) const
virtual bool isFNegFree(EVT VT) const
Return true if an fneg operation is free to the point where it is never worthwhile to replace it with...
virtual bool shouldFoldSelectWithIdentityConstant(unsigned BinOpcode, EVT VT, unsigned SelectOpcode, SDValue X, SDValue Y) const
Return true if pulling a binary operation into a select with an identity constant is profitable.
virtual bool isIntDivCheap(EVT VT, AttributeList Attr) const
Return true if integer divide is usually cheaper than a sequence of several shifts,...
bool isOperationLegalOrCustom(unsigned Op, EVT VT, bool LegalOnly=false) const
Return true if the specified operation is legal on this target or can be made legal with custom lower...
bool isPredictableSelectExpensive() const
Return true if selects are only cheaper than branches if the branch is unlikely to be predicted right...
virtual bool mergeStoresAfterLegalization(EVT MemVT) const
Allow store merging for the specified type after legalization in addition to before legalization.
virtual bool shouldMergeStoreOfLoadsOverCall(EVT, EVT) const
Returns true if it's profitable to allow merging store of loads when there are functions calls betwee...
virtual bool allowsMemoryAccess(LLVMContext &Context, const DataLayout &DL, EVT VT, unsigned AddrSpace=0, Align Alignment=Align(1), MachineMemOperand::Flags Flags=MachineMemOperand::MONone, unsigned *Fast=nullptr) const
Return true if the target supports a memory access of this type for the given address space and align...
unsigned getGatherAllAliasesMaxDepth() const
virtual bool storeOfVectorConstantIsCheap(bool IsZero, EVT MemVT, unsigned NumElem, unsigned AddrSpace) const
Return true if it is expected to be cheaper to do a store of vector constant with the given size and ...
virtual bool isNarrowingProfitable(SDNode *N, EVT SrcVT, EVT DestVT) const
Return true if it's profitable to narrow operations of type SrcVT to DestVT.
virtual bool isMultiStoresCheaperThanBitsMerge(EVT LTy, EVT HTy) const
Return true if it is cheaper to split the store of a merged int val from a pair of smaller values int...
bool isLoadExtLegalOrCustom(unsigned ExtType, EVT ValVT, EVT MemVT) const
Return true if the specified load with extension is legal or custom on this target.
bool isAtomicLoadExtLegal(unsigned ExtType, EVT ValVT, EVT MemVT) const
Return true if the specified atomic load with extension is legal on this target.
virtual bool isBinOp(unsigned Opcode) const
Return true if the node is a math/logic binary operator.
virtual bool shouldFoldMaskToVariableShiftPair(SDValue X) const
There are two ways to clear extreme bits (either low or high): Mask: x & (-1 << y) (the instcombine c...
bool isIndexedLoadLegal(unsigned IdxMode, EVT VT) const
Return true if the specified indexed load is legal on this target.
virtual bool canMergeStoresTo(unsigned AS, EVT MemVT, const MachineFunction &MF) const
Returns if it's reasonable to merge stores to MemVT size.
virtual bool preferABDSToABSWithNSW(EVT VT) const
bool isLoadExtLegal(unsigned ExtType, EVT ValVT, EVT MemVT) const
Return true if the specified load with extension is legal on this target.
AndOrSETCCFoldKind
Enum of different potentially desirable ways to fold (and/or (setcc ...), (setcc ....
virtual bool shouldScalarizeBinop(SDValue VecOp) const
Try to convert an extract element of a vector binary operation into an extract element followed by a ...
virtual bool isStoreBitCastBeneficial(EVT StoreVT, EVT BitcastVT, const SelectionDAG &DAG, const MachineMemOperand &MMO) const
Return true if the following transform is beneficial: (store (y (conv x)), y*)) -> (store x,...
bool isIndexedMaskedStoreLegal(unsigned IdxMode, EVT VT) const
Return true if the specified indexed load is legal on this target.
virtual bool isVectorClearMaskLegal(ArrayRef< int >, EVT) const
Similar to isShuffleMaskLegal.
bool hasTargetDAGCombine(ISD::NodeType NT) const
If true, the target has custom DAG combine transformations that it can perform for the specified node...
virtual bool shouldSplatInsEltVarIndex(EVT) const
Return true if inserting a scalar into a variable element of an undef vector is more efficiently hand...
NegatibleCost
Enum that specifies when a float negation is beneficial.
LegalizeTypeAction getTypeAction(LLVMContext &Context, EVT VT) const
Return how we should legalize values of this type, either it is already legal (return 'Legal') or we ...
int getSqrtRefinementSteps(EVT VT, MachineFunction &MF) const
Return the refinement step count for a square root of the given type based on the function's attribut...
virtual unsigned preferedOpcodeForCmpEqPiecesOfOperand(EVT VT, unsigned ShiftOpc, bool MayTransformRotate, const APInt &ShiftOrRotateAmt, const std::optional< APInt > &AndMask) const
virtual bool isFMADLegal(const MachineInstr &MI, LLT Ty) const
Returns true if MI can be combined with another instruction to form TargetOpcode::G_FMAD.
const char * getLibcallName(RTLIB::Libcall Call) const
Get the libcall routine name for the specified libcall.
virtual bool aggressivelyPreferBuildVectorSources(EVT VecVT) const
virtual bool shouldRemoveExtendFromGSIndex(SDValue Extend, EVT DataVT) const
virtual bool isFAbsFree(EVT VT) const
Return true if an fabs operation is free to the point where it is never worthwhile to replace it with...
LegalizeAction getOperationAction(unsigned Op, EVT VT) const
Return how this operation should be treated: either it is legal, needs to be promoted to a larger siz...
virtual bool generateFMAsInMachineCombiner(EVT VT, CodeGenOptLevel OptLevel) const
virtual bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty, unsigned AddrSpace, Instruction *I=nullptr) const
Return true if the addressing mode represented by AM is legal for this target, for a load/store of th...
virtual bool hasPairedLoad(EVT, Align &) const
Return true if the target supplies and combines to a paired load two loaded values of type LoadedType...
virtual bool convertSelectOfConstantsToMath(EVT VT) const
Return true if a select of constants (select Cond, C1, C2) should be transformed into simple math ops...
bool isOperationLegalOrCustomOrPromote(unsigned Op, EVT VT, bool LegalOnly=false) const
Return true if the specified operation is legal on this target or can be made legal with custom lower...
virtual bool shouldConvertFpToSat(unsigned Op, EVT FPVT, EVT VT) const
Should we generate fp_to_si_sat and fp_to_ui_sat from type FPVT to type VT from min(max(fptoi)) satur...
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
virtual SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &RefinementSteps, bool &UseOneConstNR, bool Reciprocal) const
Hooks for building estimates in place of slower divisions and square roots.
bool SimplifyDemandedVectorElts(SDValue Op, const APInt &DemandedEltMask, APInt &KnownUndef, APInt &KnownZero, TargetLoweringOpt &TLO, unsigned Depth=0, bool AssumeSingleUse=false) const
Look at Vector Op.
virtual bool isReassocProfitable(SelectionDAG &DAG, SDValue N0, SDValue N1) const
SDValue getCheaperOrNeutralNegatedExpression(SDValue Op, SelectionDAG &DAG, bool LegalOps, bool OptForSize, const NegatibleCost CostThreshold=NegatibleCost::Neutral, unsigned Depth=0) const
virtual bool isTargetCanonicalSelect(SDNode *N) const
Return true if the given select/vselect should be considered canonical and not be transformed.
SDValue getCheaperNegatedExpression(SDValue Op, SelectionDAG &DAG, bool LegalOps, bool OptForSize, unsigned Depth=0) const
This is the helper function to return the newly negated expression only when the cost is cheaper.
SDValue SimplifyMultipleUseDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, SelectionDAG &DAG, unsigned Depth=0) const
More limited version of SimplifyDemandedBits that can be used to "lookthrough" ops that don't contrib...
SDValue expandABS(SDNode *N, SelectionDAG &DAG, bool IsNegative=false) const
Expand ABS nodes.
virtual bool IsDesirableToPromoteOp(SDValue, EVT &) const
This method query the target whether it is beneficial for dag combiner to promote the specified node.
SDValue BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization, bool IsAfterLegalTypes, SmallVectorImpl< SDNode * > &Created) const
Given an ISD::SDIV node expressing a divide by constant, return a DAG expression to select that will ...
virtual bool isTypeDesirableForOp(unsigned, EVT VT) const
Return true if the target has native support for the specified value type and it is 'desirable' to us...
SDValue BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization, bool IsAfterLegalTypes, SmallVectorImpl< SDNode * > &Created) const
Given an ISD::UDIV node expressing a divide by constant, return a DAG expression to select that will ...
virtual SDValue getNegatedExpression(SDValue Op, SelectionDAG &DAG, bool LegalOps, bool OptForSize, NegatibleCost &Cost, unsigned Depth=0) const
Return the newly negated expression if the cost is not expensive and set the cost in Cost to indicate...
virtual SDValue getSqrtInputTest(SDValue Operand, SelectionDAG &DAG, const DenormalMode &Mode) const
Return a target-dependent comparison result if the input operand is suitable for use with a square ro...
SDValue buildLegalVectorShuffle(EVT VT, const SDLoc &DL, SDValue N0, SDValue N1, MutableArrayRef< int > Mask, SelectionDAG &DAG) const
Tries to build a legal vector shuffle using the provided parameters or equivalent variations.
virtual SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &RefinementSteps) const
Return a reciprocal estimate value for the input operand.
bool SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, KnownBits &Known, TargetLoweringOpt &TLO, unsigned Depth=0, bool AssumeSingleUse=false) const
Look at Op.
TargetLowering(const TargetLowering &)=delete
bool isConstFalseVal(SDValue N) const
Return if the N is a constant or constant vector equal to the false value from getBooleanContents().
virtual SDValue getSqrtResultForDenormInput(SDValue Operand, SelectionDAG &DAG) const
Return a target-dependent result if the input operand is not suitable for use with a square root esti...
virtual bool getPostIndexedAddressParts(SDNode *, SDNode *, SDValue &, SDValue &, ISD::MemIndexedMode &, SelectionDAG &) const
Returns true by value, base pointer and offset pointer and addressing mode by reference if this node ...
SDValue SimplifySetCC(EVT VT, SDValue N0, SDValue N1, ISD::CondCode Cond, bool foldBooleans, DAGCombinerInfo &DCI, const SDLoc &dl) const
Try to simplify a setcc built with the specified operands and cc.
virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const
Return true if folding a constant offset with the given GlobalAddress is legal.
bool isConstTrueVal(SDValue N) const
Return if the N is a constant or constant vector equal to the true value from getBooleanContents().
SDValue getVectorElementPointer(SelectionDAG &DAG, SDValue VecPtr, EVT VecVT, SDValue Index) const
Get a pointer to vector element Idx located in memory for a vector of type VecVT starting at a base a...
virtual bool isDesirableToCommuteWithShift(const SDNode *N, CombineLevel Level) const
Return true if it is profitable to move this shift by a constant amount through its operand,...
virtual unsigned combineRepeatedFPDivisors() const
Indicate whether this target prefers to combine FDIVs with the same divisor.
virtual AndOrSETCCFoldKind isDesirableToCombineLogicOpOfSETCC(const SDNode *LogicOp, const SDNode *SETCC0, const SDNode *SETCC1) const
virtual bool getPreIndexedAddressParts(SDNode *, SDValue &, SDValue &, ISD::MemIndexedMode &, SelectionDAG &) const
Returns true by value, base pointer and offset pointer and addressing mode by reference if the node's...
virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
This method will be invoked for all target nodes and for any target-independent nodes that the target...
virtual SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG, SmallVectorImpl< SDNode * > &Created) const
Targets may override this function to provide custom SDIV lowering for power-of-2 denominators.
SDValue scalarizeExtractedVectorLoad(EVT ResultVT, const SDLoc &DL, EVT InVecVT, SDValue EltNo, LoadSDNode *OriginalLoad, SelectionDAG &DAG) const
Replace an extraction of a load with a narrowed load.
virtual SDValue BuildSREMPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG, SmallVectorImpl< SDNode * > &Created) const
Targets may override this function to provide custom SREM lowering for power-of-2 denominators.
virtual bool isDesirableToTransformToIntegerOp(unsigned, EVT) const
Return true if it is profitable for dag combiner to transform a floating point op of specified opcode...
TargetOptions Options
unsigned NoSignedZerosFPMath
NoSignedZerosFPMath - This flag is enabled when the -enable-no-signed-zeros-fp-math is specified on t...
virtual bool useAA() const
Enable use of alias analysis during code generation (during MI scheduling, DAGCombine,...
virtual const TargetRegisterInfo * getRegisterInfo() const =0
Return the target's register information.
static constexpr TypeSize getFixed(ScalarTy ExactSize)
Definition TypeSize.h:344
The instances of the Type class are immutable: once they are created, they are never changed.
Definition Type.h:45
LLVM_ABI const fltSemantics & getFltSemantics() const
Definition Type.cpp:107
A Use represents the edge between a Value definition and its users.
Definition Use.h:35
User * getUser() const
Returns the User that contains this Use.
Definition Use.h:61
Value * getOperand(unsigned i) const
Definition User.h:232
const SDValue & getScale() const
ISD::MemIndexType getIndexType() const
How is Index applied to BasePtr when computing addresses.
const SDValue & getVectorLength() const
const SDValue & getIndex() const
const SDValue & getBasePtr() const
const SDValue & getMask() const
const SDValue & getValue() const
LLVM Value Representation.
Definition Value.h:75
Type * getType() const
All values are typed, get the type of this value.
Definition Value.h:256
bool hasOneUse() const
Return true if there is exactly one use of this value.
Definition Value.h:439
iterator_range< user_iterator > users()
Definition Value.h:426
int getNumOccurrences() const
constexpr bool isKnownMultipleOf(ScalarTy RHS) const
This function tells the caller whether the element count is known at compile time to be a multiple of...
Definition TypeSize.h:181
constexpr ScalarTy getFixedValue() const
Definition TypeSize.h:201
static constexpr bool isKnownLE(const FixedOrScalableQuantity &LHS, const FixedOrScalableQuantity &RHS)
Definition TypeSize.h:231
constexpr bool isScalable() const
Returns whether the quantity is scaled by a runtime quantity (vscale).
Definition TypeSize.h:169
constexpr ScalarTy getKnownMinValue() const
Returns the minimum value this quantity can represent.
Definition TypeSize.h:166
constexpr LeafTy divideCoefficientBy(ScalarTy RHS) const
We do not provide the '/' operator here because division for polynomial types does not work in the sa...
Definition TypeSize.h:253
Changed
#define INT64_MAX
Definition DataTypes.h:71
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
constexpr char IsVolatile[]
Key for Kernel::Arg::Metadata::mIsVolatile.
constexpr char Align[]
Key for Kernel::Arg::Metadata::mAlign.
const APInt & smin(const APInt &A, const APInt &B)
Determine the smaller of two APInts considered to be signed.
Definition APInt.h:2248
const APInt & smax(const APInt &A, const APInt &B)
Determine the larger of two APInts considered to be signed.
Definition APInt.h:2253
const APInt & umin(const APInt &A, const APInt &B)
Determine the smaller of two APInts considered to be unsigned.
Definition APInt.h:2258
const APInt & umax(const APInt &A, const APInt &B)
Determine the larger of two APInts considered to be unsigned.
Definition APInt.h:2263
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
@ Entry
Definition COFF.h:862
@ Fast
Attempts to make calls as fast as possible (e.g.
Definition CallingConv.h:41
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
LLVM_ABI CondCode getSetCCAndOperation(CondCode Op1, CondCode Op2, EVT Type)
Return the result of a logical AND between different comparisons of identical values: ((X op1 Y) & (X...
LLVM_ABI bool isConstantSplatVectorAllOnes(const SDNode *N, bool BuildVectorOnly=false)
Return true if the specified node is a BUILD_VECTOR or SPLAT_VECTOR where all of the elements are ~0 ...
bool isNON_EXTLoad(const SDNode *N)
Returns true if the specified node is a non-extending load.
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
Definition ISDOpcodes.h:41
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
Definition ISDOpcodes.h:801
@ MERGE_VALUES
MERGE_VALUES - This node takes multiple discrete operands and returns them all as its individual resu...
Definition ISDOpcodes.h:256
@ CTLZ_ZERO_UNDEF
Definition ISDOpcodes.h:774
@ STRICT_FSETCC
STRICT_FSETCC/STRICT_FSETCCS - Constrained versions of SETCC, used for floating-point operands only.
Definition ISDOpcodes.h:504
@ DELETED_NODE
DELETED_NODE - This is an illegal value that is used to catch errors.
Definition ISDOpcodes.h:45
@ POISON
POISON - A poison node.
Definition ISDOpcodes.h:231
@ SMUL_LOHI
SMUL_LOHI/UMUL_LOHI - Multiply two integers of type iN, producing a signed/unsigned value of type i[2...
Definition ISDOpcodes.h:270
@ INSERT_SUBVECTOR
INSERT_SUBVECTOR(VECTOR1, VECTOR2, IDX) - Returns a vector with VECTOR2 inserted into VECTOR1.
Definition ISDOpcodes.h:587
@ BSWAP
Byte Swap and Counting operators.
Definition ISDOpcodes.h:765
@ SMULFIX
RESULT = [US]MULFIX(LHS, RHS, SCALE) - Perform fixed point multiplication on 2 integers with the same...
Definition ISDOpcodes.h:387
@ ADDC
Carry-setting nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:289
@ FMAD
FMAD - Perform a * b + c, while getting the same result as the separately rounded operations.
Definition ISDOpcodes.h:515
@ ADD
Simple integer binary arithmetic operators.
Definition ISDOpcodes.h:259
@ SMULFIXSAT
Same as the corresponding unsaturated fixed point instructions, but the result is clamped between the...
Definition ISDOpcodes.h:393
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
Definition ISDOpcodes.h:835
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
Definition ISDOpcodes.h:511
@ GlobalAddress
Definition ISDOpcodes.h:88
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
Definition ISDOpcodes.h:862
@ CONCAT_VECTORS
CONCAT_VECTORS(VECTOR0, VECTOR1, ...) - Given a number of values of vector type with the same length ...
Definition ISDOpcodes.h:571
@ FADD
Simple binary floating point operators.
Definition ISDOpcodes.h:410
@ ABS
ABS - Determine the unsigned absolute value of a signed integer value of the same bitwidth.
Definition ISDOpcodes.h:738
@ SIGN_EXTEND_VECTOR_INREG
SIGN_EXTEND_VECTOR_INREG(Vector) - This operator represents an in-register sign-extension of the low ...
Definition ISDOpcodes.h:892
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
Definition ISDOpcodes.h:275
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
Definition ISDOpcodes.h:249
@ BUILTIN_OP_END
BUILTIN_OP_END - This must be the last enum value in this list.
@ SIGN_EXTEND
Conversion operators.
Definition ISDOpcodes.h:826
@ AVGCEILS
AVGCEILS/AVGCEILU - Rounding averaging add - Add two integers using an integer of type i[N+2],...
Definition ISDOpcodes.h:706
@ SCALAR_TO_VECTOR
SCALAR_TO_VECTOR(VAL) - This represents the operation of loading a scalar value into element 0 of the...
Definition ISDOpcodes.h:656
@ CTTZ_ZERO_UNDEF
Bit counting operators with an undefined result for zero inputs.
Definition ISDOpcodes.h:773
@ TRUNCATE_SSAT_U
Definition ISDOpcodes.h:855
@ SETCCCARRY
Like SetCC, ops #0 and #1 are the LHS and RHS operands to compare, but op #2 is a boolean indicating ...
Definition ISDOpcodes.h:809
@ SSUBO
Same for subtraction.
Definition ISDOpcodes.h:347
@ VECTOR_INTERLEAVE
VECTOR_INTERLEAVE(VEC1, VEC2, ...) - Returns N vectors from N input vectors, where N is the factor to...
Definition ISDOpcodes.h:622
@ STEP_VECTOR
STEP_VECTOR(IMM) - Returns a scalable vector whose lanes are comprised of a linear sequence of unsign...
Definition ISDOpcodes.h:682
@ FCANONICALIZE
Returns platform specific canonical encoding of a floating point number.
Definition ISDOpcodes.h:528
@ SSUBSAT
RESULT = [US]SUBSAT(LHS, RHS) - Perform saturation subtraction on 2 integers with the same bit width ...
Definition ISDOpcodes.h:369
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
Definition ISDOpcodes.h:778
@ UNDEF
UNDEF - An undefined node.
Definition ISDOpcodes.h:228
@ EXTRACT_ELEMENT
EXTRACT_ELEMENT - This is used to get the lower or upper (determined by a Constant,...
Definition ISDOpcodes.h:242
@ SPLAT_VECTOR
SPLAT_VECTOR(VAL) - Returns a vector with the scalar value VAL duplicated in all lanes.
Definition ISDOpcodes.h:663
@ AssertAlign
AssertAlign - These nodes record if a register contains a value that has a known alignment and the tr...
Definition ISDOpcodes.h:69
@ CopyFromReg
CopyFromReg - This node indicates that the input value is a virtual or physical register that is defi...
Definition ISDOpcodes.h:225
@ SADDO
RESULT, BOOL = [SU]ADDO(LHS, RHS) - Overflow-aware nodes for addition.
Definition ISDOpcodes.h:343
@ MULHU
MULHU/MULHS - Multiply high - Multiply two integers of type iN, producing an unsigned/signed value of...
Definition ISDOpcodes.h:695
@ SHL
Shift and rotation operations.
Definition ISDOpcodes.h:756
@ VECTOR_SHUFFLE
VECTOR_SHUFFLE(VEC1, VEC2) - Returns a vector, of the same type as VEC1/VEC2.
Definition ISDOpcodes.h:636
@ EXTRACT_SUBVECTOR
EXTRACT_SUBVECTOR(VECTOR, IDX) - Returns a subvector from VECTOR.
Definition ISDOpcodes.h:601
@ EntryToken
EntryToken - This is the marker used to indicate the start of a region.
Definition ISDOpcodes.h:48
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
Definition ISDOpcodes.h:563
@ CopyToReg
CopyToReg - This node has three operands: a chain, a register number to set to this value,...
Definition ISDOpcodes.h:219
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
Definition ISDOpcodes.h:832
@ TargetConstantFP
Definition ISDOpcodes.h:175
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
Definition ISDOpcodes.h:793
@ SSHLSAT
RESULT = [US]SHLSAT(LHS, RHS) - Perform saturation left shift.
Definition ISDOpcodes.h:379
@ SMULO
Same for multiplication.
Definition ISDOpcodes.h:351
@ TargetFrameIndex
Definition ISDOpcodes.h:182
@ ANY_EXTEND_VECTOR_INREG
ANY_EXTEND_VECTOR_INREG(Vector) - This operator represents an in-register any-extension of the low la...
Definition ISDOpcodes.h:881
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
Definition ISDOpcodes.h:870
@ SMIN
[US]{MIN/MAX} - Binary minimum or maximum of signed or unsigned integers.
Definition ISDOpcodes.h:718
@ VSELECT
Select with a vector condition (op #0) and two vector operands (ops #1 and #2), returning a vector re...
Definition ISDOpcodes.h:787
@ UADDO_CARRY
Carry-using nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:323
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
Definition ISDOpcodes.h:908
@ TargetConstant
TargetConstant* - Like Constant*, but the DAG does not do any folding, simplification,...
Definition ISDOpcodes.h:174
@ AND
Bitwise operators - logical and, logical or, logical xor.
Definition ISDOpcodes.h:730
@ CARRY_FALSE
CARRY_FALSE - This node is used when folding other nodes, like ADDC/SUBC, which indicate the carry re...
Definition ISDOpcodes.h:280
@ AVGFLOORS
AVGFLOORS/AVGFLOORU - Averaging add - Add two integers using an integer of type i[N+1],...
Definition ISDOpcodes.h:701
@ ADDE
Carry-using nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:299
@ STRICT_FADD
Constrained versions of the binary floating point operators.
Definition ISDOpcodes.h:420
@ FREEZE
FREEZE - FREEZE(VAL) returns an arbitrary value if VAL is UNDEF (or is evaluated to UNDEF),...
Definition ISDOpcodes.h:236
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
Definition ISDOpcodes.h:552
@ TokenFactor
TokenFactor - This node takes multiple tokens as input and produces a single token result.
Definition ISDOpcodes.h:53
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
Definition ISDOpcodes.h:941
@ VECTOR_COMPRESS
VECTOR_COMPRESS(Vec, Mask, Passthru) consecutively place vector elements based on mask e....
Definition ISDOpcodes.h:690
@ ZERO_EXTEND_VECTOR_INREG
ZERO_EXTEND_VECTOR_INREG(Vector) - This operator represents an in-register zero-extension of the low ...
Definition ISDOpcodes.h:903
@ FP_TO_SINT_SAT
FP_TO_[US]INT_SAT - Convert floating point value in operand 0 to a signed or unsigned scalar integer ...
Definition ISDOpcodes.h:927
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
Definition ISDOpcodes.h:838
@ AssertSext
AssertSext, AssertZext - These nodes record if a register contains a value that has already been zero...
Definition ISDOpcodes.h:62
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
Definition ISDOpcodes.h:521
@ SADDSAT
RESULT = [US]ADDSAT(LHS, RHS) - Perform saturation addition on 2 integers with the same bit width (W)...
Definition ISDOpcodes.h:360
@ TRUNCATE_SSAT_S
TRUNCATE_[SU]SAT_[SU] - Truncate for saturated operand [SU] located in middle, prefix for SAT means i...
Definition ISDOpcodes.h:853
@ ABDS
ABDS/ABDU - Absolute difference - Return the absolute difference between two numbers interpreted as s...
Definition ISDOpcodes.h:713
@ TRUNCATE_USAT_U
Definition ISDOpcodes.h:857
@ SADDO_CARRY
Carry-using overflow-aware nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:333
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
Definition ISDOpcodes.h:543
bool isIndexTypeSigned(MemIndexType IndexType)
bool isExtVecInRegOpcode(unsigned Opcode)
LLVM_ABI bool isBuildVectorOfConstantSDNodes(const SDNode *N)
Return true if the specified node is a BUILD_VECTOR node of all ConstantSDNode or undef.
bool isNormalStore(const SDNode *N)
Returns true if the specified node is a non-truncating and unindexed store.
bool isZEXTLoad(const SDNode *N)
Returns true if the specified node is a ZEXTLOAD.
bool matchUnaryFpPredicate(SDValue Op, std::function< bool(ConstantFPSDNode *)> Match, bool AllowUndefs=false)
Hook for matching ConstantFPSDNode predicate.
bool isFPEqualitySetCC(CondCode Code)
Return true if this is a setcc instruction that performs an equality comparison when used with floati...
bool isExtOpcode(unsigned Opcode)
LLVM_ABI bool isConstantSplatVectorAllZeros(const SDNode *N, bool BuildVectorOnly=false)
Return true if the specified node is a BUILD_VECTOR or SPLAT_VECTOR where all of the elements are 0 o...
LLVM_ABI bool isVPBinaryOp(unsigned Opcode)
Whether this is a vector-predicated binary operation opcode.
LLVM_ABI CondCode getSetCCInverse(CondCode Operation, EVT Type)
Return the operation corresponding to !(X op Y), where 'op' is a valid SetCC operation.
bool isBitwiseLogicOp(unsigned Opcode)
Whether this is bitwise logic opcode.
LLVM_ABI std::optional< unsigned > getVPMaskIdx(unsigned Opcode)
The operand position of the vector mask.
bool isUNINDEXEDLoad(const SDNode *N)
Returns true if the specified node is an unindexed load.
LLVM_ABI std::optional< unsigned > getVPExplicitVectorLengthIdx(unsigned Opcode)
The operand position of the explicit vector length parameter.
bool isEXTLoad(const SDNode *N)
Returns true if the specified node is a EXTLOAD.
LLVM_ABI bool allOperandsUndef(const SDNode *N)
Return true if the node has at least one operand and all operands of the specified node are ISD::UNDE...
LLVM_ABI bool isFreezeUndef(const SDNode *N)
Return true if the specified node is FREEZE(UNDEF).
LLVM_ABI CondCode getSetCCSwappedOperands(CondCode Operation)
Return the operation corresponding to (Y op X) when given the operation for (X op Y).
MemIndexType
MemIndexType enum - This enum defines how to interpret MGATHER/SCATTER's index parameter when calcula...
LLVM_ABI bool isBuildVectorAllZeros(const SDNode *N)
Return true if the specified node is a BUILD_VECTOR where all of the elements are 0 or undef.
bool isSignedIntSetCC(CondCode Code)
Return true if this is a setcc instruction that performs a signed comparison when used with integer o...
LLVM_ABI bool isConstantSplatVector(const SDNode *N, APInt &SplatValue)
Node predicates.
LLVM_ABI NodeType getInverseMinMaxOpcode(unsigned MinMaxOpc)
Given a MinMaxOpc of ISD::(U|S)MIN or ISD::(U|S)MAX, returns ISD::(U|S)MAX and ISD::(U|S)MIN,...
LLVM_ABI bool matchBinaryPredicate(SDValue LHS, SDValue RHS, std::function< bool(ConstantSDNode *, ConstantSDNode *)> Match, bool AllowUndefs=false, bool AllowTypeMismatch=false)
Attempt to match a binary predicate against a pair of scalar/splat constants or every element of a pa...
LLVM_ABI bool isVPReduction(unsigned Opcode)
Whether this is a vector-predicated reduction opcode.
bool matchUnaryPredicate(SDValue Op, std::function< bool(ConstantSDNode *)> Match, bool AllowUndefs=false, bool AllowTruncation=false)
Hook for matching ConstantSDNode predicate.
MemIndexedMode
MemIndexedMode enum - This enum defines the load / store indexed addressing modes.
LLVM_ABI bool isBuildVectorOfConstantFPSDNodes(const SDNode *N)
Return true if the specified node is a BUILD_VECTOR node of all ConstantFPSDNode or undef.
bool isSEXTLoad(const SDNode *N)
Returns true if the specified node is a SEXTLOAD.
CondCode
ISD::CondCode enum - These are ordered carefully to make the bitfields below work out,...
LLVM_ABI bool isBuildVectorAllOnes(const SDNode *N)
Return true if the specified node is a BUILD_VECTOR where all of the elements are ~0 or undef.
LoadExtType
LoadExtType enum - This enum defines the three variants of LOADEXT (load with extension).
LLVM_ABI CondCode getSetCCOrOperation(CondCode Op1, CondCode Op2, EVT Type)
Return the result of a logical OR between different comparisons of identical values: ((X op1 Y) | (X ...
bool isNormalLoad(const SDNode *N)
Returns true if the specified node is a non-extending and unindexed load.
bool isIntEqualitySetCC(CondCode Code)
Return true if this is a setcc instruction that performs an equality comparison when used with intege...
BinaryOp_match< SpecificConstantMatch, SrcTy, TargetOpcode::G_SUB > m_Neg(const SrcTy &&Src)
Matches a register negated by a G_SUB.
BinaryOp_match< SrcTy, SpecificConstantMatch, TargetOpcode::G_XOR, true > m_Not(const SrcTy &&Src)
Matches a register not-ed by a G_XOR.
BinaryOp_match< LHS, RHS, Instruction::And > m_And(const LHS &L, const RHS &R)
BinaryOp_match< LHS, RHS, Instruction::Add > m_Add(const LHS &L, const RHS &R)
class_match< BinaryOperator > m_BinOp()
Match an arbitrary binary operation and ignore it.
m_Intrinsic_Ty< Opnd0 >::Ty m_BitReverse(const Opnd0 &Op0)
BinaryOp_match< LHS, RHS, Instruction::URem > m_URem(const LHS &L, const RHS &R)
BinaryOp_match< LHS, RHS, Instruction::Xor > m_Xor(const LHS &L, const RHS &R)
specific_intval< false > m_SpecificInt(const APInt &V)
Match a specific integer value or vector with all elements equal to the value.
specificval_ty m_Specific(const Value *V)
Match if we have a specific specified value.
cst_pred_ty< is_one > m_One()
Match an integer 1 or a vector with all elements equal to 1.
IntrinsicID_match m_VScale()
Matches a call to llvm.vscale().
MaxMin_match< ICmpInst, LHS, RHS, smin_pred_ty > m_SMin(const LHS &L, const RHS &R)
CastInst_match< OpTy, FPToUIInst > m_FPToUI(const OpTy &Op)
BinaryOp_match< LHS, RHS, Instruction::Mul > m_Mul(const LHS &L, const RHS &R)
deferredval_ty< Value > m_Deferred(Value *const &V)
Like m_Specific(), but works if the specific value to match is determined as part of the same match()...
OneOps_match< OpTy, Instruction::Load > m_Load(const OpTy &Op)
Matches LoadInst.
CastInst_match< OpTy, ZExtInst > m_ZExt(const OpTy &Op)
Matches ZExt.
MaxMin_match< ICmpInst, LHS, RHS, umax_pred_ty > m_UMax(const LHS &L, const RHS &R)
CastOperator_match< OpTy, Instruction::BitCast > m_BitCast(const OpTy &Op)
Matches BitCast.
MaxMin_match< ICmpInst, LHS, RHS, smax_pred_ty > m_SMax(const LHS &L, const RHS &R)
class_match< Value > m_Value()
Match an arbitrary value and ignore it.
AnyBinaryOp_match< LHS, RHS, true > m_c_BinOp(const LHS &L, const RHS &R)
Matches a BinaryOperator with LHS and RHS in either order.
BinaryOp_match< LHS, RHS, Instruction::Shl > m_Shl(const LHS &L, const RHS &R)
BinaryOp_match< LHS, RHS, Instruction::SRem > m_SRem(const LHS &L, const RHS &R)
BinaryOp_match< LHS, RHS, Instruction::Or > m_Or(const LHS &L, const RHS &R)
CastInst_match< OpTy, SExtInst > m_SExt(const OpTy &Op)
Matches SExt.
is_zero m_Zero()
Match any null constant or a vector with all elements equal to 0.
BinOpPred_match< LHS, RHS, is_bitwiselogic_op > m_BitwiseLogic(const LHS &L, const RHS &R)
Matches bitwise logic operations.
ThreeOps_match< Val_t, Elt_t, Idx_t, Instruction::InsertElement > m_InsertElt(const Val_t &Val, const Elt_t &Elt, const Idx_t &Idx)
Matches InsertElementInst.
BinaryOp_match< LHS, RHS, Instruction::Sub > m_Sub(const LHS &L, const RHS &R)
MaxMin_match< ICmpInst, LHS, RHS, umin_pred_ty > m_UMin(const LHS &L, const RHS &R)
@ Undef
Value of the register doesn't matter.
Opcode_match m_Opc(unsigned Opcode)
auto m_SelectCCLike(const LTy &L, const RTy &R, const TTy &T, const FTy &F, const CCTy &CC)
BinaryOpc_match< LHS, RHS > m_Srl(const LHS &L, const RHS &R)
auto m_SpecificVT(EVT RefVT, const Pattern &P)
Match a specific ValueType.
BinaryOpc_match< LHS, RHS > m_Sra(const LHS &L, const RHS &R)
auto m_UMinLike(const LHS &L, const RHS &R)
auto m_UMaxLike(const LHS &L, const RHS &R)
UnaryOpc_match< Opnd > m_Abs(const Opnd &Op)
Or< Preds... > m_AnyOf(const Preds &...preds)
And< Preds... > m_AllOf(const Preds &...preds)
TernaryOpc_match< T0_P, T1_P, T2_P > m_SetCC(const T0_P &LHS, const T1_P &RHS, const T2_P &CC)
UnaryOpc_match< Opnd > m_AnyExt(const Opnd &Op)
auto m_SMaxLike(const LHS &L, const RHS &R)
UnaryOpc_match< Opnd > m_Ctlz(const Opnd &Op)
TernaryOpc_match< T0_P, T1_P, T2_P > m_VSelect(const T0_P &Cond, const T1_P &T, const T2_P &F)
bool sd_match(SDNode *N, const SelectionDAG *DAG, Pattern &&P)
UnaryOpc_match< Opnd > m_UnaryOp(unsigned Opc, const Opnd &Op)
auto m_SMinLike(const LHS &L, const RHS &R)
CondCode_match m_SpecificCondCode(ISD::CondCode CC)
Match a conditional code SDNode with a specific ISD::CondCode.
NUses_match< 1, Value_match > m_OneUse()
CondCode_match m_CondCode()
Match any conditional code SDNode.
Not(const Pred &P) -> Not< Pred >
TernaryOpc_match< T0_P, T1_P, T2_P, true, false > m_c_SetCC(const T0_P &LHS, const T1_P &RHS, const T2_P &CC)
bool sd_context_match(SDValue N, const MatchContext &Ctx, Pattern &&P)
ConstantInt_match m_ConstInt()
Match any integer constants or splat of an integer constant.
initializer< Ty > init(const Ty &Val)
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract(Y &&MD)
Extract a Value from Metadata.
Definition Metadata.h:667
constexpr double e
Definition MathExtras.h:47
@ User
could "use" a pointer
DiagnosticInfoOptimizationBase::Argument NV
NodeAddr< UseNode * > Use
Definition RDFGraph.h:385
NodeAddr< NodeBase * > Node
Definition RDFGraph.h:381
This is an optimization pass for GlobalISel generic memory operations.
auto drop_begin(T &&RangeOrContainer, size_t N=1)
Return a range covering RangeOrContainer with the first N elements excluded.
Definition STLExtras.h:318
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
Definition Threading.h:280
unsigned Log2_32_Ceil(uint32_t Value)
Return the ceil log base 2 of the specified value, 32 if the value is zero.
Definition MathExtras.h:355
@ Offset
Definition DWP.cpp:477
@ Length
Definition DWP.cpp:477
detail::zippy< detail::zip_shortest, T, U, Args... > zip(T &&t, U &&u, Args &&...args)
zip iterator for two or more iteratable types.
Definition STLExtras.h:831
bool operator<(int64_t V1, const APSInt &V2)
Definition APSInt.h:362
FunctionAddr VTableAddr Value
Definition InstrProf.h:137
void stable_sort(R &&Range)
Definition STLExtras.h:2060
auto find(R &&Range, const T &Val)
Provide wrappers to std::find which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1753
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1727
InstructionCost Cost
LLVM_ABI bool isNullConstant(SDValue V)
Returns true if V is a constant integer zero.
LLVM_ABI bool isAllOnesOrAllOnesSplat(const MachineInstr &MI, const MachineRegisterInfo &MRI, bool AllowUndefs=false)
Return true if the value is a constant -1 integer or a splatted vector of a constant -1 integer (with...
Definition Utils.cpp:1607
LLVM_ABI SDValue getBitwiseNotOperand(SDValue V, SDValue Mask, bool AllowUndefs)
If V is a bitwise not, returns the inverted operand.
LLVM_ABI SDValue peekThroughBitcasts(SDValue V)
Return the non-bitcasted source operand of V if it exists.
auto enumerate(FirstRange &&First, RestRanges &&...Rest)
Given two or more input ranges, returns a new range whose values are tuples (A, B,...
Definition STLExtras.h:2474
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
Definition Casting.h:644
int countr_one(T Value)
Count the number of ones from the least significant bit to the first zero bit.
Definition bit.h:279
bool isAligned(Align Lhs, uint64_t SizeInBytes)
Checks that SizeInBytes is a multiple of the alignment.
Definition Alignment.h:134
LLVM_ABI llvm::SmallVector< int, 16 > createUnaryMask(ArrayRef< int > Mask, unsigned NumElts)
Given a shuffle mask for a binary shuffle, create the equivalent shuffle mask assuming both operands ...
bool isIntOrFPConstant(SDValue V)
Return true if V is either a integer or FP constant.
bool operator!=(uint64_t V1, const APInt &V2)
Definition APInt.h:2113
bool operator>=(int64_t V1, const APSInt &V2)
Definition APSInt.h:361
LLVM_ATTRIBUTE_ALWAYS_INLINE DynamicAPInt & operator+=(DynamicAPInt &A, int64_t B)
void append_range(Container &C, Range &&R)
Wrapper function to append range R to container C.
Definition STLExtras.h:2138
constexpr bool isPowerOf2_64(uint64_t Value)
Return true if the argument is a power of two > 0 (64 bit edition.)
Definition MathExtras.h:293
LLVM_ABI bool widenShuffleMaskElts(int Scale, ArrayRef< int > Mask, SmallVectorImpl< int > &ScaledMask)
Try to transform a shuffle mask by replacing elements with the scaled index for an equivalent mask of...
int ilogb(const APFloat &Arg)
Returns the exponent of the internal representation of the APFloat.
Definition APFloat.h:1534
LLVM_ABI Value * getSplatValue(const Value *V)
Get splat value if the input is a splat vector or return nullptr.
LLVM_ABI bool isNullOrNullSplat(const MachineInstr &MI, const MachineRegisterInfo &MRI, bool AllowUndefs=false)
Return true if the value is a constant 0 integer or a splatted vector of a constant 0 integer (with n...
Definition Utils.cpp:1589
bool operator==(const AddressRangeValuePair &LHS, const AddressRangeValuePair &RHS)
unsigned Log2_64(uint64_t Value)
Return the floor log base 2 of the specified value, -1 if the value is zero.
Definition MathExtras.h:348
LLVM_ABI bool isMinSignedConstant(SDValue V)
Returns true if V is a constant min signed integer value.
LLVM_ABI ConstantFPSDNode * isConstOrConstSplatFP(SDValue N, bool AllowUndefs=false)
Returns the SDNode if it is a constant splat BuildVector or constant float.
LLVM_ABI ConstantRange getConstantRangeFromMetadata(const MDNode &RangeMD)
Parse out a conservative ConstantRange from !range metadata.
uint64_t PowerOf2Ceil(uint64_t A)
Returns the power of two which is greater than or equal to the given value.
Definition MathExtras.h:396
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
Definition bit.h:186
unsigned M1(unsigned Val)
Definition VE.h:377
constexpr bool has_single_bit(T Value) noexcept
Definition bit.h:147
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1734
unsigned Log2_32(uint32_t Value)
Return the floor log base 2 of the specified value, -1 if the value is zero.
Definition MathExtras.h:342
LLVM_ABI bool isConstantOrConstantVector(const MachineInstr &MI, const MachineRegisterInfo &MRI, bool AllowFP=true, bool AllowOpaqueConstants=true)
Return true if the specified instruction is known to be a constant, or a vector of constants.
Definition Utils.cpp:1545
int countl_zero(T Val)
Count number of 0's from the most significant bit to the least stopping at the first 1.
Definition bit.h:222
bool operator>(int64_t V1, const APSInt &V2)
Definition APSInt.h:363
LLVM_ABI bool isBitwiseNot(SDValue V, bool AllowUndefs=false)
Returns true if V is a bitwise not operation.
auto reverse(ContainerTy &&C)
Definition STLExtras.h:408
constexpr bool isPowerOf2_32(uint32_t Value)
Return true if the argument is a power of two > 0.
Definition MathExtras.h:288
decltype(auto) get(const PointerIntPair< PointerTy, IntBits, IntType, PtrTraits, Info > &Pair)
void sort(IteratorTy Start, IteratorTy End)
Definition STLExtras.h:1624
detail::ValueMatchesPoly< M > HasValue(M Matcher)
Definition Error.h:221
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Definition Debug.cpp:207
LLVM_ABI SDValue peekThroughTruncates(SDValue V)
Return the non-truncated source operand of V if it exists.
bool none_of(R &&Range, UnaryPredicate P)
Provide wrappers to std::none_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1741
FunctionAddr VTableAddr Count
Definition InstrProf.h:139
LLVM_ABI SDValue peekThroughOneUseBitcasts(SDValue V)
Return the non-bitcasted and one-use source operand of V if it exists.
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
Definition Casting.h:548
MutableArrayRef(T &OneElt) -> MutableArrayRef< T >
LLVM_ABI bool isOneOrOneSplat(SDValue V, bool AllowUndefs=false)
Return true if the value is a constant 1 integer or a splatted vector of a constant 1 integer (with n...
@ Other
Any other memory.
Definition ModRef.h:68
@ First
Helpers to iterate all locations in the MemoryEffectsBase class.
Definition ModRef.h:71
CombineLevel
Definition DAGCombine.h:15
@ AfterLegalizeDAG
Definition DAGCombine.h:19
@ AfterLegalizeVectorOps
Definition DAGCombine.h:18
@ BeforeLegalizeTypes
Definition DAGCombine.h:16
@ AfterLegalizeTypes
Definition DAGCombine.h:17
LLVM_ABI void narrowShuffleMaskElts(int Scale, ArrayRef< int > Mask, SmallVectorImpl< int > &ScaledMask)
Replace each shuffle mask index with the scaled sequential indices for an equivalent mask of narrowed...
@ UMin
Unsigned integer min implemented in terms of select(cmp()).
@ Or
Bitwise or logical OR of integers.
@ Mul
Product of integers.
@ Xor
Bitwise or logical XOR of integers.
@ FMul
Product of floats.
@ And
Bitwise or logical AND of integers.
@ Sub
Subtraction of integers.
@ Add
Sum of integers.
@ FAdd
Sum of floats.
DWARFExpression::Operation Op
unsigned M0(unsigned Val)
Definition VE.h:376
ArrayRef(const T &OneElt) -> ArrayRef< T >
LLVM_ABI ConstantSDNode * isConstOrConstSplat(SDValue N, bool AllowUndefs=false, bool AllowTruncation=false)
Returns the SDNode if it is a constant splat BuildVector or constant int.
constexpr unsigned BitWidth
auto count_if(R &&Range, UnaryPredicate P)
Wrapper function around std::count_if to count the number of times an element satisfying a given pred...
Definition STLExtras.h:1963
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
Definition Casting.h:560
LLVM_ABI bool isOneConstant(SDValue V)
Returns true if V is a constant integer one.
LLVM_ABI void getShuffleMaskWithWidestElts(ArrayRef< int > Mask, SmallVectorImpl< int > &ScaledMask)
Repetitively apply widenShuffleMaskElts() for as long as it succeeds, to get the shuffle mask with wi...
bool is_contained(R &&Range, const E &Element)
Returns true if Element is found in Range.
Definition STLExtras.h:1899
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
Definition Alignment.h:201
LLVM_ABI bool isNullFPConstant(SDValue V)
Returns true if V is an FP constant with a value of positive zero.
bool all_equal(std::initializer_list< T > Values)
Returns true if all Values in the initializer lists are equal or the list.
Definition STLExtras.h:2110
unsigned Log2(Align A)
Returns the log2 of the alignment.
Definition Alignment.h:197
LLVM_ABI const Value * getUnderlyingObject(const Value *V, unsigned MaxLookup=MaxLookupSearchDepth)
This method strips off any GEP address adjustments, pointer casts or llvm.threadlocal....
LLVM_ABI bool isNeutralConstant(unsigned Opc, SDNodeFlags Flags, SDValue V, unsigned OperandNo)
Returns true if V is a neutral element of Opc with Flags.
bool operator<=(int64_t V1, const APSInt &V2)
Definition APSInt.h:360
LLVM_ABI bool isAllOnesConstant(SDValue V)
Returns true if V is an integer constant with all bits set.
int popcount(T Value) noexcept
Count the number of set bits in a value.
Definition bit.h:154
constexpr uint64_t NextPowerOf2(uint64_t A)
Returns the next power of two (in 64-bits) that is strictly greater than A.
Definition MathExtras.h:384
LLVM_ABI int getSplatIndex(ArrayRef< int > Mask)
If all non-negative Mask elements are the same value, return that value.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
Definition BitVector.h:869
#define N
LLVM_ABI AAMDNodes concat(const AAMDNodes &Other) const
Determine the best AAMDNodes after concatenating two different locations together.
static LLVM_ABI ExponentType semanticsMinExponent(const fltSemantics &)
Definition APFloat.cpp:332
static constexpr roundingMode rmNearestTiesToEven
Definition APFloat.h:304
static LLVM_ABI ExponentType semanticsMaxExponent(const fltSemantics &)
Definition APFloat.cpp:328
static LLVM_ABI unsigned int semanticsPrecision(const fltSemantics &)
Definition APFloat.cpp:324
static LLVM_ABI bool isIEEELikeFP(const fltSemantics &)
Definition APFloat.cpp:365
opStatus
IEEE-754R 7: Default exception handling.
Definition APFloat.h:320
static LLVM_ABI unsigned int semanticsIntSizeInBits(const fltSemantics &, bool)
Definition APFloat.cpp:338
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
constexpr uint64_t value() const
This is a hole in the type system and should not be abused.
Definition Alignment.h:77
static constexpr DenormalMode getIEEE()
Extended Value Type.
Definition ValueTypes.h:35
EVT changeVectorElementTypeToInteger() const
Return a vector with the same number of elements as this vector, but with the element type converted ...
Definition ValueTypes.h:94
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
Definition ValueTypes.h:395
bool isSimple() const
Test if the given EVT is simple (as opposed to being extended).
Definition ValueTypes.h:137
bool knownBitsLE(EVT VT) const
Return true if we know at compile time this has fewer than or the same bits as VT.
Definition ValueTypes.h:279
static EVT getVectorVT(LLVMContext &Context, EVT VT, unsigned NumElements, bool IsScalable=false)
Returns the EVT that represents a vector NumElements in length, where each element is of type VT.
Definition ValueTypes.h:74
EVT changeTypeToInteger() const
Return the type converted to an equivalently sized integer or vector with integer element type.
Definition ValueTypes.h:121
bool bitsGT(EVT VT) const
Return true if this has more bits than VT.
Definition ValueTypes.h:284
bool bitsLT(EVT VT) const
Return true if this has less bits than VT.
Definition ValueTypes.h:300
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
Definition ValueTypes.h:147
ElementCount getVectorElementCount() const
Definition ValueTypes.h:350
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
Definition ValueTypes.h:373
bool isByteSized() const
Return true if the bit size is a multiple of 8.
Definition ValueTypes.h:243
unsigned getVectorMinNumElements() const
Given a vector type, return the minimum number of elements it contains.
Definition ValueTypes.h:359
uint64_t getScalarSizeInBits() const
Definition ValueTypes.h:385
bool isPow2VectorType() const
Returns true if the given vector is a power of 2.
Definition ValueTypes.h:470
TypeSize getStoreSizeInBits() const
Return the number of bits overwritten by a store of the specified value type.
Definition ValueTypes.h:412
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
Definition ValueTypes.h:316
static EVT getIntegerVT(LLVMContext &Context, unsigned BitWidth)
Returns the EVT that represents an integer with the given number of bits.
Definition ValueTypes.h:65
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
Definition ValueTypes.h:381
bool isScalableVT() const
Return true if the type is a scalable type.
Definition ValueTypes.h:187
bool isFixedLengthVector() const
Definition ValueTypes.h:181
bool isVector() const
Return true if this is a vector value type.
Definition ValueTypes.h:168
EVT getScalarType() const
If this is a vector type, return the element type, otherwise return this.
Definition ValueTypes.h:323
bool bitsGE(EVT VT) const
Return true if this has no less bits than VT.
Definition ValueTypes.h:292
bool bitsEq(EVT VT) const
Return true if this has the same number of bits as VT.
Definition ValueTypes.h:256
LLVM_ABI Type * getTypeForEVT(LLVMContext &Context) const
This method returns an LLVM type corresponding to the specified EVT.
bool isRound() const
Return true if the size is a power-of-two number of bytes.
Definition ValueTypes.h:248
bool isScalableVector() const
Return true if this is a vector type where the runtime length is machine dependent.
Definition ValueTypes.h:174
bool knownBitsGE(EVT VT) const
Return true if we know at compile time this has more than or the same bits as VT.
Definition ValueTypes.h:268
EVT getVectorElementType() const
Given a vector type, return the type of each element.
Definition ValueTypes.h:328
bool isExtended() const
Test if the given EVT is extended (as opposed to being simple).
Definition ValueTypes.h:142
bool isScalarInteger() const
Return true if this is an integer, but not a vector.
Definition ValueTypes.h:157
LLVM_ABI const fltSemantics & getFltSemantics() const
Returns an APFloat semantics tag appropriate for the value type.
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
Definition ValueTypes.h:336
bool isZeroSized() const
Test if the given EVT has zero size, this will fail if called on a scalable type.
Definition ValueTypes.h:132
bool bitsLE(EVT VT) const
Return true if this has no more bits than VT.
Definition ValueTypes.h:308
bool isInteger() const
Return true if this is an integer or a vector integer type.
Definition ValueTypes.h:152
bool isNonNegative() const
Returns true if this value is known to be non-negative.
Definition KnownBits.h:108
unsigned countMinTrailingZeros() const
Returns the minimum number of trailing zero bits.
Definition KnownBits.h:242
bool isConstant() const
Returns true if we know the value of all bits.
Definition KnownBits.h:54
unsigned countMaxActiveBits() const
Returns the maximum number of bits needed to represent all possible unsigned values with these known ...
Definition KnownBits.h:296
unsigned countMinLeadingZeros() const
Returns the minimum number of leading zero bits.
Definition KnownBits.h:248
bool isAllOnes() const
Returns true if value is all one bits.
Definition KnownBits.h:83
const APInt & getConstant() const
Returns the value when all bits have a known value.
Definition KnownBits.h:60
Matching combinators.
This class contains a discriminated union of information about pointers in memory operands,...
LLVM_ABI unsigned getAddrSpace() const
Return the LLVM IR address space number that this pointer points into.
static LLVM_ABI MachinePointerInfo getConstantPool(MachineFunction &MF)
Return a MachinePointerInfo record that refers to the constant pool.
MachinePointerInfo getWithOffset(int64_t O) const
These are IR-level optimization flags that may be propagated to SDNodes.
void setAllowContract(bool b)
bool hasNoUnsignedWrap() const
void setAllowReassociation(bool b)
void setAllowReciprocal(bool b)
bool hasAllowContract() const
bool hasApproximateFuncs() const
void setApproximateFuncs(bool b)
bool hasNoSignedWrap() const
bool hasAllowReciprocal() const
bool hasAllowReassociation() const
Clients of various APIs that cause global effects on the DAG can optionally implement this interface.
This represents an addressing mode of: BaseGV + BaseOffs + BaseReg + Scale*ScaleReg + ScalableOffset*...
LLVM_ABI void AddToWorklist(SDNode *N)
LLVM_ABI bool recursivelyDeleteUnusedNodes(SDNode *N)
LLVM_ABI SDValue CombineTo(SDNode *N, ArrayRef< SDValue > To, bool AddTo=true)
LLVM_ABI void CommitTargetLoweringOpt(const TargetLoweringOpt &TLO)
A convenience struct that encapsulates a DAG, and two SDValues for returning information from TargetL...