LLVM 22.0.0git
GCNSubtarget.h
Go to the documentation of this file.
1//=====-- GCNSubtarget.h - Define GCN Subtarget for AMDGPU ------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//==-----------------------------------------------------------------------===//
8//
9/// \file
10/// AMD GCN specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
15#define LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
16
17#include "AMDGPUCallLowering.h"
19#include "AMDGPUSubtarget.h"
20#include "SIFrameLowering.h"
21#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
25
26#define GET_SUBTARGETINFO_HEADER
27#include "AMDGPUGenSubtargetInfo.inc"
28
29namespace llvm {
30
31class GCNTargetMachine;
32
34 public AMDGPUSubtarget {
35public:
37
38 // Following 2 enums are documented at:
39 // - https://llvm.org/docs/AMDGPUUsage.html#trap-handler-abi
40 enum class TrapHandlerAbi {
41 NONE = 0x00,
42 AMDHSA = 0x01,
43 };
44
45 enum class TrapID {
48 };
49
50private:
51 /// SelectionDAGISel related APIs.
52 std::unique_ptr<const SelectionDAGTargetInfo> TSInfo;
53
54 /// GlobalISel related APIs.
55 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
56 std::unique_ptr<InlineAsmLowering> InlineAsmLoweringInfo;
57 std::unique_ptr<InstructionSelector> InstSelector;
58 std::unique_ptr<LegalizerInfo> Legalizer;
59 std::unique_ptr<AMDGPURegisterBankInfo> RegBankInfo;
60
61protected:
62 // Basic subtarget description.
65 unsigned Gen = INVALID;
67 int LDSBankCount = 0;
69
70 // Possibly statically set by tablegen, but may want to be overridden.
71 bool FastDenormalF32 = false;
72 bool HalfRate64Ops = false;
73 bool FullRate64Ops = false;
74
75 // Dynamically set bits that enable features.
76 bool FlatForGlobal = false;
78 bool BackOffBarrier = false;
80 bool UnalignedAccessMode = false;
82 bool HasApertureRegs = false;
83 bool SupportsXNACK = false;
84 bool KernargPreload = false;
85
86 // This should not be used directly. 'TargetID' tracks the dynamic settings
87 // for XNACK.
88 bool EnableXNACK = false;
89
90 bool EnableTgSplit = false;
91 bool EnableCuMode = false;
92 bool TrapHandler = false;
93 bool EnablePreciseMemory = false;
94
95 // Used as options.
96 bool EnableLoadStoreOpt = false;
98 bool EnableSIScheduler = false;
99 bool EnableDS128 = false;
101 bool DumpCode = false;
103
104 // Subtarget statically properties set by tablegen
105 bool FP64 = false;
106 bool FMA = false;
107 bool MIMG_R128 = false;
108 bool CIInsts = false;
109 bool GFX8Insts = false;
110 bool GFX9Insts = false;
111 bool GFX90AInsts = false;
112 bool GFX940Insts = false;
113 bool GFX950Insts = false;
114 bool GFX10Insts = false;
115 bool GFX11Insts = false;
116 bool GFX12Insts = false;
117 bool GFX1250Insts = false;
118 bool GFX10_3Insts = false;
119 bool GFX7GFX8GFX9Insts = false;
120 bool SGPRInitBug = false;
121 bool UserSGPRInit16Bug = false;
124 bool HasSMemRealTime = false;
125 bool HasIntClamp = false;
126 bool HasFmaMixInsts = false;
127 bool HasFmaMixBF16Insts = false;
128 bool HasMovrel = false;
129 bool HasVGPRIndexMode = false;
131 bool HasScalarStores = false;
132 bool HasScalarAtomics = false;
133 bool HasSDWAOmod = false;
134 bool HasSDWAScalar = false;
135 bool HasSDWASdst = false;
136 bool HasSDWAMac = false;
137 bool HasSDWAOutModsVOPC = false;
138 bool HasDPP = false;
139 bool HasDPP8 = false;
140 bool HasDPALU_DPP = false;
141 bool HasDPPSrc1SGPR = false;
142 bool HasPackedFP32Ops = false;
143 bool HasImageInsts = false;
145 bool HasR128A16 = false;
146 bool HasA16 = false;
147 bool HasG16 = false;
148 bool HasNSAEncoding = false;
150 bool GFX10_AEncoding = false;
151 bool GFX10_BEncoding = false;
152 bool HasDLInsts = false;
153 bool HasFmacF64Inst = false;
154 bool HasDot1Insts = false;
155 bool HasDot2Insts = false;
156 bool HasDot3Insts = false;
157 bool HasDot4Insts = false;
158 bool HasDot5Insts = false;
159 bool HasDot6Insts = false;
160 bool HasDot7Insts = false;
161 bool HasDot8Insts = false;
162 bool HasDot9Insts = false;
163 bool HasDot10Insts = false;
164 bool HasDot11Insts = false;
165 bool HasDot12Insts = false;
166 bool HasDot13Insts = false;
167 bool HasMAIInsts = false;
168 bool HasFP8Insts = false;
170 bool HasFP8E5M3Insts = false;
171 bool HasCvtFP8Vop1Bug = false;
172 bool HasPkFmacF16Inst = false;
193 bool HasXF32Insts = false;
194 /// The maximum number of instructions that may be placed within an S_CLAUSE,
195 /// which is one greater than the maximum argument to S_CLAUSE. A value of 0
196 /// indicates a lack of S_CLAUSE support.
198 bool SupportsSRAMECC = false;
199 bool DynamicVGPR = false;
201 bool HasVMemToLDSLoad = false;
202 bool RequiresAlignVGPR = false;
203
204 // This should not be used directly. 'TargetID' tracks the dynamic settings
205 // for SRAMECC.
206 bool EnableSRAMECC = false;
207
208 bool HasNoSdstCMPX = false;
209 bool HasVscnt = false;
210 bool HasWaitXcnt = false;
211 bool HasGetWaveIdInst = false;
212 bool HasSMemTimeInst = false;
215 bool HasVOP3Literal = false;
216 bool HasNoDataDepHazard = false;
217 bool FlatAddressSpace = false;
218 bool FlatInstOffsets = false;
219 bool FlatGlobalInsts = false;
220 bool FlatScratchInsts = false;
221 bool FlatGVSMode = false;
224 bool EnableFlatScratch = false;
226 bool HasGDS = false;
227 bool HasGWS = false;
228 bool AddNoCarryInsts = false;
229 bool HasUnpackedD16VMem = false;
230 bool LDSMisalignedBug = false;
233 bool UnalignedDSAccess = false;
234 bool HasPackedTID = false;
235 bool ScalarizeGlobal = false;
236 bool HasSALUFloatInsts = false;
239 bool Has64BitLiterals = false;
241 bool HasBitOp3Insts = false;
242 bool HasTanhInsts = false;
245 bool HasPrngInst = false;
247 bool HasPermlane16Swap = false;
248 bool HasPermlane32Swap = false;
253 bool HasVmemPrefInsts = false;
255 bool HasSafeCUPrefetch = false;
258 bool HasNSAtoVMEMBug = false;
259 bool HasNSAClauseBug = false;
260 bool HasOffset3fBug = false;
266 bool Has1_5xVGPRs = false;
267 bool HasMADIntraFwdBug = false;
268 bool HasVOPDInsts = false;
272 bool HasAshrPkInsts = false;
276 bool HasMin3Max3PKF16 = false;
278 bool HasLshlAddU64Inst = false;
279 bool HasAddSubU64Insts = false;
280 bool HasMadU32Inst = false;
284
285 bool RequiresCOV6 = false;
288
290
291 // Dummy feature to use for assembler in tablegen.
292 bool FeatureDisable = false;
293
294private:
295 SIInstrInfo InstrInfo;
296 SITargetLowering TLInfo;
297 SIFrameLowering FrameLowering;
298
299public:
300 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
301 const GCNTargetMachine &TM);
302 ~GCNSubtarget() override;
303
305 StringRef GPU, StringRef FS);
306
307 /// Diagnose inconsistent subtarget features before attempting to codegen
308 /// function \p F.
309 void checkSubtargetFeatures(const Function &F) const;
310
311 const SIInstrInfo *getInstrInfo() const override {
312 return &InstrInfo;
313 }
314
315 const SIFrameLowering *getFrameLowering() const override {
316 return &FrameLowering;
317 }
318
319 const SITargetLowering *getTargetLowering() const override {
320 return &TLInfo;
321 }
322
323 const SIRegisterInfo *getRegisterInfo() const override {
324 return &InstrInfo.getRegisterInfo();
325 }
326
327 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override;
328
329 const CallLowering *getCallLowering() const override {
330 return CallLoweringInfo.get();
331 }
332
333 const InlineAsmLowering *getInlineAsmLowering() const override {
334 return InlineAsmLoweringInfo.get();
335 }
336
338 return InstSelector.get();
339 }
340
341 const LegalizerInfo *getLegalizerInfo() const override {
342 return Legalizer.get();
343 }
344
345 const AMDGPURegisterBankInfo *getRegBankInfo() const override {
346 return RegBankInfo.get();
347 }
348
350 return TargetID;
351 }
352
354 return &InstrItins;
355 }
356
358
360 return (Generation)Gen;
361 }
362
363 unsigned getMaxWaveScratchSize() const {
364 // See COMPUTE_TMPRING_SIZE.WAVESIZE.
365 if (getGeneration() >= GFX12) {
366 // 18-bit field in units of 64-dword.
367 return (64 * 4) * ((1 << 18) - 1);
368 }
369 if (getGeneration() == GFX11) {
370 // 15-bit field in units of 64-dword.
371 return (64 * 4) * ((1 << 15) - 1);
372 }
373 // 13-bit field in units of 256-dword.
374 return (256 * 4) * ((1 << 13) - 1);
375 }
376
377 /// Return the number of high bits known to be zero for a frame index.
381
382 int getLDSBankCount() const {
383 return LDSBankCount;
384 }
385
386 unsigned getMaxPrivateElementSize(bool ForBufferRSrc = false) const {
387 return (ForBufferRSrc || !enableFlatScratch()) ? MaxPrivateElementSize : 16;
388 }
389
390 unsigned getConstantBusLimit(unsigned Opcode) const;
391
392 /// Returns if the result of this instruction with a 16-bit result returned in
393 /// a 32-bit register implicitly zeroes the high 16-bits, rather than preserve
394 /// the original value.
395 bool zeroesHigh16BitsOfDest(unsigned Opcode) const;
396
397 bool supportsWGP() const {
398 if (GFX1250Insts)
399 return false;
400 return getGeneration() >= GFX10;
401 }
402
403 bool hasIntClamp() const {
404 return HasIntClamp;
405 }
406
407 bool hasFP64() const {
408 return FP64;
409 }
410
411 bool hasMIMG_R128() const {
412 return MIMG_R128;
413 }
414
415 bool hasHWFP64() const {
416 return FP64;
417 }
418
419 bool hasHalfRate64Ops() const {
420 return HalfRate64Ops;
421 }
422
423 bool hasFullRate64Ops() const {
424 return FullRate64Ops;
425 }
426
427 bool hasAddr64() const {
429 }
430
431 bool hasFlat() const {
433 }
434
435 // Return true if the target only has the reverse operand versions of VALU
436 // shift instructions (e.g. v_lshrrev_b32, and no v_lshr_b32).
437 bool hasOnlyRevVALUShifts() const {
439 }
440
441 bool hasFractBug() const {
443 }
444
445 bool hasBFE() const {
446 return true;
447 }
448
449 bool hasBFI() const {
450 return true;
451 }
452
453 bool hasBFM() const {
454 return hasBFE();
455 }
456
457 bool hasBCNT(unsigned Size) const {
458 return true;
459 }
460
461 bool hasFFBL() const {
462 return true;
463 }
464
465 bool hasFFBH() const {
466 return true;
467 }
468
469 bool hasMed3_16() const {
471 }
472
473 bool hasMin3Max3_16() const {
475 }
476
477 bool hasFmaMixInsts() const {
478 return HasFmaMixInsts;
479 }
480
481 bool hasFmaMixBF16Insts() const { return HasFmaMixBF16Insts; }
482
483 bool hasCARRY() const {
484 return true;
485 }
486
487 bool hasFMA() const {
488 return FMA;
489 }
490
491 bool hasSwap() const {
492 return GFX9Insts;
493 }
494
495 bool hasScalarPackInsts() const {
496 return GFX9Insts;
497 }
498
499 bool hasScalarMulHiInsts() const {
500 return GFX9Insts;
501 }
502
503 bool hasScalarSubwordLoads() const { return getGeneration() >= GFX12; }
504
508
510 // The S_GETREG DOORBELL_ID is supported by all GFX9 onward targets.
511 return getGeneration() >= GFX9;
512 }
513
514 /// True if the offset field of DS instructions works as expected. On SI, the
515 /// offset uses a 16-bit adder and does not always wrap properly.
516 bool hasUsableDSOffset() const {
517 return getGeneration() >= SEA_ISLANDS;
518 }
519
523
524 /// Condition output from div_scale is usable.
528
529 /// Extra wait hazard is needed in some cases before
530 /// s_cbranch_vccnz/s_cbranch_vccz.
531 bool hasReadVCCZBug() const {
532 return getGeneration() <= SEA_ISLANDS;
533 }
534
535 /// Writes to VCC_LO/VCC_HI update the VCCZ flag.
537 return getGeneration() >= GFX10;
538 }
539
540 /// A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR
541 /// was written by a VALU instruction.
544 }
545
546 /// A read of an SGPR by a VMEM instruction requires 5 wait states when the
547 /// SGPR was written by a VALU Instruction.
550 }
551
552 bool hasRFEHazards() const {
554 }
555
556 /// Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
557 unsigned getSetRegWaitStates() const {
558 return getGeneration() <= SEA_ISLANDS ? 1 : 2;
559 }
560
561 bool dumpCode() const {
562 return DumpCode;
563 }
564
565 /// Return the amount of LDS that can be used that will not restrict the
566 /// occupancy lower than WaveCount.
567 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
568 const Function &) const;
569
572 }
573
574 /// \returns If target supports S_DENORM_MODE.
575 bool hasDenormModeInst() const {
577 }
578
579 bool useFlatForGlobal() const {
580 return FlatForGlobal;
581 }
582
583 /// \returns If target supports ds_read/write_b128 and user enables generation
584 /// of ds_read/write_b128.
585 bool useDS128() const {
586 return CIInsts && EnableDS128;
587 }
588
589 /// \return If target supports ds_read/write_b96/128.
590 bool hasDS96AndDS128() const {
591 return CIInsts;
592 }
593
594 /// Have v_trunc_f64, v_ceil_f64, v_rndne_f64
595 bool haveRoundOpsF64() const {
596 return CIInsts;
597 }
598
599 /// \returns If MUBUF instructions always perform range checking, even for
600 /// buffer resources used for private memory access.
604
605 /// \returns If target requires PRT Struct NULL support (zero result registers
606 /// for sparse texture support).
607 bool usePRTStrictNull() const {
608 return EnablePRTStrictNull;
609 }
610
614
615 /// \returns true if the target supports backing off of s_barrier instructions
616 /// when an exception is raised.
618 return BackOffBarrier;
619 }
620
623 }
624
628
629 bool hasUnalignedDSAccess() const {
630 return UnalignedDSAccess;
631 }
632
636
639 }
640
644
646 return UnalignedAccessMode;
647 }
648
650
651 bool hasApertureRegs() const {
652 return HasApertureRegs;
653 }
654
655 bool isTrapHandlerEnabled() const {
656 return TrapHandler;
657 }
658
659 bool isXNACKEnabled() const {
660 return TargetID.isXnackOnOrAny();
661 }
662
663 bool isTgSplitEnabled() const {
664 return EnableTgSplit;
665 }
666
667 bool isCuModeEnabled() const {
668 return EnableCuMode;
669 }
670
672
673 bool hasFlatAddressSpace() const {
674 return FlatAddressSpace;
675 }
676
677 bool hasFlatScrRegister() const {
678 return hasFlatAddressSpace();
679 }
680
681 bool hasFlatInstOffsets() const {
682 return FlatInstOffsets;
683 }
684
685 bool hasFlatGlobalInsts() const {
686 return FlatGlobalInsts;
687 }
688
689 bool hasFlatScratchInsts() const {
690 return FlatScratchInsts;
691 }
692
693 // Check if target supports ST addressing mode with FLAT scratch instructions.
694 // The ST addressing mode means no registers are used, either VGPR or SGPR,
695 // but only immediate offset is swizzled and added to the FLAT scratch base.
696 bool hasFlatScratchSTMode() const {
698 }
699
700 bool hasFlatScratchSVSMode() const { return GFX940Insts || GFX11Insts; }
701
704 }
705
706 bool enableFlatScratch() const {
707 return flatScratchIsArchitected() ||
709 }
710
711 bool hasGlobalAddTidInsts() const {
712 return GFX10_BEncoding;
713 }
714
715 bool hasAtomicCSub() const {
716 return GFX10_BEncoding;
717 }
718
719 bool hasMTBUFInsts() const { return !hasGFX1250Insts(); }
720
721 bool hasFormattedMUBUFInsts() const { return !hasGFX1250Insts(); }
722
723 bool hasExportInsts() const {
724 return !hasGFX940Insts() && !hasGFX1250Insts();
725 }
726
727 bool hasVINTERPEncoding() const { return GFX11Insts && !hasGFX1250Insts(); }
728
729 // DS_ADD_F64/DS_ADD_RTN_F64
730 bool hasLdsAtomicAddF64() const {
731 return hasGFX90AInsts() || hasGFX1250Insts();
732 }
733
735 return getGeneration() >= GFX9;
736 }
737
740 }
741
743 return getGeneration() > GFX9;
744 }
745
746 bool hasD16LoadStore() const {
747 return getGeneration() >= GFX9;
748 }
749
751 return hasD16LoadStore() && !TargetID.isSramEccOnOrAny();
752 }
753
754 bool hasD16Images() const {
756 }
757
758 /// Return if most LDS instructions have an m0 use that require m0 to be
759 /// initialized.
760 bool ldsRequiresM0Init() const {
761 return getGeneration() < GFX9;
762 }
763
764 // True if the hardware rewinds and replays GWS operations if a wave is
765 // preempted.
766 //
767 // If this is false, a GWS operation requires testing if a nack set the
768 // MEM_VIOL bit, and repeating if so.
769 bool hasGWSAutoReplay() const {
770 return getGeneration() >= GFX9;
771 }
772
773 /// \returns if target has ds_gws_sema_release_all instruction.
774 bool hasGWSSemaReleaseAll() const {
775 return CIInsts;
776 }
777
778 /// \returns true if the target has integer add/sub instructions that do not
779 /// produce a carry-out. This includes v_add_[iu]32, v_sub_[iu]32,
780 /// v_add_[iu]16, and v_sub_[iu]16, all of which support the clamp modifier
781 /// for saturation.
782 bool hasAddNoCarry() const {
783 return AddNoCarryInsts;
784 }
785
786 bool hasScalarAddSub64() const { return getGeneration() >= GFX12; }
787
788 bool hasScalarSMulU64() const { return getGeneration() >= GFX12; }
789
790 bool hasUnpackedD16VMem() const {
791 return HasUnpackedD16VMem;
792 }
793
794 // Covers VS/PS/CS graphics shaders
795 bool isMesaGfxShader(const Function &F) const {
796 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
797 }
798
799 bool hasMad64_32() const {
800 return getGeneration() >= SEA_ISLANDS;
801 }
802
803 bool hasSDWAOmod() const {
804 return HasSDWAOmod;
805 }
806
807 bool hasSDWAScalar() const {
808 return HasSDWAScalar;
809 }
810
811 bool hasSDWASdst() const {
812 return HasSDWASdst;
813 }
814
815 bool hasSDWAMac() const {
816 return HasSDWAMac;
817 }
818
819 bool hasSDWAOutModsVOPC() const {
820 return HasSDWAOutModsVOPC;
821 }
822
823 bool hasDLInsts() const {
824 return HasDLInsts;
825 }
826
827 bool hasFmacF64Inst() const { return HasFmacF64Inst; }
828
829 bool hasDot1Insts() const {
830 return HasDot1Insts;
831 }
832
833 bool hasDot2Insts() const {
834 return HasDot2Insts;
835 }
836
837 bool hasDot3Insts() const {
838 return HasDot3Insts;
839 }
840
841 bool hasDot4Insts() const {
842 return HasDot4Insts;
843 }
844
845 bool hasDot5Insts() const {
846 return HasDot5Insts;
847 }
848
849 bool hasDot6Insts() const {
850 return HasDot6Insts;
851 }
852
853 bool hasDot7Insts() const {
854 return HasDot7Insts;
855 }
856
857 bool hasDot8Insts() const {
858 return HasDot8Insts;
859 }
860
861 bool hasDot9Insts() const {
862 return HasDot9Insts;
863 }
864
865 bool hasDot10Insts() const {
866 return HasDot10Insts;
867 }
868
869 bool hasDot11Insts() const {
870 return HasDot11Insts;
871 }
872
873 bool hasDot12Insts() const {
874 return HasDot12Insts;
875 }
876
877 bool hasDot13Insts() const {
878 return HasDot13Insts;
879 }
880
881 bool hasMAIInsts() const {
882 return HasMAIInsts;
883 }
884
885 bool hasFP8Insts() const {
886 return HasFP8Insts;
887 }
888
890
891 bool hasFP8E5M3Insts() const { return HasFP8E5M3Insts; }
892
893 bool hasPkFmacF16Inst() const {
894 return HasPkFmacF16Inst;
895 }
896
900
904
908
912
914
916
920
922
924
928
932
936
940
942
943 /// \return true if the target has flat, global, and buffer atomic fadd for
944 /// double.
948
949 /// \return true if the target's flat, global, and buffer atomic fadd for
950 /// float supports denormal handling.
954
955 /// \return true if atomic operations targeting fine-grained memory work
956 /// correctly at device scope, in allocations in host or peer PCIe device
957 /// memory.
961
962 /// \return true is HW emulates system scope atomics unsupported by the PCI-e
963 /// via CAS loop.
967
969
973
974 bool hasNoSdstCMPX() const {
975 return HasNoSdstCMPX;
976 }
977
978 bool hasVscnt() const {
979 return HasVscnt;
980 }
981
982 bool hasGetWaveIdInst() const {
983 return HasGetWaveIdInst;
984 }
985
986 bool hasSMemTimeInst() const {
987 return HasSMemTimeInst;
988 }
989
992 }
993
997
998 bool hasVOP3Literal() const {
999 return HasVOP3Literal;
1000 }
1001
1002 bool hasNoDataDepHazard() const {
1003 return HasNoDataDepHazard;
1004 }
1005
1007 return getGeneration() < SEA_ISLANDS;
1008 }
1009
1010 bool hasInstPrefetch() const {
1011 return getGeneration() == GFX10 || getGeneration() == GFX11;
1012 }
1013
1014 bool hasPrefetch() const { return GFX12Insts; }
1015
1016 bool hasVmemPrefInsts() const { return HasVmemPrefInsts; }
1017
1019
1020 bool hasSafeCUPrefetch() const { return HasSafeCUPrefetch; }
1021
1022 // Has s_cmpk_* instructions.
1023 bool hasSCmpK() const { return getGeneration() < GFX12; }
1024
1025 // Scratch is allocated in 256 dword per wave blocks for the entire
1026 // wavefront. When viewed from the perspective of an arbitrary workitem, this
1027 // is 4-byte aligned.
1028 //
1029 // Only 4-byte alignment is really needed to access anything. Transformations
1030 // on the pointer value itself may rely on the alignment / known low bits of
1031 // the pointer. Set this to something above the minimum to avoid needing
1032 // dynamic realignment in common cases.
1033 Align getStackAlignment() const { return Align(16); }
1034
1035 bool enableMachineScheduler() const override {
1036 return true;
1037 }
1038
1039 bool useAA() const override;
1040
1041 bool enableSubRegLiveness() const override {
1042 return true;
1043 }
1044
1047
1048 // static wrappers
1049 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
1050
1051 // XXX - Why is this here if it isn't in the default pass set?
1052 bool enableEarlyIfConversion() const override {
1053 return true;
1054 }
1055
1057 const SchedRegion &Region) const override;
1058
1060 const SchedRegion &Region) const override;
1061
1062 void mirFileLoaded(MachineFunction &MF) const override;
1063
1064 unsigned getMaxNumUserSGPRs() const {
1065 return AMDGPU::getMaxNumUserSGPRs(*this);
1066 }
1067
1068 bool hasSMemRealTime() const {
1069 return HasSMemRealTime;
1070 }
1071
1072 bool hasMovrel() const {
1073 return HasMovrel;
1074 }
1075
1076 bool hasVGPRIndexMode() const {
1077 return HasVGPRIndexMode;
1078 }
1079
1080 bool useVGPRIndexMode() const;
1081
1083 return getGeneration() >= VOLCANIC_ISLANDS;
1084 }
1085
1087
1088 bool hasScalarStores() const {
1089 return HasScalarStores;
1090 }
1091
1092 bool hasScalarAtomics() const {
1093 return HasScalarAtomics;
1094 }
1095
1096 bool hasLDSFPAtomicAddF32() const { return GFX8Insts; }
1098
1099 /// \returns true if the subtarget has the v_permlanex16_b32 instruction.
1100 bool hasPermLaneX16() const { return getGeneration() >= GFX10; }
1101
1102 /// \returns true if the subtarget has the v_permlane64_b32 instruction.
1103 bool hasPermLane64() const { return getGeneration() >= GFX11; }
1104
1105 bool hasDPP() const {
1106 return HasDPP;
1107 }
1108
1109 bool hasDPPBroadcasts() const {
1110 return HasDPP && getGeneration() < GFX10;
1111 }
1112
1114 return HasDPP && getGeneration() < GFX10;
1115 }
1116
1117 bool hasDPP8() const {
1118 return HasDPP8;
1119 }
1120
1121 bool hasDPALU_DPP() const {
1122 return HasDPALU_DPP;
1123 }
1124
1125 bool hasDPPSrc1SGPR() const { return HasDPPSrc1SGPR; }
1126
1127 bool hasPackedFP32Ops() const {
1128 return HasPackedFP32Ops;
1129 }
1130
1131 // Has V_PK_MOV_B32 opcode
1132 bool hasPkMovB32() const {
1133 return GFX90AInsts;
1134 }
1135
1137 return getGeneration() >= GFX10 || hasGFX940Insts();
1138 }
1139
1140 bool hasFmaakFmamkF64Insts() const { return hasGFX1250Insts(); }
1141
1142 bool hasImageInsts() const {
1143 return HasImageInsts;
1144 }
1145
1147 return HasExtendedImageInsts;
1148 }
1149
1150 bool hasR128A16() const {
1151 return HasR128A16;
1152 }
1153
1154 bool hasA16() const { return HasA16; }
1155
1156 bool hasG16() const { return HasG16; }
1157
1158 bool hasOffset3fBug() const {
1159 return HasOffset3fBug;
1160 }
1161
1163
1165
1166 bool hasMADIntraFwdBug() const { return HasMADIntraFwdBug; }
1167
1169
1171
1172 bool hasNSAEncoding() const { return HasNSAEncoding; }
1173
1174 bool hasNonNSAEncoding() const { return getGeneration() < GFX12; }
1175
1177
1178 unsigned getNSAMaxSize(bool HasSampler = false) const {
1179 return AMDGPU::getNSAMaxSize(*this, HasSampler);
1180 }
1181
1182 bool hasGFX10_AEncoding() const {
1183 return GFX10_AEncoding;
1184 }
1185
1186 bool hasGFX10_BEncoding() const {
1187 return GFX10_BEncoding;
1188 }
1189
1190 bool hasGFX10_3Insts() const {
1191 return GFX10_3Insts;
1192 }
1193
1194 bool hasMadF16() const;
1195
1196 bool hasMovB64() const { return GFX940Insts || GFX1250Insts; }
1197
1198 bool hasLshlAddU64Inst() const { return HasLshlAddU64Inst; }
1199
1200 // Scalar and global loads support scale_offset bit.
1201 bool hasScaleOffset() const { return GFX1250Insts; }
1202
1203 bool hasFlatGVSMode() const { return FlatGVSMode; }
1204
1205 // FLAT GLOBAL VOffset is signed
1206 bool hasSignedGVSOffset() const { return GFX1250Insts; }
1207
1208 bool enableSIScheduler() const {
1209 return EnableSIScheduler;
1210 }
1211
1212 bool loadStoreOptEnabled() const {
1213 return EnableLoadStoreOpt;
1214 }
1215
1216 bool hasSGPRInitBug() const {
1217 return SGPRInitBug;
1218 }
1219
1221 return UserSGPRInit16Bug && isWave32();
1222 }
1223
1225
1229
1232 }
1233
1237
1238 // \returns true if the subtarget supports DWORDX3 load/store instructions.
1240 return CIInsts;
1241 }
1242
1245 }
1246
1251
1254 }
1255
1258 }
1259
1262 }
1263
1266 }
1267
1270 }
1271
1272 bool hasLDSMisalignedBug() const {
1273 return LDSMisalignedBug && !EnableCuMode;
1274 }
1275
1277 return HasInstFwdPrefetchBug;
1278 }
1279
1281 return HasVcmpxExecWARHazard;
1282 }
1283
1286 }
1287
1288 // Shift amount of a 64 bit shift cannot be a highest allocated register
1289 // if also at the end of the allocation block.
1291 return GFX90AInsts && !GFX940Insts;
1292 }
1293
1294 // Has one cycle hazard on transcendental instruction feeding a
1295 // non transcendental VALU.
1296 bool hasTransForwardingHazard() const { return GFX940Insts; }
1297
1298 // Has one cycle hazard on a VALU instruction partially writing dst with
1299 // a shift of result bits feeding another VALU instruction.
1301
1302 // Cannot use op_sel with v_dot instructions.
1303 bool hasDOTOpSelHazard() const { return GFX940Insts || GFX11Insts; }
1304
1305 // Does not have HW interlocs for VALU writing and then reading SGPRs.
1306 bool hasVDecCoExecHazard() const {
1307 return GFX940Insts;
1308 }
1309
1310 bool hasNSAtoVMEMBug() const {
1311 return HasNSAtoVMEMBug;
1312 }
1313
1314 bool hasNSAClauseBug() const { return HasNSAClauseBug; }
1315
1316 bool hasHardClauses() const { return MaxHardClauseLength > 0; }
1317
1318 bool hasGFX90AInsts() const { return GFX90AInsts; }
1319
1321 return getGeneration() == GFX10;
1322 }
1323
1324 bool hasVOP3DPP() const { return getGeneration() >= GFX11; }
1325
1326 bool hasLdsDirect() const { return getGeneration() >= GFX11; }
1327
1328 bool hasLdsWaitVMSRC() const { return getGeneration() >= GFX12; }
1329
1331 return getGeneration() == GFX11;
1332 }
1333
1335
1337
1338 bool requiresCodeObjectV6() const { return RequiresCOV6; }
1339
1341
1345
1346 bool hasVALUMaskWriteHazard() const { return getGeneration() == GFX11; }
1347
1348 bool hasVALUReadSGPRHazard() const { return GFX12Insts && !GFX1250Insts; }
1349
1351 return GFX1250Insts && getGeneration() == GFX12;
1352 }
1353
1354 /// Return if operations acting on VGPR tuples require even alignment.
1355 bool needsAlignedVGPRs() const { return RequiresAlignVGPR; }
1356
1357 /// Return true if the target has the S_PACK_HL_B32_B16 instruction.
1358 bool hasSPackHL() const { return GFX11Insts; }
1359
1360 /// Return true if the target's EXP instruction has the COMPR flag, which
1361 /// affects the meaning of the EN (enable) bits.
1362 bool hasCompressedExport() const { return !GFX11Insts; }
1363
1364 /// Return true if the target's EXP instruction supports the NULL export
1365 /// target.
1366 bool hasNullExportTarget() const { return !GFX11Insts; }
1367
1368 bool has1_5xVGPRs() const { return Has1_5xVGPRs; }
1369
1370 bool hasVOPDInsts() const { return HasVOPDInsts; }
1371
1373
1374 /// Return true if the target has the S_DELAY_ALU instruction.
1375 bool hasDelayAlu() const { return GFX11Insts; }
1376
1377 bool hasPackedTID() const { return HasPackedTID; }
1378
1379 // GFX94* is a derivation to GFX90A. hasGFX940Insts() being true implies that
1380 // hasGFX90AInsts is also true.
1381 bool hasGFX940Insts() const { return GFX940Insts; }
1382
1383 // GFX950 is a derivation to GFX94*. hasGFX950Insts() implies that
1384 // hasGFX940Insts and hasGFX90AInsts are also true.
1385 bool hasGFX950Insts() const { return GFX950Insts; }
1386
1387 /// Returns true if the target supports
1388 /// global_load_lds_dwordx3/global_load_lds_dwordx4 or
1389 /// buffer_load_dwordx3/buffer_load_dwordx4 with the lds bit.
1390 bool hasLDSLoadB96_B128() const {
1391 return hasGFX950Insts();
1392 }
1393
1394 bool hasVMemToLDSLoad() const { return HasVMemToLDSLoad; }
1395
1396 bool hasSALUFloatInsts() const { return HasSALUFloatInsts; }
1397
1399
1401
1403
1405
1406 /// \returns true if the target uses LOADcnt/SAMPLEcnt/BVHcnt, DScnt/KMcnt
1407 /// and STOREcnt rather than VMcnt, LGKMcnt and VScnt respectively.
1408 bool hasExtendedWaitCounts() const { return getGeneration() >= GFX12; }
1409
1410 /// \returns true if inline constants are not supported for F16 pseudo
1411 /// scalar transcendentals.
1413 return getGeneration() == GFX12;
1414 }
1415
1416 /// \returns true if the target has instructions with xf32 format support.
1417 bool hasXF32Insts() const { return HasXF32Insts; }
1418
1419 bool hasBitOp3Insts() const { return HasBitOp3Insts; }
1420
1421 bool hasPermlane16Swap() const { return HasPermlane16Swap; }
1422 bool hasPermlane32Swap() const { return HasPermlane32Swap; }
1423 bool hasAshrPkInsts() const { return HasAshrPkInsts; }
1424
1427 }
1428
1431 }
1432
1433 bool hasMin3Max3PKF16() const { return HasMin3Max3PKF16; }
1434
1435 bool hasTanhInsts() const { return HasTanhInsts; }
1436
1438
1439 bool hasAddPC64Inst() const { return GFX1250Insts; }
1440
1442
1445 }
1446
1448
1449 /// \returns true if the target has s_wait_xcnt insertion. Supported for
1450 /// GFX1250.
1451 bool hasWaitXCnt() const { return HasWaitXcnt; }
1452
1453 // A single DWORD instructions can use a 64-bit literal.
1454 bool has64BitLiterals() const { return Has64BitLiterals; }
1455
1457
1459
1460 /// \returns The maximum number of instructions that can be enclosed in an
1461 /// S_CLAUSE on the given subtarget, or 0 for targets that do not support that
1462 /// instruction.
1463 unsigned maxHardClauseLength() const { return MaxHardClauseLength; }
1464
1465 bool hasPrngInst() const { return HasPrngInst; }
1466
1468
1469 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
1470 /// SGPRs
1471 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
1472
1473 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
1474 /// VGPRs
1475 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs,
1476 unsigned DynamicVGPRBlockSize) const;
1477
1478 /// Subtarget's minimum/maximum occupancy, in number of waves per EU, that can
1479 /// be achieved when the only function running on a CU is \p F, each workgroup
1480 /// uses \p LDSSize bytes of LDS, and each wave uses \p NumSGPRs SGPRs and \p
1481 /// NumVGPRs VGPRs. The flat workgroup sizes associated to the function are a
1482 /// range, so this returns a range as well.
1483 ///
1484 /// Note that occupancy can be affected by the scratch allocation as well, but
1485 /// we do not have enough information to compute it.
1486 std::pair<unsigned, unsigned> computeOccupancy(const Function &F,
1487 unsigned LDSSize = 0,
1488 unsigned NumSGPRs = 0,
1489 unsigned NumVGPRs = 0) const;
1490
1491 /// \returns true if the flat_scratch register should be initialized with the
1492 /// pointer to the wave's scratch memory rather than a size and offset.
1495 }
1496
1497 /// \returns true if the flat_scratch register is initialized by the HW.
1498 /// In this case it is readonly.
1500
1501 /// \returns true if the architected SGPRs are enabled.
1503
1504 /// \returns true if Global Data Share is supported.
1505 bool hasGDS() const { return HasGDS; }
1506
1507 /// \returns true if Global Wave Sync is supported.
1508 bool hasGWS() const { return HasGWS; }
1509
1510 /// \returns true if the machine has merged shaders in which s0-s7 are
1511 /// reserved by the hardware and user SGPRs start at s8
1512 bool hasMergedShaders() const {
1513 return getGeneration() >= GFX9;
1514 }
1515
1516 // \returns true if the target supports the pre-NGG legacy geometry path.
1517 bool hasLegacyGeometry() const { return getGeneration() < GFX11; }
1518
1519 // \returns true if preloading kernel arguments is supported.
1520 bool hasKernargPreload() const { return KernargPreload; }
1521
1522 // \returns true if the target has split barriers feature
1523 bool hasSplitBarriers() const { return getGeneration() >= GFX12; }
1524
1525 // \returns true if FP8/BF8 VOP1 form of conversion to F32 is unreliable.
1526 bool hasCvtFP8VOP1Bug() const { return HasCvtFP8Vop1Bug; }
1527
1528 // \returns true if CSUB (a.k.a. SUB_CLAMP on GFX12) atomics support a
1529 // no-return form.
1531
1532 // \returns true if the target has DX10_CLAMP kernel descriptor mode bit
1533 bool hasDX10ClampMode() const { return getGeneration() < GFX12; }
1534
1535 // \returns true if the target has IEEE kernel descriptor mode bit
1536 bool hasIEEEMode() const { return getGeneration() < GFX12; }
1537
1538 // \returns true if the target has IEEE fminimum/fmaximum instructions
1540
1541 // \returns true if the target has WG_RR_MODE kernel descriptor mode bit
1542 bool hasRrWGMode() const { return getGeneration() >= GFX12; }
1543
1544 /// \returns true if VADDR and SADDR fields in VSCRATCH can use negative
1545 /// values.
1546 bool hasSignedScratchOffsets() const { return getGeneration() >= GFX12; }
1547
1548 bool hasGFX1250Insts() const { return GFX1250Insts; }
1549
1550 bool hasVOPD3() const { return GFX1250Insts; }
1551
1552 // \returns true if the target has V_ADD_U64/V_SUB_U64 instructions.
1553 bool hasAddSubU64Insts() const { return HasAddSubU64Insts; }
1554
1555 // \returns true if the target has V_MAD_U32 instruction.
1556 bool hasMadU32Inst() const { return HasMadU32Inst; }
1557
1558 // \returns true if the target has V_MUL_U64/V_MUL_I64 instructions.
1559 bool hasVectorMulU64() const { return GFX1250Insts; }
1560
1561 // \returns true if the target has V_MAD_NC_U64_U32/V_MAD_NC_I64_I32
1562 // instructions.
1563 bool hasMadU64U32NoCarry() const { return GFX1250Insts; }
1564
1565 // \returns true if the target has V_{MIN|MAX}_{I|U}64 instructions.
1566 bool hasIntMinMax64() const { return GFX1250Insts; }
1567
1568 // \returns true if the target has V_ADD_{MIN|MAX}_{I|U}32 instructions.
1569 bool hasAddMinMaxInsts() const { return GFX1250Insts; }
1570
1571 // \returns true if the target has V_PK_ADD_{MIN|MAX}_{I|U}16 instructions.
1572 bool hasPkAddMinMaxInsts() const { return GFX1250Insts; }
1573
1574 // \returns true if the target has V_PK_{MIN|MAX}3_{I|U}16 instructions.
1575 bool hasPkMinMax3Insts() const { return GFX1250Insts; }
1576
1577 // \returns ture if target has S_GET_SHADER_CYCLES_U64 instruction.
1578 bool hasSGetShaderCyclesInst() const { return GFX1250Insts; }
1579
1580 // \returns true if target has S_SETPRIO_INC_WG instruction.
1582
1583 // \returns true if S_GETPC_B64 zero-extends the result from 48 bits instead
1584 // of sign-extending. Note that GFX1250 has not only fixed the bug but also
1585 // extended VA to 57 bits.
1586 bool hasGetPCZeroExtension() const { return GFX12Insts && !GFX1250Insts; }
1587
1588 // \returns true if the target needs to create a prolog for backward
1589 // compatibility when preloading kernel arguments.
1591 return hasKernargPreload() && !GFX1250Insts;
1592 }
1593
1594 /// \returns SGPR allocation granularity supported by the subtarget.
1595 unsigned getSGPRAllocGranule() const {
1597 }
1598
1599 /// \returns SGPR encoding granularity supported by the subtarget.
1600 unsigned getSGPREncodingGranule() const {
1602 }
1603
1604 /// \returns Total number of SGPRs supported by the subtarget.
1605 unsigned getTotalNumSGPRs() const {
1607 }
1608
1609 /// \returns Addressable number of SGPRs supported by the subtarget.
1610 unsigned getAddressableNumSGPRs() const {
1612 }
1613
1614 /// \returns Minimum number of SGPRs that meets the given number of waves per
1615 /// execution unit requirement supported by the subtarget.
1616 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
1617 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
1618 }
1619
1620 /// \returns Maximum number of SGPRs that meets the given number of waves per
1621 /// execution unit requirement supported by the subtarget.
1622 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
1623 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
1624 }
1625
1626 /// \returns Reserved number of SGPRs. This is common
1627 /// utility function called by MachineFunction and
1628 /// Function variants of getReservedNumSGPRs.
1629 unsigned getBaseReservedNumSGPRs(const bool HasFlatScratch) const;
1630 /// \returns Reserved number of SGPRs for given machine function \p MF.
1631 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
1632
1633 /// \returns Reserved number of SGPRs for given function \p F.
1634 unsigned getReservedNumSGPRs(const Function &F) const;
1635
1636 /// \returns Maximum number of preloaded SGPRs for the subtarget.
1637 unsigned getMaxNumPreloadedSGPRs() const;
1638
1639 /// \returns max num SGPRs. This is the common utility
1640 /// function called by MachineFunction and Function
1641 /// variants of getMaxNumSGPRs.
1642 unsigned getBaseMaxNumSGPRs(const Function &F,
1643 std::pair<unsigned, unsigned> WavesPerEU,
1644 unsigned PreloadedSGPRs,
1645 unsigned ReservedNumSGPRs) const;
1646
1647 /// \returns Maximum number of SGPRs that meets number of waves per execution
1648 /// unit requirement for function \p MF, or number of SGPRs explicitly
1649 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
1650 ///
1651 /// \returns Value that meets number of waves per execution unit requirement
1652 /// if explicitly requested value cannot be converted to integer, violates
1653 /// subtarget's specifications, or does not meet number of waves per execution
1654 /// unit requirement.
1655 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
1656
1657 /// \returns Maximum number of SGPRs that meets number of waves per execution
1658 /// unit requirement for function \p F, or number of SGPRs explicitly
1659 /// requested using "amdgpu-num-sgpr" attribute attached to function \p F.
1660 ///
1661 /// \returns Value that meets number of waves per execution unit requirement
1662 /// if explicitly requested value cannot be converted to integer, violates
1663 /// subtarget's specifications, or does not meet number of waves per execution
1664 /// unit requirement.
1665 unsigned getMaxNumSGPRs(const Function &F) const;
1666
1667 /// \returns VGPR allocation granularity supported by the subtarget.
1668 unsigned getVGPRAllocGranule(unsigned DynamicVGPRBlockSize) const {
1669 return AMDGPU::IsaInfo::getVGPRAllocGranule(this, DynamicVGPRBlockSize);
1670 }
1671
1672 /// \returns VGPR encoding granularity supported by the subtarget.
1673 unsigned getVGPREncodingGranule() const {
1675 }
1676
1677 /// \returns Total number of VGPRs supported by the subtarget.
1678 unsigned getTotalNumVGPRs() const {
1680 }
1681
1682 /// \returns Addressable number of architectural VGPRs supported by the
1683 /// subtarget.
1687
1688 /// \returns Addressable number of VGPRs supported by the subtarget.
1689 unsigned getAddressableNumVGPRs(unsigned DynamicVGPRBlockSize) const {
1690 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this, DynamicVGPRBlockSize);
1691 }
1692
1693 /// \returns the minimum number of VGPRs that will prevent achieving more than
1694 /// the specified number of waves \p WavesPerEU.
1695 unsigned getMinNumVGPRs(unsigned WavesPerEU,
1696 unsigned DynamicVGPRBlockSize) const {
1697 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU,
1698 DynamicVGPRBlockSize);
1699 }
1700
1701 /// \returns the maximum number of VGPRs that can be used and still achieved
1702 /// at least the specified number of waves \p WavesPerEU.
1703 unsigned getMaxNumVGPRs(unsigned WavesPerEU,
1704 unsigned DynamicVGPRBlockSize) const {
1705 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU,
1706 DynamicVGPRBlockSize);
1707 }
1708
1709 /// \returns max num VGPRs. This is the common utility function
1710 /// called by MachineFunction and Function variants of getMaxNumVGPRs.
1711 unsigned
1713 std::pair<unsigned, unsigned> NumVGPRBounds) const;
1714
1715 /// \returns Maximum number of VGPRs that meets number of waves per execution
1716 /// unit requirement for function \p F, or number of VGPRs explicitly
1717 /// requested using "amdgpu-num-vgpr" attribute attached to function \p F.
1718 ///
1719 /// \returns Value that meets number of waves per execution unit requirement
1720 /// if explicitly requested value cannot be converted to integer, violates
1721 /// subtarget's specifications, or does not meet number of waves per execution
1722 /// unit requirement.
1723 unsigned getMaxNumVGPRs(const Function &F) const;
1724
1725 unsigned getMaxNumAGPRs(const Function &F) const {
1726 return getMaxNumVGPRs(F);
1727 }
1728
1729 /// Return a pair of maximum numbers of VGPRs and AGPRs that meet the number
1730 /// of waves per execution unit required for the function \p MF.
1731 std::pair<unsigned, unsigned> getMaxNumVectorRegs(const Function &F) const;
1732
1733 /// \returns Maximum number of VGPRs that meets number of waves per execution
1734 /// unit requirement for function \p MF, or number of VGPRs explicitly
1735 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
1736 ///
1737 /// \returns Value that meets number of waves per execution unit requirement
1738 /// if explicitly requested value cannot be converted to integer, violates
1739 /// subtarget's specifications, or does not meet number of waves per execution
1740 /// unit requirement.
1741 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
1742
1743 bool supportsWave32() const { return getGeneration() >= GFX10; }
1744
1745 bool supportsWave64() const { return !hasGFX1250Insts(); }
1746
1747 bool isWave32() const {
1748 return getWavefrontSize() == 32;
1749 }
1750
1751 bool isWave64() const {
1752 return getWavefrontSize() == 64;
1753 }
1754
1755 /// Returns if the wavesize of this subtarget is known reliable. This is false
1756 /// only for the a default target-cpu that does not have an explicit
1757 /// +wavefrontsize target feature.
1758 bool isWaveSizeKnown() const {
1759 return hasFeature(AMDGPU::FeatureWavefrontSize32) ||
1760 hasFeature(AMDGPU::FeatureWavefrontSize64);
1761 }
1762
1764 return getRegisterInfo()->getBoolRC();
1765 }
1766
1767 /// \returns Maximum number of work groups per compute unit supported by the
1768 /// subtarget and limited by given \p FlatWorkGroupSize.
1769 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1770 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1771 }
1772
1773 /// \returns Minimum flat work group size supported by the subtarget.
1774 unsigned getMinFlatWorkGroupSize() const override {
1776 }
1777
1778 /// \returns Maximum flat work group size supported by the subtarget.
1779 unsigned getMaxFlatWorkGroupSize() const override {
1781 }
1782
1783 /// \returns Number of waves per execution unit required to support the given
1784 /// \p FlatWorkGroupSize.
1785 unsigned
1786 getWavesPerEUForWorkGroup(unsigned FlatWorkGroupSize) const override {
1787 return AMDGPU::IsaInfo::getWavesPerEUForWorkGroup(this, FlatWorkGroupSize);
1788 }
1789
1790 /// \returns Minimum number of waves per execution unit supported by the
1791 /// subtarget.
1792 unsigned getMinWavesPerEU() const override {
1794 }
1795
1796 void adjustSchedDependency(SUnit *Def, int DefOpIdx, SUnit *Use, int UseOpIdx,
1797 SDep &Dep,
1798 const TargetSchedModel *SchedModel) const override;
1799
1800 // \returns true if it's beneficial on this subtarget for the scheduler to
1801 // cluster stores as well as loads.
1802 bool shouldClusterStores() const { return getGeneration() >= GFX11; }
1803
1804 // \returns the number of address arguments from which to enable MIMG NSA
1805 // on supported architectures.
1806 unsigned getNSAThreshold(const MachineFunction &MF) const;
1807
1808 // \returns true if the subtarget has a hazard requiring an "s_nop 0"
1809 // instruction before "s_sendmsg sendmsg(MSG_DEALLOC_VGPRS)".
1811
1812 // \returns true if the subtarget needs S_WAIT_ALU 0 before S_GETREG_B32 on
1813 // STATUS, STATE_PRIV, EXCP_FLAG_PRIV, or EXCP_FLAG_USER.
1815
1816 bool isDynamicVGPREnabled() const { return DynamicVGPR; }
1817 unsigned getDynamicVGPRBlockSize() const {
1818 return DynamicVGPRBlockSize32 ? 32 : 16;
1819 }
1820
1822 // AMDGPU doesn't care if early-clobber and undef operands are allocated
1823 // to the same register.
1824 return false;
1825 }
1826
1827 // DS_ATOMIC_ASYNC_BARRIER_ARRIVE_B64 shall not be claused with anything
1828 // and surronded by S_WAIT_ALU(0xFFE3).
1830 return getGeneration() == GFX12;
1831 }
1832
1833 // Requires s_wait_alu(0) after s102/s103 write and src_flat_scratch_base
1834 // read.
1836 return GFX1250Insts && getGeneration() == GFX12;
1837 }
1838
1839 /// \returns true if the subtarget supports clusters of workgroups.
1840 bool hasClusters() const { return GFX1250Insts; }
1841
1842 /// \returns true if the subtarget requires a wait for xcnt before atomic
1843 /// flat/global stores & rmw.
1845
1846 /// \returns the number of significant bits in the immediate field of the
1847 /// S_NOP instruction.
1848 unsigned getSNopBits() const {
1850 return 7;
1852 return 4;
1853 return 3;
1854 }
1855
1856 /// \returns true if the sub-target supports buffer resource (V#) with 45-bit
1857 /// num_records.
1861};
1862
1864public:
1865 bool hasImplicitBufferPtr() const { return ImplicitBufferPtr; }
1866
1867 bool hasPrivateSegmentBuffer() const { return PrivateSegmentBuffer; }
1868
1869 bool hasDispatchPtr() const { return DispatchPtr; }
1870
1871 bool hasQueuePtr() const { return QueuePtr; }
1872
1873 bool hasKernargSegmentPtr() const { return KernargSegmentPtr; }
1874
1875 bool hasDispatchID() const { return DispatchID; }
1876
1877 bool hasFlatScratchInit() const { return FlatScratchInit; }
1878
1879 bool hasPrivateSegmentSize() const { return PrivateSegmentSize; }
1880
1881 unsigned getNumKernargPreloadSGPRs() const { return NumKernargPreloadSGPRs; }
1882
1883 unsigned getNumUsedUserSGPRs() const { return NumUsedUserSGPRs; }
1884
1885 unsigned getNumFreeUserSGPRs();
1886
1887 void allocKernargPreloadSGPRs(unsigned NumSGPRs);
1888
1899
1900 // Returns the size in number of SGPRs for preload user SGPR field.
1902 switch (ID) {
1904 return 2;
1906 return 4;
1907 case DispatchPtrID:
1908 return 2;
1909 case QueuePtrID:
1910 return 2;
1912 return 2;
1913 case DispatchIdID:
1914 return 2;
1915 case FlatScratchInitID:
1916 return 2;
1918 return 1;
1919 }
1920 llvm_unreachable("Unknown UserSGPRID.");
1921 }
1922
1923 GCNUserSGPRUsageInfo(const Function &F, const GCNSubtarget &ST);
1924
1925private:
1926 const GCNSubtarget &ST;
1927
1928 // Private memory buffer
1929 // Compute directly in sgpr[0:1]
1930 // Other shaders indirect 64-bits at sgpr[0:1]
1931 bool ImplicitBufferPtr = false;
1932
1933 bool PrivateSegmentBuffer = false;
1934
1935 bool DispatchPtr = false;
1936
1937 bool QueuePtr = false;
1938
1939 bool KernargSegmentPtr = false;
1940
1941 bool DispatchID = false;
1942
1943 bool FlatScratchInit = false;
1944
1945 bool PrivateSegmentSize = false;
1946
1947 unsigned NumKernargPreloadSGPRs = 0;
1948
1949 unsigned NumUsedUserSGPRs = 0;
1950};
1951
1952} // end namespace llvm
1953
1954#endif // LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
This file describes how to lower LLVM calls to machine code calls.
This file declares the targeting of the RegisterBankInfo class for AMDGPU.
Base class for AMDGPU specific classes of TargetSubtarget.
#define F(x, y, z)
Definition MD5.cpp:55
SI DAG Lowering interface definition.
Interface definition for SIInstrInfo.
unsigned getWavefrontSizeLog2() const
unsigned getMaxWavesPerEU() const
unsigned getWavefrontSize() const
bool hasPrefetch() const
bool hasMemoryAtomicFaddF32DenormalSupport() const
bool hasFlat() const
bool hasD16Images() const
bool hasMinimum3Maximum3F32() const
InstrItineraryData InstrItins
bool useVGPRIndexMode() const
bool hasAtomicDsPkAdd16Insts() const
bool hasSDWAOmod() const
bool hasFlatGVSMode() const
bool hasPermlane32Swap() const
bool partialVCCWritesUpdateVCCZ() const
Writes to VCC_LO/VCC_HI update the VCCZ flag.
bool hasSwap() const
bool hasPkFmacF16Inst() const
bool HasAtomicFMinFMaxF64FlatInsts
bool hasPkMinMax3Insts() const
bool hasDot2Insts() const
bool hasD16LoadStore() const
bool hasMergedShaders() const
bool hasA16() const
bool hasSDWAScalar() const
bool hasRrWGMode() const
bool supportsBackOffBarrier() const
bool hasScalarCompareEq64() const
bool has1_5xVGPRs() const
int getLDSBankCount() const
bool hasSafeCUPrefetch() const
bool hasOnlyRevVALUShifts() const
bool hasImageStoreD16Bug() const
bool hasNonNSAEncoding() const
bool hasUsableDivScaleConditionOutput() const
Condition output from div_scale is usable.
void mirFileLoaded(MachineFunction &MF) const override
bool hasUsableDSOffset() const
True if the offset field of DS instructions works as expected.
bool loadStoreOptEnabled() const
bool enableSubRegLiveness() const override
bool hasDPPWavefrontShifts() const
unsigned getSGPRAllocGranule() const
bool hasAtomicFMinFMaxF64FlatInsts() const
bool hasLdsAtomicAddF64() const
bool hasFlatLgkmVMemCountInOrder() const
bool Has45BitNumRecordsBufferResource
bool flatScratchIsPointer() const
bool hasSDWAMac() const
bool hasFP8ConversionInsts() const
bool hasShift64HighRegBug() const
bool hasDot7Insts() const
bool hasApertureRegs() const
unsigned MaxPrivateElementSize
bool unsafeDSOffsetFoldingEnabled() const
bool hasBitOp3Insts() const
bool hasFPAtomicToDenormModeHazard() const
unsigned getAddressableNumArchVGPRs() const
bool hasFlatInstOffsets() const
bool vmemWriteNeedsExpWaitcnt() const
bool hasAtomicFMinFMaxF32FlatInsts() const
bool shouldClusterStores() const
unsigned getMinNumSGPRs(unsigned WavesPerEU) const
unsigned getSGPREncodingGranule() const
bool hasIEEEMinimumMaximumInsts() const
void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS)
bool hasLdsBranchVmemWARHazard() const
bool hasDefaultComponentZero() const
bool hasGetWaveIdInst() const
bool hasCompressedExport() const
Return true if the target's EXP instruction has the COMPR flag, which affects the meaning of the EN (...
bool hasGFX90AInsts() const
bool hasDstSelForwardingHazard() const
void setScalarizeGlobalBehavior(bool b)
bool hasRelaxedBufferOOBMode() const
bool hasPkAddMinMaxInsts() const
bool hasDLInsts() const
bool hasExtendedImageInsts() const
bool hasVmemWriteVgprInOrder() const
bool hasBCNT(unsigned Size) const
unsigned getSNopBits() const
bool hasMAIInsts() const
bool hasLDSLoadB96_B128() const
Returns true if the target supports global_load_lds_dwordx3/global_load_lds_dwordx4 or buffer_load_dw...
bool has1024AddressableVGPRs() const
bool supportsAgentScopeFineGrainedRemoteMemoryAtomics() const
bool hasFlatScratchInsts() const
bool hasMultiDwordFlatScratchAddressing() const
bool hasArchitectedSGPRs() const
bool hasFmaakFmamkF64Insts() const
bool hasTanhInsts() const
bool hasHWFP64() const
bool hasScaleOffset() const
bool hasDenormModeInst() const
bool hasPrivEnabledTrap2NopBug() const
bool hasMFMAInlineLiteralBug() const
bool hasCvtScaleForwardingHazard() const
unsigned getTotalNumVGPRs() const
unsigned getMinWavesPerEU() const override
bool hasSMemTimeInst() const
bool hasUnalignedDSAccessEnabled() const
bool hasTensorCvtLutInsts() const
bool hasNegativeScratchOffsetBug() const
const SIInstrInfo * getInstrInfo() const override
unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override
bool hasDot1Insts() const
bool hasDot3Insts() const
unsigned getConstantBusLimit(unsigned Opcode) const
bool hasMADIntraFwdBug() const
bool hasVALUMaskWriteHazard() const
const InlineAsmLowering * getInlineAsmLowering() const override
bool hasAutoWaitcntBeforeBarrier() const
bool hasNSAClauseBug() const
bool hasAtomicFaddRtnInsts() const
unsigned getTotalNumSGPRs() const
bool hasGFX1250Insts() const
const InstrItineraryData * getInstrItineraryData() const override
bool hasSafeSmemPrefetch() const
void adjustSchedDependency(SUnit *Def, int DefOpIdx, SUnit *Use, int UseOpIdx, SDep &Dep, const TargetSchedModel *SchedModel) const override
void overridePostRASchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool HasShaderCyclesHiLoRegisters
unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount, const Function &) const
Return the amount of LDS that can be used that will not restrict the occupancy lower than WaveCount.
bool hasPkMovB32() const
bool needsAlignedVGPRs() const
Return if operations acting on VGPR tuples require even alignment.
bool hasGFX10_3Insts() const
Align getStackAlignment() const
bool privateMemoryResourceIsRangeChecked() const
bool hasScalarSubwordLoads() const
bool hasDot11Insts() const
bool enableFlatScratch() const
bool hasMadF16() const
bool hasDsAtomicAsyncBarrierArriveB64PipeBug() const
bool hasMin3Max3PKF16() const
bool hasUnalignedBufferAccess() const
bool hasR128A16() const
bool hasOffset3fBug() const
bool hasDwordx3LoadStores() const
bool hasPrngInst() const
bool hasSignedScratchOffsets() const
bool hasGlobalAddTidInsts() const
bool hasSGPRInitBug() const
bool hasFlatScrRegister() const
bool hasFmaMixBF16Insts() const
bool hasGetPCZeroExtension() const
bool hasPermLane64() const
bool requiresNopBeforeDeallocVGPRs() const
unsigned getMinNumVGPRs(unsigned WavesPerEU, unsigned DynamicVGPRBlockSize) const
bool hasVMemToLDSLoad() const
bool supportsGetDoorbellID() const
bool supportsWave32() const
bool hasVcmpxExecWARHazard() const
bool isTgSplitEnabled() const
bool hasFlatAtomicFaddF32Inst() const
bool hasKernargPreload() const
bool hasFP8Insts() const
unsigned getMaxNumAGPRs(const Function &F) const
bool hasReadM0MovRelInterpHazard() const
bool isDynamicVGPREnabled() const
const SIRegisterInfo * getRegisterInfo() const override
bool hasRequiredExportPriority() const
bool hasDOTOpSelHazard() const
bool hasLdsWaitVMSRC() const
bool hasMSAALoadDstSelBug() const
const TargetRegisterClass * getBoolRC() const
unsigned getBaseMaxNumVGPRs(const Function &F, std::pair< unsigned, unsigned > NumVGPRBounds) const
bool hasFmaakFmamkF32Insts() const
bool hasClusters() const
bool hasVscnt() const
bool hasMad64_32() const
InstructionSelector * getInstructionSelector() const override
unsigned getVGPREncodingGranule() const
bool NegativeUnalignedScratchOffsetBug
bool hasHardClauses() const
bool useDS128() const
bool hasExtendedWaitCounts() const
bool hasBVHDualAndBVH8Insts() const
bool hasMinimum3Maximum3PKF16() const
bool hasLshlAddU64Inst() const
bool hasLDSMisalignedBug() const
bool d16PreservesUnusedBits() const
bool hasFmacF64Inst() const
bool hasXF32Insts() const
bool hasInstPrefetch() const
bool hasAddPC64Inst() const
unsigned maxHardClauseLength() const
bool hasAshrPkInsts() const
bool isMesaGfxShader(const Function &F) const
bool hasVcmpxPermlaneHazard() const
bool hasUserSGPRInit16Bug() const
bool hasExportInsts() const
bool hasDPP() const
bool hasVINTERPEncoding() const
bool hasGloballyAddressableScratch() const
const AMDGPURegisterBankInfo * getRegBankInfo() const override
bool hasAddSubU64Insts() const
bool hasLegacyGeometry() const
bool has64BitLiterals() const
TrapHandlerAbi getTrapHandlerAbi() const
bool isCuModeEnabled() const
bool hasScalarAtomics() const
const SIFrameLowering * getFrameLowering() const override
bool hasUnalignedScratchAccess() const
bool zeroesHigh16BitsOfDest(unsigned Opcode) const
Returns if the result of this instruction with a 16-bit result returned in a 32-bit register implicit...
bool hasMinimum3Maximum3F16() const
bool hasSDWAOutModsVOPC() const
bool hasAtomicFMinFMaxF32GlobalInsts() const
unsigned getBaseMaxNumSGPRs(const Function &F, std::pair< unsigned, unsigned > WavesPerEU, unsigned PreloadedSGPRs, unsigned ReservedNumSGPRs) const
bool hasLdsBarrierArriveAtomic() const
bool hasGFX950Insts() const
bool has45BitNumRecordsBufferResource() const
const AMDGPU::IsaInfo::AMDGPUTargetID & getTargetID() const
unsigned getMaxNumPreloadedSGPRs() const
bool hasAtomicCSubNoRtnInsts() const
bool hasScalarFlatScratchInsts() const
GCNSubtarget & initializeSubtargetDependencies(const Triple &TT, StringRef GPU, StringRef FS)
bool has12DWordStoreHazard() const
bool hasVALUPartialForwardingHazard() const
bool dumpCode() const
bool hasNoDataDepHazard() const
void overrideSchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool useVGPRBlockOpsForCSR() const
std::pair< unsigned, unsigned > computeOccupancy(const Function &F, unsigned LDSSize=0, unsigned NumSGPRs=0, unsigned NumVGPRs=0) const
Subtarget's minimum/maximum occupancy, in number of waves per EU, that can be achieved when the only ...
bool hasUnalignedDSAccess() const
bool hasAddMinMaxInsts() const
bool needsKernArgPreloadProlog() const
bool hasRestrictedSOffset() const
bool hasMin3Max3_16() const
bool hasIntClamp() const
bool hasGFX10_AEncoding() const
bool hasFP8E5M3Insts() const
bool hasFlatSegmentOffsetBug() const
unsigned getMaxNumVGPRs(unsigned WavesPerEU, unsigned DynamicVGPRBlockSize) const
unsigned getVGPRAllocGranule(unsigned DynamicVGPRBlockSize) const
bool hasEmulatedSystemScopeAtomics() const
bool hasMadU64U32NoCarry() const
unsigned getSetRegWaitStates() const
Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
const SITargetLowering * getTargetLowering() const override
bool hasPackedFP32Ops() const
bool hasTransForwardingHazard() const
bool hasDot6Insts() const
bool hasGFX940Insts() const
bool hasFullRate64Ops() const
bool hasScalarStores() const
bool isTrapHandlerEnabled() const
bool enableMachineScheduler() const override
bool hasLDSFPAtomicAddF64() const
bool hasFlatGlobalInsts() const
bool HasGloballyAddressableScratch
bool hasDX10ClampMode() const
unsigned getNSAThreshold(const MachineFunction &MF) const
bool HasAtomicFMinFMaxF32GlobalInsts
bool getScalarizeGlobalBehavior() const
bool HasAtomicFMinFMaxF32FlatInsts
bool hasReadM0LdsDmaHazard() const
bool hasScalarSMulU64() const
unsigned getKnownHighZeroBitsForFrameIndex() const
Return the number of high bits known to be zero for a frame index.
bool hasScratchBaseForwardingHazard() const
bool hasIntMinMax64() const
bool hasShaderCyclesHiLoRegisters() const
bool hasSDWASdst() const
bool HasDefaultComponentBroadcast
bool hasScalarPackInsts() const
bool hasFFBL() const
bool hasNSAEncoding() const
bool requiresDisjointEarlyClobberAndUndef() const override
bool hasVALUReadSGPRHazard() const
bool hasSMemRealTime() const
bool hasFlatAddressSpace() const
bool hasDPPBroadcasts() const
bool usePRTStrictNull() const
bool hasMovB64() const
bool hasVmemPrefInsts() const
unsigned getAddressableNumVGPRs(unsigned DynamicVGPRBlockSize) const
bool hasInstFwdPrefetchBug() const
bool hasAtomicFMinFMaxF64GlobalInsts() const
bool hasMed3_16() const
unsigned getReservedNumSGPRs(const MachineFunction &MF) const
bool hasUnalignedScratchAccessEnabled() const
bool hasMovrel() const
bool hasNullExportTarget() const
Return true if the target's EXP instruction supports the NULL export target.
bool hasAtomicFlatPkAdd16Insts() const
bool hasBFI() const
bool hasDot13Insts() const
bool ldsRequiresM0Init() const
Return if most LDS instructions have an m0 use that require m0 to be initialized.
bool hasSMEMtoVectorWriteHazard() const
bool useAA() const override
bool isWave32() const
bool hasVGPRIndexMode() const
bool HasAtomicBufferGlobalPkAddF16Insts
unsigned getOccupancyWithNumVGPRs(unsigned VGPRs, unsigned DynamicVGPRBlockSize) const
Return the maximum number of waves per SIMD for kernels using VGPRs VGPRs.
bool hasUnalignedBufferAccessEnabled() const
bool isWaveSizeKnown() const
Returns if the wavesize of this subtarget is known reliable.
unsigned getMaxPrivateElementSize(bool ForBufferRSrc=false) const
unsigned getMinFlatWorkGroupSize() const override
bool hasImageInsts() const
bool hasImageGather4D16Bug() const
bool hasFMA() const
bool hasDot10Insts() const
bool hasSPackHL() const
Return true if the target has the S_PACK_HL_B32_B16 instruction.
bool hasVMEMtoScalarWriteHazard() const
bool hasCvtFP8VOP1Bug() const
bool supportsMinMaxDenormModes() const
bool supportsWave64() const
bool HasAtomicBufferPkAddBF16Inst
bool hasNegativeUnalignedScratchOffsetBug() const
bool hasFFBH() const
bool hasFormattedMUBUFInsts() const
bool hasFlatScratchSVSMode() const
bool supportsWGP() const
bool hasG16() const
bool hasHalfRate64Ops() const
bool hasAtomicFaddInsts() const
bool HasAtomicBufferGlobalPkAddF16NoRtnInsts
bool hasPermlane16Swap() const
bool hasNSAtoVMEMBug() const
unsigned getNSAMaxSize(bool HasSampler=false) const
bool hasAtomicBufferGlobalPkAddF16NoRtnInsts() const
bool hasMIMG_R128() const
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const
Return the maximum number of waves per SIMD for kernels using SGPRs SGPRs.
bool hasVOP3DPP() const
bool hasAtomicBufferPkAddBF16Inst() const
bool HasAgentScopeFineGrainedRemoteMemoryAtomics
unsigned getMaxFlatWorkGroupSize() const override
bool hasDPP8() const
bool hasDot5Insts() const
unsigned getMaxNumUserSGPRs() const
bool hasTransposeLoadF4F6Insts() const
bool hasMadU32Inst() const
bool hasAtomicFaddNoRtnInsts() const
unsigned MaxHardClauseLength
The maximum number of instructions that may be placed within an S_CLAUSE, which is one greater than t...
bool hasPermLaneX16() const
bool hasFlatScratchSVSSwizzleBug() const
bool hasFlatBufferGlobalAtomicFaddF64Inst() const
bool HasEmulatedSystemScopeAtomics
bool hasNoF16PseudoScalarTransInlineConstants() const
bool hasIEEEMode() const
bool hasScalarDwordx3Loads() const
bool hasVDecCoExecHazard() const
bool hasSignedGVSOffset() const
bool requiresWaitXCntBeforeAtomicStores() const
bool hasLDSFPAtomicAddF32() const
unsigned getWavesPerEUForWorkGroup(unsigned FlatWorkGroupSize) const override
bool hasBFM() const
bool haveRoundOpsF64() const
Have v_trunc_f64, v_ceil_f64, v_rndne_f64.
bool hasDelayAlu() const
Return true if the target has the S_DELAY_ALU instruction.
bool hasReadM0SendMsgHazard() const
bool hasDot8Insts() const
bool hasVectorMulU64() const
bool hasScalarMulHiInsts() const
bool hasSCmpK() const
bool hasPseudoScalarTrans() const
const LegalizerInfo * getLegalizerInfo() const override
bool requiresWaitIdleBeforeGetReg() const
bool hasPointSampleAccel() const
bool hasDot12Insts() const
bool hasDS96AndDS128() const
bool hasGWS() const
bool HasAtomicFMinFMaxF64GlobalInsts
bool hasReadM0LdsDirectHazard() const
bool useFlatForGlobal() const
static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI)
bool hasVOPDInsts() const
bool hasGFX10_BEncoding() const
Generation getGeneration() const
GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS, const GCNTargetMachine &TM)
unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const
bool hasVOP3Literal() const
bool hasAtomicBufferGlobalPkAddF16Insts() const
std::pair< unsigned, unsigned > getMaxNumVectorRegs(const Function &F) const
Return a pair of maximum numbers of VGPRs and AGPRs that meet the number of waves per execution unit ...
bool hasNoSdstCMPX() const
bool isXNACKEnabled() const
bool hasScalarAddSub64() const
bool hasSplitBarriers() const
bool hasUnpackedD16VMem() const
bool enableEarlyIfConversion() const override
bool hasSMRDReadVALUDefHazard() const
A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR was written by a VALU inst...
bool hasSGetShaderCyclesInst() const
bool hasRFEHazards() const
bool hasVMEMReadSGPRVALUDefHazard() const
A read of an SGPR by a VMEM instruction requires 5 wait states when the SGPR was written by a VALU In...
bool hasFlatScratchSTMode() const
unsigned getBaseReservedNumSGPRs(const bool HasFlatScratch) const
bool hasGWSSemaReleaseAll() const
bool hasDPALU_DPP() const
bool enableSIScheduler() const
bool hasAtomicGlobalPkAddBF16Inst() const
bool hasAddr64() const
bool HasAtomicGlobalPkAddBF16Inst
bool hasUnalignedAccessMode() const
unsigned getAddressableNumSGPRs() const
bool hasReadVCCZBug() const
Extra wait hazard is needed in some cases before s_cbranch_vccnz/s_cbranch_vccz.
bool isWave64() const
unsigned getDynamicVGPRBlockSize() const
bool hasFmaMixInsts() const
bool hasCARRY() const
bool hasPackedTID() const
bool setRegModeNeedsVNOPs() const
bool hasFP64() const
bool hasAddNoCarry() const
bool hasVALUTransUseHazard() const
bool hasShaderCyclesRegister() const
bool hasSALUFloatInsts() const
bool EnableUnsafeDSOffsetFolding
bool hasFractBug() const
bool isPreciseMemoryEnabled() const
bool hasDPPSrc1SGPR() const
bool hasGDS() const
unsigned getMaxWaveScratchSize() const
bool HasMemoryAtomicFaddF32DenormalSupport
bool hasMTBUFInsts() const
bool hasDot4Insts() const
bool flatScratchIsArchitected() const
bool hasPartialNSAEncoding() const
bool hasWaitXCnt() const
void checkSubtargetFeatures(const Function &F) const
Diagnose inconsistent subtarget features before attempting to codegen function F.
bool hasSetPrioIncWgInst() const
~GCNSubtarget() override
const SelectionDAGTargetInfo * getSelectionDAGInfo() const override
bool hasDot9Insts() const
bool hasVOPD3() const
bool hasAtomicCSub() const
AMDGPU::IsaInfo::AMDGPUTargetID TargetID
bool hasDefaultComponentBroadcast() const
bool requiresCodeObjectV6() const
const CallLowering * getCallLowering() const override
bool hasBFE() const
bool hasLdsDirect() const
bool hasGWSAutoReplay() const
bool HasFlatBufferGlobalAtomicFaddF64Inst
static unsigned getNumUserSGPRForField(UserSGPRID ID)
void allocKernargPreloadSGPRs(unsigned NumSGPRs)
bool hasPrivateSegmentBuffer() const
unsigned getNumKernargPreloadSGPRs() const
unsigned getNumUsedUserSGPRs() const
GCNUserSGPRUsageInfo(const Function &F, const GCNSubtarget &ST)
Itinerary data supplied by a subtarget to be used by a target.
Scheduling dependency.
Definition ScheduleDAG.h:51
const TargetRegisterClass * getBoolRC() const
Scheduling unit. This is a node in the scheduling DAG.
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
Provide an instruction scheduling machine model to CodeGen passes.
TargetSubtargetInfo - Generic base class for all target subtargets.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
A Use represents the edge between a Value definition and its users.
Definition Use.h:35
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
LLVM_READNONE constexpr bool isShader(CallingConv::ID CC)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
This is an optimization pass for GlobalISel generic memory operations.
int countl_zero(T Val)
Count number of 0's from the most significant bit to the least stopping at the first 1.
Definition bit.h:222
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
Define a generic scheduling policy for targets that don't provide their own MachineSchedStrategy.
A region of an MBB for scheduling.