50#include "llvm/IR/IntrinsicsNVPTX.h"
76#define DEBUG_TYPE "nvptx-lower"
86 cl::desc(
"NVPTX Specific: FMA contraction (0: don't do it"
87 " 1: do it 2: do it aggressively"),
93 "NVPTX Specific: Override the precision of the lowering for f32 fdiv"),
98 "Use IEEE Compliant F32 div.rnd if available (default)"),
100 "Use IEEE Compliant F32 div.rnd if available, no FTZ")),
105 cl::desc(
"NVPTX Specific: 0 use sqrt.approx, 1 use sqrt.rn."),
111 "nvptx-approx-log2f32",
112 cl::desc(
"NVPTX Specific: whether to use lg2.approx for log2"),
116 "nvptx-force-min-byval-param-align",
cl::Hidden,
117 cl::desc(
"NVPTX Specific: force 4-byte minimal alignment for byval"
118 " params of device functions."),
129 if (Flags.hasApproximateFuncs())
142 if (Flags.hasApproximateFuncs())
198static std::optional<std::pair<unsigned int, MVT>>
205 return {{4, MVT::i64}};
212 if (VectorVT == MVT::i128 || VectorVT == MVT::f128)
213 return {{2, MVT::i64}};
221 unsigned PackRegSize;
234 if (!CanLowerTo256Bit)
241 return std::pair(NumElts, EltVT);
249 if (!CanLowerTo256Bit)
271 if (!CanLowerTo256Bit)
279 return std::pair(NumElts, EltVT);
289 const unsigned NPerReg = PackRegSize / EltVT.
getSizeInBits();
310 for (
const auto [VT, Off] :
zip(TempVTs, TempOffsets)) {
316 if (VT.getScalarType() == MVT::i8) {
317 if (RegisterVT == MVT::i16)
318 RegisterVT = MVT::i8;
319 else if (RegisterVT == MVT::v2i16)
320 RegisterVT = MVT::v2i8;
322 assert(RegisterVT == MVT::v4i8 &&
323 "Expected v4i8, v2i16, or i16 for i8 RegisterVT");
330 for (
unsigned I :
seq(NumRegs)) {
351 if (V.getValueType() == VT) {
352 assert(
I == 0 &&
"Index must be 0 for scalar value");
369 return GetElement(0);
395 "Promotion is not suitable for scalars of size larger than 64-bits");
429 if (ParamAlignment < AccessSize)
432 if (Offsets[Idx] & (AccessSize - 1))
435 EVT EltVT = ValueVTs[Idx];
439 if (EltSize >= AccessSize)
442 unsigned NumElts = AccessSize / EltSize;
444 if (AccessSize != EltSize * NumElts)
448 if (Idx + NumElts > ValueVTs.
size())
452 if (NumElts != 4 && NumElts != 2)
455 for (
unsigned j = Idx + 1; j < Idx + NumElts; ++j) {
457 if (ValueVTs[j] != EltVT)
461 if (Offsets[j] - Offsets[j - 1] != EltSize)
480 bool IsVAArg =
false) {
489 const auto GetNumElts = [&](
unsigned I) ->
unsigned {
490 for (
const unsigned AccessSize : {16, 8, 4, 2}) {
492 I, AccessSize, ValueVTs, Offsets, ParamAlignment);
493 assert((NumElts == 1 || NumElts == 2 || NumElts == 4) &&
494 "Unexpected vectorization size");
502 for (
unsigned I = 0,
E = ValueVTs.
size();
I !=
E;) {
503 const unsigned NumElts = GetNumElts(
I);
504 VectorInfo.push_back(NumElts);
507 assert(std::accumulate(VectorInfo.begin(), VectorInfo.end(), 0u) ==
542 bool IsOpSupported = STI.allowFP16Math();
547 case ISD::FMAXNUM_IEEE:
548 case ISD::FMINNUM_IEEE:
551 case ISD::FMAXIMUMNUM:
552 case ISD::FMINIMUMNUM:
553 IsOpSupported &= STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70;
556 IsOpSupported &= STI.getSmVersion() >= 75 && STI.getPTXVersion() >= 70;
564 bool IsOpSupported = STI.hasNativeBF16Support(
Op);
566 Op, VT, IsOpSupported ? Action : NoBF16Action);
571 bool IsOpSupported =
false;
579 IsOpSupported = STI.getSmVersion() >= 90 && STI.getPTXVersion() >= 80;
598 if (STI.hasF32x2Instructions()) {
610 if (STI.getSmVersion() >= 30 && STI.getPTXVersion() > 31)
647 if (STI.hasF32x2Instructions())
675 for (
MVT VT : {MVT::bf16, MVT::f16, MVT::v2bf16, MVT::v2f16, MVT::f32,
676 MVT::v2f32, MVT::f64, MVT::i1, MVT::i8, MVT::i16, MVT::v2i16,
677 MVT::v4i8, MVT::i32, MVT::v2i32, MVT::i64}) {
705 {MVT::i8, MVT::i16, MVT::v2i16, MVT::i32, MVT::i64},
708 if (STI.hasHWROT32()) {
726 for (
MVT ValVT : FloatVTs) {
727 for (
MVT MemVT : FloatVTs) {
739 for (
MVT ValVT : IntVTs)
740 for (
MVT MemVT : IntVTs)
767 if (!
isTypeLegal(VT) && VT.getStoreSizeInBits() <= 256)
804 {MVT::i16, MVT::i32, MVT::i64},
Legal);
830 {MVT::v2i16, MVT::v2i32},
Expand);
843 if (STI.getPTXVersion() >= 43) {
866 ISD::FMAXIMUM, ISD::FMINIMUM, ISD::FMAXIMUMNUM,
874 if (STI.allowFP16Math() || STI.hasBF16Math())
881 if (EltVT == MVT::f32 || EltVT == MVT::f64) {
883 ISD::VECREDUCE_FMAXIMUM, ISD::VECREDUCE_FMINIMUM},
908 for (
const auto &VT : {MVT::bf16, MVT::v2bf16}) {
909 if (!STI.hasNativeBF16Support(
Op) && STI.hasNativeBF16Support(
ISD::FMA)) {
916 const bool IsFP16FP16x2NegAvailable = STI.getSmVersion() >= 53 &&
917 STI.getPTXVersion() >= 60 &&
919 for (
const auto &VT : {MVT::f16, MVT::v2f16})
923 setBF16OperationAction(ISD::FNEG, MVT::bf16,
Legal,
Expand);
924 setBF16OperationAction(ISD::FNEG, MVT::v2bf16,
Legal,
Expand);
929 for (
const auto &
Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FNEARBYINT, ISD::FRINT,
930 ISD::FROUNDEVEN, ISD::FTRUNC}) {
942 if (STI.getSmVersion() < 80 || STI.getPTXVersion() < 71) {
945 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
946 for (
MVT VT : {MVT::bf16, MVT::f32, MVT::f64}) {
959 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
960 for (
MVT VT : {MVT::i1, MVT::i16, MVT::i32, MVT::i64}) {
989 for (
const auto &
Op :
1005 if (STI.getPTXVersion() >= 65) {
1006 setFP16OperationAction(ISD::FABS, MVT::f16,
Legal,
Promote);
1007 setFP16OperationAction(ISD::FABS, MVT::v2f16,
Legal,
Expand);
1012 setBF16OperationAction(ISD::FABS, MVT::v2bf16,
Legal,
Expand);
1013 setBF16OperationAction(ISD::FABS, MVT::bf16,
Legal,
Promote);
1017 for (
const auto &
Op :
1018 {ISD::FMINNUM, ISD::FMAXNUM, ISD::FMINIMUMNUM, ISD::FMAXIMUMNUM}) {
1029 bool SupportsF32MinMaxNaN =
1030 STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70;
1031 for (
const auto &
Op : {ISD::FMINIMUM, ISD::FMAXIMUM}) {
1051 setFP16OperationAction(ISD::FEXP2, MVT::f16,
Legal,
Promote);
1052 setFP16OperationAction(ISD::FEXP2, MVT::v2f16,
Legal,
Expand);
1053 setBF16OperationAction(ISD::FEXP2, MVT::bf16,
Legal,
Promote);
1054 setBF16OperationAction(ISD::FEXP2, MVT::v2bf16,
Legal,
Expand);
1086 {MVT::v2i32, MVT::v4i32, MVT::v8i32, MVT::v16i32,
1087 MVT::v32i32, MVT::v64i32, MVT::v128i32},
1092 {MVT::v2i32, MVT::v4i32, MVT::v8i32, MVT::v16i32,
1093 MVT::v32i32, MVT::v64i32, MVT::v128i32, MVT::Other},
1106#define MAKE_CASE(V) \
1201 bool Reciprocal)
const {
1222 if (Reciprocal || ExtraSteps > 0) {
1224 return MakeIntrinsicCall(Ftz ? Intrinsic::nvvm_rsqrt_approx_ftz_f
1225 : Intrinsic::nvvm_rsqrt_approx_f);
1226 else if (VT == MVT::f64)
1227 return MakeIntrinsicCall(Intrinsic::nvvm_rsqrt_approx_d);
1232 return MakeIntrinsicCall(Ftz ? Intrinsic::nvvm_sqrt_approx_ftz_f
1233 : Intrinsic::nvvm_sqrt_approx_f);
1241 DAG.
getConstant(Intrinsic::nvvm_rcp_approx_ftz_d,
DL, MVT::i32),
1242 MakeIntrinsicCall(Intrinsic::nvvm_rsqrt_approx_d));
1250 std::optional<unsigned> FirstVAArg,
const CallBase &CB,
1251 unsigned UniqueCallSite)
const {
1254 std::string Prototype;
1256 O <<
"prototype_" << UniqueCallSite <<
" : .callprototype ";
1263 const Align RetAlign = getArgumentAlignment(&CB, RetTy, 0,
DL);
1264 O <<
".param .align " << RetAlign.
value() <<
" .b8 _["
1265 <<
DL.getTypeAllocSize(RetTy) <<
"]";
1269 size = ITy->getBitWidth();
1272 "Floating point type expected here");
1280 O <<
".param .b" <<
size <<
" _";
1282 O <<
".param .b" << PtrVT.getSizeInBits() <<
" _";
1292 const unsigned NumArgs = FirstVAArg.value_or(Args.size());
1294 for (
const unsigned I :
llvm::seq(NumArgs)) {
1295 const auto ArgOuts =
1296 AllOuts.take_while([
I](
auto O) {
return O.OrigArgIndex ==
I; });
1297 AllOuts = AllOuts.drop_front(ArgOuts.size());
1299 Type *Ty = Args[
I].Ty;
1305 if (ArgOuts[0].Flags.isByVal()) {
1308 Type *ETy = Args[
I].IndirectType;
1309 Align InitialAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1310 Align ParamByValAlign =
1313 O <<
".param .align " << ParamByValAlign.
value() <<
" .b8 _["
1314 << ArgOuts[0].Flags.getByValSize() <<
"]";
1318 getArgumentAlignment(&CB, Ty,
I + AttributeList::FirstArgIndex,
DL);
1319 O <<
".param .align " << ParamAlign.
value() <<
" .b8 _["
1320 <<
DL.getTypeAllocSize(Ty) <<
"]";
1325 (
getValueType(
DL, Ty) == MVT::i8 && ArgOuts[0].VT == MVT::i16)) &&
1326 "type mismatch between callee prototype and arguments");
1332 sz = PtrVT.getSizeInBits();
1334 sz = Ty->getPrimitiveSizeInBits();
1336 O <<
".param .b" << sz <<
" _";
1341 O << (first ?
"" :
",") <<
" .param .align "
1342 << STI.getMaxRequiredAlignment() <<
" .b8 _[]";
1361 return DL.getABITypeAlign(Ty);
1366 if (!DirectCallee) {
1374 return StackAlign.value();
1385 return DL.getABITypeAlign(Ty);
1410 if (
Ptr->getOpcode() == ISD::ADDRSPACECAST) {
1413 Ptr = ASC->getOperand(0);
1432 const EVT ActualVT = V.getValueType();
1433 assert((ActualVT == ExpectedVT ||
1435 "Non-integer argument type size mismatch");
1436 if (ExpectedVT.
bitsGT(ActualVT))
1438 if (ExpectedVT.
bitsLT(ActualVT))
1447 if (CLI.
IsVarArg && (STI.getPTXVersion() < 60 || STI.getSmVersion() < 30))
1449 "Support for variadic functions (unsized array parameter) introduced "
1450 "in PTX ISA version 6.0 and requires target sm_30.");
1462 const auto GetI32 = [&](
const unsigned I) {
1466 const unsigned UniqueCallSite = GlobalUniqueCallSite++;
1474 const auto MakeDeclareScalarParam = [&](
SDValue Symbol,
unsigned Size) {
1480 {StartChain, Symbol, GetI32(SizeBits), DeclareGlue});
1490 {StartChain, Symbol, GetI32(
Align.
value()), GetI32(
Size), DeclareGlue});
1512 "Non-VarArg function with extra arguments");
1515 unsigned VAOffset = 0;
1517 const SDValue VADeclareParam =
1518 CLI.
Args.size() > FirstVAArg
1519 ? MakeDeclareArrayParam(getCallParamSymbol(DAG, FirstVAArg, MVT::i32),
1520 Align(STI.getMaxRequiredAlignment()), 0)
1534 assert(AllOuts.size() == AllOutVals.size() &&
1535 "Outs and OutVals must be the same size");
1539 const auto ArgI = E.index();
1540 const auto Arg = E.value();
1541 const auto ArgOuts =
1542 AllOuts.take_while([&](
auto O) {
return O.OrigArgIndex == ArgI; });
1543 const auto ArgOutVals = AllOutVals.take_front(ArgOuts.size());
1544 AllOuts = AllOuts.drop_front(ArgOuts.size());
1545 AllOutVals = AllOutVals.drop_front(ArgOuts.size());
1547 const bool IsVAArg = (ArgI >= FirstVAArg);
1548 const bool IsByVal = Arg.IsByVal;
1551 getCallParamSymbol(DAG, IsVAArg ? FirstVAArg : ArgI, MVT::i32);
1553 assert((!IsByVal || Arg.IndirectType) &&
1554 "byval arg must have indirect type");
1555 Type *ETy = (IsByVal ? Arg.IndirectType : Arg.Ty);
1557 const Align ArgAlign = [&]() {
1562 const Align InitialAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1566 return getArgumentAlignment(CB, Arg.Ty, ArgI + 1,
DL);
1569 const unsigned TySize =
DL.getTypeAllocSize(ETy);
1570 assert((!IsByVal || TySize == ArgOuts[0].Flags.getByValSize()) &&
1571 "type size mismatch");
1573 const SDValue ArgDeclare = [&]() {
1575 return VADeclareParam;
1578 return MakeDeclareArrayParam(ParamSymbol, ArgAlign, TySize);
1580 assert(ArgOuts.size() == 1 &&
"We must pass only one value as non-array");
1581 assert((ArgOuts[0].VT.isInteger() || ArgOuts[0].VT.isFloatingPoint()) &&
1582 "Only int and float types are supported as non-array arguments");
1584 return MakeDeclareScalarParam(ParamSymbol, TySize);
1588 assert(ArgOutVals.size() == 1 &&
"We must pass only one value as byval");
1589 SDValue SrcPtr = ArgOutVals[0];
1590 const auto PointerInfo =
refinePtrAS(SrcPtr, DAG,
DL, *
this);
1591 const Align BaseSrcAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1594 VAOffset =
alignTo(VAOffset, ArgAlign);
1602 for (
const unsigned NumElts : VI) {
1607 DAG.
getLoad(LoadVT, dl, CallChain, SrcAddr, PointerInfo, SrcAlign);
1609 TypeSize ParamOffset = Offsets[J].getWithIncrement(VAOffset);
1614 DAG.
getStore(ArgDeclare, dl, SrcLoad, ParamAddr,
1627 assert(VTs.
size() == Offsets.size() &&
"Size mismatch");
1628 assert(VTs.
size() == ArgOuts.size() &&
"Size mismatch");
1634 const bool ExtendIntegerParam =
1635 Arg.Ty->isIntegerTy() &&
DL.getTypeAllocSizeInBits(Arg.Ty) < 32;
1637 const auto GetStoredValue = [&](
const unsigned I) {
1641 "OutVal type should always be legal");
1645 ExtendIntegerParam ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
1652 for (
const unsigned NumElts : VI) {
1660 "Vectorization should be disabled for vaargs.");
1666 const EVT TheStoreType = ExtendIntegerParam ? MVT::i32 : EltVT;
1669 assert(VAOffset == 0 &&
"VAOffset must be 0 for non-VA args");
1676 const MaybeAlign CurrentAlign = ExtendIntegerParam
1682 return GetStoredValue(J + K);
1698 const unsigned ResultSize =
DL.getTypeAllocSize(RetTy);
1700 const Align RetAlign = getArgumentAlignment(CB, RetTy, 0,
DL);
1701 MakeDeclareArrayParam(RetSymbol, RetAlign, ResultSize);
1703 MakeDeclareScalarParam(RetSymbol, ResultSize);
1709 if (VADeclareParam) {
1712 VADeclareParam.
getOperand(2), GetI32(VAOffset),
1715 VADeclareParam->
getVTList(), DeclareParamOps);
1726 const bool IsIndirectCall = (!Func && CB) || ConvertToIndirectCall;
1733 assert(CalleeFunc !=
nullptr &&
"Libcall callee must be set.");
1737 CalleeFunc->
addFnAttr(
"nvptx-libcall-callee",
"true");
1740 if (IsIndirectCall) {
1751 HasVAArgs ? std::optional(FirstVAArg) : std::nullopt, *CB,
1753 const char *ProtoStr =
nvTM->getStrPool().save(Proto).data();
1757 CallPrereqs.
push_back(PrototypeDeclare);
1760 const unsigned Proto = IsIndirectCall ? UniqueCallSite : 0;
1761 const unsigned NumArgs =
1768 {CallToken, GetI32(CLI.
IsConvergent), GetI32(IsIndirectCall),
1769 GetI32(Ins.empty() ? 0 : 1), GetI32(NumArgs), Callee, GetI32(Proto)});
1777 assert(VTs.
size() == Ins.size() &&
"Bad value decomposition");
1779 const Align RetAlign = getArgumentAlignment(CB, RetTy, 0,
DL);
1785 const bool ExtendIntegerRetVal =
1786 RetTy->
isIntegerTy() &&
DL.getTypeAllocSizeInBits(RetTy) < 32;
1790 for (
const unsigned NumElts : VI) {
1792 ExtendIntegerRetVal ?
MaybeAlign(std::nullopt)
1797 ExtendIntegerRetVal ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
1807 for (
const unsigned J :
llvm::seq(NumElts))
1815 UniqueCallSite + 1,
SDValue(), dl);
1836 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1841 "Support for dynamic alloca introduced in PTX ISA version 7.3 and "
1842 "requires target sm_52.",
1876 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1881 "Support for stackrestore requires PTX ISA version >= 7.3 and target "
1884 return Op.getOperand(0);
1898 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1903 "Support for stacksave requires PTX ISA version >= 7.3 and target >= "
1927 unsigned NumOperands =
Node->getNumOperands();
1928 for (
unsigned i = 0; i < NumOperands; ++i) {
1930 EVT VVT = SubOp.getNode()->getValueType(0);
1933 for (
unsigned j = 0; j < NumSubElem; ++j) {
1944 assert(
A.getValueType() == MVT::i32 &&
B.getValueType() == MVT::i32 &&
1945 Selector.
getValueType() == MVT::i32 &&
"PRMT must have i32 operands");
1963 ArrayRef<std::pair<unsigned /*NodeType*/, unsigned /*NumInputs*/>>
Ops,
1969 while (Level.size() > 1) {
1975 unsigned I = 0,
E = Level.size();
1976 for (;
I + NumInputs <=
E;
I += NumInputs) {
1985 if (ReducedLevel.
empty()) {
1989 assert(
OpIdx <
Ops.size() &&
"no smaller operators for reduction");
2001 Level = ReducedLevel;
2004 return *Level.begin();
2009 switch (ReductionOpcode) {
2010 case ISD::VECREDUCE_FMAX:
2011 return ISD::FMAXNUM;
2012 case ISD::VECREDUCE_FMIN:
2013 return ISD::FMINNUM;
2014 case ISD::VECREDUCE_FMAXIMUM:
2015 return ISD::FMAXIMUM;
2016 case ISD::VECREDUCE_FMINIMUM:
2017 return ISD::FMINIMUM;
2024static std::optional<NVPTXISD::NodeType>
2026 switch (ReductionOpcode) {
2027 case ISD::VECREDUCE_FMAX:
2029 case ISD::VECREDUCE_FMIN:
2031 case ISD::VECREDUCE_FMAXIMUM:
2033 case ISD::VECREDUCE_FMINIMUM:
2036 return std::nullopt;
2046 const SDNodeFlags
Flags =
Op->getFlags();
2049 const unsigned Opcode =
Op->getOpcode();
2050 const EVT EltTy =
Vector.getValueType().getVectorElementType();
2053 const bool CanUseMinMax3 =
2054 EltTy == MVT::f32 && STI.getSmVersion() >= 100 &&
2055 STI.getPTXVersion() >= 88 &&
2056 (Opcode == ISD::VECREDUCE_FMAX || Opcode == ISD::VECREDUCE_FMIN ||
2057 Opcode == ISD::VECREDUCE_FMAXIMUM || Opcode == ISD::VECREDUCE_FMINIMUM);
2061 SmallVector<std::pair<
unsigned ,
unsigned >, 2> ScalarOps;
2064 CanUseMinMax3 && Opcode3Elem)
2065 ScalarOps.push_back({*Opcode3Elem, 3});
2077 EVT FromVT =
Op->getOperand(0)->getValueType(0);
2078 if (FromVT != MVT::v2i8) {
2094 EVT ToVT =
Op->getValueType(0);
2104 EVT VT =
Op->getValueType(0);
2110 return Operand->isUndef() || isa<ConstantSDNode>(Operand) ||
2111 isa<ConstantFPSDNode>(Operand);
2113 if (VT != MVT::v4i8)
2118 uint64_t SelectionValue) ->
SDValue {
2125 return getPRMT(L, R, SelectionValue,
DL, DAG);
2127 auto PRMT__10 = GetPRMT(
Op->getOperand(0),
Op->getOperand(1),
true, 0x3340);
2128 auto PRMT__32 = GetPRMT(
Op->getOperand(2),
Op->getOperand(3),
true, 0x3340);
2129 auto PRMT3210 = GetPRMT(PRMT__10, PRMT__32,
false, 0x5410);
2134 auto GetOperand = [](
SDValue Op,
int N) -> APInt {
2136 EVT VT =
Op->getValueType(0);
2138 return APInt(32, 0);
2140 if (VT == MVT::v2f16 || VT == MVT::v2bf16)
2142 else if (VT == MVT::v2i16 || VT == MVT::v4i8)
2148 if (VT == MVT::v4i8)
2150 return Value.zext(32);
2168 assert(32 % NumElements == 0 &&
"must evenly divide bit length");
2169 const unsigned ShiftAmount = 32 / NumElements;
2170 for (
unsigned ElementNo :
seq(NumElements))
2171 Value |= GetOperand(
Op, ElementNo).shl(ElementNo * ShiftAmount);
2173 return DAG.
getNode(ISD::BITCAST,
DL,
Op->getValueType(0), Const);
2181 EVT VectorVT =
Vector.getValueType();
2183 if (VectorVT == MVT::v4i8) {
2191 Flags.setNoSignedWrap(
Ext.getScalarValueSizeInBits() > 8);
2192 Flags.setNoUnsignedWrap(
Ext.getScalarValueSizeInBits() >= 8);
2193 Ext->setFlags(Flags);
2206 SDLoc dl(
Op.getNode());
2218 EVT VectorVT =
Vector.getValueType();
2220 if (VectorVT != MVT::v4i8)
2224 if (
Value->isUndef())
2236 return DAG.
getNode(ISD::BITCAST,
DL,
Op->getValueType(0), BFI);
2243 if (VectorVT != MVT::v4i8 ||
Op.getValueType() != MVT::v4i8)
2249 uint32_t Selector = 0;
2251 if (
I.value() != -1)
2252 Selector |= (
I.value() << (
I.index() * 4));
2270 EVT VT =
Op.getValueType();
2278 if (VTBits == 32 && STI.getSmVersion() >= 35) {
2331 EVT VT =
Op.getValueType();
2338 if (VTBits == 32 && STI.getSmVersion() >= 35) {
2385 EVT VT =
Op.getValueType();
2399 EVT VT =
Op.getValueType();
2402 return LowerFROUND32(
Op, DAG);
2405 return LowerFROUND64(
Op, DAG);
2421 EVT VT =
Op.getValueType();
2427 const unsigned SignBitMask = 0x80000000;
2430 const unsigned PointFiveInBits = 0x3F000000;
2431 SDValue PointFiveWithSignRaw =
2435 DAG.
getNode(ISD::BITCAST, SL, VT, PointFiveWithSignRaw);
2462 EVT VT =
Op.getValueType();
2481 DAG.
getNode(ISD::FTRUNC, SL, VT,
A);
2491 EVT VT =
N->getValueType(0);
2513 assert(STI.getSmVersion() < 90 || STI.getPTXVersion() < 78);
2515 if (
Op.getValueType() == MVT::bf16) {
2519 DAG.
getNode(
Op.getOpcode(), Loc, MVT::f32,
Op.getOperand(0)),
2529 assert(STI.getSmVersion() < 90 || STI.getPTXVersion() < 78);
2531 if (
Op.getOperand(0).getValueType() == MVT::bf16) {
2534 Op.getOpcode(), Loc,
Op.getValueType(),
2535 DAG.
getNode(ISD::FP_EXTEND, Loc, MVT::f32,
Op.getOperand(0)));
2544 EVT NarrowVT =
Op.getValueType();
2549 if (STI.getSmVersion() < 80 || STI.getPTXVersion() < 70) {
2552 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
2554 if (STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70) {
2581 EVT WideVT =
Op.getValueType();
2584 (STI.getSmVersion() < 80 || STI.getPTXVersion() < 71)) {
2586 return DAG.
getNode(ISD::BF16_TO_FP, Loc, WideVT, Narrow);
2589 (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78)) {
2593 if (STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 71) {
2598 return DAG.
getNode(ISD::FP_EXTEND, Loc, WideVT,
Op);
2608 if (
Op.getValueType() != MVT::v2i16)
2610 EVT EltVT =
Op.getValueType().getVectorElementType();
2612 for (
int I = 0,
E =
Op.getValueType().getVectorNumElements();
I <
E;
I++) {
2615 [&](
const SDUse &O) {
2616 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT,
2617 O.get(), DAG.getIntPtrConstant(I, DL));
2632 for (
size_t I = 0;
I <
N->getNumOperands();
I++) {
2649 return Tcgen05StNode;
2654 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
2656 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
2658 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
2660 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
2662 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
2664 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
2666 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
2668 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
2670 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
2672 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
2675 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
2678 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
2680 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
2682 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
2684 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
2686 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
2688 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
2690 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
2692 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
2694 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
2696 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
2698 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
2701 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift:
2703 TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT;
2705 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift:
2707 TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT;
2719 for (
size_t I = 0;
I <
N->getNumOperands();
I++) {
2738 return Tcgen05MMANode;
2742static std::optional<std::pair<SDValue, SDValue>>
2745 EVT ResVT =
N->getValueType(0);
2753 for (
unsigned i = 0; i < NumElts; ++i)
2764 Ops.push_back(
N->getOperand(3));
2765 Ops.push_back(
N->getOperand(4));
2767 Ops.push_back(
N->getOperand(3));
2776 for (
unsigned i = 0; i < NumElts; ++i) {
2783 return {{BuildVector, Chain}};
2795 case Intrinsic::nvvm_tcgen05_st_16x64b_x1:
2796 case Intrinsic::nvvm_tcgen05_st_16x64b_x2:
2797 case Intrinsic::nvvm_tcgen05_st_16x64b_x4:
2798 case Intrinsic::nvvm_tcgen05_st_16x64b_x8:
2799 case Intrinsic::nvvm_tcgen05_st_16x64b_x16:
2800 case Intrinsic::nvvm_tcgen05_st_16x64b_x32:
2801 case Intrinsic::nvvm_tcgen05_st_16x64b_x128:
2802 case Intrinsic::nvvm_tcgen05_st_16x128b_x1:
2803 case Intrinsic::nvvm_tcgen05_st_16x128b_x2:
2804 case Intrinsic::nvvm_tcgen05_st_16x128b_x4:
2805 case Intrinsic::nvvm_tcgen05_st_16x128b_x8:
2806 case Intrinsic::nvvm_tcgen05_st_16x128b_x16:
2807 case Intrinsic::nvvm_tcgen05_st_16x128b_x32:
2808 case Intrinsic::nvvm_tcgen05_st_16x128b_x64:
2809 case Intrinsic::nvvm_tcgen05_st_16x256b_x1:
2810 case Intrinsic::nvvm_tcgen05_st_16x256b_x2:
2811 case Intrinsic::nvvm_tcgen05_st_16x256b_x4:
2812 case Intrinsic::nvvm_tcgen05_st_16x256b_x8:
2813 case Intrinsic::nvvm_tcgen05_st_16x256b_x16:
2814 case Intrinsic::nvvm_tcgen05_st_16x256b_x32:
2815 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x1:
2816 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x2:
2817 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x4:
2818 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x8:
2819 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x16:
2820 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x32:
2821 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x64:
2822 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x128:
2823 case Intrinsic::nvvm_tcgen05_st_32x32b_x1:
2824 case Intrinsic::nvvm_tcgen05_st_32x32b_x2:
2825 case Intrinsic::nvvm_tcgen05_st_32x32b_x4:
2826 case Intrinsic::nvvm_tcgen05_st_32x32b_x8:
2827 case Intrinsic::nvvm_tcgen05_st_32x32b_x16:
2828 case Intrinsic::nvvm_tcgen05_st_32x32b_x32:
2829 case Intrinsic::nvvm_tcgen05_st_16x64b_x64:
2830 case Intrinsic::nvvm_tcgen05_st_32x32b_x64:
2831 case Intrinsic::nvvm_tcgen05_st_32x32b_x128:
2833 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
2834 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
2835 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
2836 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
2837 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
2838 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
2839 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
2840 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
2841 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
2842 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
2843 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
2844 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
2845 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
2846 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
2847 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
2848 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
2849 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
2850 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
2852 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
2854 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
2855 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
2856 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
2858 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift:
2860 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift:
2870 if (
N->getOperand(1).getValueType() != MVT::i128) {
2877 auto Opcode = [&]() {
2879 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_is_canceled:
2881 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_x:
2883 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_y:
2885 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_z:
2893 SDValue TryCancelResponse =
N->getOperand(1);
2894 SDValue Cast = DAG.
getNode(ISD::BITCAST,
DL, MVT::v2i64, TryCancelResponse);
2902 return DAG.
getNode(Opcode,
DL,
N->getVTList(),
2903 {TryCancelResponse0, TryCancelResponse1});
2907 const unsigned Mode = [&]() {
2908 switch (
Op->getConstantOperandVal(0)) {
2909 case Intrinsic::nvvm_prmt:
2911 case Intrinsic::nvvm_prmt_b4e:
2913 case Intrinsic::nvvm_prmt_ecl:
2915 case Intrinsic::nvvm_prmt_ecr:
2917 case Intrinsic::nvvm_prmt_f4e:
2919 case Intrinsic::nvvm_prmt_rc16:
2921 case Intrinsic::nvvm_prmt_rc8:
2929 SDValue B =
Op.getNumOperands() == 4 ?
Op.getOperand(2)
2931 SDValue Selector = (
Op->op_end() - 1)->get();
2936 switch (
Op->getConstantOperandVal(1)) {
2942 case Intrinsic::nvvm_tcgen05_ld_16x64b_x2:
2943 case Intrinsic::nvvm_tcgen05_ld_16x128b_x1:
2944 case Intrinsic::nvvm_tcgen05_ld_32x32b_x2:
2949 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x2:
2957 switch (
Op->getConstantOperandVal(0)) {
2960 case Intrinsic::nvvm_prmt:
2961 case Intrinsic::nvvm_prmt_b4e:
2962 case Intrinsic::nvvm_prmt_ecl:
2963 case Intrinsic::nvvm_prmt_ecr:
2964 case Intrinsic::nvvm_prmt_f4e:
2965 case Intrinsic::nvvm_prmt_rc16:
2966 case Intrinsic::nvvm_prmt_rc8:
2968 case Intrinsic::nvvm_internal_addrspace_wrap:
2969 return Op.getOperand(1);
2970 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_is_canceled:
2971 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_x:
2972 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_y:
2973 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_z:
2983 assert(V.getValueType() == MVT::i64 &&
2984 "Unexpected CTLZ/CTPOP type to legalize");
2993 assert(
A.getValueType() == MVT::i64 &&
B.getValueType() == MVT::i64);
2998 const auto Amt = AmtConst->getZExtValue() & 63;
3025 ? std::make_tuple(AHi, ALo, BHi)
3026 : std::make_tuple(ALo, BHi, BLo);
3053 EVT Ty =
Op.getValueType();
3063 if (Flags.hasNoInfs())
3075 assert(
Op.getValueType() == MVT::i1 &&
"Custom lowering enabled only for i1");
3085 TrueVal = TrueVal.getOperand(0);
3086 FalseVal = FalseVal.getOperand(0);
3088 EVT VT = TrueVal.getSimpleValueType().bitsLE(FalseVal.getSimpleValueType())
3089 ? TrueVal.getValueType()
3090 : FalseVal.getValueType();
3110 switch (
Op.getOpcode()) {
3115 case ISD::ADDRSPACECAST:
3116 return LowerADDRSPACECAST(
Op, DAG);
3124 return LowerBUILD_VECTOR(
Op, DAG);
3126 return LowerBITCAST(
Op, DAG);
3130 return LowerEXTRACT_VECTOR_ELT(
Op, DAG);
3132 return LowerINSERT_VECTOR_ELT(
Op, DAG);
3134 return LowerVECTOR_SHUFFLE(
Op, DAG);
3136 return LowerCONCAT_VECTORS(
Op, DAG);
3137 case ISD::VECREDUCE_FMAX:
3138 case ISD::VECREDUCE_FMIN:
3139 case ISD::VECREDUCE_FMAXIMUM:
3140 case ISD::VECREDUCE_FMINIMUM:
3141 return LowerVECREDUCE(
Op, DAG);
3143 return LowerSTORE(
Op, DAG);
3145 return LowerLOAD(
Op, DAG);
3147 return LowerShiftLeftParts(
Op, DAG);
3150 return LowerShiftRightParts(
Op, DAG);
3154 return LowerFROUND(
Op, DAG);
3156 return LowerFCOPYSIGN(
Op, DAG);
3159 return LowerINT_TO_FP(
Op, DAG);
3162 return LowerFP_TO_INT(
Op, DAG);
3164 return LowerFP_ROUND(
Op, DAG);
3165 case ISD::FP_EXTEND:
3166 return LowerFP_EXTEND(
Op, DAG);
3168 return LowerBR_JT(
Op, DAG);
3170 return LowerVAARG(
Op, DAG);
3172 return LowerVASTART(
Op, DAG);
3191 case ISD::DYNAMIC_STACKALLOC:
3193 case ISD::STACKRESTORE:
3195 case ISD::STACKSAVE:
3198 return LowerCopyToReg_128(
Op, DAG);
3203 return PromoteBinOpIfF32FTZ(
Op, DAG);
3221 unsigned JId = JT->getIndex();
3253 unsigned SrcAS =
N->getSrcAddressSpace();
3254 unsigned DestAS =
N->getDestAddressSpace();
3264 const MVT GenerictVT =
3268 SDValue SharedClusterConversion =
3271 return SharedClusterConversion;
3286 SDNode *
Node =
Op.getNode();
3288 EVT VT =
Node->getValueType(0);
3292 const MaybeAlign MA(
Node->getConstantOperandVal(3));
3295 Tmp1, Tmp2, MachinePointerInfo(V));
3315 MachinePointerInfo(V));
3321 return DAG.
getLoad(VT,
DL, Tmp1, VAList, MachinePointerInfo(SrcV));
3330 SDValue VAReg = getParamSymbol(DAG, -1, PtrVT);
3333 return DAG.
getStore(
Op.getOperand(0),
DL, VAReg,
Op.getOperand(1),
3334 MachinePointerInfo(SV));
3338static std::optional<std::pair<SDValue, SDValue>>
3341 const EVT ResVT = LD->getValueType(0);
3342 const EVT MemVT = LD->getMemoryVT();
3347 return std::nullopt;
3349 const auto NumEltsAndEltVT =
3351 if (!NumEltsAndEltVT)
3352 return std::nullopt;
3353 const auto [NumElts, EltVT] = NumEltsAndEltVT.value();
3355 Align Alignment = LD->getAlign();
3358 if (Alignment < PrefAlign) {
3364 return std::nullopt;
3375 return std::nullopt;
3387 ListVTs.push_back(MVT::Other);
3400 LD->getMemOperand());
3409 for (
const unsigned I :
llvm::seq(NumElts)) {
3414 for (
const unsigned I :
llvm::seq(NumElts)) {
3416 if (LoadEltVT != EltVT)
3424 const MVT BuildVecVT =
3436 Results.append({Res->first, Res->second});
3453 assert(LD->getValueType(0) == MVT::i1 &&
"Custom lowering for i1 load only");
3455 LD->getBasePtr(), LD->getPointerInfo(),
3456 MVT::i8, LD->getAlign(),
3457 LD->getMemOperand()->getFlags());
3468 if (
Op.getValueType() == MVT::i1)
3475 assert(
LD->getValueType(0).isInteger() &&
LD->getMemoryVT().isInteger() &&
3476 "Unexpected fpext-load");
3478 LD->getChain(),
LD->getBasePtr(),
LD->getMemoryVT(),
3479 LD->getMemOperand());
3491 const EVT MemVT =
N->getMemoryVT();
3498 const auto NumEltsAndEltVT =
3500 if (!NumEltsAndEltVT)
3502 const auto [NumElts, EltVT] = NumEltsAndEltVT.value();
3506 Align Alignment =
N->getAlign();
3508 if (Alignment < PrefAlign) {
3535 Ops.push_back(
N->getOperand(0));
3545 for (
const unsigned I :
llvm::seq(NumElts)) {
3548 NumEltsPerSubVector);
3553 for (
const unsigned I :
llvm::seq(NumElts)) {
3563 Ops.push_back(ExtVal);
3568 Ops.append(
N->op_begin() + 2,
N->op_end());
3572 N->getMemoryVT(),
N->getMemOperand());
3580 EVT VT =
Store->getMemoryVT();
3583 return LowerSTOREi1(
Op, DAG);
3595 SDNode *
Node =
Op.getNode();
3604 DAG.
getTruncStore(Tmp1, dl, Tmp3, Tmp2,
ST->getPointerInfo(), MVT::i8,
3605 ST->getAlign(),
ST->getMemOperand()->getFlags());
3614 assert(
Op.getOperand(1).getValueType() == MVT::i128 &&
3615 "Custom lowering for 128-bit CopyToReg only");
3617 SDNode *
Node =
Op.getNode();
3629 NewOps[0] =
Op->getOperand(0);
3630 NewOps[1] =
Op->getOperand(1);
3634 NewOps[4] =
Op->getOperand(3);
3639unsigned NVPTXTargetLowering::getNumRegisters(
3641 std::optional<MVT> RegisterVT = std::nullopt)
const {
3642 if (VT == MVT::i128 && RegisterVT == MVT::i128)
3647bool NVPTXTargetLowering::splitValueIntoRegisterParts(
3649 unsigned NumParts,
MVT PartVT, std::optional<CallingConv::ID> CC)
const {
3650 if (Val.
getValueType() == MVT::i128 && NumParts == 1) {
3663 StringRef SavedStr =
nvTM->getStrPool().save(
3670 const StringRef SavedStr =
nvTM->getStrPool().save(
"param" + Twine(
I));
3698 for (
const auto &Arg :
F.args()) {
3699 const auto ArgIns = AllIns.take_while(
3700 [&](
auto I) {
return I.OrigArgIndex == Arg.getArgNo(); });
3701 AllIns = AllIns.drop_front(ArgIns.size());
3703 Type *Ty = Arg.getType();
3708 if (Arg.use_empty()) {
3710 for (
const auto &In : ArgIns) {
3711 assert(!In.Used &&
"Arg.use_empty() is true but Arg is used?");
3717 SDValue ArgSymbol = getParamSymbol(DAG, Arg.getArgNo(), PtrVT);
3723 if (Arg.hasByValAttr()) {
3731 assert(ArgIns.size() == 1 &&
"ByVal argument must be a pointer");
3732 const auto &ByvalIn = ArgIns[0];
3734 "Ins type did not match function type");
3735 assert(ByvalIn.VT == PtrVT &&
"ByVal argument must be a pointer");
3740 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3743 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3752 assert(VTs.
size() == ArgIns.size() &&
"Size mismatch");
3753 assert(VTs.
size() == Offsets.size() &&
"Size mismatch");
3756 &
F, Ty, Arg.getArgNo() + AttributeList::FirstArgIndex,
DL);
3760 for (
const unsigned NumElts : VI) {
3762 const EVT LoadVT = VTs[
I] == MVT::i1 ? MVT::i8 : VTs[
I];
3770 DAG.
getLoad(VecVT, dl, Root, VecAddr,
3774 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3775 for (
const unsigned J :
llvm::seq(NumElts)) {
3787 if (!OutChains.
empty())
3800 Type *RetTy =
F.getReturnType();
3803 assert(OutVals.
empty() && Outs.
empty() &&
"Return value expected for void");
3816 const bool ExtendIntegerRetVal =
3817 RetTy->
isIntegerTy() &&
DL.getTypeAllocSizeInBits(RetTy) < 32;
3822 assert(VTs.
size() == OutVals.
size() &&
"Bad return value decomposition");
3824 const auto GetRetVal = [&](
unsigned I) ->
SDValue {
3828 "OutVal type should always be legal");
3832 ExtendIntegerRetVal ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
3838 for (
const unsigned NumElts : VI) {
3839 const MaybeAlign CurrentAlign = ExtendIntegerRetVal
3844 NumElts, dl, DAG, [&](
unsigned K) {
return GetRetVal(
I + K); });
3861 if (Constraint.
size() > 1)
3877 case Intrinsic::nvvm_match_all_sync_i32p:
3878 case Intrinsic::nvvm_match_all_sync_i64p:
3883 Info.memVT = MVT::i1;
3888 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_col:
3889 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_row:
3890 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_col_stride:
3891 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_row_stride:
3892 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_col:
3893 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_row:
3894 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_col_stride:
3895 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_row_stride:
3896 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_col:
3897 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_row:
3898 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_col_stride:
3899 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_row_stride:
3900 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_col:
3901 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_row:
3902 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_col_stride:
3903 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_row_stride:
3904 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_col:
3905 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_row:
3906 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_col_stride:
3907 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_row_stride:
3908 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_col:
3909 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_row:
3910 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_col_stride:
3911 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_row_stride: {
3913 Info.memVT = MVT::v8f16;
3914 Info.ptrVal =
I.getArgOperand(0);
3917 Info.align =
Align(16);
3920 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_col:
3921 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_col_stride:
3922 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_col_stride:
3923 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_col:
3924 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_row:
3925 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_row_stride:
3926 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_row_stride:
3927 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_row:
3928 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_col:
3929 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_col_stride:
3930 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_row:
3931 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_row_stride:
3932 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_col:
3933 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_col_stride:
3934 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_col_stride:
3935 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_col:
3936 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_row:
3937 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_row_stride:
3938 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_row_stride:
3939 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_row:
3940 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_col:
3941 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_col_stride:
3942 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_row:
3943 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_row_stride: {
3945 Info.memVT = MVT::v2i32;
3946 Info.ptrVal =
I.getArgOperand(0);
3949 Info.align =
Align(8);
3953 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_col:
3954 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_col_stride:
3955 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_col_stride:
3956 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_col:
3957 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_row:
3958 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_row_stride:
3959 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_row_stride:
3960 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_row:
3961 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_col:
3962 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_col_stride:
3963 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_row:
3964 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_row_stride:
3965 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_col:
3966 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_col_stride:
3967 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_row:
3968 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_row_stride:
3970 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_col:
3971 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_col_stride:
3972 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_col_stride:
3973 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_col:
3974 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_row:
3975 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_row_stride:
3976 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_row_stride:
3977 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_row:
3978 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_col:
3979 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_col_stride:
3980 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_row:
3981 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_row_stride:
3982 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_col:
3983 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_col_stride:
3984 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_row:
3985 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_row_stride:
3986 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x4_b16:
3987 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x4_trans_b16:
3988 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8:
3989 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8x16_b4x16_p64:
3990 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8x16_b6x16_p32:
3991 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x4_b8x16_b4x16_p64:
3992 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x4_b8x16_b6x16_p32: {
3994 Info.memVT = MVT::v4i32;
3995 Info.ptrVal =
I.getArgOperand(0);
3998 Info.align =
Align(16);
4002 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_col:
4003 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_col_stride:
4004 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_col_stride:
4005 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_col:
4006 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_row:
4007 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_row_stride:
4008 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_row_stride:
4009 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_row:
4011 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_col:
4012 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_col_stride:
4013 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_col_stride:
4014 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_col:
4015 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_row:
4016 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_row_stride:
4017 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_row_stride:
4018 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_row:
4019 case Intrinsic::nvvm_wmma_m8n8k128_load_a_b1_row:
4020 case Intrinsic::nvvm_wmma_m8n8k128_load_a_b1_row_stride:
4021 case Intrinsic::nvvm_wmma_m8n8k128_load_b_b1_col:
4022 case Intrinsic::nvvm_wmma_m8n8k128_load_b_b1_col_stride:
4023 case Intrinsic::nvvm_wmma_m8n8k32_load_a_s4_row:
4024 case Intrinsic::nvvm_wmma_m8n8k32_load_a_s4_row_stride:
4025 case Intrinsic::nvvm_wmma_m8n8k32_load_a_u4_row_stride:
4026 case Intrinsic::nvvm_wmma_m8n8k32_load_a_u4_row:
4027 case Intrinsic::nvvm_wmma_m8n8k32_load_b_s4_col:
4028 case Intrinsic::nvvm_wmma_m8n8k32_load_b_s4_col_stride:
4029 case Intrinsic::nvvm_wmma_m8n8k32_load_b_u4_col_stride:
4030 case Intrinsic::nvvm_wmma_m8n8k32_load_b_u4_col:
4031 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x1_b16:
4032 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x1_trans_b16:
4033 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x1_b8x16_b4x16_p64:
4034 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x1_b8x16_b6x16_p32: {
4036 Info.memVT = MVT::i32;
4037 Info.ptrVal =
I.getArgOperand(0);
4040 Info.align =
Align(4);
4044 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_col:
4045 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_row:
4046 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_col_stride:
4047 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_row_stride:
4048 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_col:
4049 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_row:
4050 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_col_stride:
4051 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_row_stride:
4052 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_col:
4053 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_row:
4054 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_col_stride:
4055 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_row_stride: {
4057 Info.memVT = MVT::v4f16;
4058 Info.ptrVal =
I.getArgOperand(0);
4061 Info.align =
Align(16);
4065 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_col:
4066 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_row:
4067 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_col_stride:
4068 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_row_stride:
4069 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_col:
4070 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_row:
4071 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_col_stride:
4072 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_row_stride:
4073 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_col:
4074 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_row:
4075 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_col_stride:
4076 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_row_stride:
4077 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_col:
4078 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_row:
4079 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_col_stride:
4080 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_row_stride: {
4082 Info.memVT = MVT::v8f32;
4083 Info.ptrVal =
I.getArgOperand(0);
4086 Info.align =
Align(16);
4090 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_col:
4091 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_col_stride:
4092 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_row:
4093 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_row_stride:
4095 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_col:
4096 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_col_stride:
4097 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_row:
4098 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_row_stride:
4100 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_col:
4101 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_col_stride:
4102 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_row:
4103 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_row_stride:
4104 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_col:
4105 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_col_stride:
4106 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_row:
4107 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_row_stride:
4108 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_col:
4109 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_col_stride:
4110 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_row:
4111 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_row_stride: {
4113 Info.memVT = MVT::v8i32;
4114 Info.ptrVal =
I.getArgOperand(0);
4117 Info.align =
Align(16);
4121 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_col:
4122 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_col_stride:
4123 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_row:
4124 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_row_stride:
4125 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_col:
4126 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_col_stride:
4127 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_row:
4128 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_row_stride:
4129 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x2_b16:
4130 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x2_trans_b16:
4131 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8:
4132 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8x16_b4x16_p64:
4133 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8x16_b6x16_p32:
4134 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x2_b8x16_b4x16_p64:
4135 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x2_b8x16_b6x16_p32: {
4137 Info.memVT = MVT::v2i32;
4138 Info.ptrVal =
I.getArgOperand(0);
4141 Info.align =
Align(8);
4145 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_col:
4146 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_col_stride:
4147 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_row:
4148 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_row_stride:
4150 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_col:
4151 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_col_stride:
4152 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_row:
4153 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_row_stride: {
4155 Info.memVT = MVT::f64;
4156 Info.ptrVal =
I.getArgOperand(0);
4159 Info.align =
Align(8);
4163 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_col:
4164 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_col_stride:
4165 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_row:
4166 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_row_stride: {
4168 Info.memVT = MVT::v2f64;
4169 Info.ptrVal =
I.getArgOperand(0);
4172 Info.align =
Align(16);
4176 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_col:
4177 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_row:
4178 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_col_stride:
4179 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_row_stride:
4180 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_col:
4181 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_row:
4182 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_col_stride:
4183 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_row_stride:
4184 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_col:
4185 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_row:
4186 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_col_stride:
4187 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_row_stride: {
4189 Info.memVT = MVT::v4f16;
4190 Info.ptrVal =
I.getArgOperand(0);
4193 Info.align =
Align(16);
4197 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_col:
4198 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_row:
4199 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_col_stride:
4200 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_row_stride:
4201 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_col:
4202 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_row:
4203 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_col_stride:
4204 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_row_stride:
4205 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_col:
4206 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_row:
4207 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_col_stride:
4208 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_row_stride:
4209 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_col:
4210 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_row:
4211 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_col_stride:
4212 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_row_stride: {
4214 Info.memVT = MVT::v8f32;
4215 Info.ptrVal =
I.getArgOperand(0);
4218 Info.align =
Align(16);
4222 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_col:
4223 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_col_stride:
4224 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_row:
4225 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_row_stride:
4226 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_col:
4227 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_col_stride:
4228 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_row:
4229 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_row_stride:
4230 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_col:
4231 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_col_stride:
4232 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_row:
4233 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_row_stride: {
4235 Info.memVT = MVT::v8i32;
4236 Info.ptrVal =
I.getArgOperand(0);
4239 Info.align =
Align(16);
4243 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_col:
4244 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_col_stride:
4245 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_row:
4246 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_row_stride:
4247 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_col:
4248 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_col_stride:
4249 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_row:
4250 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_row_stride:
4251 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x2_b16:
4252 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x2_trans_b16:
4253 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x2_trans_b8: {
4255 Info.memVT = MVT::v2i32;
4256 Info.ptrVal =
I.getArgOperand(0);
4259 Info.align =
Align(8);
4263 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_col:
4264 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_col_stride:
4265 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_row:
4266 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_row_stride: {
4268 Info.memVT = MVT::v2f64;
4269 Info.ptrVal =
I.getArgOperand(0);
4272 Info.align =
Align(16);
4276 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x1_b16:
4277 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x1_trans_b16:
4278 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x1_trans_b8: {
4280 Info.memVT = MVT::i32;
4281 Info.ptrVal =
I.getArgOperand(0);
4284 Info.align =
Align(4);
4288 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x4_b16:
4289 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x4_trans_b16:
4290 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x4_trans_b8: {
4292 Info.memVT = MVT::v4i32;
4293 Info.ptrVal =
I.getArgOperand(0);
4296 Info.align =
Align(16);
4300 case Intrinsic::nvvm_atomic_add_gen_f_cta:
4301 case Intrinsic::nvvm_atomic_add_gen_f_sys:
4302 case Intrinsic::nvvm_atomic_add_gen_i_cta:
4303 case Intrinsic::nvvm_atomic_add_gen_i_sys:
4304 case Intrinsic::nvvm_atomic_and_gen_i_cta:
4305 case Intrinsic::nvvm_atomic_and_gen_i_sys:
4306 case Intrinsic::nvvm_atomic_cas_gen_i_cta:
4307 case Intrinsic::nvvm_atomic_cas_gen_i_sys:
4308 case Intrinsic::nvvm_atomic_dec_gen_i_cta:
4309 case Intrinsic::nvvm_atomic_dec_gen_i_sys:
4310 case Intrinsic::nvvm_atomic_inc_gen_i_cta:
4311 case Intrinsic::nvvm_atomic_inc_gen_i_sys:
4312 case Intrinsic::nvvm_atomic_max_gen_i_cta:
4313 case Intrinsic::nvvm_atomic_max_gen_i_sys:
4314 case Intrinsic::nvvm_atomic_min_gen_i_cta:
4315 case Intrinsic::nvvm_atomic_min_gen_i_sys:
4316 case Intrinsic::nvvm_atomic_or_gen_i_cta:
4317 case Intrinsic::nvvm_atomic_or_gen_i_sys:
4318 case Intrinsic::nvvm_atomic_exch_gen_i_cta:
4319 case Intrinsic::nvvm_atomic_exch_gen_i_sys:
4320 case Intrinsic::nvvm_atomic_xor_gen_i_cta:
4321 case Intrinsic::nvvm_atomic_xor_gen_i_sys: {
4322 auto &
DL =
I.getDataLayout();
4325 Info.ptrVal =
I.getArgOperand(0);
4332 case Intrinsic::nvvm_prefetch_tensormap: {
4333 auto &
DL =
I.getDataLayout();
4336 Info.ptrVal =
I.getArgOperand(0);
4344 case Intrinsic::nvvm_ldu_global_i:
4345 case Intrinsic::nvvm_ldu_global_f:
4346 case Intrinsic::nvvm_ldu_global_p: {
4349 Info.ptrVal =
I.getArgOperand(0);
4356 case Intrinsic::nvvm_tex_1d_v4f32_s32:
4357 case Intrinsic::nvvm_tex_1d_v4f32_f32:
4358 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
4359 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
4360 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
4361 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
4362 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
4363 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
4364 case Intrinsic::nvvm_tex_2d_v4f32_s32:
4365 case Intrinsic::nvvm_tex_2d_v4f32_f32:
4366 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
4367 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
4368 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
4369 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
4370 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
4371 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
4372 case Intrinsic::nvvm_tex_3d_v4f32_s32:
4373 case Intrinsic::nvvm_tex_3d_v4f32_f32:
4374 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
4375 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
4376 case Intrinsic::nvvm_tex_cube_v4f32_f32:
4377 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
4378 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
4379 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
4380 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
4381 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
4382 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
4383 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
4384 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
4385 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
4386 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
4387 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
4388 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
4389 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
4390 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
4391 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
4392 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
4393 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
4394 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
4395 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
4396 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
4397 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
4398 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
4399 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
4400 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
4401 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
4402 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
4403 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
4404 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
4405 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
4406 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
4407 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
4408 case Intrinsic::nvvm_tex_unified_cube_grad_v4f32_f32:
4409 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4f32_f32:
4410 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
4411 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
4412 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
4413 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
4415 Info.memVT = MVT::v4f32;
4416 Info.ptrVal =
nullptr;
4419 Info.align =
Align(16);
4422 case Intrinsic::nvvm_tex_1d_v4s32_s32:
4423 case Intrinsic::nvvm_tex_1d_v4s32_f32:
4424 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
4425 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
4426 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
4427 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
4428 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
4429 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
4430 case Intrinsic::nvvm_tex_2d_v4s32_s32:
4431 case Intrinsic::nvvm_tex_2d_v4s32_f32:
4432 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
4433 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
4434 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
4435 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
4436 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
4437 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
4438 case Intrinsic::nvvm_tex_3d_v4s32_s32:
4439 case Intrinsic::nvvm_tex_3d_v4s32_f32:
4440 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
4441 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
4442 case Intrinsic::nvvm_tex_cube_v4s32_f32:
4443 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
4444 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
4445 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
4446 case Intrinsic::nvvm_tex_cube_v4u32_f32:
4447 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
4448 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
4449 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
4450 case Intrinsic::nvvm_tex_1d_v4u32_s32:
4451 case Intrinsic::nvvm_tex_1d_v4u32_f32:
4452 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
4453 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
4454 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
4455 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
4456 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
4457 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
4458 case Intrinsic::nvvm_tex_2d_v4u32_s32:
4459 case Intrinsic::nvvm_tex_2d_v4u32_f32:
4460 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
4461 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
4462 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
4463 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
4464 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
4465 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
4466 case Intrinsic::nvvm_tex_3d_v4u32_s32:
4467 case Intrinsic::nvvm_tex_3d_v4u32_f32:
4468 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
4469 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
4470 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
4471 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
4472 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
4473 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
4474 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
4475 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
4476 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
4477 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
4478 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
4479 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
4480 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
4481 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
4482 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
4483 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
4484 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
4485 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
4486 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
4487 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
4488 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
4489 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
4490 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
4491 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
4492 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
4493 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
4494 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
4495 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
4496 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
4497 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
4498 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
4499 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
4500 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
4501 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
4502 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
4503 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
4504 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
4505 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
4506 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
4507 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
4508 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
4509 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
4510 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
4511 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
4512 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
4513 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
4514 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
4515 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
4516 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
4517 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
4518 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
4519 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
4520 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
4521 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
4522 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
4523 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
4524 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
4525 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
4526 case Intrinsic::nvvm_tex_unified_cube_grad_v4s32_f32:
4527 case Intrinsic::nvvm_tex_unified_cube_grad_v4u32_f32:
4528 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4s32_f32:
4529 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4u32_f32:
4530 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
4531 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
4532 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
4533 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
4534 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
4535 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
4536 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
4537 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
4539 Info.memVT = MVT::v4i32;
4540 Info.ptrVal =
nullptr;
4543 Info.align =
Align(16);
4546 case Intrinsic::nvvm_suld_1d_i8_clamp:
4547 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
4548 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
4549 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
4550 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
4551 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
4552 case Intrinsic::nvvm_suld_2d_i8_clamp:
4553 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
4554 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
4555 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
4556 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
4557 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
4558 case Intrinsic::nvvm_suld_3d_i8_clamp:
4559 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
4560 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
4561 case Intrinsic::nvvm_suld_1d_i8_trap:
4562 case Intrinsic::nvvm_suld_1d_v2i8_trap:
4563 case Intrinsic::nvvm_suld_1d_v4i8_trap:
4564 case Intrinsic::nvvm_suld_1d_array_i8_trap:
4565 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
4566 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
4567 case Intrinsic::nvvm_suld_2d_i8_trap:
4568 case Intrinsic::nvvm_suld_2d_v2i8_trap:
4569 case Intrinsic::nvvm_suld_2d_v4i8_trap:
4570 case Intrinsic::nvvm_suld_2d_array_i8_trap:
4571 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
4572 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
4573 case Intrinsic::nvvm_suld_3d_i8_trap:
4574 case Intrinsic::nvvm_suld_3d_v2i8_trap:
4575 case Intrinsic::nvvm_suld_3d_v4i8_trap:
4576 case Intrinsic::nvvm_suld_1d_i8_zero:
4577 case Intrinsic::nvvm_suld_1d_v2i8_zero:
4578 case Intrinsic::nvvm_suld_1d_v4i8_zero:
4579 case Intrinsic::nvvm_suld_1d_array_i8_zero:
4580 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
4581 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
4582 case Intrinsic::nvvm_suld_2d_i8_zero:
4583 case Intrinsic::nvvm_suld_2d_v2i8_zero:
4584 case Intrinsic::nvvm_suld_2d_v4i8_zero:
4585 case Intrinsic::nvvm_suld_2d_array_i8_zero:
4586 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
4587 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
4588 case Intrinsic::nvvm_suld_3d_i8_zero:
4589 case Intrinsic::nvvm_suld_3d_v2i8_zero:
4590 case Intrinsic::nvvm_suld_3d_v4i8_zero:
4592 Info.memVT = MVT::i8;
4593 Info.ptrVal =
nullptr;
4596 Info.align =
Align(16);
4599 case Intrinsic::nvvm_suld_1d_i16_clamp:
4600 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
4601 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
4602 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
4603 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
4604 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
4605 case Intrinsic::nvvm_suld_2d_i16_clamp:
4606 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
4607 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
4608 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
4609 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
4610 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
4611 case Intrinsic::nvvm_suld_3d_i16_clamp:
4612 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
4613 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
4614 case Intrinsic::nvvm_suld_1d_i16_trap:
4615 case Intrinsic::nvvm_suld_1d_v2i16_trap:
4616 case Intrinsic::nvvm_suld_1d_v4i16_trap:
4617 case Intrinsic::nvvm_suld_1d_array_i16_trap:
4618 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
4619 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
4620 case Intrinsic::nvvm_suld_2d_i16_trap:
4621 case Intrinsic::nvvm_suld_2d_v2i16_trap:
4622 case Intrinsic::nvvm_suld_2d_v4i16_trap:
4623 case Intrinsic::nvvm_suld_2d_array_i16_trap:
4624 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
4625 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
4626 case Intrinsic::nvvm_suld_3d_i16_trap:
4627 case Intrinsic::nvvm_suld_3d_v2i16_trap:
4628 case Intrinsic::nvvm_suld_3d_v4i16_trap:
4629 case Intrinsic::nvvm_suld_1d_i16_zero:
4630 case Intrinsic::nvvm_suld_1d_v2i16_zero:
4631 case Intrinsic::nvvm_suld_1d_v4i16_zero:
4632 case Intrinsic::nvvm_suld_1d_array_i16_zero:
4633 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
4634 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
4635 case Intrinsic::nvvm_suld_2d_i16_zero:
4636 case Intrinsic::nvvm_suld_2d_v2i16_zero:
4637 case Intrinsic::nvvm_suld_2d_v4i16_zero:
4638 case Intrinsic::nvvm_suld_2d_array_i16_zero:
4639 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
4640 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
4641 case Intrinsic::nvvm_suld_3d_i16_zero:
4642 case Intrinsic::nvvm_suld_3d_v2i16_zero:
4643 case Intrinsic::nvvm_suld_3d_v4i16_zero:
4645 Info.memVT = MVT::i16;
4646 Info.ptrVal =
nullptr;
4649 Info.align =
Align(16);
4652 case Intrinsic::nvvm_suld_1d_i32_clamp:
4653 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
4654 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
4655 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
4656 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
4657 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
4658 case Intrinsic::nvvm_suld_2d_i32_clamp:
4659 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
4660 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
4661 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
4662 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
4663 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
4664 case Intrinsic::nvvm_suld_3d_i32_clamp:
4665 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
4666 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
4667 case Intrinsic::nvvm_suld_1d_i32_trap:
4668 case Intrinsic::nvvm_suld_1d_v2i32_trap:
4669 case Intrinsic::nvvm_suld_1d_v4i32_trap:
4670 case Intrinsic::nvvm_suld_1d_array_i32_trap:
4671 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
4672 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
4673 case Intrinsic::nvvm_suld_2d_i32_trap:
4674 case Intrinsic::nvvm_suld_2d_v2i32_trap:
4675 case Intrinsic::nvvm_suld_2d_v4i32_trap:
4676 case Intrinsic::nvvm_suld_2d_array_i32_trap:
4677 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
4678 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
4679 case Intrinsic::nvvm_suld_3d_i32_trap:
4680 case Intrinsic::nvvm_suld_3d_v2i32_trap:
4681 case Intrinsic::nvvm_suld_3d_v4i32_trap:
4682 case Intrinsic::nvvm_suld_1d_i32_zero:
4683 case Intrinsic::nvvm_suld_1d_v2i32_zero:
4684 case Intrinsic::nvvm_suld_1d_v4i32_zero:
4685 case Intrinsic::nvvm_suld_1d_array_i32_zero:
4686 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
4687 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
4688 case Intrinsic::nvvm_suld_2d_i32_zero:
4689 case Intrinsic::nvvm_suld_2d_v2i32_zero:
4690 case Intrinsic::nvvm_suld_2d_v4i32_zero:
4691 case Intrinsic::nvvm_suld_2d_array_i32_zero:
4692 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
4693 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
4694 case Intrinsic::nvvm_suld_3d_i32_zero:
4695 case Intrinsic::nvvm_suld_3d_v2i32_zero:
4696 case Intrinsic::nvvm_suld_3d_v4i32_zero:
4698 Info.memVT = MVT::i32;
4699 Info.ptrVal =
nullptr;
4702 Info.align =
Align(16);
4705 case Intrinsic::nvvm_suld_1d_i64_clamp:
4706 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
4707 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
4708 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
4709 case Intrinsic::nvvm_suld_2d_i64_clamp:
4710 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
4711 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
4712 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
4713 case Intrinsic::nvvm_suld_3d_i64_clamp:
4714 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
4715 case Intrinsic::nvvm_suld_1d_i64_trap:
4716 case Intrinsic::nvvm_suld_1d_v2i64_trap:
4717 case Intrinsic::nvvm_suld_1d_array_i64_trap:
4718 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
4719 case Intrinsic::nvvm_suld_2d_i64_trap:
4720 case Intrinsic::nvvm_suld_2d_v2i64_trap:
4721 case Intrinsic::nvvm_suld_2d_array_i64_trap:
4722 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
4723 case Intrinsic::nvvm_suld_3d_i64_trap:
4724 case Intrinsic::nvvm_suld_3d_v2i64_trap:
4725 case Intrinsic::nvvm_suld_1d_i64_zero:
4726 case Intrinsic::nvvm_suld_1d_v2i64_zero:
4727 case Intrinsic::nvvm_suld_1d_array_i64_zero:
4728 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
4729 case Intrinsic::nvvm_suld_2d_i64_zero:
4730 case Intrinsic::nvvm_suld_2d_v2i64_zero:
4731 case Intrinsic::nvvm_suld_2d_array_i64_zero:
4732 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
4733 case Intrinsic::nvvm_suld_3d_i64_zero:
4734 case Intrinsic::nvvm_suld_3d_v2i64_zero:
4736 Info.memVT = MVT::i64;
4737 Info.ptrVal =
nullptr;
4740 Info.align =
Align(16);
4743 case Intrinsic::nvvm_tcgen05_ld_16x64b_x1:
4744 case Intrinsic::nvvm_tcgen05_ld_32x32b_x1:
4745 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x1: {
4747 Info.memVT = MVT::v1i32;
4748 Info.ptrVal =
I.getArgOperand(0);
4755 case Intrinsic::nvvm_tcgen05_ld_16x64b_x2:
4756 case Intrinsic::nvvm_tcgen05_ld_16x128b_x1:
4757 case Intrinsic::nvvm_tcgen05_ld_32x32b_x2:
4758 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x2: {
4760 Info.memVT = MVT::v2i32;
4761 Info.ptrVal =
I.getArgOperand(0);
4768 case Intrinsic::nvvm_tcgen05_ld_16x64b_x4:
4769 case Intrinsic::nvvm_tcgen05_ld_16x128b_x2:
4770 case Intrinsic::nvvm_tcgen05_ld_32x32b_x4:
4771 case Intrinsic::nvvm_tcgen05_ld_16x256b_x1:
4772 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x4: {
4774 Info.memVT = MVT::v4i32;
4775 Info.ptrVal =
I.getArgOperand(0);
4782 case Intrinsic::nvvm_tcgen05_ld_16x64b_x8:
4783 case Intrinsic::nvvm_tcgen05_ld_16x128b_x4:
4784 case Intrinsic::nvvm_tcgen05_ld_16x256b_x2:
4785 case Intrinsic::nvvm_tcgen05_ld_32x32b_x8:
4786 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x8: {
4788 Info.memVT = MVT::v8i32;
4789 Info.ptrVal =
I.getArgOperand(0);
4796 case Intrinsic::nvvm_tcgen05_ld_16x64b_x16:
4797 case Intrinsic::nvvm_tcgen05_ld_16x128b_x8:
4798 case Intrinsic::nvvm_tcgen05_ld_16x256b_x4:
4799 case Intrinsic::nvvm_tcgen05_ld_32x32b_x16:
4800 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x16: {
4802 Info.memVT = MVT::v16i32;
4803 Info.ptrVal =
I.getArgOperand(0);
4810 case Intrinsic::nvvm_tcgen05_ld_16x64b_x32:
4811 case Intrinsic::nvvm_tcgen05_ld_16x128b_x16:
4812 case Intrinsic::nvvm_tcgen05_ld_16x256b_x8:
4813 case Intrinsic::nvvm_tcgen05_ld_32x32b_x32:
4814 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x32: {
4816 Info.memVT = MVT::v32i32;
4817 Info.ptrVal =
I.getArgOperand(0);
4824 case Intrinsic::nvvm_tcgen05_ld_16x64b_x64:
4825 case Intrinsic::nvvm_tcgen05_ld_16x128b_x32:
4826 case Intrinsic::nvvm_tcgen05_ld_16x256b_x16:
4827 case Intrinsic::nvvm_tcgen05_ld_32x32b_x64:
4828 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x64: {
4830 Info.memVT = MVT::v64i32;
4831 Info.ptrVal =
I.getArgOperand(0);
4838 case Intrinsic::nvvm_tcgen05_ld_16x64b_x128:
4839 case Intrinsic::nvvm_tcgen05_ld_16x128b_x64:
4840 case Intrinsic::nvvm_tcgen05_ld_16x256b_x32:
4841 case Intrinsic::nvvm_tcgen05_ld_32x32b_x128:
4842 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x128: {
4844 Info.memVT = MVT::v128i32;
4845 Info.ptrVal =
I.getArgOperand(0);
4852 case Intrinsic::nvvm_tcgen05_st_16x64b_x1:
4853 case Intrinsic::nvvm_tcgen05_st_32x32b_x1:
4854 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x1: {
4856 Info.memVT = MVT::i32;
4857 Info.ptrVal =
I.getArgOperand(0);
4864 case Intrinsic::nvvm_tcgen05_st_16x64b_x2:
4865 case Intrinsic::nvvm_tcgen05_st_16x128b_x1:
4866 case Intrinsic::nvvm_tcgen05_st_32x32b_x2:
4867 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x2: {
4869 Info.memVT = MVT::v2i32;
4870 Info.ptrVal =
I.getArgOperand(0);
4877 case Intrinsic::nvvm_tcgen05_st_16x64b_x4:
4878 case Intrinsic::nvvm_tcgen05_st_16x128b_x2:
4879 case Intrinsic::nvvm_tcgen05_st_16x256b_x1:
4880 case Intrinsic::nvvm_tcgen05_st_32x32b_x4:
4881 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x4: {
4883 Info.memVT = MVT::v4i32;
4884 Info.ptrVal =
I.getArgOperand(0);
4891 case Intrinsic::nvvm_tcgen05_st_16x64b_x8:
4892 case Intrinsic::nvvm_tcgen05_st_16x128b_x4:
4893 case Intrinsic::nvvm_tcgen05_st_16x256b_x2:
4894 case Intrinsic::nvvm_tcgen05_st_32x32b_x8:
4895 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x8: {
4897 Info.memVT = MVT::v8i32;
4898 Info.ptrVal =
I.getArgOperand(0);
4905 case Intrinsic::nvvm_tcgen05_st_16x64b_x16:
4906 case Intrinsic::nvvm_tcgen05_st_16x128b_x8:
4907 case Intrinsic::nvvm_tcgen05_st_16x256b_x4:
4908 case Intrinsic::nvvm_tcgen05_st_32x32b_x16:
4909 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x16: {
4911 Info.memVT = MVT::v16i32;
4912 Info.ptrVal =
I.getArgOperand(0);
4919 case Intrinsic::nvvm_tcgen05_st_16x64b_x32:
4920 case Intrinsic::nvvm_tcgen05_st_16x128b_x16:
4921 case Intrinsic::nvvm_tcgen05_st_16x256b_x8:
4922 case Intrinsic::nvvm_tcgen05_st_32x32b_x32:
4923 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x32: {
4925 Info.memVT = MVT::v32i32;
4926 Info.ptrVal =
I.getArgOperand(0);
4933 case Intrinsic::nvvm_tcgen05_st_16x64b_x64:
4934 case Intrinsic::nvvm_tcgen05_st_16x128b_x32:
4935 case Intrinsic::nvvm_tcgen05_st_16x256b_x16:
4936 case Intrinsic::nvvm_tcgen05_st_32x32b_x64:
4937 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x64: {
4939 Info.memVT = MVT::v64i32;
4940 Info.ptrVal =
I.getArgOperand(0);
4947 case Intrinsic::nvvm_tcgen05_st_16x64b_x128:
4948 case Intrinsic::nvvm_tcgen05_st_16x128b_x64:
4949 case Intrinsic::nvvm_tcgen05_st_16x256b_x32:
4950 case Intrinsic::nvvm_tcgen05_st_32x32b_x128:
4951 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x128: {
4953 Info.memVT = MVT::v128i32;
4954 Info.ptrVal =
I.getArgOperand(0);
4960 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
4961 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
4962 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
4963 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
4964 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
4965 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
4966 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
4968 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
4969 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
4970 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
4971 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
4973 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift: {
4976 Info.memVT = MVT::v4i32;
4977 Info.ptrVal =
I.getArgOperand(0);
4980 Info.align =
Align(16);
4984 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
4985 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
4986 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
4987 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
4988 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
4989 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
4990 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
4991 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
4992 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
4994 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
4995 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
4997 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift: {
5000 Info.memVT = MVT::v8i32;
5001 Info.ptrVal =
I.getArgOperand(0);
5004 Info.align =
Align(16);
5022 const Align ABITypeAlign = std::min(
Align(128),
DL.getABITypeAlign(ArgTy));
5027 if (!
F || !
F->hasLocalLinkage() ||
5028 F->hasAddressTaken(
nullptr,
5032 return ABITypeAlign;
5035 return std::max(
Align(16), ABITypeAlign);
5042 Align ArgAlign = InitialAlign;
5057 ArgAlign = std::max(ArgAlign,
Align(4));
5067 std::string ParamName;
5072 ParamStr <<
"_vararg";
5074 ParamStr <<
"_param_" << Idx;
5126 if (Constraint.
size() == 1) {
5127 switch (Constraint[0]) {
5146std::pair<unsigned, const TargetRegisterClass *>
5150 if (Constraint.
size() == 1) {
5151 switch (Constraint[0]) {
5153 return std::make_pair(0U, &NVPTX::B1RegClass);
5156 return std::make_pair(0U, &NVPTX::B16RegClass);
5159 return std::make_pair(0U, &NVPTX::B32RegClass);
5163 return std::make_pair(0U, &NVPTX::B64RegClass);
5165 if (STI.getSmVersion() < 70)
5167 "supported for sm_70 and higher!");
5168 return std::make_pair(0U, &NVPTX::B128RegClass);
5198 return Const && Const->getZExtValue() == 0;
5230 if (M->getOpcode() !=
ISD::MUL || !M.getNode()->hasOneUse())
5238 ((ZeroOpNum == 1) ? N1 : MAD),
5239 ((ZeroOpNum == 1) ? MAD : N1));
5254 (
N->getFlags().hasAllowContract() &&
5267 int nonAddCount = 0;
5276 int orderNo =
N->getIROrder();
5282 if (orderNo - orderNo2 < 500)
5288 bool opIsLive =
false;
5297 int orderNo3 =
User->getIROrder();
5298 if (orderNo3 > orderNo) {
5306 int orderNo3 =
User->getIROrder();
5307 if (orderNo3 > orderNo) {
5342 EVT ElementVT =
N->getValueType(0);
5353 if (U.getValueType() == MVT::Glue || U.getValueType() == MVT::Other)
5355 if (U.getUser()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5356 if (N->getOpcode() != ISD::LOAD)
5373 return !U.getUser()->use_empty();
5387 unsigned OldNumOutputs;
5388 switch (
LD->getOpcode()) {
5395 Operands.push_back(DCI.DAG.getIntPtrConstant(
5405 if (ElementVT != MVT::v2f32)
5416 const unsigned NewNumOutputs = OldNumOutputs * 2;
5419 NewVTs.append(
LD->value_begin() + OldNumOutputs,
LD->value_end());
5422 SDValue NewLoad = DCI.DAG.getMemIntrinsicNode(
5423 Opcode,
DL, DCI.DAG.getVTList(NewVTs),
Operands,
LD->getMemoryVT(),
5424 LD->getMemOperand());
5430 for (
unsigned I :
seq(OldNumOutputs))
5431 Results.push_back(DCI.DAG.getBuildVector(
5432 ElementVT,
DL, {NewLoad.getValue(I * 2), NewLoad.getValue(I * 2 + 1)}));
5437 return DCI.DAG.getMergeValues(
Results,
DL);
5452 unsigned Front,
unsigned Back) {
5459 EVT ElementVT =
N->getOperand(Front).getValueType();
5469 switch (
N->getOpcode()) {
5482 if (ElementVT != MVT::v2f32)
5496 for (
SDValue BV :
N->ops().drop_front(Front).drop_back(Back)) {
5502 if (!BV.hasOneUse())
5509 if (
Op.getOpcode() == ISD::BITCAST)
5510 Op =
Op.getOperand(0);
5514 Op->getOperand(0).getValueType() == MVT::i32)
5521 Operands.append({BV.getOperand(0), BV.getOperand(1)});
5523 Operands.append(
N->op_end() - Back,
N->op_end());
5527 ST->getMemoryVT(), ST->getMemOperand());
5538 if (!ST->getValue().getValueType().isSimple())
5551 if (!
N->getValueType(0).isSimple())
5571 if (VT.
isVector() || VT != MVT::i32)
5591 if (VT.
isVector() || !(VT == MVT::f32 || VT == MVT::f64))
5604 switch (MinMax2Opcode) {
5606 case ISD::FMAXIMUMNUM:
5609 case ISD::FMINIMUMNUM:
5624 unsigned PTXVersion,
unsigned SmVersion) {
5627 EVT VT =
N->getValueType(0);
5628 if (VT != MVT::f32 || PTXVersion < 88 || SmVersion < 100)
5633 unsigned MinMaxOp2 =
N->getOpcode();
5663 EVT VT =
N->getValueType(0);
5667 const SDValue &Num =
N->getOperand(0);
5668 const SDValue &Den =
N->getOperand(1);
5671 if (U->getOpcode() == DivOpc && U->getOperand(0) == Num &&
5690 if (!
Op.hasOneUse())
5692 EVT ToVT =
N->getValueType(0);
5693 EVT FromVT =
Op.getValueType();
5694 if (!((ToVT == MVT::i32 && FromVT == MVT::i16) ||
5695 (ToVT == MVT::i64 && FromVT == MVT::i32)))
5702 unsigned ExtOpcode =
N->getOpcode();
5703 unsigned Opcode = 0;
5712 const auto ShiftAmt =
Op.getConstantOperandVal(1);
5735 EVT OrigVT =
Op.getOperand(0).getValueType();
5741 EVT OrigVT =
Op.getOperand(0).getValueType();
5768 IsSigned = (LHSSign ==
Signed);
5772 const APInt &Val = CI->getAPIntValue();
5774 return Val.
isIntN(OptSize);
5783 return LHSSign == RHSSign;
5793 EVT MulType =
N->getValueType(0);
5794 if (MulType != MVT::i32 && MulType != MVT::i64) {
5834 if (MulType == MVT::i32) {
5835 DemotedVT = MVT::i16;
5837 DemotedVT = MVT::i32;
5859 return Const && Const->getZExtValue() == 1;
5867 return Add->getOperand(1);
5870 return Add->getOperand(0);
5911 (ConstOpNo == 1) ?
X : NewMul,
5912 (ConstOpNo == 1) ? NewMul :
X);
5923 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
5973 unsigned int SmVersion) {
5974 EVT CCType =
N->getValueType(0);
5978 EVT AType =
A.getValueType();
5979 if (!(CCType == MVT::v2i1 && (AType == MVT::v2f16 || AType == MVT::v2bf16)))
5982 if (
A.getValueType() == MVT::v2bf16 && SmVersion < 90)
5993 DL, DCI.
DAG.
getVTList(MVT::i1, MVT::i1), {A, B, N->getOperand(2)});
6021 if (!(VectorBits == 16 || VectorBits == 32 || VectorBits == 64))
6026 if (!Index || Index->getZExtValue() == 0)
6041 if (EltVT != EltIVT)
6042 Result = DCI.
DAG.
getNode(ISD::BITCAST,
DL, EltVT, Result);
6044 if (EltVT !=
N->getValueType(0))
6054 if (VectorVT != MVT::v4i8)
6065 for (
int I = 0;
I < 4; ++
I) {
6084 auto VT =
N->getValueType(0);
6091 auto Op0 =
N->getOperand(0);
6092 auto Op1 =
N->getOperand(1);
6099 std::pair<SDValue *, uint64_t *> OpData[2] = {{&Op0, &Op0Bytes},
6105 for (
auto &[
Op, OpBytes] : OpData) {
6107 if (
Op->getOpcode() == ISD::BITCAST)
6108 *
Op =
Op->getOperand(0);
6111 Op->getOperand(0).getValueType() == MVT::i32))
6116 if (!
Op->hasOneUse())
6119 *
Op =
Op->getOperand(0);
6127 assert((*OpBytes == 0x10 || *OpBytes == 0x54) &&
6128 "PRMT selector values out of range");
6130 *
Op =
Op->getOperand(0);
6136 auto &DAG = DCI.
DAG;
6140 (Op1Bytes << 8) | Op0Bytes,
DL, DAG);
6149 assert(ASCN2->getDestAddressSpace() == ASCN1->getSrcAddressSpace());
6152 if (ASCN1->getDestAddressSpace() == ASCN2->getSrcAddressSpace())
6153 return ASCN2->getOperand(0);
6171 const auto GetSelector = [](
unsigned S0,
unsigned S1,
unsigned S2,
6173 return APInt(32, S0 | (
S1 << 4) | (S2 << 8) | (S3 << 12));
6178 return GetSelector(V, V + 1, V + 2, V + 3);
6180 return GetSelector(V, (V - 1) & 7, (V - 2) & 7, (V - 3) & 7);
6182 return GetSelector(V, V, V, V);
6184 return GetSelector(V, std::max(V, 1U), std::max(V, 2U), 3U);
6186 return GetSelector(0, std::min(V, 1U), std::min(V, 2U), V);
6188 unsigned V1 = (V & 1) << 1;
6189 return GetSelector(V1, V1 + 1, V1, V1 + 1);
6197 assert(
A.getBitWidth() == 32 &&
B.getBitWidth() == 32 &&
6198 Selector.
getBitWidth() == 32 &&
"PRMT must have i32 operands");
6202 APInt Result(32, 0);
6207 APInt Byte = BitField.extractBits(8, Idx * 8);
6209 Byte = Byte.ashr(8);
6210 Result.insertBits(Byte,
I * 8);
6225 N->getConstantOperandAPInt(1),
6226 N->getConstantOperandAPInt(2),
6227 N->getConstantOperandVal(3)),
6228 SDLoc(
N),
N->getValueType(0));
6243 switch (R.getOpcode()) {
6248 case ISD::BITCAST: {
6275 for (
auto &
Op : R->ops()) {
6289 R.getValueType(), V, R.getOperand(1));
6305 if (
Reg.getOpcode() != ISD::LOAD) {
6314 DAGCombinerInfo &DCI)
const {
6316 switch (
N->getOpcode()) {
6321 case ISD::ADDRSPACECAST:
6336 case ISD::FMAXIMUMNUM:
6337 case ISD::FMINIMUMNUM:
6339 STI.getSmVersion());
6372 EVT ToVT =
Op->getValueType(0);
6373 if (ToVT != MVT::v2i8) {
6400 case Intrinsic::nvvm_ldu_global_i:
6401 case Intrinsic::nvvm_ldu_global_f:
6402 case Intrinsic::nvvm_ldu_global_p: {
6403 EVT ResVT =
N->getValueType(0);
6415 bool NeedTrunc =
false;
6421 unsigned Opcode = 0;
6429 LdResVTs = DAG.
getVTList(EltVT, EltVT, MVT::Other);
6433 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
6446 OtherOps.
append(
N->op_begin() + 2,
N->op_end());
6456 for (
unsigned i = 0; i < NumElts; ++i) {
6474 "Custom handling of non-i8 ldu/ldg?");
6497 case Intrinsic::nvvm_tcgen05_ld_16x64b_x4:
6498 case Intrinsic::nvvm_tcgen05_ld_16x64b_x8:
6499 case Intrinsic::nvvm_tcgen05_ld_16x64b_x16:
6500 case Intrinsic::nvvm_tcgen05_ld_16x64b_x32:
6501 case Intrinsic::nvvm_tcgen05_ld_16x64b_x64:
6502 case Intrinsic::nvvm_tcgen05_ld_16x64b_x128:
6503 case Intrinsic::nvvm_tcgen05_ld_32x32b_x4:
6504 case Intrinsic::nvvm_tcgen05_ld_32x32b_x8:
6505 case Intrinsic::nvvm_tcgen05_ld_32x32b_x16:
6506 case Intrinsic::nvvm_tcgen05_ld_32x32b_x32:
6507 case Intrinsic::nvvm_tcgen05_ld_32x32b_x64:
6508 case Intrinsic::nvvm_tcgen05_ld_32x32b_x128:
6509 case Intrinsic::nvvm_tcgen05_ld_16x128b_x2:
6510 case Intrinsic::nvvm_tcgen05_ld_16x128b_x4:
6511 case Intrinsic::nvvm_tcgen05_ld_16x128b_x8:
6512 case Intrinsic::nvvm_tcgen05_ld_16x128b_x16:
6513 case Intrinsic::nvvm_tcgen05_ld_16x128b_x32:
6514 case Intrinsic::nvvm_tcgen05_ld_16x128b_x64:
6515 case Intrinsic::nvvm_tcgen05_ld_16x256b_x1:
6516 case Intrinsic::nvvm_tcgen05_ld_16x256b_x2:
6517 case Intrinsic::nvvm_tcgen05_ld_16x256b_x4:
6518 case Intrinsic::nvvm_tcgen05_ld_16x256b_x8:
6519 case Intrinsic::nvvm_tcgen05_ld_16x256b_x16:
6520 case Intrinsic::nvvm_tcgen05_ld_16x256b_x32:
6522 Results.push_back(Res->first);
6523 Results.push_back(Res->second);
6527 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x4:
6528 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x8:
6529 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x16:
6530 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x32:
6531 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x64:
6532 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x128:
6534 Results.push_back(Res->first);
6535 Results.push_back(Res->second);
6550 assert(
Reg.getValueType() == MVT::i128 &&
6551 "Custom lowering for CopyFromReg with 128-bit reg only");
6553 N->getValueType(2)};
6584 assert(
N->getValueType(0) == MVT::i128 &&
6585 "Custom lowering for atomic128 only supports i128");
6593 "Support for b128 atomics introduced in PTX ISA version 8.3 and "
6594 "requires target sm_90.",
6605 for (
const auto &
Op : AN->
ops().drop_front(2)) {
6613 unsigned Opcode =
N->getOpcode() == ISD::ATOMIC_SWAP
6620 {Result.getValue(0), Result.getValue(1)}));
6621 Results.push_back(Result.getValue(2));
6624void NVPTXTargetLowering::ReplaceNodeResults(
6626 switch (
N->getOpcode()) {
6644 case ISD::ATOMIC_CMP_SWAP:
6645 case ISD::ATOMIC_SWAP:
6657 if (Ty->isHalfTy() && STI.getSmVersion() >= 70 &&
6658 STI.getPTXVersion() >= 63)
6660 if (Ty->isBFloatTy() && STI.getSmVersion() >= 90 &&
6661 STI.getPTXVersion() >= 78)
6663 if (Ty->isFloatTy())
6665 if (Ty->isDoubleTy() && STI.hasAtomAddF64())
6671 assert(Ty->isIntegerTy() &&
"Ty should be integer at this point");
6691 if (STI.hasAtomBitwise64())
6712 if (STI.hasAtomMinMax64())
6751 STI.getMinCmpXchgSizeInBits() ||
6758 bool BitwidthSupportedAndIsSeqCst =
6761 STI.getMinCmpXchgSizeInBits();
6798 CASWidth < STI.getMinCmpXchgSizeInBits()))
6821 case ISD::VP_FP_TO_UINT:
6823 return ISD::VP_FP_TO_SINT;
6844 unsigned Mode =
Op.getConstantOperandVal(3);
6854 "PRMT must have i32 operands");
6863 KnownBits Byte = BitField.extractBits(8, Idx * 8);
6874 auto ExtType = LD->getConstantOperandVal(LD->getNumOperands() - 1);
6879 auto DestVT = LD->getValueType(0);
6880 if (DestVT.isVector())
6893 switch (
Op.getOpcode()) {
6920 APInt &Src = Idx < 4 ? DemandedLHS : DemandedRHS;
6921 unsigned ByteStart = (Idx % 4) * 8;
6923 Src.
setBit(ByteStart + 7);
6925 Src.setBits(ByteStart, ByteStart + 8);
6928 return {DemandedLHS, DemandedRHS};
6947 SDValue Op0 = PRMT.getOperand(0);
6948 SDValue Op1 = PRMT.getOperand(1);
6953 unsigned Mode = PRMT.getConstantOperandVal(3);
6958 const unsigned LeadingBytes =
DemandedBits.countLeadingZeros() / 8;
6959 const unsigned SelBits = (4 - LeadingBytes) * 4;
6960 if (Selector.
getLoBits(SelBits) ==
APInt(32, 0x3210).getLoBits(SelBits))
6962 if (Selector.
getLoBits(SelBits) ==
APInt(32, 0x7654).getLoBits(SelBits))
6975 if ((DemandedOp0 && DemandedOp0 != Op0) ||
6976 (DemandedOp1 && DemandedOp1 != Op1)) {
6977 Op0 = DemandedOp0 ? DemandedOp0 : Op0;
6978 Op1 = DemandedOp1 ? DemandedOp1 : Op1;
6990 switch (
Op.getOpcode()) {
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
AMDGPU Register Bank Select
This file declares a class to represent arbitrary precision floating point values and provide a varie...
This file implements a class to represent arbitrary precision integral constant values and operations...
static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformADDCombineWithOperands - Try DAG combinations for an ADD with operands N0 and N1.
static SDValue PerformADDCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
static SDValue PerformVSELECTCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
static SDValue PerformMULCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *Subtarget)
static SDValue PerformBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformBUILD_VECTORCombine - Target-specific dag combine xforms for ISD::BUILD_VECTOR.
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
Atomic ordering constants.
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
#define clEnumValN(ENUMVAL, FLAGNAME, DESC)
#define LLVM_FALLTHROUGH
LLVM_FALLTHROUGH - Mark fallthrough cases in switch statements.
This file contains the declarations for the subclasses of Constant, which represent the different fla...
This file contains the declarations of entities that describe floating point environment and related ...
Module.h This file contains the declarations for the Module class.
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
mir Rename Register Operands
static DebugLoc getDebugLoc(MachineBasicBlock::instr_iterator FirstMI, MachineBasicBlock::instr_iterator LastMI)
Return the first found DebugLoc that has a DILocation, given a range of instructions.
Register const TargetRegisterInfo * TRI
NVPTX address space definition.
static bool shouldConvertToIndirectCall(const CallBase *CB, const GlobalAddressSDNode *Func)
static SDValue combineADDRSPACECAST(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static cl::opt< bool > sched4reg("nvptx-sched4reg", cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false))
static SDValue lowerTcgen05St(SDValue Op, SelectionDAG &DAG)
static SDValue PerformEXTRACTCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static cl::opt< NVPTX::DivPrecisionLevel > UsePrecDivF32("nvptx-prec-divf32", cl::Hidden, cl::desc("NVPTX Specific: Override the precision of the lowering for f32 fdiv"), cl::values(clEnumValN(NVPTX::DivPrecisionLevel::Approx, "0", "Use div.approx"), clEnumValN(NVPTX::DivPrecisionLevel::Full, "1", "Use div.full"), clEnumValN(NVPTX::DivPrecisionLevel::IEEE754, "2", "Use IEEE Compliant F32 div.rnd if available (default)"), clEnumValN(NVPTX::DivPrecisionLevel::IEEE754_NoFTZ, "3", "Use IEEE Compliant F32 div.rnd if available, no FTZ")), cl::init(NVPTX::DivPrecisionLevel::IEEE754))
static bool isConstOne(const SDValue &Operand)
static cl::opt< unsigned > FMAContractLevelOpt("nvptx-fma-level", cl::Hidden, cl::desc("NVPTX Specific: FMA contraction (0: don't do it" " 1: do it 2: do it aggressively"), cl::init(2))
static bool IsPTXVectorType(MVT VT)
static SDValue lowerLOADi1(LoadSDNode *LD, SelectionDAG &DAG)
static SDValue lowerIntrinsicVoid(SDValue Op, SelectionDAG &DAG)
static MachinePointerInfo refinePtrAS(SDValue &Ptr, SelectionDAG &DAG, const DataLayout &DL, const TargetLowering &TL)
static SDValue lowerROT(SDValue Op, SelectionDAG &DAG)
static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL, LLVMContext &Ctx, CallingConv::ID CallConv, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< uint64_t > &Offsets, uint64_t StartingOffset=0)
ComputePTXValueVTs - For the given Type Ty, returns the set of primitive legal-ish MVTs that compose ...
static void ReplaceBITCAST(SDNode *Node, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static void replaceAtomicSwap128(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI, SmallVectorImpl< SDValue > &Results)
static SDValue lowerSTOREVector(SDValue Op, SelectionDAG &DAG, const NVPTXSubtarget &STI)
static SDValue lowerLoadVector(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI)
static void replaceProxyReg(SDNode *N, SelectionDAG &DAG, const TargetLowering &TLI, SmallVectorImpl< SDValue > &Results)
static void ReplaceCopyFromReg_128(SDNode *N, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static SDValue lowerCTLZCTPOP(SDValue Op, SelectionDAG &DAG)
static SDValue combineMADConstOne(SDValue X, SDValue Add, EVT VT, SDLoc DL, TargetLowering::DAGCombinerInfo &DCI)
static SDValue combinePRMT(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue combinePackingMovIntoStore(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned Front, unsigned Back)
Fold packing movs into a store.
static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static SDValue getBuildVectorizedValue(unsigned N, const SDLoc &dl, SelectionDAG &DAG, T GetElement)
static SDValue getExtractVectorizedValue(SDValue V, unsigned I, EVT VT, const SDLoc &dl, SelectionDAG &DAG)
static NVPTXISD::NodeType getMinMax3Opcode(unsigned MinMax2Opcode)
Get 3-input version of a 2-input min/max opcode.
static unsigned canMergeParamLoadStoresStartingAt(unsigned Idx, uint32_t AccessSize, const SmallVectorImpl< EVT > &ValueVTs, const SmallVectorImpl< T > &Offsets, Align ParamAlignment)
static EVT getVectorizedVT(EVT VT, unsigned N, LLVMContext &C)
static SDValue lowerIntrinsicWOChain(SDValue Op, SelectionDAG &DAG)
static SDValue PerformFMinMaxCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned PTXVersion, unsigned SmVersion)
PerformFMinMaxCombine - Combine (fmaxnum (fmaxnum a, b), c) into (fmaxnum3 a, b, c).
static SDValue combineMulWide(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue PerformFADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue lowerIntrinsicWChain(SDValue Op, SelectionDAG &DAG)
static bool isConstZero(const SDValue &Operand)
static SDValue LowerVectorArith(SDValue Op, SelectionDAG &DAG)
static SDValue LowerTcgen05MMADisableOutputLane(SDValue Op, SelectionDAG &DAG)
static bool IsMulWideOperandDemotable(SDValue Op, unsigned OptSize, OperandSignedness &S)
IsMulWideOperandDemotable - Checks if the provided DAG node is an operand that can be demoted to OptS...
static unsigned getTcgen05MMADisableOutputLane(unsigned IID)
static std::pair< APInt, APInt > getPRMTDemandedBits(const APInt &SelectorVal, const APInt &DemandedBits)
static APInt computePRMT(APInt A, APInt B, APInt Selector, unsigned Mode)
static ISD::NodeType getScalarOpcodeForReduction(unsigned ReductionOpcode)
static SDValue PerformREMCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue PerformMULCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI)
static void computeKnownBitsForPRMT(const SDValue Op, KnownBits &Known, const SelectionDAG &DAG, unsigned Depth)
static SDValue combineUnpackingMovIntoLoad(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
Fold unpacking movs into a load by increasing the number of return values.
static SDValue LowerClusterLaunchControlQueryCancel(SDValue Op, SelectionDAG &DAG)
static std::optional< std::pair< SDValue, SDValue > > lowerTcgen05Ld(SDNode *N, SelectionDAG &DAG, bool HasOffset=false)
static std::optional< NVPTXISD::NodeType > getScalar3OpcodeForReduction(unsigned ReductionOpcode)
Get 3-input scalar reduction opcode.
static std::optional< std::pair< SDValue, SDValue > > replaceLoadVector(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI)
replaceLoadVector - Convert vector loads into multi-output scalar loads.
static SDValue expandFSH64(SDValue A, SDValue B, SDValue ShiftAmount, SDLoc DL, unsigned Opcode, SelectionDAG &DAG)
static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS, unsigned OptSize, bool &IsSigned)
AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can be demoted to OptSize bits...
static SDValue TryMULWIDECombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply of M/2 bits that produces...
static SDValue lowerPrmtIntrinsic(SDValue Op, SelectionDAG &DAG)
static SDValue combineMulSelectConstOne(SDValue X, SDValue Select, EVT VT, SDLoc DL, TargetLowering::DAGCombinerInfo &DCI)
static SDValue buildTreeReduction(const SmallVector< SDValue > &Elements, EVT EltTy, ArrayRef< std::pair< unsigned, unsigned > > Ops, const SDLoc &DL, const SDNodeFlags Flags, SelectionDAG &DAG)
Reduces the elements using the scalar operations provided.
static SDValue combineProxyReg(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static SmallVector< unsigned, 16 > VectorizePTXValueVTs(const SmallVectorImpl< EVT > &ValueVTs, const SmallVectorImpl< T > &Offsets, Align ParamAlignment, bool IsVAArg=false)
static SDValue getPRMT(SDValue A, SDValue B, SDValue Selector, SDLoc DL, SelectionDAG &DAG, unsigned Mode=NVPTX::PTXPrmtMode::NONE)
static SDValue matchMADConstOnePattern(SDValue Add)
static SDValue correctParamType(SDValue V, EVT ExpectedVT, ISD::ArgFlagsTy Flags, SelectionDAG &DAG, SDLoc dl)
static ISD::NodeType getExtOpcode(const ISD::ArgFlagsTy &Flags)
static cl::opt< bool > UsePrecSqrtF32("nvptx-prec-sqrtf32", cl::Hidden, cl::desc("NVPTX Specific: 0 use sqrt.approx, 1 use sqrt.rn."), cl::init(true))
static void computeKnownBitsForLoadV(const SDValue Op, KnownBits &Known)
static APInt getPRMTSelector(const APInt &Selector, unsigned Mode)
static EVT promoteScalarIntegerPTX(const EVT VT)
PromoteScalarIntegerPTX Used to make sure the arguments/returns are suitable for passing and promote ...
static SDValue simplifyDemandedBitsForPRMT(SDValue PRMT, const APInt &DemandedBits, SelectionDAG &DAG, const TargetLowering &TLI, unsigned Depth)
static SDValue lowerFREM(SDValue Op, SelectionDAG &DAG)
static SDValue canonicalizePRMTInput(SDValue Op, SelectionDAG &DAG)
static SDValue sinkProxyReg(SDValue R, SDValue Chain, TargetLowering::DAGCombinerInfo &DCI)
static SDValue lowerFSH(SDValue Op, SelectionDAG &DAG)
static SDValue PromoteBinOpToF32(SDNode *N, SelectionDAG &DAG)
static SDValue PerformSETCCCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned int SmVersion)
static std::optional< std::pair< unsigned int, MVT > > getVectorLoweringShape(EVT VectorEVT, const NVPTXSubtarget &STI, unsigned AddressSpace)
static cl::opt< bool > ForceMinByValParamAlign("nvptx-force-min-byval-param-align", cl::Hidden, cl::desc("NVPTX Specific: force 4-byte minimal alignment for byval" " params of device functions."), cl::init(false))
static cl::opt< bool > UseApproxLog2F32("nvptx-approx-log2f32", cl::desc("NVPTX Specific: whether to use lg2.approx for log2"), cl::init(false))
Whereas CUDA's implementation (see libdevice) uses ex2.approx for exp2(), it does NOT use lg2....
static SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG)
static SDValue combineLOAD(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const NVPTXSubtarget &STI)
static SDValue combineSTORE(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const NVPTXSubtarget &STI)
static SDValue PerformSHLCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
MachineInstr unsigned OpIdx
const SmallVectorImpl< MachineOperand > & Cond
static cl::opt< RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode > Mode("regalloc-enable-advisor", cl::Hidden, cl::init(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Default), cl::desc("Enable regalloc advisor mode"), cl::values(clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Default, "default", "Default"), clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Release, "release", "precompiled"), clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Development, "development", "for training")))
This file defines the SmallVector class.
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
This file describes how to lower LLVM code to machine code.
static APFloat getInf(const fltSemantics &Sem, bool Negative=false)
Factory for Positive and Negative Infinity.
Class for arbitrary precision integers.
LLVM_ABI APInt getLoBits(unsigned numBits) const
Compute an APInt containing numBits lowbits from this APInt.
uint64_t getZExtValue() const
Get zero extended value.
void setHighBits(unsigned hiBits)
Set the top hiBits bits.
LLVM_ABI APInt getHiBits(unsigned numBits) const
Compute an APInt containing numBits highbits from this APInt.
LLVM_ABI APInt trunc(unsigned width) const
Truncate to new width.
void setBit(unsigned BitPosition)
Set the given bit to 1 whose position is given as "bitPosition".
unsigned getBitWidth() const
Return the number of bits in the APInt.
bool isSignedIntN(unsigned N) const
Check if this APInt has an N-bits signed integer value.
bool slt(const APInt &RHS) const
Signed less than comparison.
LLVM_ABI APInt extractBits(unsigned numBits, unsigned bitPosition) const
Return an APInt with the extracted bits [bitPosition,bitPosition+numBits).
bool isIntN(unsigned N) const
Check if this APInt has an N-bits unsigned integer value.
bool sge(const APInt &RHS) const
Signed greater or equal comparison.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
const T & back() const
back - Get the last element.
ArrayRef< T > drop_back(size_t N=1) const
Drop the last N elements of the array.
bool empty() const
empty - Check if the array is empty.
ArrayRef< T > slice(size_t N, size_t M) const
slice(n, m) - Chop off the first N elements of the array, and keep M elements in the array.
an instruction that atomically reads a memory location, combines it with another value,...
@ Min
*p = old <signed v ? old : v
@ UIncWrap
Increment one up to a maximum value.
@ Max
*p = old >signed v ? old : v
@ UMin
*p = old <unsigned v ? old : v
@ UMax
*p = old >unsigned v ? old : v
@ UDecWrap
Decrement one until a minimum value or zero.
bool isFloatingPointOperation() const
BinOp getOperation() const
This is an SDNode representing atomic operations.
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
Function * getCalledFunction() const
Returns the function called, or null if this is an indirect function invocation or the function signa...
FunctionType * getFunctionType() const
This class represents a function call, abstracting a target machine's calling convention.
const APInt & getAPIntValue() const
static LLVM_ABI Constant * getNullValue(Type *Ty)
Constructor to create a '0' constant of arbitrary type.
uint64_t getNumOperands() const
A parsed version of the target data layout string in and methods for querying it.
TypeSize getTypeAllocSize(Type *Ty) const
Returns the offset in bytes between successive objects of the specified type, including alignment pad...
LLVM_ABI Align getPrefTypeAlign(Type *Ty) const
Returns the preferred stack/global alignment for the specified type.
Diagnostic information for unsupported feature in backend.
void addFnAttr(Attribute::AttrKind Kind)
Add function attributes to this function.
Common base class shared among various IRBuilders.
This is an important class for using LLVM in a threaded context.
LLVM_ABI void diagnose(const DiagnosticInfo &DI)
Report a message to the currently installed diagnostic handler.
This class is used to represent ISD::LOAD nodes.
MCSection * getDataSection() const
Instances of this class represent a uniqued identifier for a section in the current translation unit.
StringRef getName() const
getName - Get the symbol name.
static auto integer_fixedlen_vector_valuetypes()
unsigned getVectorNumElements() const
bool isVector() const
Return true if this is a vector value type.
bool isScalableVector() const
Return true if this is a vector value type where the runtime length is machine dependent.
static auto integer_valuetypes()
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
static auto fixedlen_vector_valuetypes()
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
static MVT getVectorVT(MVT VT, unsigned NumElements)
MVT getVectorElementType() const
static MVT getIntegerVT(unsigned BitWidth)
static auto fp_valuetypes()
MVT getScalarType() const
If this is a vector, return the element type, otherwise return this.
static auto fp_fixedlen_vector_valuetypes()
DenormalMode getDenormalMode(const fltSemantics &FPType) const
Returns the denormal handling type for the default rounding mode of the function.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineJumpTableInfo * getJumpTableInfo() const
getJumpTableInfo - Return the jump table info object for the current function.
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
@ EK_Inline
EK_Inline - Jump table entries are emitted inline at their point of use.
const std::vector< MachineJumpTableEntry > & getJumpTables() const
@ MODereferenceable
The memory access is dereferenceable (i.e., doesn't trap).
@ MOLoad
The memory access reads data.
@ MOInvariant
The memory access always returns the same value (or traps).
@ MOStore
The memory access writes data.
This SDNode is used for target intrinsics that touch memory and need an associated MachineMemOperand.
This is an abstract virtual class for memory operations.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
EVT getMemoryVT() const
Return the type of the in-memory value.
static unsigned getFromTypeWidthForLoad(const MemSDNode *Mem)
bool hasAtomSwap128() const
bool hasF32x2Instructions() const
bool has256BitVectorLoadStore(unsigned AS) const
AtomicOrdering atomicOperationOrderAfterFenceSplit(const Instruction *I) const override
ConstraintType getConstraintType(StringRef Constraint) const override
getConstraintType - Given a constraint letter, return the type of constraint it is for this target.
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
This callback is invoked for operations that are unsupported by the target, which are registered to u...
const NVPTXTargetMachine * nvTM
bool SimplifyDemandedBitsForTargetNode(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, KnownBits &Known, TargetLoweringOpt &TLO, unsigned Depth=0) const override
Attempt to simplify any target nodes based on the demanded bits/elts, returning true on success.
NVPTXTargetLowering(const NVPTXTargetMachine &TM, const NVPTXSubtarget &STI)
std::string getPrototype(const DataLayout &DL, Type *, const ArgListTy &, const SmallVectorImpl< ISD::OutputArg > &, std::optional< unsigned > FirstVAArg, const CallBase &CB, unsigned UniqueCallSite) const
unsigned getPreferredFPToIntOpcode(unsigned Op, EVT FromVT, EVT ToVT) const override
bool useF32FTZ(const MachineFunction &MF) const
SDValue LowerSTACKSAVE(SDValue Op, SelectionDAG &DAG) const
Align getFunctionArgumentAlignment(const Function *F, Type *Ty, unsigned Idx, const DataLayout &DL) const
SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &ExtraSteps, bool &UseOneConst, bool Reciprocal) const override
Hooks for building estimates in place of slower divisions and square roots.
SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &dl, SelectionDAG &DAG) const override
This hook must be implemented to lower outgoing return values, described by the Outs array,...
SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::InputArg > &Ins, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower the incoming (formal) arguments, described by the Ins array,...
void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const override
Lower the specified operand into the Ops vector.
SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const
Instruction * emitTrailingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const override
std::string getParamName(const Function *F, int Idx) const
TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(MVT VT) const override
Return the preferred vector type legalization action.
NVPTX::DivPrecisionLevel getDivF32Level(const MachineFunction &MF, const SDNode &N) const
bool shouldInsertFencesForAtomic(const Instruction *) const override
Whether AtomicExpandPass should automatically insert fences and reduce ordering for this atomic.
Align getFunctionParamOptimizedAlign(const Function *F, Type *ArgTy, const DataLayout &DL) const
getFunctionParamOptimizedAlign - since function arguments are passed via .param space,...
SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx, EVT VT) const override
Return the ValueType of the result of SETCC operations.
std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const override
Given a physical register constraint (e.g.
bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty, unsigned AS, Instruction *I=nullptr) const override
isLegalAddressingMode - Return true if the addressing mode represented by AM is legal for this target...
Instruction * emitLeadingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const override
Inserts in the IR a target-specific intrinsic specifying a fence.
AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override
Returns how the IR-level AtomicExpand pass should expand the given AtomicRMW, if at all.
Align getFunctionByValParamAlign(const Function *F, Type *ArgTy, Align InitialAlign, const DataLayout &DL) const
Helper for computing alignment of a device function byval parameter.
bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I, MachineFunction &MF, unsigned Intrinsic) const override
Given an intrinsic, checks if on the target the intrinsic will need to map to a MemIntrinsicNode (tou...
const char * getTargetNodeName(unsigned Opcode) const override
This method returns the name of a target specific DAG node.
bool allowFMA(MachineFunction &MF, CodeGenOptLevel OptLevel) const
bool usePrecSqrtF32(const SDNode *N=nullptr) const
unsigned getJumpTableEncoding() const override
Return the entry encoding for a jump table in the current function.
SDValue LowerCall(CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower calls into the specified DAG.
void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known, const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth=0) const override
Determine which of the bits specified in Mask are known to be either zero or one and return them in t...
MCSection * SelectSectionForGlobal(const GlobalObject *GO, SectionKind Kind, const TargetMachine &TM) const override
~NVPTXTargetObjectFile() override
static LLVM_ABI PointerType * get(Type *ElementType, unsigned AddressSpace)
This constructs a pointer to an object of the specified type in a numbered address space.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
const DebugLoc & getDebugLoc() const
Represents one node in the SelectionDAG.
ArrayRef< SDUse > ops() const
const APInt & getAsAPIntVal() const
Helper method returns the APInt value of a ConstantSDNode.
bool hasOneUse() const
Return true if there is exactly one use of this node.
unsigned getIROrder() const
Return the node ordering.
SDNodeFlags getFlags() const
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
unsigned getNumValues() const
Return the number of values defined/returned by this operator.
SDVTList getVTList() const
const SDValue & getOperand(unsigned Num) const
bool isUndef() const
Returns true if the node type is UNDEF or POISON.
iterator_range< user_iterator > users()
Represents a use of a SDNode.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
bool hasOneUse() const
Return true if there is exactly one node using value ResNo of Node.
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
const SDValue & getOperand(unsigned i) const
unsigned getOpcode() const
SectionKind - This is a simple POD value that classifies the properties of a section.
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
LLVM_ABI SDValue getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, unsigned SrcAS, unsigned DestAS)
Return an AddrSpaceCastSDNode.
const TargetSubtargetInfo & getSubtarget() const
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI void ExtractVectorElements(SDValue Op, SmallVectorImpl< SDValue > &Args, unsigned Start=0, unsigned Count=0, EVT EltVT=EVT())
Append the extracted elements from Start to Count out of the vector Op in Args.
LLVM_ABI SDValue getFreeze(SDValue V)
Return a freeze using the SDLoc of the value operand.
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
LLVM_ABI SDValue getSymbolFunctionGlobalAddress(SDValue Op, Function **TargetFunction=nullptr)
Return a GlobalAddress of the function from the current module with name matching the given ExternalS...
LLVM_ABI SDValue getConstantFP(double Val, const SDLoc &DL, EVT VT, bool isTarget=false)
Create a ConstantFPSDNode wrapping a constant value.
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
LLVM_ABI SDValue getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef< SDValue > Ops, EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags Flags=MachineMemOperand::MOLoad|MachineMemOperand::MOStore, LocationSize Size=LocationSize::precise(0), const AAMDNodes &AAInfo=AAMDNodes())
Creates a MemIntrinsicNode that may produce a result and takes a list of operands.
LLVM_ABI Align getEVTAlign(EVT MemoryVT) const
Compute the default alignment value for the given type.
LLVM_ABI SDValue getNOT(const SDLoc &DL, SDValue Val, EVT VT)
Create a bitwise NOT operation as (XOR Val, -1).
const TargetLowering & getTargetLoweringInfo() const
LLVM_ABI SDNode * MorphNodeTo(SDNode *N, unsigned Opc, SDVTList VTs, ArrayRef< SDValue > Ops)
This mutates the specified node to have the specified return type, opcode, and operands.
SDValue getUNDEF(EVT VT)
Return an UNDEF node. UNDEF does not have a useful SDLoc.
SDValue getCALLSEQ_END(SDValue Chain, SDValue Op1, SDValue Op2, SDValue InGlue, const SDLoc &DL)
Return a new CALLSEQ_END node, which always must have a glue result (to ensure it's not CSE'd).
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
LLVM_ABI SDValue getBitcast(EVT VT, SDValue V)
Return a bitcast using the SDLoc of the value operand, and casting to the provided type.
SDValue getSelect(const SDLoc &DL, EVT VT, SDValue Cond, SDValue LHS, SDValue RHS, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build Select's if you just have operands and don't want to check...
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getTokenFactor(const SDLoc &DL, SmallVectorImpl< SDValue > &Vals)
Creates a new TokenFactor containing Vals.
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
LLVM_ABI SDValue getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, EVT SVT, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
SDValue getCALLSEQ_START(SDValue Chain, uint64_t InSize, uint64_t OutSize, const SDLoc &DL)
Return a new CALLSEQ_START node, that starts new call frame, in which InSize bytes are set up inside ...
LLVM_ABI SDValue getBasicBlock(MachineBasicBlock *MBB)
SDValue getSelectCC(const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode Cond, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build SelectCC's if you just have an ISD::CondCode instead of an...
LLVM_ABI SDValue getExternalSymbol(const char *Sym, EVT VT)
LLVM_ABI SDValue getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either any-extending or truncat...
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI SDValue getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of float type, to the float type VT, by either extending or rounding (by tr...
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI SDValue getVectorIdxConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
MachineFunction & getMachineFunction() const
LLVM_ABI KnownBits computeKnownBits(SDValue Op, unsigned Depth=0) const
Determine which bits of Op are known to be either zero or one and return them in Known.
LLVM_ABI SDValue getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either zero-extending or trunca...
SDValue getObjectPtrOffset(const SDLoc &SL, SDValue Ptr, TypeSize Offset)
Create an add instruction with appropriate flags when used for addressing some offset of an object.
LLVMContext * getContext() const
const SDValue & setRoot(SDValue N)
Set the current root tag of the SelectionDAG.
LLVM_ABI SDValue getTargetExternalSymbol(const char *Sym, EVT VT, unsigned TargetFlags=0)
ArrayRef< int > getMask() const
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
This class is used to represent ISD::STORE nodes.
StringRef - Represent a constant reference to a string, i.e.
constexpr size_t size() const
size - Get the string size.
constexpr const char * data() const
data - Get a pointer to the start of the string (which may not be null terminated).
Align getStackAlign() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
void setBooleanVectorContents(BooleanContent Ty)
Specify how the target extends the result of a vector boolean value from a vector of i1 to a wider ty...
void setOperationAction(unsigned Op, MVT VT, LegalizeAction Action)
Indicate that the specified operation does not work with the specified type and indicate what to do a...
void setMaxDivRemBitWidthSupported(unsigned SizeInBits)
Set the size in bits of the maximum div/rem the backend supports.
EVT getValueType(const DataLayout &DL, Type *Ty, bool AllowUnknown=false) const
Return the EVT corresponding to this LLVM type.
unsigned MaxStoresPerMemcpyOptSize
Likewise for functions with the OptSize attribute.
const TargetMachine & getTargetMachine() const
virtual unsigned getNumRegistersForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain targets require unusual breakdowns of certain types.
virtual MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain combinations of ABIs, Targets and features require that types are legal for some operations a...
void setOperationPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
Convenience method to set an operation to Promote and specify the type in a single call.
LegalizeTypeAction
This enum indicates whether a types are legal for a target, and if not, what action should be used to...
void addBypassSlowDiv(unsigned int SlowBitWidth, unsigned int FastBitWidth)
Tells the code generator which bitwidths to bypass.
virtual unsigned getNumRegisters(LLVMContext &Context, EVT VT, std::optional< MVT > RegisterVT=std::nullopt) const
Return the number of registers that this ValueType will eventually require.
void setMaxAtomicSizeInBitsSupported(unsigned SizeInBits)
Set the maximum atomic operation size supported by the backend.
virtual TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(MVT VT) const
Return the preferred vector type legalization action.
unsigned MaxStoresPerMemsetOptSize
Likewise for functions with the OptSize attribute.
void setBooleanContents(BooleanContent Ty)
Specify how the target extends the result of integer and floating point boolean values from i1 to a w...
unsigned MaxStoresPerMemmove
Specify maximum number of store instructions per memmove call.
void computeRegisterProperties(const TargetRegisterInfo *TRI)
Once all of the register classes are added, this allows us to compute derived properties we expose.
unsigned MaxStoresPerMemmoveOptSize
Likewise for functions with the OptSize attribute.
void addRegisterClass(MVT VT, const TargetRegisterClass *RC)
Add the specified register class as an available regclass for the specified value type.
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
bool isOperationLegal(unsigned Op, EVT VT) const
Return true if the specified operation is legal on this target.
unsigned MaxStoresPerMemset
Specify maximum number of store instructions per memset call.
void setTruncStoreAction(MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified truncating store does not work with the specified type and indicate what ...
@ ZeroOrNegativeOneBooleanContent
void setMinCmpXchgSizeInBits(unsigned SizeInBits)
Sets the minimum cmpxchg or ll/sc size supported by the backend.
void AddPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
If Opc/OrigVT is specified as being promoted, the promotion code defaults to trying a larger integer/...
AtomicExpansionKind
Enum that specifies what an atomic load/AtomicRMWInst is expanded to, if at all.
void setCondCodeAction(ArrayRef< ISD::CondCode > CCs, MVT VT, LegalizeAction Action)
Indicate that the specified condition code is or isn't supported on the target and indicate what to d...
void setTargetDAGCombine(ArrayRef< ISD::NodeType > NTs)
Targets should invoke this method for each target independent node that they want to provide a custom...
Align getMinStackArgumentAlignment() const
Return the minimum stack alignment of an argument.
void setLoadExtAction(unsigned ExtType, MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified load with extension does not work with the specified type and indicate wh...
std::vector< ArgListEntry > ArgListTy
virtual Instruction * emitTrailingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const
virtual Instruction * emitLeadingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const
Inserts in the IR a target-specific intrinsic specifying a fence.
unsigned MaxStoresPerMemcpy
Specify maximum number of store instructions per memcpy call.
void setSchedulingPreference(Sched::Preference Pref)
Specify the target scheduling preference.
MVT getRegisterType(MVT VT) const
Return the type of registers that this ValueType will eventually require.
void setJumpIsExpensive(bool isExpensive=true)
Tells the code generator not to expand logic operations on comparison predicates into separate sequen...
LegalizeAction getOperationAction(unsigned Op, EVT VT) const
Return how this operation should be treated: either it is legal, needs to be promoted to a larger siz...
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
SDValue SimplifyMultipleUseDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, SelectionDAG &DAG, unsigned Depth=0) const
More limited version of SimplifyDemandedBits that can be used to "lookthrough" ops that don't contrib...
virtual ConstraintType getConstraintType(StringRef Constraint) const
Given a constraint, return the type of constraint it is for this target.
virtual std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const
Given a physical register constraint (e.g.
TargetLowering(const TargetLowering &)=delete
SDValue expandRoundInexactToOdd(EVT ResultVT, SDValue Op, const SDLoc &DL, SelectionDAG &DAG) const
Truncate Op to ResultVT.
SDValue expandFP_ROUND(SDNode *Node, SelectionDAG &DAG) const
Expand round(fp) to fp conversion.
virtual void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const
Lower the specified operand into the Ops vector.
Primary interface to the complete machine description for the target machine.
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
MCSymbol * getSymbol(const GlobalValue *GV) const
FPOpFusion::FPOpFusionMode AllowFPOpFusion
AllowFPOpFusion - This flag is set by the -fp-contract=xxx option.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetFrameLowering * getFrameLowering() const
static constexpr TypeSize getFixed(ScalarTy ExactSize)
The instances of the Type class are immutable: once they are created, they are never changed.
LLVM_ABI TypeSize getPrimitiveSizeInBits() const LLVM_READONLY
Return the basic size of this type if it is a primitive type.
bool isFloatingPointTy() const
Return true if this is one of the floating-point types.
bool isIntegerTy() const
True if this is an instance of IntegerType.
bool isVoidTy() const
Return true if this is 'void'.
Type * getType() const
All values are typed, get the type of this value.
A raw_ostream that writes to an std::string.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
LLVM_ABI APInt pow(const APInt &X, int64_t N)
Compute X^N for N>=0.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ C
The default llvm calling convention, compatible with C.
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
@ SMUL_LOHI
SMUL_LOHI/UMUL_LOHI - Multiply two integers of type iN, producing a signed/unsigned value of type i[2...
@ BSWAP
Byte Swap and Counting operators.
@ ADDC
Carry-setting nodes for multiple precision addition and subtraction.
@ ADD
Simple integer binary arithmetic operators.
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
@ INTRINSIC_VOID
OUTCHAIN = INTRINSIC_VOID(INCHAIN, INTRINSICID, arg1, arg2, ...) This node represents a target intrin...
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
@ CONCAT_VECTORS
CONCAT_VECTORS(VECTOR0, VECTOR1, ...) - Given a number of values of vector type with the same length ...
@ FADD
Simple binary floating point operators.
@ ABS
ABS - Determine the unsigned absolute value of a signed integer value of the same bitwidth.
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
@ SIGN_EXTEND
Conversion operators.
@ SSUBO
Same for subtraction.
@ SSUBSAT
RESULT = [US]SUBSAT(LHS, RHS) - Perform saturation subtraction on 2 integers with the same bit width ...
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
@ EXTRACT_ELEMENT
EXTRACT_ELEMENT - This is used to get the lower or upper (determined by a Constant,...
@ CopyFromReg
CopyFromReg - This node indicates that the input value is a virtual or physical register that is defi...
@ SADDO
RESULT, BOOL = [SU]ADDO(LHS, RHS) - Overflow-aware nodes for addition.
@ MULHU
MULHU/MULHS - Multiply high - Multiply two integers of type iN, producing an unsigned/signed value of...
@ SHL
Shift and rotation operations.
@ VECTOR_SHUFFLE
VECTOR_SHUFFLE(VEC1, VEC2) - Returns a vector, of the same type as VEC1/VEC2.
@ EXTRACT_SUBVECTOR
EXTRACT_SUBVECTOR(VECTOR, IDX) - Returns a subvector from VECTOR.
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
@ CopyToReg
CopyToReg - This node has three operands: a chain, a register number to set to this value,...
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
@ SSHLSAT
RESULT = [US]SHLSAT(LHS, RHS) - Perform saturation left shift.
@ SMULO
Same for multiplication.
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
@ SMIN
[US]{MIN/MAX} - Binary minimum or maximum of signed or unsigned integers.
@ VSELECT
Select with a vector condition (op #0) and two vector operands (ops #1 and #2), returning a vector re...
@ UADDO_CARRY
Carry-using nodes for multiple precision addition and subtraction.
@ FRAMEADDR
FRAMEADDR, RETURNADDR - These nodes represent llvm.frameaddress and llvm.returnaddress on the DAG.
@ STRICT_FP_TO_SINT
STRICT_FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ AND
Bitwise operators - logical and, logical or, logical xor.
@ INTRINSIC_WO_CHAIN
RESULT = INTRINSIC_WO_CHAIN(INTRINSICID, arg1, arg2, ...) This node represents a target intrinsic fun...
@ ADDE
Carry-using nodes for multiple precision addition and subtraction.
@ FREEZE
FREEZE - FREEZE(VAL) returns an arbitrary value if VAL is UNDEF (or is evaluated to UNDEF),...
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
@ SHL_PARTS
SHL_PARTS/SRA_PARTS/SRL_PARTS - These operators are used for expanded integer shift operations.
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
@ SADDSAT
RESULT = [US]ADDSAT(LHS, RHS) - Perform saturation addition on 2 integers with the same bit width (W)...
@ SADDO_CARRY
Carry-using overflow-aware nodes for multiple precision addition and subtraction.
@ INTRINSIC_W_CHAIN
RESULT,OUTCHAIN = INTRINSIC_W_CHAIN(INCHAIN, INTRINSICID, arg1, ...) This node represents a target in...
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
LLVM_ABI bool allOperandsUndef(const SDNode *N)
Return true if the node has at least one operand and all operands of the specified node are ISD::UNDE...
This namespace contains an enum with a value for every intrinsic/builtin function known by LLVM.
@ Bitcast
Perform the operation on a different, but equivalently sized type.
@ ADDRESS_SPACE_SHARED_CLUSTER
@ TCGEN05_MMA_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_IS_CANCELED
@ TCGEN05_MMA_SP_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ CALL
This node represents a PTX call instruction.
@ TCGEN05_MMA_SP_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_SP_SHARED_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SHARED_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_X
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ UNPACK_VECTOR
This node is the inverse of NVPTX::BUILD_VECTOR.
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_Y
@ TCGEN05_MMA_SHARED_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ DeclareScalarParam
These nodes represent a parameter declaration.
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_Z
@ ATOMIC_CMP_SWAP_B128
These nodes are used to lower atomic instructions with i128 type.
@ BUILD_VECTOR
This node is similar to ISD::BUILD_VECTOR except that the output may be implicitly bitcast to a scala...
@ TCGEN05_MMA_SP_SHARED_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG2
bool isPackedVectorTy(EVT VT)
ValuesClass values(OptsTy... Options)
Helper to build a ValuesClass by forwarding a variable number of arguments as an initializer list to ...
initializer< Ty > init(const Ty &Val)
NodeAddr< NodeBase * > Node
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
detail::zippy< detail::zip_shortest, T, U, Args... > zip(T &&t, U &&u, Args &&...args)
zip iterator for two or more iteratable types.
FunctionAddr VTableAddr Value
bool shouldEmitPTXNoReturn(const Value *V, const TargetMachine &TM)
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
MaybeAlign getAlign(const CallInst &I, unsigned Index)
auto size(R &&Range, std::enable_if_t< std::is_base_of< std::random_access_iterator_tag, typename std::iterator_traits< decltype(Range.begin())>::iterator_category >::value, void > *=nullptr)
Get the size of a range.
auto enumerate(FirstRange &&First, RestRanges &&...Rest)
Given two or more input ranges, returns a new range whose values are tuples (A, B,...
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
uint64_t PowerOf2Ceil(uint64_t A)
Returns the power of two which is greater than or equal to the given value.
bool isReleaseOrStronger(AtomicOrdering AO)
OutputIt transform(R &&Range, OutputIt d_first, UnaryFunction F)
Wrapper function around std::transform to apply a function to a range and store the result elsewhere.
unsigned promoteScalarArgumentSize(unsigned size)
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
bool shouldPassAsArray(Type *Ty)
CodeGenOptLevel
Code generation optimization level.
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
AtomicOrdering
Atomic ordering for LLVM's memory model.
@ Sub
Subtraction of integers.
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
DWARFExpression::Operation Op
void ComputeValueVTs(const TargetLowering &TLI, const DataLayout &DL, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< EVT > *MemVTs, SmallVectorImpl< TypeSize > *Offsets=nullptr, TypeSize StartingOffset=TypeSize::getZero())
ComputeValueVTs - Given an LLVM IR type, compute a sequence of EVTs that represent all the individual...
ArrayRef(const T &OneElt) -> ArrayRef< T >
bool isAcquireOrStronger(AtomicOrdering AO)
constexpr unsigned BitWidth
bool isKernelFunction(const Function &F)
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
Function * getMaybeBitcastedCallee(const CallBase *CB)
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
auto seq(T Begin, T End)
Iterate over an integral type from Begin up to - but not including - End.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
static LLVM_ABI const fltSemantics & IEEEsingle() LLVM_READNONE
This struct is a compact representation of a valid (non-zero power of two) alignment.
constexpr uint64_t value() const
This is a hole in the type system and should not be abused.
@ PreserveSign
The sign of a flushed-to-zero number is preserved in the sign of 0.
DenormalModeKind Output
Denormal flushing mode for floating point instruction results in the default floating point environme...
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
bool isSimple() const
Test if the given EVT is simple (as opposed to being extended).
static EVT getVectorVT(LLVMContext &Context, EVT VT, unsigned NumElements, bool IsScalable=false)
Returns the EVT that represents a vector NumElements in length, where each element is of type VT.
EVT changeTypeToInteger() const
Return the type converted to an equivalently sized integer or vector with integer element type.
bool bitsGT(EVT VT) const
Return true if this has more bits than VT.
bool bitsLT(EVT VT) const
Return true if this has less bits than VT.
ElementCount getVectorElementCount() const
bool is32BitVector() const
Return true if this is a 32-bit vector type.
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
uint64_t getScalarSizeInBits() const
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
bool isVector() const
Return true if this is a vector value type.
EVT getScalarType() const
If this is a vector type, return the element type, otherwise return this.
bool bitsEq(EVT VT) const
Return true if this has the same number of bits as VT.
LLVM_ABI Type * getTypeForEVT(LLVMContext &Context) const
This method returns an LLVM type corresponding to the specified EVT.
EVT getVectorElementType() const
Given a vector type, return the type of each element.
bool isScalarInteger() const
Return true if this is an integer, but not a vector.
EVT changeVectorElementType(EVT EltVT) const
Return a VT for a vector type whose attributes match ourselves with the exception of the element type...
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
bool isInteger() const
Return true if this is an integer or a vector integer type.
static LLVM_ABI KnownBits ashr(const KnownBits &LHS, const KnownBits &RHS, bool ShAmtNonZero=false, bool Exact=false)
Compute known bits for ashr(LHS, RHS).
KnownBits concat(const KnownBits &Lo) const
Concatenate the bits from Lo onto the bottom of *this.
unsigned getBitWidth() const
Get the bit width of this value.
void resetAll()
Resets the known state of all bits.
void insertBits(const KnownBits &SubBits, unsigned BitPosition)
Insert the bits from a smaller known bits starting at bitPosition.
This class contains a discriminated union of information about pointers in memory operands,...
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
These are IR-level optimization flags that may be propagated to SDNodes.
bool hasAllowContract() const
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
This represents an addressing mode of: BaseGV + BaseOffs + BaseReg + Scale*ScaleReg + ScalableOffset*...
This structure contains all information that is necessary for lowering calls.
SmallVector< ISD::InputArg, 32 > Ins
SmallVector< ISD::OutputArg, 32 > Outs
SmallVector< SDValue, 32 > OutVals
Type * RetTy
Same as OrigRetTy, or partially legalized for soft float libcalls.
bool isAfterLegalizeDAG() const
bool isBeforeLegalize() const
A convenience struct that encapsulates a DAG, and two SDValues for returning information from TargetL...
bool CombineTo(SDValue O, SDValue N)