77#define DEBUG_TYPE "riscv-make-compressible"
78#define RISCV_COMPRESS_INSTRS_NAME "RISC-V Make Compressible"
93char RISCVMakeCompressibleOpt::ID = 0;
98static
unsigned log2LdstWidth(
unsigned Opcode) {
135 return maskTrailingOnes<unsigned>(2U);
141 return maskTrailingOnes<unsigned>(1U);
154 return maskTrailingOnes<unsigned>(5U);
161 return offsetMask(Opcode) << log2LdstWidth(Opcode);
168 switch (log2LdstWidth(Opcode)) {
170 return isShiftedUInt<6, 2>(
Offset);
172 return isShiftedUInt<6, 3>(
Offset);
182 return Offset & ~compressedLDSTOffsetMask(Opcode);
187 return RISCV::GPRCRegClass.contains(Reg) ||
188 RISCV::GPRF16CRegClass.contains(Reg) ||
189 RISCV::GPRF32CRegClass.contains(Reg) ||
190 RISCV::FPR32CRegClass.contains(Reg) ||
191 RISCV::FPR64CRegClass.contains(Reg) ||
192 RISCV::GPRPairCRegClass.contains(Reg);
199 switch (
MI.getOpcode()) {
206 return STI.hasStdExtZcb();
210 return STI.hasStdExtZca();
212 return STI.hasStdExtZclsd();
224 switch (
MI.getOpcode()) {
230 return STI.hasStdExtZcb();
234 return STI.hasStdExtZca();
236 return STI.hasStdExtZclsd();
257 const unsigned Opcode =
MI.getOpcode();
280 if ((!BaseCompressed || NewBaseAdjust) && SrcDestCompressed)
289 if (!SrcDestCompressed && (BaseCompressed || SrcDest ==
Base) &&
319 if (CandidateRegImm.
Reg == RegImm.Reg && CandidateRegImm.
Imm == RegImm.Imm)
327 if (
MI.modifiesRegister(RegImm.Reg,
TRI))
336 unsigned CopyCost = RISCV::GPRPairRegClass.contains(RegImm.Reg) ? 2 : 1;
337 assert((RegImm.Imm == 0 || CopyCost == 1) &&
"GPRPair should have zero imm");
338 if (MIs.
size() <= CopyCost || (RegImm.Imm != 0 && MIs.
size() <= 2))
346 if (RISCV::GPRRegClass.
contains(RegImm.Reg))
347 RCToScavenge = &RISCV::GPRCRegClass;
348 else if (RISCV::GPRF16RegClass.
contains(RegImm.Reg))
349 RCToScavenge = &RISCV::GPRF16CRegClass;
350 else if (RISCV::GPRF32RegClass.
contains(RegImm.Reg))
351 RCToScavenge = &RISCV::GPRF32CRegClass;
352 else if (RISCV::FPR32RegClass.
contains(RegImm.Reg))
353 RCToScavenge = &RISCV::FPR32CRegClass;
354 else if (RISCV::FPR64RegClass.
contains(RegImm.Reg))
355 RCToScavenge = &RISCV::FPR64CRegClass;
356 else if (RISCV::GPRPairRegClass.
contains(RegImm.Reg))
357 RCToScavenge = &RISCV::GPRPairCRegClass;
372 unsigned Opcode =
MI.getOpcode();
377 "Unsupported instruction for this optimization.");
389 if (MO.isReg() && MO.getReg() == OldRegImm.
Reg) {
409bool RISCVMakeCompressibleOpt::runOnMachineFunction(
MachineFunction &Fn) {
418 if (!STI.hasStdExtZca())
464 return new RISCVMakeCompressibleOpt();
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
const HexagonInstrInfo * TII
Register const TargetRegisterInfo * TRI
#define INITIALIZE_PASS(passName, arg, name, cfg, analysis)
static bool isCompressibleLoad(const MachineInstr &MI)
#define RISCV_COMPRESS_INSTRS_NAME
static unsigned offsetMask(unsigned Opcode)
static bool isCompressibleStore(const MachineInstr &MI)
static uint8_t compressedLDSTOffsetMask(unsigned Opcode)
static bool isCompressedReg(Register Reg)
static Register analyzeCompressibleUses(MachineInstr &FirstMI, RegImmPair RegImm, SmallVectorImpl< MachineInstr * > &MIs)
static int64_t getBaseAdjustForCompression(int64_t Offset, unsigned Opcode)
static void updateOperands(MachineInstr &MI, RegImmPair OldRegImm, Register NewReg)
static bool compressibleSPOffset(int64_t Offset, unsigned Opcode)
static RegImmPair getRegImmPairPreventingCompression(const MachineInstr &MI)
This file declares the machine register scavenger class.
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
FunctionPass class - This class is used to implement most global optimizations.
bool hasMinSize() const
Optimize this function for minimum size (-Oz).
void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register DestReg, Register SrcReg, bool KillSrc, bool RenamableDest=false, bool RenamableSrc=false) const override
Emit instructions to copy a pair of physical registers.
Instructions::iterator instr_iterator
instr_iterator instr_end()
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
LLVM_ABI StringRef getName() const
Return the name of the corresponding LLVM basic block, or an empty string.
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
virtual bool runOnMachineFunction(MachineFunction &MF)=0
runOnMachineFunction - This method must be overloaded to perform the desired machine code transformat...
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
Representation of each machine instruction.
const MachineBasicBlock * getParent() const
MachineOperand class - Representation of each machine instruction operand.
void setImm(int64_t immVal)
bool isImm() const
isImm - Tests if this is a MO_Immediate operand.
virtual StringRef getPassName() const
getPassName - Return a nice clean name for a pass.
bool hasStdExtCOrZcfOrZce() const
const RISCVInstrInfo * getInstrInfo() const override
bool hasStdExtCOrZcd() const
void enterBasicBlockEnd(MachineBasicBlock &MBB)
Start tracking liveness from the end of basic block MBB.
void backward()
Update internal register state and move MBB iterator backwards.
Register scavengeRegisterBackwards(const TargetRegisterClass &RC, MachineBasicBlock::iterator To, bool RestoreAfter, int SPAdj, bool AllowSpill=true)
Make a register of the specific register class available from the current position backwards to the p...
Wrapper class representing virtual and physical registers.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
StringRef - Represent a constant reference to a string, i.e.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetRegisterInfo * getRegisterInfo() const =0
Return the target's register information.
self_iterator getIterator()
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
This is an optimization pass for GlobalISel generic memory operations.
auto drop_begin(T &&RangeOrContainer, size_t N=1)
Return a range covering RangeOrContainer with the first N elements excluded.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
FunctionPass * createRISCVMakeCompressibleOptPass()
Returns an instance of the Make Compressible Optimization pass.
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Used to describe a register and immediate addition.