LLVM 22.0.0git
RegisterPressure.h
Go to the documentation of this file.
1//===- RegisterPressure.h - Dynamic Register Pressure -----------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the RegisterPressure class which can be used to track
10// MachineInstr level register pressure.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_CODEGEN_REGISTERPRESSURE_H
15#define LLVM_CODEGEN_REGISTERPRESSURE_H
16
17#include "llvm/ADT/ArrayRef.h"
19#include "llvm/ADT/SparseSet.h"
23#include "llvm/MC/LaneBitmask.h"
25#include <cassert>
26#include <cstdint>
27#include <cstdlib>
28#include <limits>
29#include <vector>
30
31namespace llvm {
32
33class LiveIntervals;
34class MachineFunction;
35class MachineInstr;
36class MachineRegisterInfo;
37class RegisterClassInfo;
38
40 Register RegUnit; ///< Virtual register or register unit.
42
45};
46
47/// Base class for register pressure results.
49 /// Map of max reg pressure indexed by pressure set ID, not class ID.
50 std::vector<unsigned> MaxSetPressure;
51
52 /// List of live in virtual registers or physical register units.
55
56 LLVM_ABI void dump(const TargetRegisterInfo *TRI) const;
57};
58
59/// RegisterPressure computed within a region of instructions delimited by
60/// TopIdx and BottomIdx. During pressure computation, the maximum pressure per
61/// register pressure set is increased. Once pressure within a region is fully
62/// computed, the live-in and live-out sets are recorded.
63///
64/// This is preferable to RegionPressure when LiveIntervals are available,
65/// because delimiting regions by SlotIndex is more robust and convenient than
66/// holding block iterators. The block contents can change without invalidating
67/// the pressure result.
69 /// Record the boundary of the region being tracked.
72
73 LLVM_ABI void reset();
74
75 LLVM_ABI void openTop(SlotIndex NextTop);
76
77 LLVM_ABI void openBottom(SlotIndex PrevBottom);
78};
79
80/// RegisterPressure computed within a region of instructions delimited by
81/// TopPos and BottomPos. This is a less precise version of IntervalPressure for
82/// use when LiveIntervals are unavailable.
84 /// Record the boundary of the region being tracked.
87
88 LLVM_ABI void reset();
89
91
93};
94
95/// Capture a change in pressure for a single pressure set. UnitInc may be
96/// expressed in terms of upward or downward pressure depending on the client
97/// and will be dynamically adjusted for current liveness.
98///
99/// Pressure increments are tiny, typically 1-2 units, and this is only for
100/// heuristics, so we don't check UnitInc overflow. Instead, we may have a
101/// higher level assert that pressure is consistent within a region. We also
102/// effectively ignore dead defs which don't affect heuristics much.
104 uint16_t PSetID = 0; // ID+1. 0=Invalid.
105 int16_t UnitInc = 0;
106
107public:
108 PressureChange() = default;
109 PressureChange(unsigned id): PSetID(id + 1) {
110 assert(id < std::numeric_limits<uint16_t>::max() && "PSetID overflow.");
111 }
112
113 bool isValid() const { return PSetID > 0; }
114
115 unsigned getPSet() const {
116 assert(isValid() && "invalid PressureChange");
117 return PSetID - 1;
118 }
119
120 // If PSetID is invalid, return UINT16_MAX to give it lowest priority.
121 unsigned getPSetOrMax() const {
122 return (PSetID - 1) & std::numeric_limits<uint16_t>::max();
123 }
124
125 int getUnitInc() const { return UnitInc; }
126
127 void setUnitInc(int Inc) { UnitInc = Inc; }
128
129 bool operator==(const PressureChange &RHS) const {
130 return PSetID == RHS.PSetID && UnitInc == RHS.UnitInc;
131 }
132
133 LLVM_ABI void dump() const;
134};
135
136/// List of PressureChanges in order of increasing, unique PSetID.
137///
138/// Use a small fixed number, because we can fit more PressureChanges in an
139/// empty SmallVector than ever need to be tracked per register class. If more
140/// PSets are affected, then we only track the most constrained.
142 // The initial design was for MaxPSets=4, but that requires PSet partitions,
143 // which are not yet implemented. (PSet partitions are equivalent PSets given
144 // the register classes actually in use within the scheduling region.)
145 enum { MaxPSets = 16 };
146
147 PressureChange PressureChanges[MaxPSets];
148
149 using iterator = PressureChange *;
150
151 iterator nonconst_begin() { return &PressureChanges[0]; }
152 iterator nonconst_end() { return &PressureChanges[MaxPSets]; }
153
154public:
156
157 const_iterator begin() const { return &PressureChanges[0]; }
158 const_iterator end() const { return &PressureChanges[MaxPSets]; }
159
160 LLVM_ABI void addPressureChange(Register RegUnit, bool IsDec,
161 const MachineRegisterInfo *MRI);
162
163 LLVM_ABI void dump(const TargetRegisterInfo &TRI) const;
164};
165
166/// List of registers defined and used by a machine instruction.
168public:
169 /// List of virtual registers and register units read by the instruction.
171 /// List of virtual registers and register units defined by the
172 /// instruction which are not dead.
174 /// List of virtual registers and register units defined by the
175 /// instruction but dead.
177
178 /// Analyze the given instruction \p MI and fill in the Uses, Defs and
179 /// DeadDefs list based on the MachineOperand flags.
181 const MachineRegisterInfo &MRI, bool TrackLaneMasks,
182 bool IgnoreDead);
183
184 /// Use liveness information to find dead defs not marked with a dead flag
185 /// and move them to the DeadDefs vector.
187 const LiveIntervals &LIS);
188
189 /// Use liveness information to find out which uses/defs are partially
190 /// undefined/dead and adjust the VRegMaskOrUnits accordingly.
191 /// If \p AddFlagsMI is given then missing read-undef and dead flags will be
192 /// added to the instruction.
195 SlotIndex Pos,
196 MachineInstr *AddFlagsMI = nullptr);
197};
198
199/// Array of PressureDiffs.
201 PressureDiff *PDiffArray = nullptr;
202 unsigned Size = 0;
203 unsigned Max = 0;
204
205public:
206 PressureDiffs() = default;
207 PressureDiffs &operator=(const PressureDiffs &other) = delete;
208 PressureDiffs(const PressureDiffs &other) = delete;
209 ~PressureDiffs() { free(PDiffArray); }
210
211 void clear() { Size = 0; }
212
213 LLVM_ABI void init(unsigned N);
214
216 assert(Idx < Size && "PressureDiff index out of bounds");
217 return PDiffArray[Idx];
218 }
219 const PressureDiff &operator[](unsigned Idx) const {
220 return const_cast<PressureDiffs*>(this)->operator[](Idx);
221 }
222
223 /// Record pressure difference induced by the given operand list to
224 /// node with index \p Idx.
225 LLVM_ABI void addInstruction(unsigned Idx, const RegisterOperands &RegOpers,
226 const MachineRegisterInfo &MRI);
227};
228
229/// Store the effects of a change in pressure on things that MI scheduler cares
230/// about.
231///
232/// Excess records the value of the largest difference in register units beyond
233/// the target's pressure limits across the affected pressure sets, where
234/// largest is defined as the absolute value of the difference. Negative
235/// ExcessUnits indicates a reduction in pressure that had already exceeded the
236/// target's limits.
237///
238/// CriticalMax records the largest increase in the tracker's max pressure that
239/// exceeds the critical limit for some pressure set determined by the client.
240///
241/// CurrentMax records the largest increase in the tracker's max pressure that
242/// exceeds the current limit for some pressure set determined by the client.
247
248 RegPressureDelta() = default;
249
250 bool operator==(const RegPressureDelta &RHS) const {
251 return Excess == RHS.Excess && CriticalMax == RHS.CriticalMax
252 && CurrentMax == RHS.CurrentMax;
253 }
254 bool operator!=(const RegPressureDelta &RHS) const {
255 return !operator==(RHS);
256 }
257 LLVM_ABI void dump() const;
258};
259
260/// A set of live virtual registers and physical register units.
261///
262/// This is a wrapper around a SparseSet which deals with mapping register unit
263/// and virtual register indexes to an index usable by the sparse set.
265private:
266 struct IndexMaskPair {
267 unsigned Index;
268 LaneBitmask LaneMask;
269
270 IndexMaskPair(unsigned Index, LaneBitmask LaneMask)
271 : Index(Index), LaneMask(LaneMask) {}
272
273 unsigned getSparseSetIndex() const {
274 return Index;
275 }
276 };
277
279 RegSet Regs;
280 unsigned NumRegUnits = 0u;
281
282 unsigned getSparseIndexFromReg(Register Reg) const {
283 if (Reg.isVirtual())
284 return Reg.virtRegIndex() + NumRegUnits;
285 assert(Reg < NumRegUnits);
286 return Reg.id();
287 }
288
289 Register getRegFromSparseIndex(unsigned SparseIndex) const {
290 if (SparseIndex >= NumRegUnits)
291 return Register::index2VirtReg(SparseIndex - NumRegUnits);
292 return Register(SparseIndex);
293 }
294
295public:
296 LLVM_ABI void clear();
298
300 unsigned SparseIndex = getSparseIndexFromReg(Reg);
301 RegSet::const_iterator I = Regs.find(SparseIndex);
302 if (I == Regs.end())
303 return LaneBitmask::getNone();
304 return I->LaneMask;
305 }
306
307 /// Mark the \p Pair.LaneMask lanes of \p Pair.Reg as live.
308 /// Returns the previously live lanes of \p Pair.Reg.
310 unsigned SparseIndex = getSparseIndexFromReg(Pair.RegUnit);
311 auto InsertRes = Regs.insert(IndexMaskPair(SparseIndex, Pair.LaneMask));
312 if (!InsertRes.second) {
313 LaneBitmask PrevMask = InsertRes.first->LaneMask;
314 InsertRes.first->LaneMask |= Pair.LaneMask;
315 return PrevMask;
316 }
317 return LaneBitmask::getNone();
318 }
319
320 /// Clears the \p Pair.LaneMask lanes of \p Pair.Reg (mark them as dead).
321 /// Returns the previously live lanes of \p Pair.Reg.
323 unsigned SparseIndex = getSparseIndexFromReg(Pair.RegUnit);
324 RegSet::iterator I = Regs.find(SparseIndex);
325 if (I == Regs.end())
326 return LaneBitmask::getNone();
327 LaneBitmask PrevMask = I->LaneMask;
328 I->LaneMask &= ~Pair.LaneMask;
329 return PrevMask;
330 }
331
332 size_t size() const {
333 return Regs.size();
334 }
335
337 for (const IndexMaskPair &P : Regs) {
338 Register Reg = getRegFromSparseIndex(P.Index);
339 if (P.LaneMask.any())
340 To.emplace_back(Reg, P.LaneMask);
341 }
342 }
343};
344
345/// Track the current register pressure at some position in the instruction
346/// stream, and remember the high water mark within the region traversed. This
347/// does not automatically consider live-through ranges. The client may
348/// independently adjust for global liveness.
349///
350/// Each RegPressureTracker only works within a MachineBasicBlock. Pressure can
351/// be tracked across a larger region by storing a RegisterPressure result at
352/// each block boundary and explicitly adjusting pressure to account for block
353/// live-in and live-out register sets.
354///
355/// RegPressureTracker holds a reference to a RegisterPressure result that it
356/// computes incrementally. During downward tracking, P.BottomIdx or P.BottomPos
357/// is invalid until it reaches the end of the block or closeRegion() is
358/// explicitly called. Similarly, P.TopIdx is invalid during upward
359/// tracking. Changing direction has the side effect of closing region, and
360/// traversing past TopIdx or BottomIdx reopens it.
362 const MachineFunction *MF = nullptr;
363 const TargetRegisterInfo *TRI = nullptr;
364 const RegisterClassInfo *RCI = nullptr;
365 const MachineRegisterInfo *MRI = nullptr;
366 const LiveIntervals *LIS = nullptr;
367
368 /// We currently only allow pressure tracking within a block.
369 const MachineBasicBlock *MBB = nullptr;
370
371 /// Track the max pressure within the region traversed so far.
373
374 /// Run in two modes dependending on whether constructed with IntervalPressure
375 /// or RegisterPressure. If requireIntervals is false, LIS are ignored.
376 bool RequireIntervals;
377
378 /// True if UntiedDefs will be populated.
379 bool TrackUntiedDefs = false;
380
381 /// True if lanemasks should be tracked.
382 bool TrackLaneMasks = false;
383
384 /// Register pressure corresponds to liveness before this instruction
385 /// iterator. It may point to the end of the block or a DebugValue rather than
386 /// an instruction.
388
389 /// Pressure map indexed by pressure set ID, not class ID.
390 std::vector<unsigned> CurrSetPressure;
391
392 /// Set of live registers.
393 LiveRegSet LiveRegs;
394
395 /// Set of vreg defs that start a live range.
397 /// Live-through pressure.
398 std::vector<unsigned> LiveThruPressure;
399
400public:
401 RegPressureTracker(IntervalPressure &rp) : P(rp), RequireIntervals(true) {}
402 RegPressureTracker(RegionPressure &rp) : P(rp), RequireIntervals(false) {}
403
404 LLVM_ABI void reset();
405
406 LLVM_ABI void init(const MachineFunction *mf, const RegisterClassInfo *rci,
407 const LiveIntervals *lis, const MachineBasicBlock *mbb,
408 MachineBasicBlock::const_iterator pos, bool TrackLaneMasks,
409 bool TrackUntiedDefs);
410
411 /// Force liveness of virtual registers or physical register
412 /// units. Particularly useful to initialize the livein/out state of the
413 /// tracker before the first call to advance/recede.
415
416 /// Get the MI position corresponding to this register pressure.
417 MachineBasicBlock::const_iterator getPos() const { return CurrPos; }
418
419 // Reset the MI position corresponding to the register pressure. This allows
420 // schedulers to move instructions above the RegPressureTracker's
421 // CurrPos. Since the pressure is computed before CurrPos, the iterator
422 // position changes while pressure does not.
423 void setPos(MachineBasicBlock::const_iterator Pos) { CurrPos = Pos; }
424
425 /// Recede across the previous instruction.
426 LLVM_ABI void recede(SmallVectorImpl<VRegMaskOrUnit> *LiveUses = nullptr);
427
428 /// Recede across the previous instruction.
429 /// This "low-level" variant assumes that recedeSkipDebugValues() was
430 /// called previously and takes precomputed RegisterOperands for the
431 /// instruction.
432 LLVM_ABI void recede(const RegisterOperands &RegOpers,
433 SmallVectorImpl<VRegMaskOrUnit> *LiveUses = nullptr);
434
435 /// Recede until we find an instruction which is not a DebugValue.
437
438 /// Advance across the current instruction.
439 LLVM_ABI void advance();
440
441 /// Advance across the current instruction.
442 /// This is a "low-level" variant of advance() which takes precomputed
443 /// RegisterOperands of the instruction.
444 LLVM_ABI void advance(const RegisterOperands &RegOpers);
445
446 /// Finalize the region boundaries and recored live ins and live outs.
447 LLVM_ABI void closeRegion();
448
449 /// Initialize the LiveThru pressure set based on the untied defs found in
450 /// RPTracker.
451 LLVM_ABI void initLiveThru(const RegPressureTracker &RPTracker);
452
453 /// Copy an existing live thru pressure result.
455 LiveThruPressure.assign(PressureSet.begin(), PressureSet.end());
456 }
457
458 ArrayRef<unsigned> getLiveThru() const { return LiveThruPressure; }
459
460 /// Get the resulting register pressure over the traversed region.
461 /// This result is complete if closeRegion() was explicitly invoked.
463 const RegisterPressure &getPressure() const { return P; }
464
465 /// Get the register set pressure at the current position, which may be less
466 /// than the pressure across the traversed region.
467 const std::vector<unsigned> &getRegSetPressureAtPos() const {
468 return CurrSetPressure;
469 }
470
471 LLVM_ABI bool isTopClosed() const;
472 LLVM_ABI bool isBottomClosed() const;
473
474 LLVM_ABI void closeTop();
475 LLVM_ABI void closeBottom();
476
477 /// Consider the pressure increase caused by traversing this instruction
478 /// bottom-up. Find the pressure set with the most change beyond its pressure
479 /// limit based on the tracker's current pressure, and record the number of
480 /// excess register units of that pressure set introduced by this instruction.
481 LLVM_ABI void
483 RegPressureDelta &Delta,
484 ArrayRef<PressureChange> CriticalPSets,
485 ArrayRef<unsigned> MaxPressureLimit);
486
487 LLVM_ABI void
489 /*const*/ PressureDiff &PDiff, RegPressureDelta &Delta,
490 ArrayRef<PressureChange> CriticalPSets,
491 ArrayRef<unsigned> MaxPressureLimit) const;
492
493 /// Consider the pressure increase caused by traversing this instruction
494 /// top-down. Find the pressure set with the most change beyond its pressure
495 /// limit based on the tracker's current pressure, and record the number of
496 /// excess register units of that pressure set introduced by this instruction.
497 LLVM_ABI void
499 ArrayRef<PressureChange> CriticalPSets,
500 ArrayRef<unsigned> MaxPressureLimit);
501
502 /// Find the pressure set with the most change beyond its pressure limit after
503 /// traversing this instruction either upward or downward depending on the
504 /// closed end of the current region.
506 RegPressureDelta &Delta,
507 ArrayRef<PressureChange> CriticalPSets,
508 ArrayRef<unsigned> MaxPressureLimit) {
509 if (isTopClosed())
510 return getMaxDownwardPressureDelta(MI, Delta, CriticalPSets,
511 MaxPressureLimit);
512
513 assert(isBottomClosed() && "Uninitialized pressure tracker");
514 return getMaxUpwardPressureDelta(MI, nullptr, Delta, CriticalPSets,
515 MaxPressureLimit);
516 }
517
518 /// Get the pressure of each PSet after traversing this instruction bottom-up.
520 std::vector<unsigned> &PressureResult,
521 std::vector<unsigned> &MaxPressureResult);
522
523 /// Get the pressure of each PSet after traversing this instruction top-down.
525 std::vector<unsigned> &PressureResult,
526 std::vector<unsigned> &MaxPressureResult);
527
529 std::vector<unsigned> &PressureResult,
530 std::vector<unsigned> &MaxPressureResult) {
531 if (isTopClosed())
532 return getUpwardPressure(MI, PressureResult, MaxPressureResult);
533
534 assert(isBottomClosed() && "Uninitialized pressure tracker");
535 return getDownwardPressure(MI, PressureResult, MaxPressureResult);
536 }
537
538 bool hasUntiedDef(Register VirtReg) const {
539 return UntiedDefs.count(VirtReg);
540 }
541
542 LLVM_ABI void dump() const;
543
544 LLVM_ABI void increaseRegPressure(Register RegUnit, LaneBitmask PreviousMask,
545 LaneBitmask NewMask);
546 LLVM_ABI void decreaseRegPressure(Register RegUnit, LaneBitmask PreviousMask,
547 LaneBitmask NewMask);
548
549protected:
550 /// Add Reg to the live out set and increase max pressure.
552 /// Add Reg to the live in set and increase max pressure.
554
555 /// Get the SlotIndex for the first nondebug instruction including or
556 /// after the current position.
558
560
563
564 LLVM_ABI void
567
571};
572
573LLVM_ABI void dumpRegSetPressure(ArrayRef<unsigned> SetPressure,
574 const TargetRegisterInfo *TRI);
575
576} // end namespace llvm
577
578#endif // LLVM_CODEGEN_REGISTERPRESSURE_H
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
#define LLVM_ABI
Definition: Compiler.h:213
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
IRTranslator LLVM IR MI
A common definition of LaneBitmask for use in TableGen and CodeGen.
#define I(x, y, z)
Definition: MD5.cpp:58
Register Reg
Register const TargetRegisterInfo * TRI
#define P(N)
This file defines the SmallVector class.
This file defines the SparseSet class derived from the version described in Briggs,...
Value * RHS
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition: ArrayRef.h:41
iterator end() const
Definition: ArrayRef.h:136
iterator begin() const
Definition: ArrayRef.h:135
A set of live virtual registers and physical register units.
LaneBitmask erase(VRegMaskOrUnit Pair)
Clears the Pair.LaneMask lanes of Pair.Reg (mark them as dead).
LLVM_ABI void clear()
LaneBitmask contains(Register Reg) const
LLVM_ABI void init(const MachineRegisterInfo &MRI)
LaneBitmask insert(VRegMaskOrUnit Pair)
Mark the Pair.LaneMask lanes of Pair.Reg as live.
size_t size() const
void appendTo(SmallVectorImpl< VRegMaskOrUnit > &To) const
Representation of each machine instruction.
Definition: MachineInstr.h:72
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
Capture a change in pressure for a single pressure set.
unsigned getPSetOrMax() const
LLVM_ABI void dump() const
void setUnitInc(int Inc)
bool operator==(const PressureChange &RHS) const
PressureChange()=default
PressureChange(unsigned id)
unsigned getPSet() const
List of PressureChanges in order of increasing, unique PSetID.
LLVM_ABI void dump(const TargetRegisterInfo &TRI) const
LLVM_ABI void addPressureChange(Register RegUnit, bool IsDec, const MachineRegisterInfo *MRI)
Add a change in pressure to the pressure diff of a given instruction.
const_iterator end() const
const_iterator begin() const
Array of PressureDiffs.
const PressureDiff & operator[](unsigned Idx) const
PressureDiffs & operator=(const PressureDiffs &other)=delete
PressureDiff & operator[](unsigned Idx)
PressureDiffs(const PressureDiffs &other)=delete
PressureDiffs()=default
LLVM_ABI void addInstruction(unsigned Idx, const RegisterOperands &RegOpers, const MachineRegisterInfo &MRI)
Record pressure difference induced by the given operand list to node with index Idx.
LLVM_ABI void init(unsigned N)
Initialize an array of N PressureDiffs.
Track the current register pressure at some position in the instruction stream, and remember the high...
LLVM_ABI void closeRegion()
Finalize the region boundaries and recored live ins and live outs.
LLVM_ABI void discoverLiveIn(VRegMaskOrUnit Pair)
Add Reg to the live in set and increase max pressure.
void setPos(MachineBasicBlock::const_iterator Pos)
ArrayRef< unsigned > getLiveThru() const
LLVM_ABI void closeBottom()
Set the boundary for the bottom of the region and summarize live outs.
LLVM_ABI void recede(SmallVectorImpl< VRegMaskOrUnit > *LiveUses=nullptr)
Recede across the previous instruction.
void getPressureAfterInst(const MachineInstr *MI, std::vector< unsigned > &PressureResult, std::vector< unsigned > &MaxPressureResult)
void getMaxPressureDelta(const MachineInstr *MI, RegPressureDelta &Delta, ArrayRef< PressureChange > CriticalPSets, ArrayRef< unsigned > MaxPressureLimit)
Find the pressure set with the most change beyond its pressure limit after traversing this instructio...
RegisterPressure & getPressure()
Get the resulting register pressure over the traversed region.
LLVM_ABI void bumpDownwardPressure(const MachineInstr *MI)
Record the downward impact of a single instruction on current register pressure.
LLVM_ABI void addLiveRegs(ArrayRef< VRegMaskOrUnit > Regs)
Force liveness of virtual registers or physical register units.
LLVM_ABI void recedeSkipDebugValues()
Recede until we find an instruction which is not a DebugValue.
LLVM_ABI void getMaxUpwardPressureDelta(const MachineInstr *MI, PressureDiff *PDiff, RegPressureDelta &Delta, ArrayRef< PressureChange > CriticalPSets, ArrayRef< unsigned > MaxPressureLimit)
Consider the pressure increase caused by traversing this instruction bottom-up.
LLVM_ABI void initLiveThru(const RegPressureTracker &RPTracker)
Initialize the LiveThru pressure set based on the untied defs found in RPTracker.
LLVM_ABI void bumpDeadDefs(ArrayRef< VRegMaskOrUnit > DeadDefs)
void initLiveThru(ArrayRef< unsigned > PressureSet)
Copy an existing live thru pressure result.
RegPressureTracker(RegionPressure &rp)
RegPressureTracker(IntervalPressure &rp)
LLVM_ABI void dump() const
LLVM_ABI void init(const MachineFunction *mf, const RegisterClassInfo *rci, const LiveIntervals *lis, const MachineBasicBlock *mbb, MachineBasicBlock::const_iterator pos, bool TrackLaneMasks, bool TrackUntiedDefs)
Setup the RegPressureTracker.
LLVM_ABI void discoverLiveInOrOut(VRegMaskOrUnit Pair, SmallVectorImpl< VRegMaskOrUnit > &LiveInOrOut)
LLVM_ABI bool isBottomClosed() const
Does this pressure result have a valid bottom position and live outs.
bool hasUntiedDef(Register VirtReg) const
MachineBasicBlock::const_iterator getPos() const
Get the MI position corresponding to this register pressure.
LLVM_ABI void closeTop()
Set the boundary for the top of the region and summarize live ins.
LLVM_ABI LaneBitmask getLiveLanesAt(Register RegUnit, SlotIndex Pos) const
LLVM_ABI void getMaxDownwardPressureDelta(const MachineInstr *MI, RegPressureDelta &Delta, ArrayRef< PressureChange > CriticalPSets, ArrayRef< unsigned > MaxPressureLimit)
Consider the pressure increase caused by traversing this instruction top-down.
const RegisterPressure & getPressure() const
LLVM_ABI void advance()
Advance across the current instruction.
LLVM_ABI bool isTopClosed() const
Does this pressure result have a valid top position and live ins.
LLVM_ABI void bumpUpwardPressure(const MachineInstr *MI)
Record the upward impact of a single instruction on current register pressure.
LLVM_ABI void getDownwardPressure(const MachineInstr *MI, std::vector< unsigned > &PressureResult, std::vector< unsigned > &MaxPressureResult)
Get the pressure of each PSet after traversing this instruction top-down.
LLVM_ABI SlotIndex getCurrSlot() const
Get the SlotIndex for the first nondebug instruction including or after the current position.
LLVM_ABI LaneBitmask getLastUsedLanes(Register RegUnit, SlotIndex Pos) const
const std::vector< unsigned > & getRegSetPressureAtPos() const
Get the register set pressure at the current position, which may be less than the pressure across the...
LLVM_ABI void getUpwardPressure(const MachineInstr *MI, std::vector< unsigned > &PressureResult, std::vector< unsigned > &MaxPressureResult)
Get the pressure of each PSet after traversing this instruction bottom-up.
LLVM_ABI LaneBitmask getLiveThroughAt(Register RegUnit, SlotIndex Pos) const
LLVM_ABI void increaseRegPressure(Register RegUnit, LaneBitmask PreviousMask, LaneBitmask NewMask)
LLVM_ABI void discoverLiveOut(VRegMaskOrUnit Pair)
Add Reg to the live out set and increase max pressure.
LLVM_ABI void decreaseRegPressure(Register RegUnit, LaneBitmask PreviousMask, LaneBitmask NewMask)
LLVM_ABI void getUpwardPressureDelta(const MachineInstr *MI, PressureDiff &PDiff, RegPressureDelta &Delta, ArrayRef< PressureChange > CriticalPSets, ArrayRef< unsigned > MaxPressureLimit) const
This is the fast version of querying register pressure that does not directly depend on current liven...
List of registers defined and used by a machine instruction.
SmallVector< VRegMaskOrUnit, 8 > Defs
List of virtual registers and register units defined by the instruction which are not dead.
LLVM_ABI void collect(const MachineInstr &MI, const TargetRegisterInfo &TRI, const MachineRegisterInfo &MRI, bool TrackLaneMasks, bool IgnoreDead)
Analyze the given instruction MI and fill in the Uses, Defs and DeadDefs list based on the MachineOpe...
SmallVector< VRegMaskOrUnit, 8 > DeadDefs
List of virtual registers and register units defined by the instruction but dead.
LLVM_ABI void adjustLaneLiveness(const LiveIntervals &LIS, const MachineRegisterInfo &MRI, SlotIndex Pos, MachineInstr *AddFlagsMI=nullptr)
Use liveness information to find out which uses/defs are partially undefined/dead and adjust the VReg...
LLVM_ABI void detectDeadDefs(const MachineInstr &MI, const LiveIntervals &LIS)
Use liveness information to find dead defs not marked with a dead flag and move them to the DeadDefs ...
SmallVector< VRegMaskOrUnit, 8 > Uses
List of virtual registers and register units read by the instruction.
Wrapper class representing virtual and physical registers.
Definition: Register.h:19
static Register index2VirtReg(unsigned Index)
Convert a 0-based index to a virtual register number.
Definition: Register.h:67
SlotIndex - An opaque wrapper around machine indexes.
Definition: SlotIndexes.h:66
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
Definition: SmallVector.h:574
reference emplace_back(ArgTypes &&... Args)
Definition: SmallVector.h:938
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Definition: SmallVector.h:1197
size_type size() const
size - Returns the number of elements in the set.
Definition: SparseSet.h:194
typename DenseT::iterator iterator
Definition: SparseSet.h:175
size_type count(const KeyT &Key) const
count - Returns 1 if this set contains an element identified by Key, 0 otherwise.
Definition: SparseSet.h:245
std::pair< iterator, bool > insert(const ValueT &Val)
insert - Attempts to insert a new element.
Definition: SparseSet.h:257
const_iterator end() const
Definition: SparseSet.h:179
typename DenseT::const_iterator const_iterator
Definition: SparseSet.h:176
iterator find(const KeyT &Key)
find - Find an element by its key.
Definition: SparseSet.h:229
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
LLVM_ABI void dumpRegSetPressure(ArrayRef< unsigned > SetPressure, const TargetRegisterInfo *TRI)
#define N
RegisterPressure computed within a region of instructions delimited by TopIdx and BottomIdx.
LLVM_ABI void reset()
Clear the result so it can be used for another round of pressure tracking.
LLVM_ABI void openBottom(SlotIndex PrevBottom)
If the current bottom is not greater than the previous index, open it.
SlotIndex TopIdx
Record the boundary of the region being tracked.
LLVM_ABI void openTop(SlotIndex NextTop)
If the current top is not less than or equal to the next index, open it.
static constexpr LaneBitmask getNone()
Definition: LaneBitmask.h:81
Store the effects of a change in pressure on things that MI scheduler cares about.
PressureChange CriticalMax
bool operator==(const RegPressureDelta &RHS) const
LLVM_ABI void dump() const
bool operator!=(const RegPressureDelta &RHS) const
RegisterPressure computed within a region of instructions delimited by TopPos and BottomPos.
MachineBasicBlock::const_iterator TopPos
Record the boundary of the region being tracked.
MachineBasicBlock::const_iterator BottomPos
LLVM_ABI void openTop(MachineBasicBlock::const_iterator PrevTop)
If the current top is the previous instruction (before receding), open it.
LLVM_ABI void reset()
Clear the result so it can be used for another round of pressure tracking.
LLVM_ABI void openBottom(MachineBasicBlock::const_iterator PrevBottom)
If the current bottom is the previous instr (before advancing), open it.
Base class for register pressure results.
SmallVector< VRegMaskOrUnit, 8 > LiveOutRegs
SmallVector< VRegMaskOrUnit, 8 > LiveInRegs
List of live in virtual registers or physical register units.
LLVM_ABI void dump(const TargetRegisterInfo *TRI) const
std::vector< unsigned > MaxSetPressure
Map of max reg pressure indexed by pressure set ID, not class ID.
VRegMaskOrUnit(Register RegUnit, LaneBitmask LaneMask)
Register RegUnit
Virtual register or register unit.