78#include "llvm/IR/IntrinsicsAArch64.h"
79#include "llvm/IR/IntrinsicsAMDGPU.h"
80#include "llvm/IR/IntrinsicsWebAssembly.h"
110using namespace PatternMatch;
111using namespace SwitchCG;
113#define DEBUG_TYPE "isel"
121 cl::desc(
"Insert the experimental `assertalign` node."),
126 cl::desc(
"Generate low-precision inline sequences "
127 "for some float libcalls"),
133 cl::desc(
"Set the case probability threshold for peeling the case from a "
134 "switch statement. A value greater than 100 will void this "
154 const SDValue *Parts,
unsigned NumParts,
157 std::optional<CallingConv::ID> CC);
166 unsigned NumParts,
MVT PartVT,
EVT ValueVT,
const Value *V,
168 std::optional<CallingConv::ID> CC = std::nullopt,
169 std::optional<ISD::NodeType> AssertOp = std::nullopt) {
173 PartVT, ValueVT, CC))
180 assert(NumParts > 0 &&
"No parts to assemble!");
191 unsigned RoundBits = PartBits * RoundParts;
192 EVT RoundVT = RoundBits == ValueBits ?
198 if (RoundParts > 2) {
202 PartVT, HalfVT, V, InChain);
213 if (RoundParts < NumParts) {
215 unsigned OddParts = NumParts - RoundParts;
218 OddVT, V, InChain, CC);
235 assert(ValueVT ==
EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
246 !PartVT.
isVector() &&
"Unexpected split");
258 if (PartEVT == ValueVT)
262 ValueVT.
bitsLT(PartEVT)) {
275 if (ValueVT.
bitsLT(PartEVT)) {
280 Val = DAG.
getNode(*AssertOp,
DL, PartEVT, Val,
295 llvm::Attribute::StrictFP)) {
297 DAG.
getVTList(ValueVT, MVT::Other), InChain, Val,
309 if (PartEVT == MVT::x86mmx && ValueVT.
isInteger() &&
310 ValueVT.
bitsLT(PartEVT)) {
319 const Twine &ErrMsg) {
320 const Instruction *
I = dyn_cast_or_null<Instruction>(V);
324 if (
const CallInst *CI = dyn_cast<CallInst>(
I))
325 if (CI->isInlineAsm()) {
327 *CI, ErrMsg +
", possible invalid constraint for vector type"));
339 const SDValue *Parts,
unsigned NumParts,
342 std::optional<CallingConv::ID> CallConv) {
344 assert(NumParts > 0 &&
"No parts to assemble!");
345 const bool IsABIRegCopy = CallConv.has_value();
354 unsigned NumIntermediates;
359 *DAG.
getContext(), *CallConv, ValueVT, IntermediateVT,
360 NumIntermediates, RegisterVT);
364 NumIntermediates, RegisterVT);
367 assert(NumRegs == NumParts &&
"Part count doesn't match vector breakdown!");
369 assert(RegisterVT == PartVT &&
"Part type doesn't match vector breakdown!");
372 "Part type sizes don't match!");
376 if (NumIntermediates == NumParts) {
379 for (
unsigned i = 0; i != NumParts; ++i)
381 V, InChain, CallConv);
382 }
else if (NumParts > 0) {
385 assert(NumParts % NumIntermediates == 0 &&
386 "Must expand into a divisible number of parts!");
387 unsigned Factor = NumParts / NumIntermediates;
388 for (
unsigned i = 0; i != NumIntermediates; ++i)
390 IntermediateVT, V, InChain, CallConv);
405 DL, BuiltVectorTy, Ops);
411 if (PartEVT == ValueVT)
427 "Cannot narrow, it would be a lossy transformation");
433 if (PartEVT == ValueVT)
458 }
else if (ValueVT.
bitsLT(PartEVT)) {
467 *DAG.
getContext(), V,
"non-trivial scalar-to-vector conversion");
498 std::optional<CallingConv::ID> CallConv);
505 unsigned NumParts,
MVT PartVT,
const Value *V,
506 std::optional<CallingConv::ID> CallConv = std::nullopt,
520 unsigned OrigNumParts = NumParts;
522 "Copying to an illegal type!");
528 EVT PartEVT = PartVT;
529 if (PartEVT == ValueVT) {
530 assert(NumParts == 1 &&
"No-op copy with multiple parts!");
539 assert(NumParts == 1 &&
"Do not know what to promote to!");
550 "Unknown mismatch!");
552 Val = DAG.
getNode(ExtendKind,
DL, ValueVT, Val);
553 if (PartVT == MVT::x86mmx)
558 assert(NumParts == 1 && PartEVT != ValueVT);
564 "Unknown mismatch!");
567 if (PartVT == MVT::x86mmx)
574 "Failed to tile the value with PartVT!");
577 if (PartEVT != ValueVT) {
579 "scalar-to-vector conversion failed");
588 if (NumParts & (NumParts - 1)) {
591 "Do not know what to expand to!");
593 unsigned RoundBits = RoundParts * PartBits;
594 unsigned OddParts = NumParts - RoundParts;
603 std::reverse(Parts + RoundParts, Parts + NumParts);
605 NumParts = RoundParts;
617 for (
unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
618 for (
unsigned i = 0; i < NumParts; i += StepSize) {
619 unsigned ThisBits = StepSize * PartBits / 2;
622 SDValue &Part1 = Parts[i+StepSize/2];
629 if (ThisBits == PartBits && ThisVT != PartVT) {
637 std::reverse(Parts, Parts + OrigNumParts);
654 if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) ||
659 if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) {
661 "Cannot widen to illegal type");
664 }
else if (PartEVT != ValueEVT) {
679 Ops.
append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef);
690 std::optional<CallingConv::ID> CallConv) {
694 const bool IsABIRegCopy = CallConv.has_value();
697 EVT PartEVT = PartVT;
698 if (PartEVT == ValueVT) {
717 TargetLowering::TypeWidenVector) {
744 "lossy conversion of vector to scalar type");
759 unsigned NumIntermediates;
763 *DAG.
getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates,
768 NumIntermediates, RegisterVT);
771 assert(NumRegs == NumParts &&
"Part count doesn't match vector breakdown!");
773 assert(RegisterVT == PartVT &&
"Part type doesn't match vector breakdown!");
776 "Mixing scalable and fixed vectors when copying in parts");
778 std::optional<ElementCount> DestEltCnt;
788 if (ValueVT == BuiltVectorTy) {
812 for (
unsigned i = 0; i != NumIntermediates; ++i) {
827 if (NumParts == NumIntermediates) {
830 for (
unsigned i = 0; i != NumParts; ++i)
832 }
else if (NumParts > 0) {
835 assert(NumIntermediates != 0 &&
"division by zero");
836 assert(NumParts % NumIntermediates == 0 &&
837 "Must expand into a divisible number of parts!");
838 unsigned Factor = NumParts / NumIntermediates;
839 for (
unsigned i = 0; i != NumIntermediates; ++i)
847 if (
I.hasOperandBundlesOtherThan(AllowedBundles)) {
851 for (
unsigned i = 0, e =
I.getNumOperandBundles(); i != e; ++i) {
854 OS << LS << U.getTagName();
863 EVT valuevt, std::optional<CallingConv::ID> CC)
864 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
865 RegCount(1, regs.
size()), CallConv(CC) {}
869 std::optional<CallingConv::ID> CC) {
883 for (
unsigned i = 0; i != NumRegs; ++i)
884 Regs.push_back(Reg + i);
885 RegVTs.push_back(RegisterVT);
887 Reg = Reg.id() + NumRegs;
914 for (
unsigned i = 0; i != NumRegs; ++i) {
920 *Glue =
P.getValue(2);
923 Chain =
P.getValue(1);
951 EVT FromVT(MVT::Other);
955 }
else if (NumSignBits > 1) {
963 assert(FromVT != MVT::Other);
969 RegisterVT, ValueVT, V, Chain,
CallConv);
985 unsigned NumRegs =
Regs.size();
999 NumParts, RegisterVT, V,
CallConv, ExtendKind);
1005 for (
unsigned i = 0; i != NumRegs; ++i) {
1017 if (NumRegs == 1 || Glue)
1028 Chain = Chains[NumRegs-1];
1034 unsigned MatchingIdx,
const SDLoc &dl,
1036 std::vector<SDValue> &Ops)
const {
1041 Flag.setMatchingOp(MatchingIdx);
1042 else if (!
Regs.empty() &&
Regs.front().isVirtual()) {
1050 Flag.setRegClass(RC->
getID());
1061 "No 1:1 mapping from clobbers to regs?");
1064 for (
unsigned I = 0, E =
ValueVTs.size();
I != E; ++
I) {
1069 "If we clobbered the stack pointer, MFI should know about it.");
1078 for (
unsigned i = 0; i != NumRegs; ++i) {
1079 assert(Reg <
Regs.size() &&
"Mismatch in # registers expected");
1081 Ops.push_back(DAG.
getRegister(TheReg, RegisterVT));
1091 unsigned RegCount = std::get<0>(CountAndVT);
1092 MVT RegisterVT = std::get<1>(CountAndVT);
1116 UnusedArgNodeMap.clear();
1118 PendingExports.clear();
1119 PendingConstrainedFP.clear();
1120 PendingConstrainedFPStrict.clear();
1128 DanglingDebugInfoMap.clear();
1135 if (Pending.
empty())
1141 unsigned i = 0, e = Pending.
size();
1142 for (; i != e; ++i) {
1144 if (Pending[i].
getNode()->getOperand(0) == Root)
1152 if (Pending.
size() == 1)
1171 PendingConstrainedFP.size() +
1172 PendingConstrainedFPStrict.size());
1174 PendingConstrainedFP.end());
1175 PendingLoads.append(PendingConstrainedFPStrict.begin(),
1176 PendingConstrainedFPStrict.end());
1177 PendingConstrainedFP.clear();
1178 PendingConstrainedFPStrict.clear();
1185 PendingExports.append(PendingConstrainedFPStrict.begin(),
1186 PendingConstrainedFPStrict.end());
1187 PendingConstrainedFPStrict.clear();
1188 return updateRoot(PendingExports);
1195 assert(Variable &&
"Missing variable");
1202 <<
"dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n");
1209 if (!
N.getNode() && isa<Argument>(
Address))
1217 auto *FINode = dyn_cast<FrameIndexSDNode>(
N.getNode());
1218 if (IsParameter && FINode) {
1221 true,
DL, SDNodeOrder);
1222 }
else if (isa<Argument>(
Address)) {
1226 FuncArgumentDbgValueKind::Declare,
N);
1230 true,
DL, SDNodeOrder);
1237 FuncArgumentDbgValueKind::Declare,
N)) {
1239 <<
" (could not emit func-arg dbg_value)\n");
1250 for (
auto It = FnVarLocs->locs_begin(&
I),
End = FnVarLocs->locs_end(&
I);
1252 auto *Var = FnVarLocs->getDILocalVariable(It->VariableID);
1254 if (It->Values.isKillLocation(It->Expr)) {
1260 It->Values.hasArgList())) {
1263 FnVarLocs->getDILocalVariable(It->VariableID),
1264 It->Expr, Vals.
size() > 1, It->DL, SDNodeOrder);
1280 for (
DbgRecord &DR :
I.getDbgRecordRange()) {
1282 assert(DLR->getLabel() &&
"Missing label");
1284 DAG.
getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder);
1289 if (SkipDbgVariableRecords)
1299 LLVM_DEBUG(
dbgs() <<
"SelectionDAG visiting dbg_declare: " << DVR
1308 if (Values.
empty()) {
1317 [](
Value *V) {
return !V || isa<UndefValue>(V); })) {
1325 SDNodeOrder, IsVariadic)) {
1336 if (
I.isTerminator()) {
1337 HandlePHINodesInSuccessorBlocks(
I.getParent());
1344 bool NodeInserted =
false;
1345 std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener;
1346 MDNode *PCSectionsMD =
I.getMetadata(LLVMContext::MD_pcsections);
1347 MDNode *MMRA =
I.getMetadata(LLVMContext::MD_mmra);
1348 if (PCSectionsMD || MMRA) {
1349 InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>(
1350 DAG, [&](
SDNode *) { NodeInserted =
true; });
1356 !isa<GCStatepointInst>(
I))
1360 if (PCSectionsMD || MMRA) {
1361 auto It = NodeMap.find(&
I);
1362 if (It != NodeMap.end()) {
1367 }
else if (NodeInserted) {
1370 errs() <<
"warning: loosing !pcsections and/or !mmra metadata ["
1371 <<
I.getModule()->getName() <<
"]\n";
1380void SelectionDAGBuilder::visitPHI(
const PHINode &) {
1390#define HANDLE_INST(NUM, OPCODE, CLASS) \
1391 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1392#include "llvm/IR/Instruction.def"
1404 for (
const Value *V : Values) {
1429 DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr,
DL, Order);
1434 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1435 DIVariable *DanglingVariable = DDI.getVariable();
1437 if (DanglingVariable == Variable && Expr->
fragmentsOverlap(DanglingExpr)) {
1439 << printDDI(
nullptr, DDI) <<
"\n");
1445 for (
auto &DDIMI : DanglingDebugInfoMap) {
1446 DanglingDebugInfoVector &DDIV = DDIMI.second;
1450 for (
auto &DDI : DDIV)
1451 if (isMatchingDbgValue(DDI))
1454 erase_if(DDIV, isMatchingDbgValue);
1462 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1463 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1466 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1467 for (
auto &DDI : DDIV) {
1470 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1474 "Expected inlined-at fields to agree");
1483 if (!EmitFuncArgumentDbgValue(V, Variable, Expr,
DL,
1484 FuncArgumentDbgValueKind::Value, Val)) {
1486 << printDDI(V, DDI) <<
"\n");
1493 <<
"changing SDNodeOrder from " << DbgSDNodeOrder <<
" to "
1494 << ValSDNodeOrder <<
"\n");
1495 SDV = getDbgValue(Val, Variable, Expr,
DL,
1496 std::max(DbgSDNodeOrder, ValSDNodeOrder));
1501 <<
" in EmitFuncArgumentDbgValue\n");
1503 LLVM_DEBUG(
dbgs() <<
"Dropping debug info for " << printDDI(V, DDI)
1515 DanglingDebugInfo &DDI) {
1520 const Value *OrigV = V;
1524 unsigned SDOrder = DDI.getSDNodeOrder();
1528 bool StackValue =
true;
1537 while (isa<Instruction>(V)) {
1538 const Instruction &VAsInst = *cast<const Instruction>(V);
1553 if (!AdditionalValues.
empty())
1563 dbgs() <<
"Salvaged debug location info for:\n " << *Var <<
"\n"
1564 << *OrigV <<
"\nBy stripping back to:\n " << *V <<
"\n");
1572 assert(OrigV &&
"V shouldn't be null");
1577 << printDDI(OrigV, DDI) <<
"\n");
1594 unsigned Order,
bool IsVariadic) {
1599 if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc))
1604 for (
const Value *V : Values) {
1606 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1607 isa<ConstantPointerNull>(V)) {
1613 if (
auto *CE = dyn_cast<ConstantExpr>(V))
1614 if (CE->getOpcode() == Instruction::IntToPtr) {
1621 if (
const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1632 if (!
N.getNode() && isa<Argument>(V))
1633 N = UnusedArgNodeMap[V];
1638 EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc,
1639 FuncArgumentDbgValueKind::Value,
N))
1641 if (
auto *FISDN = dyn_cast<FrameIndexSDNode>(
N.getNode())) {
1666 bool IsParamOfFunc =
1680 V->getType(), std::nullopt);
1686 unsigned BitsToDescribe = 0;
1688 BitsToDescribe = *VarSize;
1690 BitsToDescribe = Fragment->SizeInBits;
1693 if (
Offset >= BitsToDescribe)
1696 unsigned RegisterSize = RegAndSize.second;
1697 unsigned FragmentSize = (
Offset + RegisterSize > BitsToDescribe)
1698 ? BitsToDescribe -
Offset
1701 Expr,
Offset, FragmentSize);
1705 Var, *FragmentExpr, RegAndSize.first,
false, DbgLoc, Order);
1723 false, DbgLoc, Order, IsVariadic);
1730 for (
auto &Pair : DanglingDebugInfoMap)
1731 for (
auto &DDI : Pair.second)
1763 if (
N.getNode())
return N;
1805 if (
const Constant *
C = dyn_cast<Constant>(V)) {
1808 if (
const ConstantInt *CI = dyn_cast<ConstantInt>(
C)) {
1835 getValue(CPA->getAddrDiscriminator()),
1836 getValue(CPA->getDiscriminator()));
1839 if (isa<ConstantPointerNull>(
C))
1845 if (
const ConstantFP *CFP = dyn_cast<ConstantFP>(
C))
1848 if (isa<UndefValue>(
C) && !V->getType()->isAggregateType())
1852 visit(CE->getOpcode(), *CE);
1854 assert(N1.
getNode() &&
"visit didn't populate the NodeMap!");
1858 if (isa<ConstantStruct>(
C) || isa<ConstantArray>(
C)) {
1860 for (
const Use &U :
C->operands()) {
1866 for (
unsigned i = 0, e = Val->
getNumValues(); i != e; ++i)
1867 Constants.push_back(
SDValue(Val, i));
1874 dyn_cast<ConstantDataSequential>(
C)) {
1876 for (
uint64_t i = 0, e = CDS->getNumElements(); i != e; ++i) {
1880 for (
unsigned i = 0, e = Val->
getNumValues(); i != e; ++i)
1884 if (isa<ArrayType>(CDS->getType()))
1889 if (
C->getType()->isStructTy() ||
C->getType()->isArrayTy()) {
1890 assert((isa<ConstantAggregateZero>(
C) || isa<UndefValue>(
C)) &&
1891 "Unknown struct or array constant!");
1895 unsigned NumElts = ValueVTs.
size();
1899 for (
unsigned i = 0; i != NumElts; ++i) {
1900 EVT EltVT = ValueVTs[i];
1901 if (isa<UndefValue>(
C))
1915 if (
const auto *Equiv = dyn_cast<DSOLocalEquivalent>(
C))
1916 return getValue(Equiv->getGlobalValue());
1918 if (
const auto *
NC = dyn_cast<NoCFIValue>(
C))
1921 if (VT == MVT::aarch64svcount) {
1922 assert(
C->isNullValue() &&
"Can only zero this target type!");
1928 assert(
C->isNullValue() &&
"Can only zero this target type!");
1938 VectorType *VecTy = cast<VectorType>(V->getType());
1944 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1945 for (
unsigned i = 0; i != NumElements; ++i)
1951 if (isa<ConstantAggregateZero>(
C)) {
1969 if (
const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1978 if (
const Instruction *Inst = dyn_cast<Instruction>(V)) {
1982 Inst->getType(), std::nullopt);
1990 if (
const auto *BB = dyn_cast<BasicBlock>(V))
1996void SelectionDAGBuilder::visitCatchPad(
const CatchPadInst &
I) {
2009 if (IsMSVCCXX || IsCoreCLR)
2038 Value *ParentPad =
I.getCatchSwitchParentPad();
2040 if (isa<ConstantTokenNone>(ParentPad))
2043 SuccessorColor = cast<Instruction>(ParentPad)->
getParent();
2044 assert(SuccessorColor &&
"No parent funclet for catchret!");
2046 assert(SuccessorColorMBB &&
"No MBB for SuccessorColor!");
2055void SelectionDAGBuilder::visitCleanupPad(
const CleanupPadInst &CPI) {
2089 if (isa<LandingPadInst>(Pad)) {
2091 UnwindDests.emplace_back(FuncInfo.
getMBB(EHPadBB), Prob);
2093 }
else if (isa<CleanupPadInst>(Pad)) {
2097 UnwindDests.emplace_back(FuncInfo.
getMBB(EHPadBB), Prob);
2098 UnwindDests.
back().first->setIsEHScopeEntry();
2101 UnwindDests.back().first->setIsEHFuncletEntry();
2103 }
else if (
const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
2105 for (
const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
2106 UnwindDests.emplace_back(FuncInfo.
getMBB(CatchPadBB), Prob);
2108 if (IsMSVCCXX || IsCoreCLR)
2109 UnwindDests.back().first->setIsEHFuncletEntry();
2111 UnwindDests.back().first->setIsEHScopeEntry();
2113 NewEHPadBB = CatchSwitch->getUnwindDest();
2119 if (BPI && NewEHPadBB)
2121 EHPadBB = NewEHPadBB;
2128 auto UnwindDest =
I.getUnwindDest();
2135 for (
auto &UnwindDest : UnwindDests) {
2136 UnwindDest.first->setIsEHPad();
2137 addSuccessorWithProb(
FuncInfo.
MBB, UnwindDest.first, UnwindDest.second);
2149void SelectionDAGBuilder::visitCatchSwitch(
const CatchSwitchInst &CSI) {
2153void SelectionDAGBuilder::visitRet(
const ReturnInst &
I) {
2167 if (
I.getParent()->getTerminatingDeoptimizeCall()) {
2187 unsigned NumValues = ValueVTs.
size();
2190 Align BaseAlign =
DL.getPrefTypeAlign(
I.getOperand(0)->getType());
2191 for (
unsigned i = 0; i != NumValues; ++i) {
2198 if (MemVTs[i] != ValueVTs[i])
2208 MVT::Other, Chains);
2209 }
else if (
I.getNumOperands() != 0) {
2212 unsigned NumValues =
Types.size();
2216 const Function *
F =
I.getParent()->getParent();
2219 I.getOperand(0)->getType(),
F->getCallingConv(),
2223 if (
F->getAttributes().hasRetAttr(Attribute::SExt))
2225 else if (
F->getAttributes().hasRetAttr(Attribute::ZExt))
2229 bool RetInReg =
F->getAttributes().hasRetAttr(Attribute::InReg);
2231 for (
unsigned j = 0;
j != NumValues; ++
j) {
2244 &Parts[0], NumParts, PartVT, &
I, CC, ExtendKind);
2251 if (
I.getOperand(0)->getType()->isPointerTy()) {
2253 Flags.setPointerAddrSpace(
2254 cast<PointerType>(
I.getOperand(0)->getType())->getAddressSpace());
2257 if (NeedsRegBlock) {
2258 Flags.setInConsecutiveRegs();
2259 if (j == NumValues - 1)
2260 Flags.setInConsecutiveRegsLast();
2268 else if (
F->getAttributes().hasRetAttr(Attribute::NoExt))
2271 for (
unsigned i = 0; i < NumParts; ++i) {
2274 VT, Types[j], 0, 0));
2284 const Function *
F =
I.getParent()->getParent();
2286 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
2289 Flags.setSwiftError();
2309 "LowerReturn didn't return a valid chain!");
2320 if (V->getType()->isEmptyTy())
2325 assert((!V->use_empty() || isa<CallBrInst>(V)) &&
2326 "Unused value assigned virtual registers!");
2336 if (!isa<Instruction>(V) && !isa<Argument>(V))
return;
2349 if (
const Instruction *VI = dyn_cast<Instruction>(V)) {
2351 if (VI->getParent() == FromBB)
2360 if (isa<Argument>(V)) {
2377 const BasicBlock *SrcBB = Src->getBasicBlock();
2378 const BasicBlock *DstBB = Dst->getBasicBlock();
2382 auto SuccSize = std::max<uint32_t>(
succ_size(SrcBB), 1);
2392 Src->addSuccessorWithoutProb(Dst);
2395 Prob = getEdgeProbability(Src, Dst);
2396 Src->addSuccessor(Dst, Prob);
2402 return I->getParent() == BB;
2422 if (
const CmpInst *BOp = dyn_cast<CmpInst>(
Cond)) {
2426 if (CurBB == SwitchBB ||
2432 InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2437 InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2443 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1),
nullptr,
2445 SL->SwitchCases.push_back(CB);
2454 SL->SwitchCases.push_back(CB);
2462 unsigned Depth = 0) {
2467 auto *
I = dyn_cast<Instruction>(V);
2471 if (Necessary !=
nullptr) {
2474 if (Necessary->contains(
I))
2493 if (
I.getNumSuccessors() != 2)
2496 if (!
I.isConditional())
2508 if (BPI !=
nullptr) {
2514 std::optional<bool> Likely;
2517 else if (BPI->
isEdgeHot(
I.getParent(), IfFalse))
2521 if (
Opc == (*Likely ? Instruction::And : Instruction::Or))
2533 if (CostThresh <= 0)
2547 if (
const auto *RhsI = dyn_cast<Instruction>(Rhs))
2558 Value *BrCond =
I.getCondition();
2559 auto ShouldCountInsn = [&RhsDeps, &BrCond](
const Instruction *Ins) {
2560 for (
const auto *U : Ins->users()) {
2562 if (
auto *UIns = dyn_cast<Instruction>(U))
2563 if (UIns != BrCond && !RhsDeps.
contains(UIns))
2576 for (
unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) {
2578 for (
const auto &InsPair : RhsDeps) {
2579 if (!ShouldCountInsn(InsPair.first)) {
2580 ToDrop = InsPair.first;
2584 if (ToDrop ==
nullptr)
2586 RhsDeps.erase(ToDrop);
2589 for (
const auto &InsPair : RhsDeps) {
2597 if (CostOfIncluding > CostThresh)
2623 const Value *BOpOp0, *BOpOp1;
2637 if (BOpc == Instruction::And)
2638 BOpc = Instruction::Or;
2639 else if (BOpc == Instruction::Or)
2640 BOpc = Instruction::And;
2646 bool BOpIsInOrAndTree = BOpc && BOpc ==
Opc && BOp->
hasOneUse();
2651 TProb, FProb, InvertCond);
2661 if (
Opc == Instruction::Or) {
2682 auto NewTrueProb = TProb / 2;
2683 auto NewFalseProb = TProb / 2 + FProb;
2686 NewFalseProb, InvertCond);
2693 Probs[1], InvertCond);
2695 assert(
Opc == Instruction::And &&
"Unknown merge op!");
2715 auto NewTrueProb = TProb + FProb / 2;
2716 auto NewFalseProb = FProb / 2;
2719 NewFalseProb, InvertCond);
2726 Probs[1], InvertCond);
2735 if (Cases.size() != 2)
return true;
2739 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2740 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2741 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2742 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2748 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2749 Cases[0].CC == Cases[1].CC &&
2750 isa<Constant>(Cases[0].CmpRHS) &&
2751 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2752 if (Cases[0].CC ==
ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2754 if (Cases[0].CC ==
ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2761void SelectionDAGBuilder::visitBr(
const BranchInst &
I) {
2767 if (
I.isUnconditional()) {
2773 if (Succ0MBB != NextBlock(BrMBB) ||
2786 const Value *CondVal =
I.getCondition();
2806 bool IsUnpredictable =
I.hasMetadata(LLVMContext::MD_unpredictable);
2807 const Instruction *BOp = dyn_cast<Instruction>(CondVal);
2811 const Value *BOp0, *BOp1;
2814 Opcode = Instruction::And;
2816 Opcode = Instruction::Or;
2824 Opcode, BOp0, BOp1))) {
2826 getEdgeProbability(BrMBB, Succ0MBB),
2827 getEdgeProbability(BrMBB, Succ1MBB),
2832 assert(
SL->SwitchCases[0].ThisBB == BrMBB &&
"Unexpected lowering!");
2836 for (
unsigned i = 1, e =
SL->SwitchCases.size(); i != e; ++i) {
2843 SL->SwitchCases.erase(
SL->SwitchCases.begin());
2849 for (
unsigned i = 1, e =
SL->SwitchCases.size(); i != e; ++i)
2852 SL->SwitchCases.clear();
2858 nullptr, Succ0MBB, Succ1MBB, BrMBB,
getCurSDLoc(),
2879 if (CB.
TrueBB != NextBlock(SwitchBB)) {
2921 if (cast<ConstantInt>(CB.
CmpLHS)->isMinValue(
true)) {
2942 if (CB.
TrueBB == NextBlock(SwitchBB)) {
2967 assert(JT.SL &&
"Should set SDLoc for SelectionDAG!");
2968 assert(JT.Reg &&
"Should lower JT Header first!");
2973 Index.getValue(1), Table, Index);
2982 assert(JT.SL &&
"Should set SDLoc for SelectionDAG!");
2983 const SDLoc &dl = *JT.SL;
3004 JT.Reg = JumpTableReg;
3012 Sub.getValueType()),
3016 MVT::Other, CopyTo, CMP,
3020 if (JT.MBB != NextBlock(SwitchBB))
3027 if (JT.MBB != NextBlock(SwitchBB))
3054 if (PtrTy != PtrMemTy)
3099 assert(GuardCheckFn &&
"Guard check function is null");
3110 Entry.IsInReg =
true;
3111 Args.push_back(Entry);
3117 getValue(GuardCheckFn), std::move(Args));
3119 std::pair<SDValue, SDValue> Result = TLI.
LowerCallTo(CLI);
3133 Guard =
DAG.
getLoad(PtrMemTy, dl, Chain, GuardPtr,
3206 if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg))
3207 Entry.IsInReg =
true;
3208 Args.push_back(Entry);
3214 getValue(GuardCheckFn), std::move(Args));
3220 Chain = TLI.
makeLibCall(
DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
3247 bool UsePtrType =
false;
3271 if (!
B.FallthroughUnreachable)
3272 addSuccessorWithProb(SwitchBB,
B.Default,
B.DefaultProb);
3273 addSuccessorWithProb(SwitchBB,
MBB,
B.Prob);
3277 if (!
B.FallthroughUnreachable) {
3290 if (
MBB != NextBlock(SwitchBB))
3308 if (PopCount == 1) {
3315 }
else if (PopCount == BB.
Range) {
3334 addSuccessorWithProb(SwitchBB,
B.TargetBB,
B.ExtraProb);
3336 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
3347 if (NextMBB != NextBlock(SwitchBB))
3354void SelectionDAGBuilder::visitInvoke(
const InvokeInst &
I) {
3372 const Value *Callee(
I.getCalledOperand());
3373 const Function *Fn = dyn_cast<Function>(Callee);
3374 if (isa<InlineAsm>(Callee))
3375 visitInlineAsm(
I, EHPadBB);
3380 case Intrinsic::donothing:
3382 case Intrinsic::seh_try_begin:
3383 case Intrinsic::seh_scope_begin:
3384 case Intrinsic::seh_try_end:
3385 case Intrinsic::seh_scope_end:
3391 case Intrinsic::experimental_patchpoint_void:
3392 case Intrinsic::experimental_patchpoint:
3393 visitPatchpoint(
I, EHPadBB);
3395 case Intrinsic::experimental_gc_statepoint:
3401 case Intrinsic::wasm_throw: {
3403 std::array<SDValue, 4> Ops = {
3414 case Intrinsic::wasm_rethrow: {
3416 std::array<SDValue, 2> Ops = {
3425 }
else if (
I.hasDeoptState()) {
3441 if (!isa<GCStatepointInst>(
I)) {
3453 addSuccessorWithProb(InvokeMBB, Return);
3454 for (
auto &UnwindDest : UnwindDests) {
3455 UnwindDest.first->setIsEHPad();
3456 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
3465void SelectionDAGBuilder::visitCallBr(
const CallBrInst &
I) {
3473 assert(
I.isInlineAsm() &&
"Only know how to handle inlineasm callbr");
3479 Dests.
insert(
I.getDefaultDest());
3484 for (
unsigned i = 0, e =
I.getNumIndirectDests(); i < e; ++i) {
3487 Target->setIsInlineAsmBrIndirectTarget();
3493 Target->setLabelMustBeEmitted();
3495 if (Dests.
insert(Dest).second)
3506void SelectionDAGBuilder::visitResume(
const ResumeInst &RI) {
3507 llvm_unreachable(
"SelectionDAGBuilder shouldn't visit resume instructions!");
3510void SelectionDAGBuilder::visitLandingPad(
const LandingPadInst &LP) {
3512 "Call to landingpad not in landing pad!");
3532 assert(ValueVTs.
size() == 2 &&
"Only two-valued landingpads are supported");
3562 if (JTB.first.HeaderBB ==
First)
3563 JTB.first.HeaderBB =
Last;
3576 for (
unsigned i = 0, e =
I.getNumSuccessors(); i != e; ++i) {
3578 bool Inserted =
Done.insert(BB).second;
3583 addSuccessorWithProb(IndirectBrMBB, Succ);
3600void SelectionDAGBuilder::visitUnary(
const User &
I,
unsigned Opcode) {
3602 if (
auto *FPOp = dyn_cast<FPMathOperator>(&
I))
3603 Flags.copyFMF(*FPOp);
3611void SelectionDAGBuilder::visitBinary(
const User &
I,
unsigned Opcode) {
3613 if (
auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&
I)) {
3614 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3615 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3617 if (
auto *ExactOp = dyn_cast<PossiblyExactOperator>(&
I))
3618 Flags.setExact(ExactOp->isExact());
3619 if (
auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&
I))
3620 Flags.setDisjoint(DisjointOp->isDisjoint());
3621 if (
auto *FPOp = dyn_cast<FPMathOperator>(&
I))
3622 Flags.copyFMF(*FPOp);
3631void SelectionDAGBuilder::visitShift(
const User &
I,
unsigned Opcode) {
3640 if (!
I.getType()->isVectorTy() && Op2.
getValueType() != ShiftTy) {
3642 "Unexpected shift type");
3653 dyn_cast<const OverflowingBinaryOperator>(&
I)) {
3654 nuw = OFBinOp->hasNoUnsignedWrap();
3655 nsw = OFBinOp->hasNoSignedWrap();
3658 dyn_cast<const PossiblyExactOperator>(&
I))
3659 exact = ExactOp->isExact();
3662 Flags.setExact(exact);
3663 Flags.setNoSignedWrap(nsw);
3664 Flags.setNoUnsignedWrap(nuw);
3670void SelectionDAGBuilder::visitSDiv(
const User &
I) {
3675 Flags.setExact(isa<PossiblyExactOperator>(&
I) &&
3676 cast<PossiblyExactOperator>(&
I)->isExact());
3681void SelectionDAGBuilder::visitICmp(
const ICmpInst &
I) {
3700 Flags.setSameSign(
I.hasSameSign());
3708void SelectionDAGBuilder::visitFCmp(
const FCmpInst &
I) {
3714 auto *FPMO = cast<FPMathOperator>(&
I);
3719 Flags.copyFMF(*FPMO);
3731 return isa<SelectInst>(V);
3735void SelectionDAGBuilder::visitSelect(
const User &
I) {
3739 unsigned NumValues = ValueVTs.
size();
3740 if (NumValues == 0)
return;
3750 bool IsUnaryAbs =
false;
3751 bool Negate =
false;
3754 if (
auto *FPOp = dyn_cast<FPMathOperator>(&
I))
3755 Flags.copyFMF(*FPOp);
3757 Flags.setUnpredictable(
3758 cast<SelectInst>(
I).getMetadata(LLVMContext::MD_unpredictable));
3762 EVT VT = ValueVTs[0];
3774 bool UseScalarMinMax = VT.
isVector() &&
3783 switch (SPR.Flavor) {
3789 switch (SPR.NaNBehavior) {
3802 switch (SPR.NaNBehavior) {
3846 for (
unsigned i = 0; i != NumValues; ++i) {
3855 for (
unsigned i = 0; i != NumValues; ++i) {
3869void SelectionDAGBuilder::visitTrunc(
const User &
I) {
3875 if (
auto *Trunc = dyn_cast<TruncInst>(&
I)) {
3876 Flags.setNoSignedWrap(Trunc->hasNoSignedWrap());
3877 Flags.setNoUnsignedWrap(Trunc->hasNoUnsignedWrap());
3883void SelectionDAGBuilder::visitZExt(
const User &
I) {
3891 if (
auto *PNI = dyn_cast<PossiblyNonNegInst>(&
I))
3892 Flags.setNonNeg(PNI->hasNonNeg());
3897 if (
Flags.hasNonNeg() &&
3906void SelectionDAGBuilder::visitSExt(
const User &
I) {
3915void SelectionDAGBuilder::visitFPTrunc(
const User &
I) {
3920 if (
auto *
TruncInst = dyn_cast<FPMathOperator>(&
I))
3930void SelectionDAGBuilder::visitFPExt(
const User &
I) {
3938void SelectionDAGBuilder::visitFPToUI(
const User &
I) {
3946void SelectionDAGBuilder::visitFPToSI(
const User &
I) {
3954void SelectionDAGBuilder::visitUIToFP(
const User &
I) {
3960 if (
auto *PNI = dyn_cast<PossiblyNonNegInst>(&
I))
3961 Flags.setNonNeg(PNI->hasNonNeg());
3966void SelectionDAGBuilder::visitSIToFP(
const User &
I) {
3974void SelectionDAGBuilder::visitPtrToAddr(
const User &
I) {
3979void SelectionDAGBuilder::visitPtrToInt(
const User &
I) {
3993void SelectionDAGBuilder::visitIntToPtr(
const User &
I) {
4005void SelectionDAGBuilder::visitBitCast(
const User &
I) {
4013 if (DestVT !=
N.getValueType())
4020 else if(
ConstantInt *
C = dyn_cast<ConstantInt>(
I.getOperand(0)))
4027void SelectionDAGBuilder::visitAddrSpaceCast(
const User &
I) {
4029 const Value *SV =
I.getOperand(0);
4034 unsigned DestAS =
I.getType()->getPointerAddressSpace();
4042void SelectionDAGBuilder::visitInsertElement(
const User &
I) {
4050 InVec, InVal, InIdx));
4053void SelectionDAGBuilder::visitExtractElement(
const User &
I) {
4063void SelectionDAGBuilder::visitShuffleVector(
const User &
I) {
4067 if (
auto *SVI = dyn_cast<ShuffleVectorInst>(&
I))
4068 Mask = SVI->getShuffleMask();
4070 Mask = cast<ConstantExpr>(
I).getShuffleMask();
4076 if (
all_of(Mask, [](
int Elem) {
return Elem == 0; }) &&
4092 unsigned MaskNumElts =
Mask.size();
4094 if (SrcNumElts == MaskNumElts) {
4100 if (SrcNumElts < MaskNumElts) {
4104 if (MaskNumElts % SrcNumElts == 0) {
4108 unsigned NumConcat = MaskNumElts / SrcNumElts;
4109 bool IsConcat =
true;
4111 for (
unsigned i = 0; i != MaskNumElts; ++i) {
4117 if ((
Idx % SrcNumElts != (i % SrcNumElts)) ||
4118 (ConcatSrcs[i / SrcNumElts] >= 0 &&
4119 ConcatSrcs[i / SrcNumElts] != (
int)(
Idx / SrcNumElts))) {
4124 ConcatSrcs[i / SrcNumElts] =
Idx / SrcNumElts;
4131 for (
auto Src : ConcatSrcs) {
4144 unsigned PaddedMaskNumElts =
alignTo(MaskNumElts, SrcNumElts);
4145 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
4162 for (
unsigned i = 0; i != MaskNumElts; ++i) {
4164 if (
Idx >= (
int)SrcNumElts)
4165 Idx -= SrcNumElts - PaddedMaskNumElts;
4173 if (MaskNumElts != PaddedMaskNumElts)
4181 assert(SrcNumElts > MaskNumElts);
4185 int StartIdx[2] = {-1, -1};
4186 bool CanExtract =
true;
4187 for (
int Idx : Mask) {
4192 if (
Idx >= (
int)SrcNumElts) {
4201 if (NewStartIdx + MaskNumElts > SrcNumElts ||
4202 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
4206 StartIdx[Input] = NewStartIdx;
4209 if (StartIdx[0] < 0 && StartIdx[1] < 0) {
4215 for (
unsigned Input = 0; Input < 2; ++Input) {
4216 SDValue &Src = Input == 0 ? Src1 : Src2;
4217 if (StartIdx[Input] < 0)
4227 for (
int &
Idx : MappedOps) {
4228 if (
Idx >= (
int)SrcNumElts)
4229 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
4243 for (
int Idx : Mask) {
4249 SDValue &Src =
Idx < (int)SrcNumElts ? Src1 : Src2;
4250 if (
Idx >= (
int)SrcNumElts)
Idx -= SrcNumElts;
4264 const Value *Op0 =
I.getOperand(0);
4265 const Value *Op1 =
I.getOperand(1);
4266 Type *AggTy =
I.getType();
4268 bool IntoUndef = isa<UndefValue>(Op0);
4269 bool FromUndef = isa<UndefValue>(Op1);
4279 unsigned NumAggValues = AggValueVTs.
size();
4280 unsigned NumValValues = ValValueVTs.
size();
4284 if (!NumAggValues) {
4292 for (; i != LinearIndex; ++i)
4293 Values[i] = IntoUndef ?
DAG.
getUNDEF(AggValueVTs[i]) :
4298 for (; i != LinearIndex + NumValValues; ++i)
4299 Values[i] = FromUndef ?
DAG.
getUNDEF(AggValueVTs[i]) :
4303 for (; i != NumAggValues; ++i)
4304 Values[i] = IntoUndef ?
DAG.
getUNDEF(AggValueVTs[i]) :
4313 const Value *Op0 =
I.getOperand(0);
4315 Type *ValTy =
I.getType();
4316 bool OutOfUndef = isa<UndefValue>(Op0);
4324 unsigned NumValValues = ValValueVTs.
size();
4327 if (!NumValValues) {
4336 for (
unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
4337 Values[i - LinearIndex] =
4346void SelectionDAGBuilder::visitGetElementPtr(
const User &
I) {
4347 Value *Op0 =
I.getOperand(0);
4358 bool IsVectorGEP =
I.getType()->isVectorTy();
4360 IsVectorGEP ? cast<VectorType>(
I.getType())->getElementCount()
4365 const Value *
Idx = GTI.getOperand();
4366 if (
StructType *StTy = GTI.getStructTypeOrNull()) {
4367 unsigned Field = cast<Constant>(
Idx)->getUniqueInteger().getZExtValue();
4395 bool ElementScalable = ElementSize.
isScalable();
4399 const auto *
C = dyn_cast<Constant>(
Idx);
4400 if (
C && isa<VectorType>(
C->getType()))
4401 C =
C->getSplatValue();
4403 const auto *CI = dyn_cast_or_null<ConstantInt>(
C);
4404 if (CI && CI->isZero())
4406 if (CI && !ElementScalable) {
4410 if (
N.getValueType().isVector())
4421 Flags.setNoUnsignedWrap(
true);
4433 if (
N.getValueType().isVector()) {
4435 VectorElementCount);
4457 if (ElementScalable) {
4458 EVT VScaleTy =
N.getValueType().getScalarType();
4462 if (
N.getValueType().isVector())
4469 if (ElementMul != 1) {
4470 if (ElementMul.isPowerOf2()) {
4471 unsigned Amt = ElementMul.logBase2();
4495 if (IsVectorGEP && !
N.getValueType().isVector()) {
4507 if (PtrMemTy != PtrTy && !cast<GEPOperator>(
I).isInBounds())
4513void SelectionDAGBuilder::visitAlloca(
const AllocaInst &
I) {
4520 Type *Ty =
I.getAllocatedType();
4524 MaybeAlign Alignment = std::max(
DL.getPrefTypeAlign(Ty),
I.getAlign());
4548 if (*Alignment <= StackAlign)
4549 Alignment = std::nullopt;
4565 DAG.
getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
4575 return I.getMetadata(LLVMContext::MD_range);
4579 if (
const auto *CB = dyn_cast<CallBase>(&
I))
4580 if (std::optional<ConstantRange> CR = CB->getRange())
4584 return std::nullopt;
4587void SelectionDAGBuilder::visitLoad(
const LoadInst &
I) {
4589 return visitAtomicLoad(
I);
4592 const Value *SV =
I.getOperand(0);
4596 if (
const Argument *Arg = dyn_cast<Argument>(SV)) {
4597 if (Arg->hasSwiftErrorAttr())
4598 return visitLoadFromSwiftError(
I);
4601 if (
const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4602 if (Alloca->isSwiftError())
4603 return visitLoadFromSwiftError(
I);
4609 Type *Ty =
I.getType();
4613 unsigned NumValues = ValueVTs.
size();
4617 Align Alignment =
I.getAlign();
4620 bool isVolatile =
I.isVolatile();
4625 bool ConstantMemory =
false;
4638 ConstantMemory =
true;
4653 unsigned ChainI = 0;
4654 for (
unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4677 MMOFlags, AAInfo, Ranges);
4678 Chains[ChainI] =
L.getValue(1);
4680 if (MemVTs[i] != ValueVTs[i])
4686 if (!ConstantMemory) {
4699void SelectionDAGBuilder::visitStoreToSwiftError(
const StoreInst &
I) {
4701 "call visitStoreToSwiftError when backend supports swifterror");
4705 const Value *SrcV =
I.getOperand(0);
4707 SrcV->
getType(), ValueVTs, &Offsets, 0);
4708 assert(ValueVTs.
size() == 1 && Offsets[0] == 0 &&
4709 "expect a single EVT for swifterror");
4718 SDValue(Src.getNode(), Src.getResNo()));
4722void SelectionDAGBuilder::visitLoadFromSwiftError(
const LoadInst &
I) {
4724 "call visitLoadFromSwiftError when backend supports swifterror");
4727 !
I.hasMetadata(LLVMContext::MD_nontemporal) &&
4728 !
I.hasMetadata(LLVMContext::MD_invariant_load) &&
4729 "Support volatile, non temporal, invariant for load_from_swift_error");
4731 const Value *SV =
I.getOperand(0);
4732 Type *Ty =
I.getType();
4737 I.getAAMetadata()))) &&
4738 "load_from_swift_error should not be constant memory");
4743 ValueVTs, &Offsets, 0);
4744 assert(ValueVTs.
size() == 1 && Offsets[0] == 0 &&
4745 "expect a single EVT for swifterror");
4755void SelectionDAGBuilder::visitStore(
const StoreInst &
I) {
4757 return visitAtomicStore(
I);
4759 const Value *SrcV =
I.getOperand(0);
4760 const Value *PtrV =
I.getOperand(1);
4766 if (
const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4767 if (Arg->hasSwiftErrorAttr())
4768 return visitStoreToSwiftError(
I);
4771 if (
const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4772 if (Alloca->isSwiftError())
4773 return visitStoreToSwiftError(
I);
4780 SrcV->
getType(), ValueVTs, &MemVTs, &Offsets);
4781 unsigned NumValues = ValueVTs.
size();
4794 Align Alignment =
I.getAlign();
4799 unsigned ChainI = 0;
4800 for (
unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4817 if (MemVTs[i] != ValueVTs[i])
4820 DAG.
getStore(Root, dl, Val,
Add, PtrInfo, Alignment, MMOFlags, AAInfo);
4821 Chains[ChainI] = St;
4830void SelectionDAGBuilder::visitMaskedStore(
const CallInst &
I,
4831 bool IsCompressing) {
4837 Src0 =
I.getArgOperand(0);
4838 Ptr =
I.getArgOperand(1);
4839 Alignment = cast<ConstantInt>(
I.getArgOperand(2))->getAlignValue();
4840 Mask =
I.getArgOperand(3);
4845 Src0 =
I.getArgOperand(0);
4846 Ptr =
I.getArgOperand(1);
4847 Mask =
I.getArgOperand(2);
4848 Alignment =
I.getParamAlign(1).valueOrOne();
4851 Value *PtrOperand, *MaskOperand, *Src0Operand;
4854 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4856 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4866 if (
I.hasMetadata(LLVMContext::MD_nontemporal))
4878 I.getArgOperand(0)->getType(),
true)
4910 assert(
Ptr->getType()->isVectorTy() &&
"Unexpected pointer type");
4913 if (
auto *
C = dyn_cast<Constant>(
Ptr)) {
4914 C =
C->getSplatValue();
4920 ElementCount NumElts = cast<VectorType>(
Ptr->getType())->getElementCount();
4928 if (!
GEP ||
GEP->getParent() != CurBB)
4931 if (
GEP->getNumOperands() != 2)
4934 const Value *BasePtr =
GEP->getPointerOperand();
4935 const Value *IndexVal =
GEP->getOperand(
GEP->getNumOperands() - 1);
4941 TypeSize ScaleVal =
DL.getTypeAllocSize(
GEP->getResultElementType());
4946 if (ScaleVal != 1 &&
4958void SelectionDAGBuilder::visitMaskedScatter(
const CallInst &
I) {
4966 Align Alignment = cast<ConstantInt>(
I.getArgOperand(2))
4967 ->getMaybeAlignValue()
4977 unsigned AS =
Ptr->getType()->getScalarType()->getPointerAddressSpace();
5002void SelectionDAGBuilder::visitMaskedLoad(
const CallInst &
I,
bool IsExpanding) {
5008 Ptr =
I.getArgOperand(0);
5009 Alignment = cast<ConstantInt>(
I.getArgOperand(1))->getAlignValue();
5010 Mask =
I.getArgOperand(2);
5011 Src0 =
I.getArgOperand(3);
5016 Ptr =
I.getArgOperand(0);
5017 Alignment =
I.getParamAlign(0).valueOrOne();
5018 Mask =
I.getArgOperand(1);
5019 Src0 =
I.getArgOperand(2);
5022 Value *PtrOperand, *MaskOperand, *Src0Operand;
5025 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
5027 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
5045 if (
I.hasMetadata(LLVMContext::MD_nontemporal))
5071void SelectionDAGBuilder::visitMaskedGather(
const CallInst &
I) {
5081 Align Alignment = cast<ConstantInt>(
I.getArgOperand(1))
5082 ->getMaybeAlignValue()
5093 unsigned AS =
Ptr->getType()->getScalarType()->getPointerAddressSpace();
5143 dl, MemVT, VTs, InChain,
5154void SelectionDAGBuilder::visitAtomicRMW(
const AtomicRMWInst &
I) {
5157 switch (
I.getOperation()) {
5218void SelectionDAGBuilder::visitFence(
const FenceInst &
I) {
5232void SelectionDAGBuilder::visitAtomicLoad(
const LoadInst &
I) {
5252 I.getAlign(),
AAMDNodes(), Ranges, SSID, Order);
5268void SelectionDAGBuilder::visitAtomicStore(
const StoreInst &
I) {
5289 I.getAlign(),
AAMDNodes(),
nullptr, SSID, Ordering);
5305void SelectionDAGBuilder::visitTargetIntrinsic(
const CallInst &
I,
5306 unsigned Intrinsic) {
5311 bool HasChain = !
F->doesNotAccessMemory();
5313 HasChain &&
F->onlyReadsMemory() &&
F->willReturn() &&
F->doesNotThrow();
5340 for (
unsigned i = 0, e =
I.arg_size(); i != e; ++i) {
5341 const Value *Arg =
I.getArgOperand(i);
5342 if (!
I.paramHasAttr(i, Attribute::ImmArg)) {
5349 if (
const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
5350 assert(CI->getBitWidth() <= 64 &&
5351 "large intrinsic immediates not handled");
5369 if (
auto *FPMO = dyn_cast<FPMathOperator>(&
I))
5370 Flags.copyFMF(*FPMO);
5377 auto *Token = Bundle->Inputs[0].get();
5379 assert(Ops.
back().getValueType() != MVT::Glue &&
5380 "Did not expected another glue node here.");
5388 if (IsTgtIntrinsic) {
5396 else if (
Info.fallbackAddressSpace)
5400 if (
Size.hasValue() && !
Size.getValue())
5404 MPI,
Info.flags,
Size, Alignment,
I.getAAMetadata(),
nullptr,
5408 }
else if (!HasChain) {
5410 }
else if (!
I.getType()->isVoidTy()) {
5424 if (!
I.getType()->isVoidTy()) {
5425 if (!isa<VectorType>(
I.getType()))
5497 SDValue TwoToFractionalPartOfX;
5574 if (
Op.getValueType() == MVT::f32 &&
5598 if (
Op.getValueType() == MVT::f32 &&
5697 if (
Op.getValueType() == MVT::f32 &&
5781 return DAG.
getNode(
ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5794 if (
Op.getValueType() == MVT::f32 &&
5871 return DAG.
getNode(
ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5882 if (
Op.getValueType() == MVT::f32 &&
5895 bool IsExp10 =
false;
5896 if (
LHS.getValueType() == MVT::f32 &&
RHS.getValueType() == MVT::f32 &&
5900 IsExp10 = LHSC->isExactlyValue(Ten);
5927 unsigned Val = RHSC->getSExtValue();
5956 CurSquare, CurSquare);
5961 if (RHSC->getSExtValue() < 0)
5975 EVT VT =
LHS.getValueType();
5998 if ((ScaleInt > 0 || (Saturating &&
Signed)) &&
6002 Opcode, VT, ScaleInt);
6037 switch (
N.getOpcode()) {
6040 Regs.emplace_back(cast<RegisterSDNode>(
Op)->
getReg(),
6041 Op.getValueType().getSizeInBits());
6066bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
6069 const Argument *Arg = dyn_cast<Argument>(V);
6083 auto &Inst =
TII->get(TargetOpcode::DBG_INSTR_REF);
6090 auto *NewDIExpr = FragExpr;
6097 return BuildMI(MF,
DL, Inst,
false, MOs, Variable, NewDIExpr);
6100 auto &Inst =
TII->get(TargetOpcode::DBG_VALUE);
6101 return BuildMI(MF,
DL, Inst, Indirect, Reg, Variable, FragExpr);
6105 if (Kind == FuncArgumentDbgValueKind::Value) {
6110 if (!IsInEntryBlock)
6126 bool VariableIsFunctionInputArg = Variable->
isParameter() &&
6127 !
DL->getInlinedAt();
6129 if (!IsInPrologue && !VariableIsFunctionInputArg)
6163 if (VariableIsFunctionInputArg) {
6168 return !NodeMap[
V].getNode();
6173 bool IsIndirect =
false;
6174 std::optional<MachineOperand>
Op;
6177 if (FI != std::numeric_limits<int>::max())
6181 if (!
Op &&
N.getNode()) {
6184 if (ArgRegsAndSizes.
size() == 1)
6185 Reg = ArgRegsAndSizes.
front().first;
6187 if (Reg &&
Reg.isVirtual()) {
6195 IsIndirect =
Kind != FuncArgumentDbgValueKind::Value;
6199 if (!
Op &&
N.getNode()) {
6204 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6213 for (
const auto &RegAndSize : SplitRegs) {
6217 int RegFragmentSizeInBits = RegAndSize.second;
6219 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
6222 if (
Offset >= ExprFragmentSizeInBits)
6226 if (
Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
6227 RegFragmentSizeInBits = ExprFragmentSizeInBits -
Offset;
6232 Expr,
Offset, RegFragmentSizeInBits);
6233 Offset += RegAndSize.second;
6236 if (!FragmentExpr) {
6243 MakeVRegDbgValue(RegAndSize.first, *FragmentExpr,
6244 Kind != FuncArgumentDbgValueKind::Value);
6255 V->getType(), std::nullopt);
6256 if (RFV.occupiesMultipleRegs()) {
6257 splitMultiRegDbgValue(RFV.getRegsAndSizes());
6262 IsIndirect =
Kind != FuncArgumentDbgValueKind::Value;
6263 }
else if (ArgRegsAndSizes.
size() > 1) {
6266 splitMultiRegDbgValue(ArgRegsAndSizes);
6275 "Expected inlined-at fields to agree");
6279 NewMI = MakeVRegDbgValue(
Op->getReg(), Expr, IsIndirect);
6281 NewMI =
BuildMI(MF,
DL,
TII->get(TargetOpcode::DBG_VALUE),
true, *
Op,
6294 unsigned DbgSDNodeOrder) {
6295 if (
auto *FISDN = dyn_cast<FrameIndexSDNode>(
N.getNode())) {
6307 false, dl, DbgSDNodeOrder);
6310 false, dl, DbgSDNodeOrder);
6314 switch (Intrinsic) {
6315 case Intrinsic::smul_fix:
6317 case Intrinsic::umul_fix:
6319 case Intrinsic::smul_fix_sat:
6321 case Intrinsic::umul_fix_sat:
6323 case Intrinsic::sdiv_fix:
6325 case Intrinsic::udiv_fix:
6327 case Intrinsic::sdiv_fix_sat:
6329 case Intrinsic::udiv_fix_sat:
6339 assert(cast<CallBase>(PreallocatedSetup)
6342 "expected call_preallocated_setup Value");
6343 for (
const auto *U : PreallocatedSetup->
users()) {
6344 auto *UseCall = cast<CallBase>(U);
6345 const Function *Fn = UseCall->getCalledFunction();
6346 if (!Fn || Fn->
getIntrinsicID() != Intrinsic::call_preallocated_arg) {
6356bool SelectionDAGBuilder::visitEntryValueDbgValue(
6363 const Argument *Arg = cast<Argument>(Values[0]);
6369 dbgs() <<
"Dropping dbg.value: expression is entry_value but "
6370 "couldn't find an associated register for the Argument\n");
6373 Register ArgVReg = ArgIt->getSecond();
6376 if (ArgVReg == VirtReg || ArgVReg == PhysReg) {
6378 Variable, Expr, PhysReg,
false , DbgLoc, SDNodeOrder);
6382 LLVM_DEBUG(
dbgs() <<
"Dropping dbg.value: expression is entry_value but "
6383 "couldn't find a physical register\n");
6388void SelectionDAGBuilder::visitConvergenceControl(
const CallInst &
I,
6389 unsigned Intrinsic) {
6391 switch (Intrinsic) {
6392 case Intrinsic::experimental_convergence_anchor:
6395 case Intrinsic::experimental_convergence_entry:
6398 case Intrinsic::experimental_convergence_loop: {
6400 auto *Token = Bundle->Inputs[0].get();
6408void SelectionDAGBuilder::visitVectorHistogram(
const CallInst &
I,
6409 unsigned IntrinsicID) {
6412 assert(IntrinsicID == Intrinsic::experimental_vector_histogram_add &&
6413 "Tried to lower unsupported histogram type");
6433 unsigned AS =
Ptr->getType()->getScalarType()->getPointerAddressSpace();
6464void SelectionDAGBuilder::visitVectorExtractLastActive(
const CallInst &
I,
6465 unsigned Intrinsic) {
6466 assert(Intrinsic == Intrinsic::experimental_vector_extract_last_active &&
6467 "Tried lowering invalid vector extract last");
6483 EVT BoolVT =
Mask.getValueType().getScalarType();
6492void SelectionDAGBuilder::visitIntrinsicCall(
const CallInst &
I,
6493 unsigned Intrinsic) {
6500 if (
auto *FPOp = dyn_cast<FPMathOperator>(&
I))
6501 Flags.copyFMF(*FPOp);
6503 switch (Intrinsic) {
6506 visitTargetIntrinsic(
I, Intrinsic);
6508 case Intrinsic::vscale: {
6513 case Intrinsic::vastart: visitVAStart(
I);
return;
6514 case Intrinsic::vaend: visitVAEnd(
I);
return;
6515 case Intrinsic::vacopy: visitVACopy(
I);
return;
6516 case Intrinsic::returnaddress:
6521 case Intrinsic::addressofreturnaddress:
6526 case Intrinsic::sponentry:
6531 case Intrinsic::frameaddress:
6536 case Intrinsic::read_volatile_register:
6537 case Intrinsic::read_register: {
6541 DAG.
getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6549 case Intrinsic::write_register: {
6551 Value *RegValue =
I.getArgOperand(1);
6554 DAG.
getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6559 case Intrinsic::memcpy:
6560 case Intrinsic::memcpy_inline: {
6561 const auto &MCI = cast<MemCpyInst>(
I);
6565 assert((!MCI.isForceInlined() || isa<ConstantSDNode>(
Size)) &&
6566 "memcpy_inline needs constant size");
6568 Align DstAlign = MCI.getDestAlign().valueOrOne();
6569 Align SrcAlign = MCI.getSourceAlign().valueOrOne();
6570 Align Alignment = std::min(DstAlign, SrcAlign);
6571 bool isVol = MCI.isVolatile();
6576 MCI.isForceInlined(), &
I, std::nullopt,
6580 updateDAGForMaybeTailCall(MC);
6583 case Intrinsic::memset:
6584 case Intrinsic::memset_inline: {
6585 const auto &MSII = cast<MemSetInst>(
I);
6589 assert((!MSII.isForceInlined() || isa<ConstantSDNode>(
Size)) &&
6590 "memset_inline needs constant size");
6592 Align DstAlign = MSII.getDestAlign().valueOrOne();
6593 bool isVol = MSII.isVolatile();
6596 Root, sdl, Dst,
Value,
Size, DstAlign, isVol, MSII.isForceInlined(),
6598 updateDAGForMaybeTailCall(MC);
6601 case Intrinsic::memmove: {
6602 const auto &MMI = cast<MemMoveInst>(
I);
6607 Align DstAlign = MMI.getDestAlign().valueOrOne();
6608 Align SrcAlign = MMI.getSourceAlign().valueOrOne();
6609 Align Alignment = std::min(DstAlign, SrcAlign);
6610 bool isVol = MMI.isVolatile();
6619 updateDAGForMaybeTailCall(MM);
6622 case Intrinsic::memcpy_element_unordered_atomic: {
6623 auto &
MI = cast<AnyMemCpyInst>(
I);
6628 Type *LengthTy =
MI.getLength()->getType();
6629 unsigned ElemSz =
MI.getElementSizeInBytes();
6635 updateDAGForMaybeTailCall(MC);
6638 case Intrinsic::memmove_element_unordered_atomic: {
6639 auto &
MI = cast<AnyMemMoveInst>(
I);
6644 Type *LengthTy =
MI.getLength()->getType();
6645 unsigned ElemSz =
MI.getElementSizeInBytes();
6651 updateDAGForMaybeTailCall(MC);
6654 case Intrinsic::memset_element_unordered_atomic: {
6655 auto &
MI = cast<AnyMemSetInst>(
I);
6660 Type *LengthTy =
MI.getLength()->getType();
6661 unsigned ElemSz =
MI.getElementSizeInBytes();
6666 updateDAGForMaybeTailCall(MC);
6669 case Intrinsic::call_preallocated_setup: {
6678 case Intrinsic::call_preallocated_arg: {
6694 case Intrinsic::eh_typeid_for: {
6703 case Intrinsic::eh_return_i32:
6704 case Intrinsic::eh_return_i64:
6712 case Intrinsic::eh_unwind_init:
6715 case Intrinsic::eh_dwarf_cfa:
6720 case Intrinsic::eh_sjlj_callsite: {
6721 ConstantInt *CI = cast<ConstantInt>(
I.getArgOperand(0));
6727 case Intrinsic::eh_sjlj_functioncontext: {
6731 cast<AllocaInst>(
I.getArgOperand(0)->stripPointerCasts());
6736 case Intrinsic::eh_sjlj_setjmp: {
6746 case Intrinsic::eh_sjlj_longjmp:
6750 case Intrinsic::eh_sjlj_setup_dispatch:
6754 case Intrinsic::masked_gather:
6755 visitMaskedGather(
I);
6757 case Intrinsic::masked_load:
6760 case Intrinsic::masked_scatter:
6761 visitMaskedScatter(
I);
6763 case Intrinsic::masked_store:
6764 visitMaskedStore(
I);
6766 case Intrinsic::masked_expandload:
6767 visitMaskedLoad(
I,
true );
6769 case Intrinsic::masked_compressstore:
6770 visitMaskedStore(
I,
true );
6772 case Intrinsic::powi:
6776 case Intrinsic::log:
6779 case Intrinsic::log2:
6783 case Intrinsic::log10:
6787 case Intrinsic::exp:
6790 case Intrinsic::exp2:
6794 case Intrinsic::pow:
6798 case Intrinsic::sqrt:
6799 case Intrinsic::fabs:
6800 case Intrinsic::sin:
6801 case Intrinsic::cos:
6802 case Intrinsic::tan:
6803 case Intrinsic::asin:
6804 case Intrinsic::acos:
6805 case Intrinsic::atan:
6806 case Intrinsic::sinh:
6807 case Intrinsic::cosh:
6808 case Intrinsic::tanh:
6809 case Intrinsic::exp10:
6810 case Intrinsic::floor:
6811 case Intrinsic::ceil:
6812 case Intrinsic::trunc:
6813 case Intrinsic::rint:
6814 case Intrinsic::nearbyint:
6815 case Intrinsic::round:
6816 case Intrinsic::roundeven:
6817 case Intrinsic::canonicalize: {
6820 switch (Intrinsic) {
6822 case Intrinsic::sqrt: Opcode =
ISD::FSQRT;
break;
6823 case Intrinsic::fabs: Opcode =
ISD::FABS;
break;
6824 case Intrinsic::sin: Opcode =
ISD::FSIN;
break;
6825 case Intrinsic::cos: Opcode =
ISD::FCOS;
break;
6826 case Intrinsic::tan: Opcode =
ISD::FTAN;
break;
6827 case Intrinsic::asin: Opcode =
ISD::FASIN;
break;
6828 case Intrinsic::acos: Opcode =
ISD::FACOS;
break;
6829 case Intrinsic::atan: Opcode =
ISD::FATAN;
break;
6830 case Intrinsic::sinh: Opcode =
ISD::FSINH;
break;
6831 case Intrinsic::cosh: Opcode =
ISD::FCOSH;
break;
6832 case Intrinsic::tanh: Opcode =
ISD::FTANH;
break;
6833 case Intrinsic::exp10: Opcode =
ISD::FEXP10;
break;
6834 case Intrinsic::floor: Opcode =
ISD::FFLOOR;
break;
6835 case Intrinsic::ceil: Opcode =
ISD::FCEIL;
break;
6836 case Intrinsic::trunc: Opcode =
ISD::FTRUNC;
break;
6837 case Intrinsic::rint: Opcode =
ISD::FRINT;
break;
6839 case Intrinsic::round: Opcode =
ISD::FROUND;
break;
6850 case Intrinsic::atan2:
6856 case Intrinsic::lround:
6857 case Intrinsic::llround:
6858 case Intrinsic::lrint:
6859 case Intrinsic::llrint: {
6862 switch (Intrinsic) {
6864 case Intrinsic::lround: Opcode =
ISD::LROUND;
break;
6866 case Intrinsic::lrint: Opcode =
ISD::LRINT;
break;
6867 case Intrinsic::llrint: Opcode =
ISD::LLRINT;
break;
6876 case Intrinsic::minnum:
6882 case Intrinsic::maxnum:
6888 case Intrinsic::minimum:
6894 case Intrinsic::maximum:
6900 case Intrinsic::minimumnum:
6906 case Intrinsic::maximumnum:
6912 case Intrinsic::copysign:
6918 case Intrinsic::ldexp:
6924 case Intrinsic::modf:
6925 case Intrinsic::sincos:
6926 case Intrinsic::sincospi:
6927 case Intrinsic::frexp: {
6929 switch (Intrinsic) {
6932 case Intrinsic::sincos:
6935 case Intrinsic::sincospi:
6938 case Intrinsic::modf:
6941 case Intrinsic::frexp:
6952 case Intrinsic::arithmetic_fence: {
6958 case Intrinsic::fma:
6964#define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \
6965 case Intrinsic::INTRINSIC:
6966#include "llvm/IR/ConstrainedOps.def"
6967 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(
I));
6969#define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID:
6970#include "llvm/IR/VPIntrinsics.def"
6971 visitVectorPredicationIntrinsic(cast<VPIntrinsic>(
I));
6973 case Intrinsic::fptrunc_round: {
6976 Metadata *MD = cast<MetadataAsValue>(
I.getArgOperand(1))->getMetadata();
6977 std::optional<RoundingMode> RoundMode =
6984 Flags.copyFMF(*cast<FPMathOperator>(&
I));
6995 case Intrinsic::fmuladd: {
7016 case Intrinsic::convert_to_fp16:
7023 case Intrinsic::convert_from_fp16:
7029 case Intrinsic::fptosi_sat: {
7036 case Intrinsic::fptoui_sat: {
7043 case Intrinsic::set_rounding:
7049 case Intrinsic::is_fpclass: {
7054 cast<ConstantInt>(
I.getArgOperand(1))->getZExtValue());
7059 Flags.setNoFPExcept(
7060 !
F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP));
7076 case Intrinsic::get_fpenv: {
7091 int SPFI = cast<FrameIndexSDNode>(Temp.
getNode())->getIndex();
7098 Res =
DAG.
getLoad(EnvVT, sdl, Chain, Temp, MPI);
7104 case Intrinsic::set_fpenv: {
7118 int SPFI = cast<FrameIndexSDNode>(Temp.
getNode())->getIndex();
7121 Chain =
DAG.
getStore(Chain, sdl, Env, Temp, MPI, TempAlign,
7131 case Intrinsic::reset_fpenv:
7134 case Intrinsic::get_fpmode:
7143 case Intrinsic::set_fpmode:
7148 case Intrinsic::reset_fpmode: {
7153 case Intrinsic::pcmarker: {
7158 case Intrinsic::readcyclecounter: {
7166 case Intrinsic::readsteadycounter: {
7174 case Intrinsic::bitreverse:
7179 case Intrinsic::bswap:
7184 case Intrinsic::cttz: {
7186 ConstantInt *CI = cast<ConstantInt>(
I.getArgOperand(1));
7192 case Intrinsic::ctlz: {
7194 ConstantInt *CI = cast<ConstantInt>(
I.getArgOperand(1));
7200 case Intrinsic::ctpop: {
7206 case Intrinsic::fshl:
7207 case Intrinsic::fshr: {
7208 bool IsFSHL =
Intrinsic == Intrinsic::fshl;
7212 EVT VT =
X.getValueType();
7223 case Intrinsic::sadd_sat: {
7229 case Intrinsic::uadd_sat: {
7235 case Intrinsic::ssub_sat: {
7241 case Intrinsic::usub_sat: {
7247 case Intrinsic::sshl_sat: {
7253 case Intrinsic::ushl_sat: {
7259 case Intrinsic::smul_fix:
7260 case Intrinsic::umul_fix:
7261 case Intrinsic::smul_fix_sat:
7262 case Intrinsic::umul_fix_sat: {
7270 case Intrinsic::sdiv_fix:
7271 case Intrinsic::udiv_fix:
7272 case Intrinsic::sdiv_fix_sat:
7273 case Intrinsic::udiv_fix_sat: {
7278 Op1, Op2, Op3,
DAG, TLI));
7281 case Intrinsic::smax: {
7287 case Intrinsic::smin: {
7293 case Intrinsic::umax: {
7299 case Intrinsic::umin: {
7305 case Intrinsic::abs: {
7311 case Intrinsic::scmp: {
7318 case Intrinsic::ucmp: {
7325 case Intrinsic::stacksave: {
7333 case Intrinsic::stackrestore:
7337 case Intrinsic::get_dynamic_area_offset: {
7346 case Intrinsic::stackguard: {
7367 case Intrinsic::stackprotector: {
7389 Chain, sdl, Src, FIN,
7396 case Intrinsic::objectsize:
7399 case Intrinsic::is_constant:
7402 case Intrinsic::annotation:
7403 case Intrinsic::ptr_annotation:
7404 case Intrinsic::launder_invariant_group:
7405 case Intrinsic::strip_invariant_group:
7410 case Intrinsic::type_test:
7411 case Intrinsic::public_type_test:
7415 case Intrinsic::assume:
7416 case Intrinsic::experimental_noalias_scope_decl:
7417 case Intrinsic::var_annotation:
7418 case Intrinsic::sideeffect:
7423 case Intrinsic::codeview_annotation: {
7427 Metadata *MD = cast<MetadataAsValue>(
I.getArgOperand(0))->getMetadata();
7434 case Intrinsic::init_trampoline: {
7435 const Function *
F = cast<Function>(
I.getArgOperand(1)->stripPointerCasts());
7450 case Intrinsic::adjust_trampoline:
7455 case Intrinsic::gcroot: {
7457 "only valid in functions with gc specified, enforced by Verifier");
7459 const Value *Alloca =
I.getArgOperand(0)->stripPointerCasts();
7460 const Constant *TypeMap = cast<Constant>(
I.getArgOperand(1));
7466 case Intrinsic::gcread:
7467 case Intrinsic::gcwrite:
7469 case Intrinsic::get_rounding:
7475 case Intrinsic::expect:
7476 case Intrinsic::expect_with_probability:
7482 case Intrinsic::ubsantrap:
7483 case Intrinsic::debugtrap:
7484 case Intrinsic::trap: {
7486 I.getAttributes().getFnAttr(
"trap-func-name").getValueAsString();
7487 if (TrapFuncName.
empty()) {
7488 switch (Intrinsic) {
7489 case Intrinsic::trap:
7492 case Intrinsic::debugtrap:
7495 case Intrinsic::ubsantrap:
7499 cast<ConstantInt>(
I.getArgOperand(0))->getZExtValue(), sdl,
7505 I.hasFnAttr(Attribute::NoMerge));
7509 if (Intrinsic == Intrinsic::ubsantrap) {
7510 Value *Arg =
I.getArgOperand(0);
7515 CLI.setDebugLoc(sdl).setChain(
getRoot()).setLibCallee(
7520 CLI.NoMerge =
I.hasFnAttr(Attribute::NoMerge);
7526 case Intrinsic::allow_runtime_check:
7527 case Intrinsic::allow_ubsan_check:
7531 case Intrinsic::uadd_with_overflow:
7532 case Intrinsic::sadd_with_overflow:
7533 case Intrinsic::usub_with_overflow:
7534 case Intrinsic::ssub_with_overflow:
7535 case Intrinsic::umul_with_overflow:
7536 case Intrinsic::smul_with_overflow: {
7538 switch (Intrinsic) {
7540 case Intrinsic::uadd_with_overflow:
Op =
ISD::UADDO;
break;
7541 case Intrinsic::sadd_with_overflow:
Op =
ISD::SADDO;
break;
7542 case Intrinsic::usub_with_overflow:
Op =
ISD::USUBO;
break;
7543 case Intrinsic::ssub_with_overflow:
Op =
ISD::SSUBO;
break;
7544 case Intrinsic::umul_with_overflow:
Op =
ISD::UMULO;
break;
7545 case Intrinsic::smul_with_overflow:
Op =
ISD::SMULO;
break;
7551 EVT OverflowVT = MVT::i1;
7560 case Intrinsic::prefetch: {
7562 unsigned rw = cast<ConstantInt>(
I.getArgOperand(1))->getZExtValue();
7575 std::nullopt, Flags);
7584 case Intrinsic::lifetime_start:
7585 case Intrinsic::lifetime_end: {
7586 bool IsStart = (
Intrinsic == Intrinsic::lifetime_start);
7591 const AllocaInst *LifetimeObject = dyn_cast<AllocaInst>(
I.getArgOperand(0));
7592 if (!LifetimeObject)
7606 case Intrinsic::pseudoprobe: {
7607 auto Guid = cast<ConstantInt>(
I.getArgOperand(0))->getZExtValue();
7608 auto Index = cast<ConstantInt>(
I.getArgOperand(1))->getZExtValue();
7609 auto Attr = cast<ConstantInt>(
I.getArgOperand(2))->getZExtValue();
7614 case Intrinsic::invariant_start:
7619 case Intrinsic::invariant_end:
7622 case Intrinsic::clear_cache: {
7627 {InputChain, StartVal, EndVal});
7632 case Intrinsic::donothing:
7633 case Intrinsic::seh_try_begin:
7634 case Intrinsic::seh_scope_begin:
7635 case Intrinsic::seh_try_end:
7636 case Intrinsic::seh_scope_end:
7639 case Intrinsic::experimental_stackmap:
7642 case Intrinsic::experimental_patchpoint_void:
7643 case Intrinsic::experimental_patchpoint:
7646 case Intrinsic::experimental_gc_statepoint:
7649 case Intrinsic::experimental_gc_result:
7650 visitGCResult(cast<GCResultInst>(
I));
7652 case Intrinsic::experimental_gc_relocate:
7653 visitGCRelocate(cast<GCRelocateInst>(
I));
7655 case Intrinsic::instrprof_cover:
7657 case Intrinsic::instrprof_increment:
7659 case Intrinsic::instrprof_timestamp:
7661 case Intrinsic::instrprof_value_profile:
7663 case Intrinsic::instrprof_mcdc_parameters:
7665 case Intrinsic::instrprof_mcdc_tvbitmap_update:
7667 case Intrinsic::localescape: {
7673 for (
unsigned Idx = 0, E =
I.arg_size();
Idx < E; ++
Idx) {
7674 Value *Arg =
I.getArgOperand(
Idx)->stripPointerCasts();
7675 if (isa<ConstantPointerNull>(Arg))
7679 "can only escape static allocas");
7684 TII->get(TargetOpcode::LOCAL_ESCAPE))
7692 case Intrinsic::localrecover: {
7697 auto *Fn = cast<Function>(
I.getArgOperand(0)->stripPointerCasts());
7698 auto *
Idx = cast<ConstantInt>(
I.getArgOperand(2));
7700 unsigned(
Idx->getLimitedValue(std::numeric_limits<int>::max()));
7721 case Intrinsic::fake_use: {
7722 Value *
V =
I.getArgOperand(0);
7727 auto FakeUseValue = [&]() ->
SDValue {
7737 if (isa<Constant>(V))
7741 if (!FakeUseValue || FakeUseValue.isUndef())
7744 Ops[1] = FakeUseValue;
7747 if (!Ops[1] || Ops[1].
isUndef())
7753 case Intrinsic::eh_exceptionpointer:
7754 case Intrinsic::eh_exceptioncode: {
7756 const auto *CPI = cast<CatchPadInst>(
I.getArgOperand(0));
7761 if (Intrinsic == Intrinsic::eh_exceptioncode)
7766 case Intrinsic::xray_customevent: {
7795 case Intrinsic::xray_typedevent: {
7822 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops);
7828 case Intrinsic::experimental_deoptimize:
7831 case Intrinsic::stepvector:
7834 case Intrinsic::vector_reduce_fadd:
7835 case Intrinsic::vector_reduce_fmul:
7836 case Intrinsic::vector_reduce_add:
7837 case Intrinsic::vector_reduce_mul:
7838 case Intrinsic::vector_reduce_and:
7839 case Intrinsic::vector_reduce_or:
7840 case Intrinsic::vector_reduce_xor:
7841 case Intrinsic::vector_reduce_smax:
7842 case Intrinsic::vector_reduce_smin:
7843 case Intrinsic::vector_reduce_umax:
7844 case Intrinsic::vector_reduce_umin:
7845 case Intrinsic::vector_reduce_fmax:
7846 case Intrinsic::vector_reduce_fmin:
7847 case Intrinsic::vector_reduce_fmaximum:
7848 case Intrinsic::vector_reduce_fminimum:
7849 visitVectorReduce(
I, Intrinsic);
7852 case Intrinsic::icall_branch_funnel: {
7861 "llvm.icall.branch.funnel operand must be a GlobalValue");
7864 struct BranchFunnelTarget {
7870 for (
unsigned Op = 1,
N =
I.arg_size();
Op !=
N;
Op += 2) {
7873 if (ElemBase !=
Base)
7875 "to the same GlobalValue");
7878 auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
7881 "llvm.icall.branch.funnel operand must be a GlobalValue");
7887 [](
const BranchFunnelTarget &T1,
const BranchFunnelTarget &T2) {
7888 return T1.Offset < T2.Offset;
7891 for (
auto &
T : Targets) {
7906 case Intrinsic::wasm_landingpad_index:
7912 case Intrinsic::aarch64_settag:
7913 case Intrinsic::aarch64_settag_zero: {
7915 bool ZeroMemory =
Intrinsic == Intrinsic::aarch64_settag_zero;
7924 case Intrinsic::amdgcn_cs_chain: {
7939 for (
unsigned Idx : {2, 3, 1}) {
7941 I.getOperand(
Idx)->getType());
7942 Arg.setAttributes(&
I,
Idx);
7943 Args.push_back(Arg);
7946 assert(Args[0].IsInReg &&
"SGPR args should be marked inreg");
7947 assert(!Args[1].IsInReg &&
"VGPR args should not be marked inreg");
7948 Args[2].IsInReg =
true;
7951 for (
unsigned Idx = 4;
Idx <
I.arg_size(); ++
Idx) {
7953 I.getOperand(
Idx)->getType());
7954 Arg.setAttributes(&
I,
Idx);
7955 Args.push_back(Arg);
7961 .setCallee(CC,
RetTy, Callee, std::move(Args))
7964 .setConvergent(
I.isConvergent());
7966 std::pair<SDValue, SDValue>
Result =
7970 "Should've lowered as tail call");
7975 case Intrinsic::amdgcn_call_whole_wave: {
7979 for (
unsigned Idx = 1;
Idx <
I.arg_size(); ++
Idx) {
7981 I.getArgOperand(
Idx)->getType());
7982 Arg.setAttributes(&
I,
Idx);
7983 Args.push_back(Arg);
7988 auto *Token = Bundle->Inputs[0].get();
7989 ConvControlToken =
getValue(Token);
7996 getValue(
I.getArgOperand(0)), std::move(Args))
8000 .setConvergent(
I.isConvergent())
8001 .setConvergenceControlToken(ConvControlToken);
8004 std::pair<SDValue, SDValue>
Result =
8007 if (
Result.first.getNode())
8011 case Intrinsic::ptrmask: {
8033 }
else if (
Mask.getValueType() != PtrVT)
8040 case Intrinsic::threadlocal_address: {
8044 case Intrinsic::get_active_lane_mask: {
8048 EVT ElementVT =
Index.getValueType();
8069 case Intrinsic::experimental_get_vector_length: {
8070 assert(cast<ConstantInt>(
I.getOperand(1))->getSExtValue() > 0 &&
8071 "Expected positive VF");
8072 unsigned VF = cast<ConstantInt>(
I.getOperand(1))->getZExtValue();
8073 bool IsScalable = cast<ConstantInt>(
I.getOperand(2))->isOne();
8079 visitTargetIntrinsic(
I, Intrinsic);
8088 if (CountVT.
bitsLT(VT)) {
8103 case Intrinsic::experimental_vector_partial_reduce_add: {
8105 visitTargetIntrinsic(
I, Intrinsic);
8115 case Intrinsic::experimental_cttz_elts: {
8118 EVT OpVT =
Op.getValueType();
8121 visitTargetIntrinsic(
I, Intrinsic);
8136 !cast<ConstantSDNode>(
getValue(
I.getOperand(1)))->isZero();
8138 if (isa<ScalableVectorType>(
I.getOperand(0)->getType()))
8166 case Intrinsic::vector_insert: {
8174 if (
Index.getValueType() != VectorIdxTy)
8182 case Intrinsic::vector_extract: {
8190 if (
Index.getValueType() != VectorIdxTy)
8197 case Intrinsic::experimental_vector_match: {
8203 EVT ResVT =
Mask.getValueType();
8209 visitTargetIntrinsic(
I, Intrinsic);
8215 for (
unsigned i = 0; i < SearchSize; ++i) {
8227 case Intrinsic::vector_reverse:
8228 visitVectorReverse(
I);
8230 case Intrinsic::vector_splice:
8231 visitVectorSplice(
I);
8233 case Intrinsic::callbr_landingpad:
8234 visitCallBrLandingPad(
I);
8236 case Intrinsic::vector_interleave2:
8237 visitVectorInterleave(
I, 2);
8239 case Intrinsic::vector_interleave3:
8240 visitVectorInterleave(
I, 3);
8242 case Intrinsic::vector_interleave4:
8243 visitVectorInterleave(
I, 4);
8245 case Intrinsic::vector_interleave5:
8246 visitVectorInterleave(
I, 5);
8248 case Intrinsic::vector_interleave6:
8249 visitVectorInterleave(
I, 6);
8251 case Intrinsic::vector_interleave7:
8252 visitVectorInterleave(
I, 7);
8254 case Intrinsic::vector_interleave8:
8255 visitVectorInterleave(
I, 8);
8257 case Intrinsic::vector_deinterleave2:
8258 visitVectorDeinterleave(
I, 2);
8260 case Intrinsic::vector_deinterleave3:
8261 visitVectorDeinterleave(
I, 3);
8263 case Intrinsic::vector_deinterleave4:
8264 visitVectorDeinterleave(
I, 4);
8266 case Intrinsic::vector_deinterleave5:
8267 visitVectorDeinterleave(
I, 5);
8269 case Intrinsic::vector_deinterleave6:
8270 visitVectorDeinterleave(
I, 6);
8272 case Intrinsic::vector_deinterleave7:
8273 visitVectorDeinterleave(
I, 7);
8275 case Intrinsic::vector_deinterleave8:
8276 visitVectorDeinterleave(
I, 8);
8278 case Intrinsic::experimental_vector_compress:
8285 case Intrinsic::experimental_convergence_anchor:
8286 case Intrinsic::experimental_convergence_entry:
8287 case Intrinsic::experimental_convergence_loop:
8288 visitConvergenceControl(
I, Intrinsic);
8290 case Intrinsic::experimental_vector_histogram_add: {
8291 visitVectorHistogram(
I, Intrinsic);
8294 case Intrinsic::experimental_vector_extract_last_active: {
8295 visitVectorExtractLastActive(
I, Intrinsic);
8301void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
8329 PendingConstrainedFP.push_back(OutChain);
8335 PendingConstrainedFPStrict.push_back(OutChain);
8347 Flags.setNoFPExcept(
true);
8349 if (
auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
8350 Flags.copyFMF(*FPOp);
8355#define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \
8356 case Intrinsic::INTRINSIC: \
8357 Opcode = ISD::STRICT_##DAGN; \
8359#include "llvm/IR/ConstrainedOps.def"
8360 case Intrinsic::experimental_constrained_fmuladd: {
8367 pushOutChain(
Mul, EB);
8388 auto *
FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
8398 pushOutChain(Result, EB);
8405 std::optional<unsigned> ResOPC;
8407 case Intrinsic::vp_ctlz: {
8408 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.
getArgOperand(1))->isOne();
8409 ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ;
8412 case Intrinsic::vp_cttz: {
8413 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.
getArgOperand(1))->isOne();
8414 ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ;
8417 case Intrinsic::vp_cttz_elts: {
8418 bool IsZeroPoison = cast<ConstantInt>(VPIntrin.
getArgOperand(1))->isOne();
8419 ResOPC = IsZeroPoison ? ISD::VP_CTTZ_ELTS_ZERO_UNDEF : ISD::VP_CTTZ_ELTS;
8422#define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD) \
8423 case Intrinsic::VPID: \
8424 ResOPC = ISD::VPSD; \
8426#include "llvm/IR/VPIntrinsics.def"
8431 "Inconsistency: no SDNode available for this VPIntrinsic!");
8433 if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD ||
8434 *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) {
8436 return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD
8437 : ISD::VP_REDUCE_FMUL;
8443void SelectionDAGBuilder::visitVPLoad(
8472void SelectionDAGBuilder::visitVPLoadFF(
8475 assert(OpValues.
size() == 3 &&
"Unexpected number of operands");
8500void SelectionDAGBuilder::visitVPGather(
8518 *Alignment, AAInfo, Ranges);
8536 {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO,
8542void SelectionDAGBuilder::visitVPStore(
8546 EVT VT = OpValues[0].getValueType();
8567void SelectionDAGBuilder::visitVPScatter(
8572 EVT VT = OpValues[0].getValueType();
8584 *Alignment, AAInfo);
8601 {getMemoryRoot(), OpValues[0], Base, Index, Scale,
8602 OpValues[2], OpValues[3]},
8608void SelectionDAGBuilder::visitVPStridedLoad(
8627 *Alignment, AAInfo, Ranges);
8630 OpValues[2], OpValues[3], MMO,
8638void SelectionDAGBuilder::visitVPStridedStore(
8642 EVT VT = OpValues[0].getValueType();
8653 *Alignment, AAInfo);
8657 DAG.
getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3],
8665void SelectionDAGBuilder::visitVPCmp(
const VPCmpIntrinsic &VPIntrin) {
8690 "Unexpected target EVL type");
8699void SelectionDAGBuilder::visitVectorPredicationIntrinsic(
8706 if (
const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin))
8707 return visitVPCmp(*CmpI);
8718 "Unexpected target EVL type");
8722 for (
unsigned I = 0;
I < VPIntrin.
arg_size(); ++
I) {
8724 if (
I == EVLParamPos)
8732 if (
auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8739 visitVPLoad(VPIntrin, ValueVTs[0], OpValues);
8741 case ISD::VP_LOAD_FF:
8742 visitVPLoadFF(VPIntrin, ValueVTs[0], ValueVTs[1], OpValues);
8744 case ISD::VP_GATHER:
8745 visitVPGather(VPIntrin, ValueVTs[0], OpValues);
8747 case ISD::EXPERIMENTAL_VP_STRIDED_LOAD:
8748 visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues);
8751 visitVPStore(VPIntrin, OpValues);
8753 case ISD::VP_SCATTER:
8754 visitVPScatter(VPIntrin, OpValues);
8756 case ISD::EXPERIMENTAL_VP_STRIDED_STORE:
8757 visitVPStridedStore(VPIntrin, OpValues);
8759 case ISD::VP_FMULADD: {
8760 assert(OpValues.
size() == 5 &&
"Unexpected number of operands");
8762 if (
auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8769 ISD::VP_FMUL,
DL, VTs,
8770 {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags);
8773 {
Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags);
8778 case ISD::VP_IS_FPCLASS: {
8781 auto Constant = OpValues[1]->getAsZExtVal();
8784 {OpValues[0],
Check, OpValues[2], OpValues[3]});
8788 case ISD::VP_INTTOPTR: {
8799 case ISD::VP_PTRTOINT: {
8814 case ISD::VP_CTLZ_ZERO_UNDEF:
8816 case ISD::VP_CTTZ_ZERO_UNDEF:
8817 case ISD::VP_CTTZ_ELTS_ZERO_UNDEF:
8818 case ISD::VP_CTTZ_ELTS: {
8820 DAG.
getNode(Opcode,
DL, VTs, {OpValues[0], OpValues[2], OpValues[3]});
8839 if (CallSiteIndex) {
8853 assert(BeginLabel &&
"BeginLabel should've been set");
8867 assert(
II &&
"II should've been set");
8878std::pair<SDValue, SDValue>
8892 std::pair<SDValue, SDValue> Result = TLI.
LowerCallTo(CLI);
8895 "Non-null chain expected with non-tail call!");
8896 assert((Result.second.getNode() || !Result.first.getNode()) &&
8897 "Null value expected with tail call!");
8899 if (!Result.second.getNode()) {
8906 PendingExports.clear();
8921 bool isTailCall,
bool isMustTailCall,
8931 const Value *SwiftErrorVal =
nullptr;
8937 auto *Caller = CB.
getParent()->getParent();
8938 if (Caller->getFnAttribute(
"disable-tail-calls").getValueAsString() ==
8939 "true" && !isMustTailCall)
8946 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
8954 if (V->getType()->isEmptyTy())
8959 Entry.setAttributes(&CB,
I - CB.
arg_begin());
8971 Args.push_back(Entry);
8975 if (Entry.IsSRet && isa<Instruction>(V))
8982 Value *V = Bundle->Inputs[0];
8984 Entry.IsCFGuardTarget =
true;
8985 Args.push_back(Entry);
9003 "Target doesn't support calls with kcfi operand bundles.");
9004 CFIType = cast<ConstantInt>(Bundle->Inputs[0]);
9011 auto *Token = Bundle->Inputs[0].get();
9012 ConvControlToken =
getValue(Token);
9030 "This target doesn't support calls with ptrauth operand bundles.");
9034 std::pair<SDValue, SDValue> Result =
lowerInvokable(CLI, EHPadBB);
9036 if (Result.first.getNode()) {
9058 if (
const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
9073 bool ConstantMemory =
false;
9078 ConstantMemory =
true;
9089 if (!ConstantMemory)
9096void SelectionDAGBuilder::processIntegerCallValue(
const Instruction &
I,
9110bool SelectionDAGBuilder::visitMemCmpBCmpCall(
const CallInst &
I) {
9111 const Value *
LHS =
I.getArgOperand(0), *
RHS =
I.getArgOperand(1);
9125 if (Res.first.getNode()) {
9126 processIntegerCallValue(
I, Res.first,
true);
9140 auto hasFastLoadsAndCompare = [&](
unsigned NumBits) {
9163 switch (NumBitsToCompare) {
9175 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
9193 processIntegerCallValue(
I, Cmp,
false);
9202bool SelectionDAGBuilder::visitMemChrCall(
const CallInst &
I) {
9203 const Value *Src =
I.getArgOperand(0);
9208 std::pair<SDValue, SDValue> Res =
9212 if (Res.first.getNode()) {
9226bool SelectionDAGBuilder::visitMemPCpyCall(
const CallInst &
I) {
9234 Align Alignment = std::min(DstAlign, SrcAlign);
9243 Root, sdl, Dst, Src,
Size, Alignment,
false,
false,
nullptr,
9247 "** memcpy should not be lowered as TailCall in mempcpy context **");
9264bool SelectionDAGBuilder::visitStrCpyCall(
const CallInst &
I,
bool isStpcpy) {
9265 const Value *Arg0 =
I.getArgOperand(0), *Arg1 =
I.getArgOperand(1);
9268 std::pair<SDValue, SDValue> Res =
9273 if (Res.first.getNode()) {
9287bool SelectionDAGBuilder::visitStrCmpCall(
const CallInst &
I) {
9288 const Value *Arg0 =
I.getArgOperand(0), *Arg1 =
I.getArgOperand(1);
9291 std::pair<SDValue, SDValue> Res =
9296 if (Res.first.getNode()) {
9297 processIntegerCallValue(
I, Res.first,
true);
9310bool SelectionDAGBuilder::visitStrLenCall(
const CallInst &
I) {
9311 const Value *Arg0 =
I.getArgOperand(0);
9314 std::pair<SDValue, SDValue> Res =
9317 if (Res.first.getNode()) {
9318 processIntegerCallValue(
I, Res.first,
false);
9331bool SelectionDAGBuilder::visitStrNLenCall(
const CallInst &
I) {
9332 const Value *Arg0 =
I.getArgOperand(0), *Arg1 =
I.getArgOperand(1);
9335 std::pair<SDValue, SDValue> Res =
9339 if (Res.first.getNode()) {
9340 processIntegerCallValue(
I, Res.first,
false);
9353bool SelectionDAGBuilder::visitUnaryFloatCall(
const CallInst &
I,
9356 if (!
I.onlyReadsMemory())
9360 Flags.copyFMF(cast<FPMathOperator>(
I));
9373bool SelectionDAGBuilder::visitBinaryFloatCall(
const CallInst &
I,
9376 if (!
I.onlyReadsMemory())
9380 Flags.copyFMF(cast<FPMathOperator>(
I));
9389void SelectionDAGBuilder::visitCall(
const CallInst &
I) {
9391 if (
I.isInlineAsm()) {
9399 if (
F->isDeclaration()) {
9401 if (
unsigned IID =
F->getIntrinsicID()) {
9402 visitIntrinsicCall(
I, IID);
9411 if (!
I.isNoBuiltin() && !
I.isStrictFP() && !
F->hasLocalLinkage() &&
9417 if (visitMemCmpBCmpCall(
I))
9420 case LibFunc_copysign:
9421 case LibFunc_copysignf:
9422 case LibFunc_copysignl:
9425 if (
I.onlyReadsMemory()) {
9429 LHS.getValueType(), LHS, RHS));
9451 case LibFunc_fminimum_num:
9452 case LibFunc_fminimum_numf:
9453 case LibFunc_fminimum_numl:
9457 case LibFunc_fmaximum_num:
9458 case LibFunc_fmaximum_numf:
9459 case LibFunc_fmaximum_numl:
9500 case LibFunc_atan2f:
9501 case LibFunc_atan2l:
9526 case LibFunc_sqrt_finite:
9527 case LibFunc_sqrtf_finite:
9528 case LibFunc_sqrtl_finite:
9533 case LibFunc_floorf:
9534 case LibFunc_floorl:
9538 case LibFunc_nearbyint:
9539 case LibFunc_nearbyintf:
9540 case LibFunc_nearbyintl:
9557 case LibFunc_roundf:
9558 case LibFunc_roundl:
9563 case LibFunc_truncf:
9564 case LibFunc_truncl:
9581 case LibFunc_exp10f:
9582 case LibFunc_exp10l:
9587 case LibFunc_ldexpf:
9588 case LibFunc_ldexpl:
9592 case LibFunc_memcmp:
9593 if (visitMemCmpBCmpCall(
I))
9596 case LibFunc_mempcpy:
9597 if (visitMemPCpyCall(
I))
9600 case LibFunc_memchr:
9601 if (visitMemChrCall(
I))
9604 case LibFunc_strcpy:
9605 if (visitStrCpyCall(
I,
false))
9608 case LibFunc_stpcpy:
9609 if (visitStrCpyCall(
I,
true))
9612 case LibFunc_strcmp:
9613 if (visitStrCmpCall(
I))
9616 case LibFunc_strlen:
9617 if (visitStrLenCall(
I))
9620 case LibFunc_strnlen:
9621 if (visitStrNLenCall(
I))
9645 if (
I.hasDeoptState())
9661 const auto *Key = cast<ConstantInt>(PAB->Inputs[0]);
9662 const Value *Discriminator = PAB->Inputs[1];
9664 assert(Key->getType()->isIntegerTy(32) &&
"Invalid ptrauth key");
9665 assert(Discriminator->getType()->isIntegerTy(64) &&
9666 "Invalid ptrauth discriminator");
9670 if (
const auto *CalleeCPA = dyn_cast<ConstantPtrAuth>(CalleeV))
9671 if (CalleeCPA->isKnownCompatibleWith(Key, Discriminator,
9677 assert(!isa<Function>(CalleeV) &&
"invalid direct ptrauth call");
9712 for (
const auto &Code : Codes)
9727 SDISelAsmOperandInfo &MatchingOpInfo,
9729 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
9735 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
9737 OpInfo.ConstraintVT);
9738 std::pair<unsigned, const TargetRegisterClass *> InputRC =
9740 MatchingOpInfo.ConstraintVT);
9741 const bool OutOpIsIntOrFP =
9742 OpInfo.ConstraintVT.isInteger() || OpInfo.ConstraintVT.isFloatingPoint();
9743 const bool InOpIsIntOrFP = MatchingOpInfo.ConstraintVT.isInteger() ||
9744 MatchingOpInfo.ConstraintVT.isFloatingPoint();
9745 if ((OutOpIsIntOrFP != InOpIsIntOrFP) || (MatchRC.second != InputRC.second)) {
9748 " with a matching output constraint of"
9749 " incompatible type!");
9751 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
9758 SDISelAsmOperandInfo &OpInfo,
9771 const Value *OpVal = OpInfo.CallOperandVal;
9772 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
9773 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
9789 DL.getPrefTypeAlign(Ty),
false,
9792 Chain = DAG.
getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
9795 OpInfo.CallOperand = StackSlot;
9808static std::optional<unsigned>
9810 SDISelAsmOperandInfo &OpInfo,
9811 SDISelAsmOperandInfo &RefOpInfo) {
9822 return std::nullopt;
9826 unsigned AssignedReg;
9829 &
TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
9832 return std::nullopt;
9837 const MVT RegVT = *
TRI.legalclasstypes_begin(*RC);
9839 if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) {
9848 !
TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
9853 if (RegVT.
getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
9858 OpInfo.CallOperand =
9860 OpInfo.ConstraintVT = RegVT;
9864 }
else if (RegVT.
isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
9867 OpInfo.CallOperand =
9869 OpInfo.ConstraintVT = VT;
9876 if (OpInfo.isMatchingInputConstraint())
9877 return std::nullopt;
9879 EVT ValueVT = OpInfo.ConstraintVT;
9880 if (OpInfo.ConstraintVT == MVT::Other)
9884 unsigned NumRegs = 1;
9885 if (OpInfo.ConstraintVT != MVT::Other)
9900 I = std::find(
I, RC->
end(), AssignedReg);
9901 if (
I == RC->
end()) {
9904 return {AssignedReg};
9908 for (; NumRegs; --NumRegs, ++
I) {
9909 assert(
I != RC->
end() &&
"Ran out of registers to allocate!");
9914 OpInfo.AssignedRegs =
RegsForValue(Regs, RegVT, ValueVT);
9915 return std::nullopt;
9920 const std::vector<SDValue> &AsmNodeOperands) {
9923 for (; OperandNo; --OperandNo) {
9925 unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal();
9928 (
F.isRegDefKind() ||
F.isRegDefEarlyClobberKind() ||
F.isMemKind()) &&
9929 "Skipped past definitions?");
9930 CurOp +=
F.getNumOperandRegisters() + 1;
9941 explicit ExtraFlags(
const CallBase &Call) {
9943 if (
IA->hasSideEffects())
9945 if (
IA->isAlignStack())
9947 if (
Call.isConvergent())
9968 unsigned get()
const {
return Flags; }
9975 if (
auto *GA = dyn_cast<GlobalAddressSDNode>(
Op)) {
9976 auto Fn = dyn_cast_or_null<Function>(GA->getGlobal());
9991void SelectionDAGBuilder::visitInlineAsm(
const CallBase &Call,
10004 bool HasSideEffect =
IA->hasSideEffects();
10005 ExtraFlags ExtraInfo(Call);
10007 for (
auto &
T : TargetConstraints) {
10008 ConstraintOperands.
push_back(SDISelAsmOperandInfo(
T));
10009 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.
back();
10011 if (OpInfo.CallOperandVal)
10012 OpInfo.CallOperand =
getValue(OpInfo.CallOperandVal);
10014 if (!HasSideEffect)
10015 HasSideEffect = OpInfo.hasMemory(TLI);
10024 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
10027 return emitInlineAsmError(Call,
"constraint '" +
Twine(
T.ConstraintCode) +
10028 "' expects an integer constant "
10031 ExtraInfo.update(
T);
10038 bool EmitEHLabels = isa<InvokeInst>(Call);
10039 if (EmitEHLabels) {
10040 assert(EHPadBB &&
"InvokeInst must have an EHPadBB");
10042 bool IsCallBr = isa<CallBrInst>(Call);
10044 if (IsCallBr || EmitEHLabels) {
10052 if (EmitEHLabels) {
10053 Chain = lowerStartEH(Chain, EHPadBB, BeginLabel);
10058 IA->collectAsmStrs(AsmStrs);
10061 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
10069 if (OpInfo.hasMatchingInput()) {
10070 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
10101 if (OpInfo.isIndirect &&
isFunction(OpInfo.CallOperand) &&
10104 OpInfo.isIndirect =
false;
10111 !OpInfo.isIndirect) {
10112 assert((OpInfo.isMultipleAlternative ||
10114 "Can only indirectify direct input operands!");
10120 OpInfo.CallOperandVal =
nullptr;
10123 OpInfo.isIndirect =
true;
10129 std::vector<SDValue> AsmNodeOperands;
10130 AsmNodeOperands.push_back(
SDValue());
10137 const MDNode *SrcLoc =
Call.getMetadata(
"srcloc");
10147 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
10149 SDISelAsmOperandInfo &RefOpInfo =
10150 OpInfo.isMatchingInputConstraint()
10151 ? ConstraintOperands[OpInfo.getMatchedOperand()]
10153 const auto RegError =
10158 const char *
RegName =
TRI.getName(*RegError);
10159 emitInlineAsmError(Call,
"register '" +
Twine(
RegName) +
10160 "' allocated for constraint '" +
10161 Twine(OpInfo.ConstraintCode) +
10162 "' does not match required type");
10166 auto DetectWriteToReservedRegister = [&]() {
10169 for (
Register Reg : OpInfo.AssignedRegs.Regs) {
10170 if (
Reg.isPhysical() &&
TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
10172 emitInlineAsmError(Call,
"write to reserved register '" +
10181 !OpInfo.isMatchingInputConstraint())) &&
10182 "Only address as input operand is allowed.");
10184 switch (OpInfo.Type) {
10190 "Failed to convert memory constraint code to constraint id.");
10194 OpFlags.setMemConstraint(ConstraintID);
10197 AsmNodeOperands.push_back(OpInfo.CallOperand);
10202 if (OpInfo.AssignedRegs.Regs.empty()) {
10203 emitInlineAsmError(
10204 Call,
"couldn't allocate output register for constraint '" +
10205 Twine(OpInfo.ConstraintCode) +
"'");
10209 if (DetectWriteToReservedRegister())
10214 OpInfo.AssignedRegs.AddInlineAsmOperands(
10223 SDValue InOperandVal = OpInfo.CallOperand;
10225 if (OpInfo.isMatchingInputConstraint()) {
10231 if (
Flag.isRegDefKind() ||
Flag.isRegDefEarlyClobberKind()) {
10232 if (OpInfo.isIndirect) {
10234 emitInlineAsmError(Call,
"inline asm not supported yet: "
10235 "don't know how to handle tied "
10236 "indirect register inputs");
10244 auto *
R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]);
10246 MVT RegVT =
R->getSimpleValueType(0);
10250 :
TRI.getMinimalPhysRegClass(TiedReg);
10251 for (
unsigned i = 0, e =
Flag.getNumOperandRegisters(); i != e; ++i)
10258 MatchedRegs.getCopyToRegs(InOperandVal,
DAG, dl, Chain, &Glue, &Call);
10260 OpInfo.getMatchedOperand(), dl,
DAG,
10265 assert(
Flag.isMemKind() &&
"Unknown matching constraint!");
10266 assert(
Flag.getNumOperandRegisters() == 1 &&
10267 "Unexpected number of operands");
10270 Flag.clearMemConstraint();
10271 Flag.setMatchingOp(OpInfo.getMatchedOperand());
10274 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
10285 std::vector<SDValue> Ops;
10290 if (isa<ConstantSDNode>(InOperandVal)) {
10291 emitInlineAsmError(Call,
"value out of range for constraint '" +
10292 Twine(OpInfo.ConstraintCode) +
"'");
10296 emitInlineAsmError(Call,
10297 "invalid operand for inline asm constraint '" +
10298 Twine(OpInfo.ConstraintCode) +
"'");
10311 assert((OpInfo.isIndirect ||
10313 "Operand must be indirect to be a mem!");
10316 "Memory operands expect pointer values");
10321 "Failed to convert memory constraint code to constraint id.");
10325 ResOpType.setMemConstraint(ConstraintID);
10329 AsmNodeOperands.push_back(InOperandVal);
10337 "Failed to convert memory constraint code to constraint id.");
10341 SDValue AsmOp = InOperandVal;
10343 auto *GA = cast<GlobalAddressSDNode>(InOperandVal);
10351 ResOpType.setMemConstraint(ConstraintID);
10353 AsmNodeOperands.push_back(
10356 AsmNodeOperands.push_back(AsmOp);
10362 emitInlineAsmError(Call,
"unknown asm constraint '" +
10363 Twine(OpInfo.ConstraintCode) +
"'");
10368 if (OpInfo.isIndirect) {
10369 emitInlineAsmError(
10370 Call,
"Don't know how to handle indirect register inputs yet "
10371 "for constraint '" +
10372 Twine(OpInfo.ConstraintCode) +
"'");
10377 if (OpInfo.AssignedRegs.Regs.empty()) {
10378 emitInlineAsmError(Call,
10379 "couldn't allocate input reg for constraint '" +
10380 Twine(OpInfo.ConstraintCode) +
"'");
10384 if (DetectWriteToReservedRegister())
10389 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal,
DAG, dl, Chain, &Glue,
10393 0, dl,
DAG, AsmNodeOperands);
10399 if (!OpInfo.AssignedRegs.Regs.empty())
10409 if (Glue.
getNode()) AsmNodeOperands.push_back(Glue);
10413 DAG.
getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
10424 if (
StructType *StructResult = dyn_cast<StructType>(CallResultType))
10425 ResultTypes = StructResult->elements();
10426 else if (!CallResultType->
isVoidTy())
10427 ResultTypes =
ArrayRef(CallResultType);
10429 auto CurResultType = ResultTypes.
begin();
10430 auto handleRegAssign = [&](
SDValue V) {
10431 assert(CurResultType != ResultTypes.
end() &&
"Unexpected value");
10432 assert((*CurResultType)->isSized() &&
"Unexpected unsized type");
10445 if (ResultVT !=
V.getValueType() &&
10448 else if (ResultVT !=
V.getValueType() && ResultVT.
isInteger() &&
10449 V.getValueType().isInteger()) {
10455 assert(ResultVT ==
V.getValueType() &&
"Asm result value mismatch!");
10461 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
10465 if (OpInfo.AssignedRegs.Regs.empty())
10468 switch (OpInfo.ConstraintType) {
10472 Chain, &Glue, &Call);
10484 assert(
false &&
"Unexpected unknown constraint");
10488 if (OpInfo.isIndirect) {
10489 const Value *
Ptr = OpInfo.CallOperandVal;
10490 assert(
Ptr &&
"Expected value CallOperandVal for indirect asm operand");
10496 assert(!
Call.getType()->isVoidTy() &&
"Bad inline asm!");
10499 handleRegAssign(V);
10501 handleRegAssign(Val);
10507 if (!ResultValues.
empty()) {
10508 assert(CurResultType == ResultTypes.
end() &&
10509 "Mismatch in number of ResultTypes");
10511 "Mismatch in number of output operands in asm result");
10519 if (!OutChains.
empty())
10522 if (EmitEHLabels) {
10523 Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel);
10527 if (ResultValues.
empty() || HasSideEffect || !OutChains.
empty() || IsCallBr ||
10532void SelectionDAGBuilder::emitInlineAsmError(
const CallBase &Call,
10533 const Twine &Message) {
10542 if (ValueVTs.
empty())
10546 for (
const EVT &VT : ValueVTs)
10552void SelectionDAGBuilder::visitVAStart(
const CallInst &
I) {
10559void SelectionDAGBuilder::visitVAArg(
const VAArgInst &
I) {
10565 DL.getABITypeAlign(
I.getType()).value());
10568 if (
I.getType()->isPointerTy())
10574void SelectionDAGBuilder::visitVAEnd(
const CallInst &
I) {
10581void SelectionDAGBuilder::visitVACopy(
const CallInst &
I) {
10593 std::optional<ConstantRange> CR =
getRange(
I);
10595 if (!CR || CR->isFullSet() || CR->isEmptySet() || CR->isUpperWrapped())
10598 APInt Lo = CR->getUnsignedMin();
10599 if (!
Lo.isMinValue())
10602 APInt Hi = CR->getUnsignedMax();
10603 unsigned Bits = std::max(
Hi.getActiveBits(),
10612 unsigned NumVals =
Op.getNode()->getNumValues();
10619 for (
unsigned I = 1;
I != NumVals; ++
I)
10633 unsigned ArgIdx,
unsigned NumArgs,
SDValue Callee,
Type *ReturnTy,
10636 Args.reserve(NumArgs);
10640 for (
unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
10641 ArgI != ArgE; ++ArgI) {
10642 const Value *V = Call->getOperand(ArgI);
10644 assert(!V->getType()->isEmptyTy() &&
"Empty type passed to intrinsic.");
10647 Entry.setAttributes(Call, ArgI);
10648 Args.push_back(Entry);
10653 .
setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args),
10682 for (
unsigned I = StartIdx;
I < Call.arg_size();
I++) {
10697void SelectionDAGBuilder::visitStackmap(
const CallInst &CI) {
10731 assert(
ID.getValueType() == MVT::i64);
10762void SelectionDAGBuilder::visitPatchpoint(
const CallBase &CB,
10778 if (
auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
10781 else if (
auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
10783 SDLoc(SymbolicCallee),
10784 SymbolicCallee->getValueType(0));
10794 "Not enough arguments provided to the patchpoint intrinsic");
10797 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
10815 "Expected a callseq node.");
10817 bool HasGlue =
Call->getGluedNode();
10847 unsigned NumCallRegArgs =
Call->getNumOperands() - (HasGlue ? 4 : 3);
10848 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
10857 for (
unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i !=
e; ++i)
10868 if (IsAnyRegCC && HasDef) {
10873 assert(ValueVTs.
size() == 1 &&
"Expected only one return value type.");
10897 if (IsAnyRegCC && HasDef) {
10909void SelectionDAGBuilder::visitVectorReduce(
const CallInst &
I,
10910 unsigned Intrinsic) {
10914 if (
I.arg_size() > 1)
10920 if (
auto *FPMO = dyn_cast<FPMathOperator>(&
I))
10923 switch (Intrinsic) {
10924 case Intrinsic::vector_reduce_fadd:
10932 case Intrinsic::vector_reduce_fmul:
10940 case Intrinsic::vector_reduce_add:
10943 case Intrinsic::vector_reduce_mul:
10946 case Intrinsic::vector_reduce_and:
10949 case Intrinsic::vector_reduce_or:
10952 case Intrinsic::vector_reduce_xor:
10955 case Intrinsic::vector_reduce_smax:
10958 case Intrinsic::vector_reduce_smin:
10961 case Intrinsic::vector_reduce_umax:
10964 case Intrinsic::vector_reduce_umin:
10967 case Intrinsic::vector_reduce_fmax:
10970 case Intrinsic::vector_reduce_fmin:
10973 case Intrinsic::vector_reduce_fmaximum:
10976 case Intrinsic::vector_reduce_fminimum:
10990 Attrs.push_back(Attribute::SExt);
10992 Attrs.push_back(Attribute::ZExt);
10994 Attrs.push_back(Attribute::InReg);
11004std::pair<SDValue, SDValue>
11018 "Only supported for non-aggregate returns");
11021 for (
Type *Ty : RetOrigTys)
11030 RetOrigTys.
swap(OldRetOrigTys);
11031 RetVTs.
swap(OldRetVTs);
11032 Offsets.swap(OldOffsets);
11034 for (
size_t i = 0, e = OldRetVTs.
size(); i != e; ++i) {
11035 EVT RetVT = OldRetVTs[i];
11039 unsigned RegisterVTByteSZ = RegisterVT.
getSizeInBits() / 8;
11040 RetOrigTys.
append(NumRegs, OldRetOrigTys[i]);
11041 RetVTs.
append(NumRegs, RegisterVT);
11042 for (
unsigned j = 0; j != NumRegs; ++j)
11055 int DemoteStackIdx = -100;
11068 ArgListEntry Entry(DemoteStackSlot, StackSlotPtrType);
11069 Entry.IsSRet =
true;
11070 Entry.Alignment = Alignment;
11082 for (
unsigned I = 0, E = RetVTs.
size();
I != E; ++
I) {
11084 if (NeedsRegBlock) {
11085 Flags.setInConsecutiveRegs();
11086 if (
I == RetVTs.
size() - 1)
11087 Flags.setInConsecutiveRegsLast();
11089 EVT VT = RetVTs[
I];
11093 for (
unsigned i = 0; i != NumRegs; ++i) {
11097 Ret.Flags.setPointer();
11098 Ret.Flags.setPointerAddrSpace(
11099 cast<PointerType>(CLI.
RetTy)->getAddressSpace());
11102 Ret.Flags.setSExt();
11104 Ret.Flags.setZExt();
11106 Ret.Flags.setInReg();
11107 CLI.
Ins.push_back(Ret);
11116 if (Arg.IsSwiftError) {
11118 Flags.setSwiftError();
11122 CLI.
Ins.push_back(Ret);
11130 for (
unsigned i = 0, e = Args.size(); i != e; ++i) {
11134 Type *FinalType = Args[i].Ty;
11135 if (Args[i].IsByVal)
11136 FinalType = Args[i].IndirectType;
11139 for (
unsigned Value = 0, NumValues = OrigArgTys.
size();
Value != NumValues;
11142 Type *ArgTy = OrigArgTy;
11143 if (Args[i].Ty != Args[i].OrigTy) {
11144 assert(
Value == 0 &&
"Only supported for non-aggregate arguments");
11145 ArgTy = Args[i].Ty;
11150 Args[i].Node.getResNo() +
Value);
11157 Flags.setOrigAlign(OriginalAlignment);
11162 Flags.setPointer();
11163 Flags.setPointerAddrSpace(cast<PointerType>(ArgTy)->
getAddressSpace());
11165 if (Args[i].IsZExt)
11167 if (Args[i].IsSExt)
11169 if (Args[i].IsNoExt)
11171 if (Args[i].IsInReg) {
11175 isa<StructType>(FinalType)) {
11178 Flags.setHvaStart();
11184 if (Args[i].IsSRet)
11186 if (Args[i].IsSwiftSelf)
11187 Flags.setSwiftSelf();
11188 if (Args[i].IsSwiftAsync)
11189 Flags.setSwiftAsync();
11190 if (Args[i].IsSwiftError)
11191 Flags.setSwiftError();
11192 if (Args[i].IsCFGuardTarget)
11193 Flags.setCFGuardTarget();
11194 if (Args[i].IsByVal)
11196 if (Args[i].IsByRef)
11198 if (Args[i].IsPreallocated) {
11199 Flags.setPreallocated();
11207 if (Args[i].IsInAlloca) {
11208 Flags.setInAlloca();
11217 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) {
11218 unsigned FrameSize =
DL.getTypeAllocSize(Args[i].IndirectType);
11219 Flags.setByValSize(FrameSize);
11222 if (
auto MA = Args[i].Alignment)
11226 }
else if (
auto MA = Args[i].Alignment) {
11229 MemAlign = OriginalAlignment;
11231 Flags.setMemAlign(MemAlign);
11232 if (Args[i].IsNest)
11235 Flags.setInConsecutiveRegs();
11238 unsigned NumParts =
11243 if (Args[i].IsSExt)
11245 else if (Args[i].IsZExt)
11250 if (Args[i].IsReturned && !
Op.getValueType().isVector() &&
11255 Args[i].Ty->getPointerAddressSpace())) &&
11256 RetVTs.
size() == NumValues &&
"unexpected use of 'returned'");
11269 CLI.
RetZExt == Args[i].IsZExt))
11270 Flags.setReturned();
11276 for (
unsigned j = 0; j != NumParts; ++j) {
11282 j * Parts[j].
getValueType().getStoreSize().getKnownMinValue());
11283 if (NumParts > 1 && j == 0)
11287 if (j == NumParts - 1)
11291 CLI.
Outs.push_back(MyFlags);
11292 CLI.
OutVals.push_back(Parts[j]);
11295 if (NeedsRegBlock &&
Value == NumValues - 1)
11296 CLI.
Outs[CLI.
Outs.size() - 1].Flags.setInConsecutiveRegsLast();
11308 "LowerCall didn't return a valid chain!");
11310 "LowerCall emitted a return value for a tail call!");
11312 "LowerCall didn't emit the correct number of values!");
11324 for (
unsigned i = 0, e = CLI.
Ins.size(); i != e; ++i) {
11325 assert(InVals[i].
getNode() &&
"LowerCall emitted a null value!");
11326 assert(
EVT(CLI.
Ins[i].VT) == InVals[i].getValueType() &&
11327 "LowerCall emitted a value with the wrong type!");
11337 unsigned NumValues = RetVTs.
size();
11338 ReturnValues.
resize(NumValues);
11345 for (
unsigned i = 0; i < NumValues; ++i) {
11352 DemoteStackIdx, Offsets[i]),
11354 ReturnValues[i] = L;
11355 Chains[i] = L.getValue(1);
11362 std::optional<ISD::NodeType> AssertOp;
11367 unsigned CurReg = 0;
11368 for (
EVT VT : RetVTs) {
11374 CLI.
DAG, CLI.
DL, &InVals[CurReg], NumRegs, RegisterVT, VT,
nullptr,
11382 if (ReturnValues.
empty())
11388 return std::make_pair(Res, CLI.
Chain);
11405 if (
N->getNumValues() == 1) {
11413 "Lowering returned the wrong number of results!");
11416 for (
unsigned I = 0, E =
N->getNumValues();
I != E; ++
I)
11429 cast<RegisterSDNode>(
Op.getOperand(1))->getReg() != Reg) &&
11430 "Copy from a reg to the same reg!");
11431 assert(!Reg.isPhysical() &&
"Is a physreg");
11444 ExtendType = PreferredExtendIt->second;
11447 PendingExports.push_back(Chain);
11459 return A->use_empty();
11461 const BasicBlock &Entry =
A->getParent()->front();
11462 for (
const User *U :
A->users())
11463 if (cast<Instruction>(U)->
getParent() != &Entry || isa<SwitchInst>(U))
11471 std::pair<const AllocaInst *, const StoreInst *>>;
11483 enum StaticAllocaInfo {
Unknown, Clobbered, Elidable };
11485 unsigned NumArgs = FuncInfo->
Fn->
arg_size();
11486 StaticAllocas.
reserve(NumArgs * 2);
11488 auto GetInfoIfStaticAlloca = [&](
const Value *V) -> StaticAllocaInfo * {
11491 V = V->stripPointerCasts();
11492 const auto *AI = dyn_cast<AllocaInst>(V);
11493 if (!AI || !AI->isStaticAlloca() || !FuncInfo->
StaticAllocaMap.count(AI))
11496 return &Iter.first->second;
11506 const auto *SI = dyn_cast<StoreInst>(&
I);
11513 if (
I.isDebugOrPseudoInst())
11517 for (
const Use &U :
I.operands()) {
11518 if (StaticAllocaInfo *
Info = GetInfoIfStaticAlloca(U))
11519 *
Info = StaticAllocaInfo::Clobbered;
11525 if (StaticAllocaInfo *
Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
11526 *
Info = StaticAllocaInfo::Clobbered;
11529 const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
11530 StaticAllocaInfo *
Info = GetInfoIfStaticAlloca(Dst);
11533 const AllocaInst *AI = cast<AllocaInst>(Dst);
11536 if (*
Info != StaticAllocaInfo::Unknown)
11544 const Value *Val = SI->getValueOperand()->stripPointerCasts();
11545 const auto *Arg = dyn_cast<Argument>(Val);
11546 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() ||
11550 !
DL.typeSizeEqualsStoreSize(Arg->
getType()) ||
11551 ArgCopyElisionCandidates.
count(Arg)) {
11552 *
Info = StaticAllocaInfo::Clobbered;
11556 LLVM_DEBUG(
dbgs() <<
"Found argument copy elision candidate: " << *AI
11560 *
Info = StaticAllocaInfo::Elidable;
11561 ArgCopyElisionCandidates.
insert({Arg, {AI, SI}});
11566 if (ArgCopyElisionCandidates.
size() == NumArgs)
11580 auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]);
11583 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
11590 auto ArgCopyIter = ArgCopyElisionCandidates.
find(&Arg);
11591 assert(ArgCopyIter != ArgCopyElisionCandidates.
end());
11592 const AllocaInst *AI = ArgCopyIter->second.first;
11593 int FixedIndex = FINode->getIndex();
11595 int OldIndex = AllocaIndex;
11599 dbgs() <<
" argument copy elision failed due to bad fixed stack "
11605 LLVM_DEBUG(
dbgs() <<
" argument copy elision failed: alignment of alloca "
11606 "greater than stack argument alignment ("
11607 <<
DebugStr(RequiredAlignment) <<
" vs "
11615 dbgs() <<
"Eliding argument copy from " << Arg <<
" to " << *AI <<
'\n'
11616 <<
" Replacing frame index " << OldIndex <<
" with " << FixedIndex
11622 AllocaIndex = FixedIndex;
11623 ArgCopyElisionFrameIndexMap.
insert({OldIndex, FixedIndex});
11624 for (
SDValue ArgVal : ArgVals)
11628 const StoreInst *SI = ArgCopyIter->second.second;
11629 ElidedArgCopyInstrs.
insert(SI);
11641void SelectionDAGISel::LowerArguments(
const Function &
F) {
11648 if (
F.hasFnAttribute(Attribute::Naked))
11658 ISD::InputArg RetArg(Flags, RegisterVT, ValueVT,
F.getReturnType(),
true,
11660 Ins.push_back(RetArg);
11668 ArgCopyElisionCandidates);
11672 unsigned ArgNo = Arg.getArgNo();
11675 bool isArgValueUsed = !Arg.
use_empty();
11676 unsigned PartBase = 0;
11678 if (Arg.hasAttribute(Attribute::ByVal))
11679 FinalType = Arg.getParamByValType();
11681 FinalType,
F.getCallingConv(),
F.isVarArg(),
DL);
11682 for (
unsigned Value = 0, NumValues =
Types.size();
Value != NumValues;
11689 Flags.setPointer();
11692 if (Arg.hasAttribute(Attribute::ZExt))
11694 if (Arg.hasAttribute(Attribute::SExt))
11696 if (Arg.hasAttribute(Attribute::InReg)) {
11700 isa<StructType>(Arg.
getType())) {
11703 Flags.setHvaStart();
11709 if (Arg.hasAttribute(Attribute::StructRet))
11711 if (Arg.hasAttribute(Attribute::SwiftSelf))
11712 Flags.setSwiftSelf();
11713 if (Arg.hasAttribute(Attribute::SwiftAsync))
11714 Flags.setSwiftAsync();
11715 if (Arg.hasAttribute(Attribute::SwiftError))
11716 Flags.setSwiftError();
11717 if (Arg.hasAttribute(Attribute::ByVal))
11719 if (Arg.hasAttribute(Attribute::ByRef))
11721 if (Arg.hasAttribute(Attribute::InAlloca)) {
11722 Flags.setInAlloca();
11730 if (Arg.hasAttribute(Attribute::Preallocated)) {
11731 Flags.setPreallocated();
11743 const Align OriginalAlignment(
11745 Flags.setOrigAlign(OriginalAlignment);
11748 Type *ArgMemTy =
nullptr;
11749 if (
Flags.isByVal() ||
Flags.isInAlloca() ||
Flags.isPreallocated() ||
11752 ArgMemTy = Arg.getPointeeInMemoryValueType();
11754 uint64_t MemSize =
DL.getTypeAllocSize(ArgMemTy);
11759 if (
auto ParamAlign = Arg.getParamStackAlign())
11760 MemAlign = *ParamAlign;
11761 else if ((ParamAlign = Arg.getParamAlign()))
11762 MemAlign = *ParamAlign;
11765 if (
Flags.isByRef())
11766 Flags.setByRefSize(MemSize);
11768 Flags.setByValSize(MemSize);
11769 }
else if (
auto ParamAlign = Arg.getParamStackAlign()) {
11770 MemAlign = *ParamAlign;
11772 MemAlign = OriginalAlignment;
11774 Flags.setMemAlign(MemAlign);
11776 if (Arg.hasAttribute(Attribute::Nest))
11779 Flags.setInConsecutiveRegs();
11780 if (ArgCopyElisionCandidates.
count(&Arg))
11781 Flags.setCopyElisionCandidate();
11782 if (Arg.hasAttribute(Attribute::Returned))
11783 Flags.setReturned();
11789 for (
unsigned i = 0; i != NumRegs; ++i) {
11794 Flags, RegisterVT, VT, ArgTy, isArgValueUsed, ArgNo,
11796 if (NumRegs > 1 && i == 0)
11797 MyFlags.Flags.setSplit();
11800 MyFlags.Flags.setOrigAlign(
Align(1));
11801 if (i == NumRegs - 1)
11802 MyFlags.Flags.setSplitEnd();
11804 Ins.push_back(MyFlags);
11806 if (NeedsRegBlock &&
Value == NumValues - 1)
11807 Ins[
Ins.size() - 1].Flags.setInConsecutiveRegsLast();
11815 DAG.
getRoot(),
F.getCallingConv(),
F.isVarArg(), Ins, dl, DAG, InVals);
11819 "LowerFormalArguments didn't return a valid chain!");
11821 "LowerFormalArguments didn't emit the correct number of values!");
11823 for (
unsigned i = 0, e =
Ins.size(); i != e; ++i) {
11824 assert(InVals[i].getNode() &&
11825 "LowerFormalArguments emitted a null value!");
11826 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
11827 "LowerFormalArguments emitted a value with the wrong type!");
11841 std::optional<ISD::NodeType> AssertOp;
11844 F.getCallingConv(), AssertOp);
11850 FuncInfo->DemoteRegister = SRetReg;
11852 SDB->DAG.getCopyToReg(NewRoot,
SDB->getCurSDLoc(), SRetReg, ArgValue);
11865 unsigned NumValues = ValueVTs.
size();
11866 if (NumValues == 0)
11873 if (Ins[i].
Flags.isCopyElisionCandidate()) {
11874 unsigned NumParts = 0;
11875 for (
EVT VT : ValueVTs)
11877 F.getCallingConv(), VT);
11881 ArrayRef(&InVals[i], NumParts), ArgHasUses);
11886 bool isSwiftErrorArg =
11888 Arg.hasAttribute(Attribute::SwiftError);
11889 if (!ArgHasUses && !isSwiftErrorArg) {
11890 SDB->setUnusedArgValue(&Arg, InVals[i]);
11894 dyn_cast<FrameIndexSDNode>(InVals[i].
getNode()))
11895 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11898 for (
unsigned Val = 0; Val != NumValues; ++Val) {
11899 EVT VT = ValueVTs[Val];
11901 F.getCallingConv(), VT);
11908 if (ArgHasUses || isSwiftErrorArg) {
11909 std::optional<ISD::NodeType> AssertOp;
11910 if (Arg.hasAttribute(Attribute::SExt))
11912 else if (Arg.hasAttribute(Attribute::ZExt))
11917 NewRoot,
F.getCallingConv(), AssertOp);
11920 if (NoFPClass !=
fcNone) {
11922 static_cast<uint64_t>(NoFPClass), dl, MVT::i32);
11924 OutVal, SDNoFPClass);
11933 if (ArgValues.
empty())
11938 dyn_cast<FrameIndexSDNode>(ArgValues[0].
getNode()))
11939 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11942 SDB->getCurSDLoc());
11944 SDB->setValue(&Arg, Res);
11957 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
11958 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11968 if (
Reg.isVirtual())
11980 if (
Reg.isVirtual()) {
11986 FuncInfo->InitializeRegForValue(&Arg);
11987 SDB->CopyToExportRegsIfNeeded(&Arg);
11991 if (!Chains.
empty()) {
11998 assert(i == InVals.
size() &&
"Argument register count mismatch!");
12002 if (!ArgCopyElisionFrameIndexMap.
empty()) {
12005 auto I = ArgCopyElisionFrameIndexMap.
find(
VI.getStackSlot());
12006 if (
I != ArgCopyElisionFrameIndexMap.
end())
12007 VI.updateStackSlot(
I->second);
12022SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(
const BasicBlock *LLVMBB) {
12030 if (!isa<PHINode>(SuccBB->begin()))
continue;
12035 if (!SuccsHandled.
insert(SuccMBB).second)
12043 for (
const PHINode &PN : SuccBB->phis()) {
12045 if (PN.use_empty())
12049 if (PN.getType()->isEmptyTy())
12053 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
12055 if (
const auto *
C = dyn_cast<Constant>(PHIOp)) {
12062 if (
auto *CI = dyn_cast<ConstantInt>(
C))
12074 assert(isa<AllocaInst>(PHIOp) &&
12076 "Didn't codegen value into a register!??");
12086 for (
EVT VT : ValueVTs) {
12088 for (
unsigned i = 0; i != NumRegisters; ++i)
12090 Reg += NumRegisters;
12110void SelectionDAGBuilder::updateDAGForMaybeTailCall(
SDValue MaybeTC) {
12112 if (MaybeTC.
getNode() !=
nullptr)
12127 unsigned Size =
W.LastCluster -
W.FirstCluster + 1;
12131 if (
Size == 2 &&
W.MBB == SwitchMBB) {
12144 const APInt &SmallValue =
Small.Low->getValue();
12145 const APInt &BigValue =
Big.Low->getValue();
12148 APInt CommonBit = BigValue ^ SmallValue;
12163 addSuccessorWithProb(SwitchMBB,
Small.MBB,
Small.Prob +
Big.Prob);
12165 addSuccessorWithProb(
12166 SwitchMBB, DefaultMBB,
12170 addSuccessorWithProb(SwitchMBB, DefaultMBB);
12193 return a.Prob != b.Prob ?
12195 a.Low->getValue().slt(b.Low->getValue());
12202 if (
I->Prob >
W.LastCluster->Prob)
12204 if (
I->Kind ==
CC_Range &&
I->MBB == NextMBB) {
12215 UnhandledProbs +=
I->Prob;
12219 bool FallthroughUnreachable =
false;
12221 if (
I ==
W.LastCluster) {
12223 Fallthrough = DefaultMBB;
12224 FallthroughUnreachable = isa<UnreachableInst>(
12228 CurMF->
insert(BBI, Fallthrough);
12232 UnhandledProbs -=
I->Prob;
12242 CurMF->
insert(BBI, JumpMBB);
12244 auto JumpProb =
I->Prob;
12245 auto FallthroughProb = UnhandledProbs;
12253 if (*SI == DefaultMBB) {
12254 JumpProb += DefaultProb / 2;
12255 FallthroughProb -= DefaultProb / 2;
12273 if (FallthroughUnreachable) {
12280 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
12281 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
12287 JT->Default = Fallthrough;
12290 if (CurMBB == SwitchMBB) {
12313 BTB->
Prob += DefaultProb / 2;
12317 if (FallthroughUnreachable)
12321 if (CurMBB == SwitchMBB) {
12330 if (
I->Low ==
I->High) {
12345 if (FallthroughUnreachable)
12349 CaseBlock CB(CC, LHS, RHS, MHS,
I->MBB, Fallthrough, CurMBB,
12352 if (CurMBB == SwitchMBB)
12355 SL->SwitchCases.push_back(CB);
12360 CurMBB = Fallthrough;
12364void SelectionDAGBuilder::splitWorkItem(
SwitchWorkList &WorkList,
12368 assert(
W.FirstCluster->Low->getValue().slt(
W.LastCluster->Low->getValue()) &&
12369 "Clusters not sorted?");
12370 assert(
W.LastCluster -
W.FirstCluster + 1 >= 2 &&
"Too small to split!");
12372 auto [LastLeft, FirstRight, LeftProb, RightProb] =
12373 SL->computeSplitWorkItemInfo(W);
12378 assert(PivotCluster >
W.FirstCluster);
12379 assert(PivotCluster <=
W.LastCluster);
12394 if (FirstLeft == LastLeft && FirstLeft->Kind ==
CC_Range &&
12395 FirstLeft->Low ==
W.GE &&
12396 (FirstLeft->High->getValue() + 1LL) == Pivot->
getValue()) {
12397 LeftMBB = FirstLeft->MBB;
12402 {LeftMBB, FirstLeft, LastLeft,
W.GE, Pivot,
W.DefaultProb / 2});
12411 if (FirstRight == LastRight && FirstRight->Kind ==
CC_Range &&
12412 W.LT && (FirstRight->High->getValue() + 1ULL) ==
W.LT->getValue()) {
12413 RightMBB = FirstRight->MBB;
12418 {RightMBB, FirstRight, LastRight, Pivot,
W.LT,
W.DefaultProb / 2});
12427 if (
W.MBB == SwitchMBB)
12430 SL->SwitchCases.push_back(CB);
12463 unsigned PeeledCaseIndex = 0;
12464 bool SwitchPeeled =
false;
12465 for (
unsigned Index = 0;
Index < Clusters.size(); ++
Index) {
12467 if (CC.
Prob < TopCaseProb)
12469 TopCaseProb = CC.
Prob;
12470 PeeledCaseIndex =
Index;
12471 SwitchPeeled =
true;
12476 LLVM_DEBUG(
dbgs() <<
"Peeled one top case in switch stmt, prob: "
12477 << TopCaseProb <<
"\n");
12487 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
12489 nullptr,
nullptr, TopCaseProb.
getCompl()};
12490 lowerWorkItem(W,
SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
12492 Clusters.erase(PeeledCaseIt);
12495 dbgs() <<
"Scale the probablity for one cluster, before scaling: "
12496 << CC.
Prob <<
"\n");
12500 PeeledCaseProb = TopCaseProb;
12501 return PeeledSwitchMBB;
12504void SelectionDAGBuilder::visitSwitch(
const SwitchInst &SI) {
12508 Clusters.reserve(
SI.getNumCases());
12509 for (
auto I :
SI.cases()) {
12528 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
12532 if (Clusters.empty()) {
12533 assert(PeeledSwitchMBB == SwitchMBB);
12535 if (DefaultMBB != NextBlock(SwitchMBB)) {
12544 SL->findBitTestClusters(Clusters, &SI);
12547 dbgs() <<
"Case clusters: ";
12554 C.Low->getValue().print(
dbgs(),
true);
12555 if (
C.Low !=
C.High) {
12557 C.High->getValue().print(
dbgs(),
true);
12564 assert(!Clusters.empty());
12568 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
12575 {PeeledSwitchMBB,
First,
Last,
nullptr,
nullptr, DefaultProb});
12577 while (!WorkList.
empty()) {
12579 unsigned NumClusters =
W.LastCluster -
W.FirstCluster + 1;
12584 splitWorkItem(WorkList, W,
SI.getCondition(), SwitchMBB);
12588 lowerWorkItem(W,
SI.getCondition(), SwitchMBB, DefaultMBB);
12592void SelectionDAGBuilder::visitStepVector(
const CallInst &
I) {
12599void SelectionDAGBuilder::visitVectorReverse(
const CallInst &
I) {
12605 assert(VT ==
V.getValueType() &&
"Malformed vector.reverse!");
12616 for (
unsigned i = 0; i != NumElts; ++i)
12617 Mask.push_back(NumElts - 1 - i);
12622void SelectionDAGBuilder::visitVectorDeinterleave(
const CallInst &
I,
12631 EVT OutVT = ValueVTs[0];
12635 for (
unsigned i = 0; i != Factor; ++i) {
12636 assert(ValueVTs[i] == OutVT &&
"Expected VTs to be the same");
12658void SelectionDAGBuilder::visitVectorInterleave(
const CallInst &
I,
12666 for (
unsigned i = 0; i < Factor; ++i) {
12669 "Expected VTs to be the same");
12687 for (
unsigned i = 0; i < Factor; ++i)
12694void SelectionDAGBuilder::visitFreeze(
const FreezeInst &
I) {
12698 unsigned NumValues = ValueVTs.
size();
12699 if (NumValues == 0)
return;
12704 for (
unsigned i = 0; i != NumValues; ++i)
12712void SelectionDAGBuilder::visitVectorSplice(
const CallInst &
I) {
12719 int64_t
Imm = cast<ConstantInt>(
I.getOperand(2))->getSExtValue();
12736 for (
unsigned i = 0; i < NumElts; ++i)
12765 assert(
MI->getOpcode() == TargetOpcode::COPY &&
12766 "start of copy chain MUST be COPY");
12767 Reg =
MI->getOperand(1).getReg();
12770 assert(Reg.isVirtual() &&
"expected COPY of virtual register");
12771 MI =
MRI.def_begin(Reg)->getParent();
12774 if (
MI->getOpcode() == TargetOpcode::COPY) {
12775 assert(Reg.isVirtual() &&
"expected COPY of virtual register");
12776 Reg =
MI->getOperand(1).getReg();
12777 assert(Reg.isPhysical() &&
"expected COPY of physical register");
12780 assert(
MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
12781 "end of copy chain MUST be INLINEASM_BR");
12791void SelectionDAGBuilder::visitCallBrLandingPad(
const CallInst &
I) {
12795 cast<CallBrInst>(
I.getParent()->getUniquePredecessor()->getTerminator());
12807 for (
auto &
T : TargetConstraints) {
12808 SDISelAsmOperandInfo OpInfo(
T);
12816 switch (OpInfo.ConstraintType) {
12824 for (
Register &Reg : OpInfo.AssignedRegs.Regs) {
12832 SDValue V = OpInfo.AssignedRegs.getCopyFromRegs(
12835 ResultVTs.
push_back(OpInfo.ConstraintVT);
12844 ResultVTs.
push_back(OpInfo.ConstraintVT);
unsigned const MachineRegisterInfo * MRI
static unsigned getIntrinsicID(const SDNode *N)
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static msgpack::DocNode getNode(msgpack::DocNode DN, msgpack::Type Type, MCValue Val)
This file declares a class to represent arbitrary precision floating point values and provide a varie...
This file implements a class to represent arbitrary precision integral constant values and operations...
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
MachineBasicBlock MachineBasicBlock::iterator MBBI
Function Alias Analysis Results
Atomic ordering constants.
This file contains the simple types necessary to represent the attributes associated with functions a...
static const Function * getParent(const Value *V)
This file implements the BitVector class.
BlockVerifier::State From
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
Analysis containing CSE Info
This file contains the declarations for the subclasses of Constant, which represent the different fla...
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
static GCMetadataPrinterRegistry::Add< ErlangGCPrinter > X("erlang", "erlang-compatible garbage collector")
static AttributeList getReturnAttrs(FastISel::CallLoweringInfo &CLI)
Returns an AttributeList representing the attributes applied to the return value of the given call.
const HexagonInstrInfo * TII
This file provides various utilities for inspecting and working with the control flow graph in LLVM I...
Module.h This file contains the declarations for the Module class.
static void getRegistersForValue(MachineFunction &MF, MachineIRBuilder &MIRBuilder, GISelAsmOperandInfo &OpInfo, GISelAsmOperandInfo &RefOpInfo)
Assign virtual/physical registers for the specified register operand.
This file defines an InstructionCost class that is used when calculating the cost of an instruction,...
static bool isUndef(const MachineInstr &MI)
Register const TargetRegisterInfo * TRI
static const Function * getCalledFunction(const Value *V)
This file provides utility analysis objects describing memory locations.
This file provides utility for Memory Model Relaxation Annotations (MMRAs).
static unsigned getReg(const MCDisassembler *D, unsigned RC, unsigned RegNo)
static unsigned getAddressSpace(const Value *V, unsigned MaxLookup)
MachineInstr unsigned OpIdx
ConstantRange Range(APInt(BitWidth, Low), APInt(BitWidth, High))
uint64_t IntrinsicInst * II
static GCMetadataPrinterRegistry::Add< OcamlGCMetadataPrinter > Y("ocaml", "ocaml 3.10-compatible collector")
const SmallVectorImpl< MachineOperand > MachineBasicBlock * TBB
const SmallVectorImpl< MachineOperand > & Cond
static Type * getValueType(Value *V)
Returns the type of the given value/instruction V.
static bool hasOnlySelectUsers(const Value *Cond)
static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, SDValue &Chain)
Create a LOAD_STACK_GUARD node, and let it carry the target specific global variable if there exists ...
static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, SDValue &Scale, SelectionDAGBuilder *SDB, const BasicBlock *CurBB, uint64_t ElemSize)
static void failForInvalidBundles(const CallBase &I, StringRef Name, ArrayRef< uint32_t > AllowedBundles)
static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, const SDLoc &DL, SmallVectorImpl< SDValue > &Ops, SelectionDAGBuilder &Builder)
Add a stack map intrinsic call's live variable operands to a stackmap or patchpoint target node's ope...
static const unsigned MaxParallelChains
static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
visitPow - Lower a pow intrinsic.
static const CallBase * FindPreallocatedCall(const Value *PreallocatedSetup)
Given a @llvm.call.preallocated.setup, return the corresponding preallocated call.
static cl::opt< unsigned > SwitchPeelThreshold("switch-peel-threshold", cl::Hidden, cl::init(66), cl::desc("Set the case probability threshold for peeling the case from a " "switch statement. A value greater than 100 will void this " "optimization"))
static cl::opt< bool > InsertAssertAlign("insert-assert-align", cl::init(true), cl::desc("Insert the experimental `assertalign` node."), cl::ReallyHidden)
static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin)
static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG, DILocalVariable *Variable, DebugLoc DL, unsigned Order, SmallVectorImpl< Value * > &Values, DIExpression *Expression)
static unsigned findMatchingInlineAsmOperand(unsigned OperandNo, const std::vector< SDValue > &AsmNodeOperands)
static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, SDISelAsmOperandInfo &MatchingOpInfo, SelectionDAG &DAG)
Make sure that the output operand OpInfo and its corresponding input operand MatchingOpInfo have comp...
static void findUnwindDestinations(FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, BranchProbability Prob, SmallVectorImpl< std::pair< MachineBasicBlock *, BranchProbability > > &UnwindDests)
When an invoke or a cleanupret unwinds to the next EH pad, there are many places it could ultimately ...
static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic)
static BranchProbability scaleCaseProbality(BranchProbability CaseProb, BranchProbability PeeledCaseProb)
static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
expandExp2 - Lower an exp2 intrinsic.
static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue Scale, SelectionDAG &DAG, const TargetLowering &TLI)
static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, const SDLoc &dl)
getF32Constant - Get 32-bit floating point constant.
static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val, const SDLoc &DL, EVT PartVT)
static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
expandLog10 - Lower a log10 intrinsic.
static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, SDValue Val, SDValue *Parts, unsigned NumParts, MVT PartVT, const Value *V, std::optional< CallingConv::ID > CallConv)
getCopyToPartsVector - Create a series of nodes that contain the specified value split into legal par...
static void getUnderlyingArgRegs(SmallVectorImpl< std::pair< Register, TypeSize > > &Regs, const SDValue &N)
static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, unsigned NumParts, MVT PartVT, const Value *V, std::optional< CallingConv::ID > CallConv=std::nullopt, ISD::NodeType ExtendKind=ISD::ANY_EXTEND)
getCopyToParts - Create a series of nodes that contain the specified value split into legal parts.
static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, SelectionDAGBuilder &Builder)
static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
expandLog2 - Lower a log2 intrinsic.
static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, SDISelAsmOperandInfo &OpInfo, SelectionDAG &DAG)
Get a direct memory input to behave well as an indirect operand.
static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel)
isOnlyUsedInEntryBlock - If the specified argument is only used in the entry block,...
static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, const Twine &ErrMsg)
static bool collectInstructionDeps(SmallMapVector< const Instruction *, bool, 8 > *Deps, const Value *V, SmallMapVector< const Instruction *, bool, 8 > *Necessary=nullptr, unsigned Depth=0)
static void findArgumentCopyElisionCandidates(const DataLayout &DL, FunctionLoweringInfo *FuncInfo, ArgCopyElisionMapTy &ArgCopyElisionCandidates)
Scan the entry block of the function in FuncInfo for arguments that look like copies into a local all...
static bool isFunction(SDValue Op)
static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, const SDLoc &dl)
GetExponent - Get the exponent:
static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg)
static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, SelectionDAG &DAG)
ExpandPowI - Expand a llvm.powi intrinsic.
static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
expandLog - Lower a log intrinsic.
static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, SDValue InChain, std::optional< CallingConv::ID > CC=std::nullopt, std::optional< ISD::NodeType > AssertOp=std::nullopt)
getCopyFromParts - Create a value that contains the specified legal parts combined into the value the...
static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, SelectionDAG &DAG)
static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl)
GetSignificand - Get the significand and build it into a floating-point number with exponent of 1:
static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, const TargetLowering &TLI, SDNodeFlags Flags)
expandExp - Lower an exp intrinsic.
static const MDNode * getRangeMetadata(const Instruction &I)
static cl::opt< unsigned, true > LimitFPPrecision("limit-float-precision", cl::desc("Generate low-precision inline sequences " "for some float libcalls"), cl::location(LimitFloatPrecision), cl::Hidden, cl::init(0))
static void tryToElideArgumentCopy(FunctionLoweringInfo &FuncInfo, SmallVectorImpl< SDValue > &Chains, DenseMap< int, int > &ArgCopyElisionFrameIndexMap, SmallPtrSetImpl< const Instruction * > &ElidedArgCopyInstrs, ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, ArrayRef< SDValue > ArgVals, bool &ArgHasUses)
Try to elide argument copies from memory into a local alloca.
static unsigned LimitFloatPrecision
LimitFloatPrecision - Generate low-precision inline sequences for some float libcalls (6,...
static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, SDValue InChain, std::optional< CallingConv::ID > CC)
getCopyFromPartsVector - Create a value that contains the specified legal parts combined into the val...
static bool InBlock(const Value *V, const BasicBlock *BB)
static LLVM_ATTRIBUTE_ALWAYS_INLINE MVT::SimpleValueType getSimpleVT(const unsigned char *MatcherTable, unsigned &MatcherIndex)
getSimpleVT - Decode a value in MatcherTable, if it's a VBR encoded value, use GetVBR to decode it.
This file defines the SmallPtrSet class.
static SymbolRef::Type getType(const Symbol *Sym)
support::ulittle16_t & Lo
support::ulittle16_t & Hi
Class for arbitrary precision integers.
LLVM_ABI APInt sextOrTrunc(unsigned width) const
Sign extend or truncate to width.
bool isNonNegative() const
Determine if this APInt Value is non-negative (>= 0)
bool isPowerOf2() const
Check if this APInt's value is a power of two greater than zero.
an instruction to allocate memory on the stack
Align getAlign() const
Return the alignment of the memory that is being allocated by the instruction.
Type * getAllocatedType() const
Return the type that is being allocated by the instruction.
This class represents an incoming formal argument to a Function.
LLVM_ABI bool hasAttribute(Attribute::AttrKind Kind) const
Check if an argument has a given attribute.
unsigned getArgNo() const
Return the index of this formal argument in its containing function.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
size_t size() const
size - Get the array size.
bool empty() const
empty - Check if the array is empty.
A cache of @llvm.assume calls within a function.
An instruction that atomically checks whether a specified value is in a memory location,...
an instruction that atomically reads a memory location, combines it with another value,...
@ USubCond
Subtract only if no unsigned overflow.
@ FMinimum
*p = minimum(old, v) minimum matches the behavior of llvm.minimum.
@ Min
*p = old <signed v ? old : v
@ USubSat
*p = usub.sat(old, v) usub.sat matches the behavior of llvm.usub.sat.
@ FMaximum
*p = maximum(old, v) maximum matches the behavior of llvm.maximum.
@ UIncWrap
Increment one up to a maximum value.
@ Max
*p = old >signed v ? old : v
@ UMin
*p = old <unsigned v ? old : v
@ FMin
*p = minnum(old, v) minnum matches the behavior of llvm.minnum.
@ UMax
*p = old >unsigned v ? old : v
@ FMax
*p = maxnum(old, v) maxnum matches the behavior of llvm.maxnum.
@ UDecWrap
Decrement one until a minimum value or zero.
static LLVM_ABI AttributeList get(LLVMContext &C, ArrayRef< std::pair< unsigned, Attribute > > Attrs)
Create an AttributeList with the specified parameters in it.
LLVM_ABI AttributeSet getRetAttrs() const
The attributes for the ret value are returned.
LLVM_ABI bool hasFnAttr(Attribute::AttrKind Kind) const
Return true if the attribute exists for the function.
LLVM Basic Block Representation.
LLVM_ABI InstListType::const_iterator getFirstNonPHIIt() const
Returns an iterator to the first instruction in this block that is not a PHINode instruction.
InstListType::const_iterator const_iterator
LLVM_ABI bool isEntryBlock() const
Return true if this is the entry block of the containing function.
LLVM_ABI InstListType::const_iterator getFirstNonPHIOrDbg(bool SkipPseudoOp=true) const
Returns a pointer to the first instruction in this block that is not a PHINode or a debug intrinsic,...
const Function * getParent() const
Return the enclosing method, or null if none.
const Instruction * getTerminator() const LLVM_READONLY
Returns the terminator instruction if the block is well formed or null if the block is not well forme...
const Instruction & back() const
This class is a wrapper over an AAResults, and it is intended to be used only when there are no IR ch...
bool pointsToConstantMemory(const MemoryLocation &Loc, bool OrLocal=false)
This class represents a no-op cast from one type to another.
bool test(unsigned Idx) const
void resize(unsigned N, bool t=false)
resize - Grow or shrink the bitvector.
size_type size() const
size - Returns the number of bits in this bitvector.
The address of a basic block.
Conditional or Unconditional Branch instruction.
Analysis providing branch probability information.
LLVM_ABI BranchProbability getEdgeProbability(const BasicBlock *Src, unsigned IndexInSuccessors) const
Get an edge's probability, relative to other out-edges of the Src.
LLVM_ABI bool isEdgeHot(const BasicBlock *Src, const BasicBlock *Dst) const
Test if an edge is hot relative to other out-edges of the Src.
static uint32_t getDenominator()
static BranchProbability getOne()
static BranchProbability getUnknown()
uint32_t getNumerator() const
LLVM_ABI uint64_t scale(uint64_t Num) const
Scale a large integer.
BranchProbability getCompl() const
static BranchProbability getZero()
static void normalizeProbabilities(ProbabilityIter Begin, ProbabilityIter End)
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
std::optional< OperandBundleUse > getOperandBundle(StringRef Name) const
Return an operand bundle by name, if present.
CallingConv::ID getCallingConv() const
User::op_iterator arg_begin()
Return the iterator pointing to the beginning of the argument list.
LLVM_ABI bool isMustTailCall() const
Tests if this call site must be tail call optimized.
LLVM_ABI bool isIndirectCall() const
Return true if the callsite is an indirect call.
unsigned countOperandBundlesOfType(StringRef Name) const
Return the number of operand bundles with the tag Name attached to this instruction.
Value * getCalledOperand() const
Value * getArgOperand(unsigned i) const
User::op_iterator arg_end()
Return the iterator pointing to the end of the argument list.
bool isConvergent() const
Determine if the invoke is convergent.
FunctionType * getFunctionType() const
unsigned arg_size() const
AttributeList getAttributes() const
Return the attributes for this call.
LLVM_ABI bool isTailCall() const
Tests if this call site is marked as a tail call.
CallBr instruction, tracking function calls that may not return control but instead transfer it to a ...
This class represents a function call, abstracting a target machine's calling convention.
This class is the base class for the comparison instructions.
Predicate
This enumeration lists the possible predicates for CmpInst subclasses.
ConstantDataSequential - A vector or array constant whose element type is a simple 1/2/4/8-byte integ...
A constant value that is initialized with an expression using other constant values.
ConstantFP - Floating Point Values [float, double].
This is the shared class of boolean and integer constants.
static LLVM_ABI ConstantInt * getTrue(LLVMContext &Context)
bool isZero() const
This is just a convenience method to make client code smaller for a common code.
static LLVM_ABI ConstantInt * getFalse(LLVMContext &Context)
uint64_t getZExtValue() const
Return the constant as a 64-bit unsigned integer value after it has been zero extended as appropriate...
const APInt & getValue() const
Return the constant as an APInt value reference.
A signed pointer, in the ptrauth sense.
This class represents a range of values.
uint64_t getZExtValue() const
Constant Vector Declarations.
This is an important base class in LLVM.
This is the common base class for constrained floating point intrinsics.
LLVM_ABI std::optional< fp::ExceptionBehavior > getExceptionBehavior() const
LLVM_ABI unsigned getNonMetadataArgCount() const
LLVM_ABI bool isEntryValue() const
Check if the expression consists of exactly one entry value operand.
static bool fragmentsOverlap(const FragmentInfo &A, const FragmentInfo &B)
Check if fragments overlap between a pair of FragmentInfos.
static LLVM_ABI DIExpression * appendOpsToArg(const DIExpression *Expr, ArrayRef< uint64_t > Ops, unsigned ArgNo, bool StackValue=false)
Create a copy of Expr by appending the given list of Ops to each instance of the operand DW_OP_LLVM_a...
static LLVM_ABI std::optional< FragmentInfo > getFragmentInfo(expr_op_iterator Start, expr_op_iterator End)
Retrieve the details of this fragment expression.
LLVM_ABI uint64_t getNumLocationOperands() const
Return the number of unique location operands referred to (via DW_OP_LLVM_arg) in this expression; th...
static LLVM_ABI std::optional< DIExpression * > createFragmentExpression(const DIExpression *Expr, unsigned OffsetInBits, unsigned SizeInBits)
Create a DIExpression to describe one part of an aggregate variable that is fragmented across multipl...
static LLVM_ABI const DIExpression * convertToUndefExpression(const DIExpression *Expr)
Removes all elements from Expr that do not apply to an undef debug value, which includes every operat...
static LLVM_ABI DIExpression * prepend(const DIExpression *Expr, uint8_t Flags, int64_t Offset=0)
Prepend DIExpr with a deref and offset operation and optionally turn it into a stack value or/and an ...
static LLVM_ABI DIExpression * prependOpcodes(const DIExpression *Expr, SmallVectorImpl< uint64_t > &Ops, bool StackValue=false, bool EntryValue=false)
Prepend DIExpr with the given opcodes and optionally turn it into a stack value.
bool isValidLocationForIntrinsic(const DILocation *DL) const
Check that a location is valid for this variable.
Base class for variables.
LLVM_ABI std::optional< uint64_t > getSizeInBits() const
Determines the size of the variable's type.
This class represents an Operation in the Expression.
A parsed version of the target data layout string in and methods for querying it.
LLVM_ABI const StructLayout * getStructLayout(StructType *Ty) const
Returns a StructLayout object, indicating the alignment of the struct, its size, and the offsets of i...
unsigned getIndexSizeInBits(unsigned AS) const
The size in bits of indices used for address calculation in getelementptr and for addresses in the gi...
TypeSize getTypeStoreSize(Type *Ty) const
Returns the maximum number of bytes that may be overwritten by storing the specified type.
LLVM_ABI Align getPrefTypeAlign(Type *Ty) const
Returns the preferred stack/global alignment for the specified type.
Records a position in IR for a source label (DILabel).
Base class for non-instruction debug metadata records that have positions within IR.
DebugLoc getDebugLoc() const
Record of a variable value-assignment, aka a non instruction representation of the dbg....
LocationType getType() const
DIExpression * getExpression() const
LLVM_ABI Value * getVariableLocationOp(unsigned OpIdx) const
DILocalVariable * getVariable() const
LLVM_ABI iterator_range< location_op_iterator > location_ops() const
Get the locations corresponding to the variable referenced by the debug info intrinsic.
LLVM_ABI DILocation * getInlinedAt() const
iterator find(const_arg_type_t< KeyT > Val)
size_type count(const_arg_type_t< KeyT > Val) const
Return 1 if the specified key is in the map, 0 otherwise.
std::pair< iterator, bool > insert(const std::pair< KeyT, ValueT > &KV)
void reserve(size_type NumEntries)
Grow the densemap so that it can contain at least NumEntries items before resizing again.
Diagnostic information for inline asm reporting.
static constexpr ElementCount getFixed(ScalarTy MinVal)
static constexpr ElementCount get(ScalarTy MinVal, bool Scalable)
constexpr bool isScalar() const
Exactly one element.
Lightweight error class with error context and mandatory checking.
Class representing an expression and its matching format.
This instruction compares its operands according to the predicate given to the constructor.
This is a fast-path instruction selection class that generates poor code and doesn't support illegal ...
bool allowReassoc() const
Flag queries.
An instruction for ordering other memory operations.
static LLVM_ABI FixedVectorType * get(Type *ElementType, unsigned NumElts)
This class represents a freeze function that returns random concrete value if an operand is either a ...
FunctionLoweringInfo - This contains information that is global to a function that is used when lower...
BranchProbabilityInfo * BPI
Register CreateRegs(const Value *V)
SmallPtrSet< const DbgVariableRecord *, 8 > PreprocessedDVRDeclares
Collection of dbg_declare instructions handled after argument lowering and before ISel proper.
MachineBasicBlock * getMBB(const BasicBlock *BB) const
Register DemoteRegister
DemoteRegister - if CanLowerReturn is false, DemoteRegister is a vreg allocated to hold a pointer to ...
BitVector DescribedArgs
Bitvector with a bit set if corresponding argument is described in ArgDbgValues.
DenseMap< const AllocaInst *, int > StaticAllocaMap
StaticAllocaMap - Keep track of frame indices for fixed sized allocas in the entry block.
int getArgumentFrameIndex(const Argument *A)
getArgumentFrameIndex - Get frame index for the byval argument.
Register ExceptionSelectorVirtReg
bool isExportedInst(const Value *V) const
isExportedInst - Return true if the specified value is an instruction exported from its block.
const LiveOutInfo * GetLiveOutRegInfo(Register Reg)
GetLiveOutRegInfo - Gets LiveOutInfo for a register, returning NULL if the register is a PHI destinat...
Register InitializeRegForValue(const Value *V)
DenseMap< const Value *, Register > ValueMap
ValueMap - Since we emit code for the function a basic block at a time, we must remember which virtua...
Register ExceptionPointerVirtReg
If the current MBB is a landing pad, the exception pointer and exception selector registers are copie...
MachineBasicBlock::iterator InsertPt
MBB - The current insert position inside the current block.
MachineBasicBlock * MBB
MBB - The current block.
SmallVector< MachineInstr *, 8 > ArgDbgValues
ArgDbgValues - A list of DBG_VALUE instructions created during isel for function arguments that are i...
std::vector< std::pair< MachineInstr *, Register > > PHINodesToUpdate
PHINodesToUpdate - A list of phi instructions whose operand list will be updated after processing the...
unsigned getCurrentCallSite()
Get the call site currently being processed, if any. Return zero if none.
void setCurrentCallSite(unsigned Site)
Set the call site currently being processed.
MachineRegisterInfo * RegInfo
Register CreateReg(MVT VT, bool isDivergent=false)
CreateReg - Allocate a single virtual register for the given type.
bool CanLowerReturn
CanLowerReturn - true iff the function's return value can be lowered to registers.
DenseMap< const Value *, ISD::NodeType > PreferredExtendType
Record the preferred extend type (ISD::SIGN_EXTEND or ISD::ZERO_EXTEND) for a value.
Register getCatchPadExceptionPointerVReg(const Value *CPI, const TargetRegisterClass *RC)
Class to represent function types.
unsigned getNumParams() const
Return the number of fixed parameters this function type requires.
Type * getParamType(unsigned i) const
Parameter type accessors.
Type * getReturnType() const
Data structure describing the variable locations in a function.
const BasicBlock & getEntryBlock() const
FunctionType * getFunctionType() const
Returns the FunctionType for me.
Intrinsic::ID getIntrinsicID() const LLVM_READONLY
getIntrinsicID - This method returns the ID number of the specified function, or Intrinsic::not_intri...
bool hasMinSize() const
Optimize this function for minimum size (-Oz).
bool hasParamAttribute(unsigned ArgNo, Attribute::AttrKind Kind) const
check if an attributes is in the list of attributes.
bool hasGC() const
hasGC/getGC/setGC/clearGC - The name of the garbage collection algorithm to use during code generatio...
CallingConv::ID getCallingConv() const
getCallingConv()/setCallingConv(CC) - These method get and set the calling convention of this functio...
Constant * getPersonalityFn() const
Get the personality function associated with this function.
AttributeList getAttributes() const
Return the attribute list for this Function.
bool isIntrinsic() const
isIntrinsic - Returns true if the function's name starts with "llvm.".
bool isVarArg() const
isVarArg - Return true if this function takes a variable number of arguments.
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
Garbage collection metadata for a single function.
void addStackRoot(int Num, const Constant *Metadata)
addStackRoot - Registers a root that lives on the stack.
Represents flags for the getelementptr instruction/expression.
bool hasNoUnsignedSignedWrap() const
bool hasNoUnsignedWrap() const
an instruction for type-safe pointer arithmetic to access elements of arrays and structs
static StringRef dropLLVMManglingEscape(StringRef Name)
If the given string begins with the GlobalValue name mangling escape character '\1',...
bool hasDLLImportStorageClass() const
Module * getParent()
Get the module that this global value is contained inside of...
This instruction compares its operands according to the predicate given to the constructor.
Indirect Branch Instruction.
This instruction inserts a struct field of array element value into an aggregate value.
MDNode * getMetadata(unsigned KindID) const
Get the metadata of given kind attached to this Instruction.
LLVM_ABI FastMathFlags getFastMathFlags() const LLVM_READONLY
Convenience function for getting all the fast-math flags, which must be an operator which supports th...
LLVM_ABI AAMDNodes getAAMetadata() const
Returns the AA metadata for this instruction.
@ MIN_INT_BITS
Minimum number of bits that can be specified.
Intrinsic::ID getIntrinsicID() const
Return the intrinsic ID of this intrinsic.
This is an important class for using LLVM in a threaded context.
LLVM_ABI void emitError(const Instruction *I, const Twine &ErrorStr)
emitError - Emit an error message to the currently installed error handler with optional location inf...
@ OB_clang_arc_attachedcall
LLVM_ABI void diagnose(const DiagnosticInfo &DI)
Report a message to the currently installed diagnostic handler.
The landingpad instruction holds all of the information necessary to generate correct exception handl...
An instruction for reading from memory.
This class is used to represent ISD::LOAD nodes.
static LocationSize precise(uint64_t Value)
static constexpr LocationSize beforeOrAfterPointer()
Any location before or after the base pointer (but still within the underlying object).
LLVM_ABI MCSymbol * createTempSymbol()
Create a temporary symbol with a unique name.
LLVM_ABI MCSymbol * getOrCreateFrameAllocSymbol(const Twine &FuncName, unsigned Idx)
Gets a symbol that will be defined to the final stack offset of a local variable after codegen.
MCSymbol - Instances of this class represent a symbol name in the MC file, and MCSymbols are created ...
@ INVALID_SIMPLE_VALUE_TYPE
uint64_t getScalarSizeInBits() const
unsigned getVectorNumElements() const
bool isVector() const
Return true if this is a vector value type.
bool isInteger() const
Return true if this is an integer or a vector integer type.
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
ElementCount getVectorElementCount() const
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
bool bitsGE(MVT VT) const
Return true if this has no less bits than VT.
bool isScalarInteger() const
Return true if this is an integer, not including vectors.
static MVT getVectorVT(MVT VT, unsigned NumElements)
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
static MVT getIntegerVT(unsigned BitWidth)
void normalizeSuccProbs()
Normalize probabilities of all successors so that the sum of them becomes one.
bool isEHPad() const
Returns true if the block is a landing pad.
void setIsCleanupFuncletEntry(bool V=true)
Indicates if this is the entry block of a cleanup funclet.
const BasicBlock * getBasicBlock() const
Return the LLVM basic block that this instance corresponded to originally.
LLVM_ABI void setSuccProbability(succ_iterator I, BranchProbability Prob)
Set successor probability of a given iterator.
succ_iterator succ_begin()
LLVM_ABI void addSuccessor(MachineBasicBlock *Succ, BranchProbability Prob=BranchProbability::getUnknown())
Add Succ as a successor of this MachineBasicBlock.
SmallVectorImpl< MachineBasicBlock * >::iterator succ_iterator
void addLiveIn(MCRegister PhysReg, LaneBitmask LaneMask=LaneBitmask::getAll())
Adds the specified register as a live in.
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
void setIsEHContTarget(bool V=true)
Indicates if this is a target of Windows EH Continuation Guard.
void setIsEHFuncletEntry(bool V=true)
Indicates if this is the entry block of an EH funclet.
void setIsEHScopeEntry(bool V=true)
Indicates if this is the entry block of an EH scope, i.e., the block that that used to have a catchpa...
void setMachineBlockAddressTaken()
Set this block to indicate that its address is used as something other than the target of a terminato...
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
bool hasVarSizedObjects() const
This method may be called any time after instruction selection is complete to determine if the stack ...
void setIsImmutableObjectIndex(int ObjectIdx, bool IsImmutable)
Marks the immutability of an object.
LLVM_ABI int CreateStackObject(uint64_t Size, Align Alignment, bool isSpillSlot, const AllocaInst *Alloca=nullptr, uint8_t ID=0)
Create a new statically sized stack object, returning a nonnegative identifier to represent it.
void setHasPatchPoint(bool s=true)
void setHasStackMap(bool s=true)
bool hasOpaqueSPAdjustment() const
Returns true if the function contains opaque dynamic stack adjustments.
int getStackProtectorIndex() const
Return the index for the stack protector object.
void setStackProtectorIndex(int I)
void setIsAliasedObjectIndex(int ObjectIdx, bool IsAliased)
Set "maybe pointed to by an LLVM IR value" for an object.
Align getObjectAlign(int ObjectIdx) const
Return the alignment of the specified stack object.
int64_t getObjectSize(int ObjectIdx) const
Return the size of the specified object.
void RemoveStackObject(int ObjectIdx)
Remove or mark dead a statically sized stack object.
void setFunctionContextIndex(int I)
Description of the location of a variable whose Address is valid and unchanging during function execu...
const WinEHFuncInfo * getWinEHFuncInfo() const
getWinEHFuncInfo - Return information about how the current function uses Windows exception handling.
void setCallsUnwindInit(bool b)
bool useDebugInstrRef() const
Returns true if the function's variable locations are tracked with instruction referencing.
void setCallSiteBeginLabel(MCSymbol *BeginLabel, unsigned Site)
Map the begin label for a call site.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
StringRef getName() const
getName - Return the name of the corresponding LLVM function.
void setCallsEHReturn(bool b)
MachineMemOperand * getMachineMemOperand(MachinePointerInfo PtrInfo, MachineMemOperand::Flags f, LLT MemTy, Align base_alignment, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr, SyncScope::ID SSID=SyncScope::System, AtomicOrdering Ordering=AtomicOrdering::NotAtomic, AtomicOrdering FailureOrdering=AtomicOrdering::NotAtomic)
getMachineMemOperand - Allocate a new MachineMemOperand.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
unsigned getTypeIDFor(const GlobalValue *TI)
Return the type id for the specified typeinfo. This is function wide.
MCContext & getContext() const
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
auto getInStackSlotVariableDbgInfo()
Returns the collection of variables for which we have debug info and that have been assigned a stack ...
void addCodeViewAnnotation(MCSymbol *Label, MDNode *MD)
Record annotations associated with a particular label.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineBasicBlock & front() const
bool hasEHFunclets() const
void setHasEHContTarget(bool V)
void addInvoke(MachineBasicBlock *LandingPad, MCSymbol *BeginLabel, MCSymbol *EndLabel)
Provide the begin and end labels of an invoke style call and associate it with a try landing pad bloc...
MachineBasicBlock * CreateMachineBasicBlock(const BasicBlock *BB=nullptr, std::optional< UniqueBBID > BBID=std::nullopt)
CreateMachineBasicBlock - Allocate a new MachineBasicBlock.
void erase(iterator MBBI)
void insert(iterator MBBI, MachineBasicBlock *MBB)
const MachineInstrBuilder & addSym(MCSymbol *Sym, unsigned char TargetFlags=0) const
const MachineInstrBuilder & addFrameIndex(int Idx) const
Representation of each machine instruction.
A description of a memory reference used in the backend.
Flags
Flags values. These may be or'd together.
@ MOVolatile
The memory access is volatile.
@ MODereferenceable
The memory access is dereferenceable (i.e., doesn't trap).
@ MOLoad
The memory access reads data.
@ MONonTemporal
The memory access is non-temporal.
@ MOInvariant
The memory access always returns the same value (or traps).
@ MOStore
The memory access writes data.
static MachineOperand CreateReg(Register Reg, bool isDef, bool isImp=false, bool isKill=false, bool isDead=false, bool isUndef=false, bool isEarlyClobber=false, unsigned SubReg=0, bool isDebug=false, bool isInternalRead=false, bool isRenamable=false)
static MachineOperand CreateFI(int Idx)
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
ArrayRef< std::pair< MCRegister, Register > > liveins() const
An SDNode that represents everything that will be needed to construct a MachineInstr.
bool contains(const KeyT &Key) const
std::pair< iterator, bool > try_emplace(const KeyT &Key, Ts &&...Args)
Representation for a specific memory location.
static MemoryLocation getAfter(const Value *Ptr, const AAMDNodes &AATags=AAMDNodes())
Return a location that may access any location after Ptr, while remaining within the underlying objec...
A Module instance is used to store all the information related to an LLVM module.
Utility class for integer operators which may exhibit overflow - Add, Sub, Mul, and Shl.
static PointerType * getUnqual(Type *ElementType)
This constructs a pointer to an object of the specified type in the default address space (address sp...
static LLVM_ABI PointerType * get(Type *ElementType, unsigned AddressSpace)
This constructs a pointer to an object of the specified type in a numbered address space.
static LLVM_ABI PoisonValue * get(Type *T)
Static factory methods - Return an 'poison' object of the specified type.
A udiv, sdiv, lshr, or ashr instruction, which can be marked as "exact", indicating that no bits are ...
Wrapper class representing virtual and physical registers.
constexpr bool isVirtual() const
Return true if the specified register number is in the virtual register namespace.
constexpr bool isPhysical() const
Return true if the specified register number is in the physical register namespace.
Resume the propagation of an exception.
Return a value (possibly void), from a function.
Holds the information from a dbg_label node through SDISel.
static SDDbgOperand fromNode(SDNode *Node, unsigned ResNo)
static SDDbgOperand fromFrameIdx(unsigned FrameIdx)
static SDDbgOperand fromVReg(Register VReg)
static SDDbgOperand fromConst(const Value *Const)
Holds the information from a dbg_value node through SDISel.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
Represents one node in the SelectionDAG.
unsigned getOpcode() const
Return the SelectionDAG opcode value for this node.
iterator_range< value_op_iterator > op_values() const
unsigned getIROrder() const
Return the node ordering.
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
unsigned getNumValues() const
Return the number of values defined/returned by this operator.
const SDValue & getOperand(unsigned Num) const
EVT getValueType(unsigned ResNo) const
Return the type of a specified result.
Represents a use of a SDNode.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
TypeSize getValueSizeInBits() const
Returns the size of the value in bits.
const SDValue & getOperand(unsigned i) const
unsigned getResNo() const
get the index which selects a specific result in the SDNode
MVT getSimpleValueType() const
Return the simple ValueType of the referenced return value.
unsigned getOpcode() const
SelectionDAGBuilder - This is the common target-independent lowering implementation that is parameter...
SDValue getValue(const Value *V)
getValue - Return an SDValue for the given Value.
DenseMap< const Constant *, Register > ConstantsOut
void addDanglingDebugInfo(SmallVectorImpl< Value * > &Values, DILocalVariable *Var, DIExpression *Expr, bool IsVariadic, DebugLoc DL, unsigned Order)
Register a dbg_value which relies on a Value which we have not yet seen.
void visitDbgInfo(const Instruction &I)
void clearDanglingDebugInfo()
Clear the dangling debug information map.
void LowerCallTo(const CallBase &CB, SDValue Callee, bool IsTailCall, bool IsMustTailCall, const BasicBlock *EHPadBB=nullptr, const TargetLowering::PtrAuthInfo *PAI=nullptr)
void clear()
Clear out the current SelectionDAG and the associated state and prepare this SelectionDAGBuilder obje...
void visitBitTestHeader(SwitchCG::BitTestBlock &B, MachineBasicBlock *SwitchBB)
visitBitTestHeader - This function emits necessary code to produce value suitable for "bit tests"
void LowerStatepoint(const GCStatepointInst &I, const BasicBlock *EHPadBB=nullptr)
std::unique_ptr< SDAGSwitchLowering > SL
SDValue lowerRangeToAssertZExt(SelectionDAG &DAG, const Instruction &I, SDValue Op)
bool HasTailCall
This is set to true if a call in the current block has been translated as a tail call.
bool ShouldEmitAsBranches(const std::vector< SwitchCG::CaseBlock > &Cases)
If the set of cases should be emitted as a series of branches, return true.
void EmitBranchForMergedCondition(const Value *Cond, MachineBasicBlock *TBB, MachineBasicBlock *FBB, MachineBasicBlock *CurBB, MachineBasicBlock *SwitchBB, BranchProbability TProb, BranchProbability FProb, bool InvertCond)
EmitBranchForMergedCondition - Helper method for FindMergedConditions.
void LowerDeoptimizeCall(const CallInst *CI)
void LowerCallSiteWithDeoptBundle(const CallBase *Call, SDValue Callee, const BasicBlock *EHPadBB)
SwiftErrorValueTracking & SwiftError
Information about the swifterror values used throughout the function.
SDValue getNonRegisterValue(const Value *V)
getNonRegisterValue - Return an SDValue for the given Value, but don't look in FuncInfo....
DenseMap< MachineBasicBlock *, SmallVector< unsigned, 4 > > LPadToCallSiteMap
Map a landing pad to the call site indexes.
void handleDebugDeclare(Value *Address, DILocalVariable *Variable, DIExpression *Expression, DebugLoc DL)
bool shouldKeepJumpConditionsTogether(const FunctionLoweringInfo &FuncInfo, const BranchInst &I, Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs, TargetLoweringBase::CondMergingParams Params) const
StatepointLoweringState StatepointLowering
State used while lowering a statepoint sequence (gc_statepoint, gc_relocate, and gc_result).
void visitBitTestCase(SwitchCG::BitTestBlock &BB, MachineBasicBlock *NextMBB, BranchProbability BranchProbToNext, Register Reg, SwitchCG::BitTestCase &B, MachineBasicBlock *SwitchBB)
visitBitTestCase - this function produces one "bit test"
void populateCallLoweringInfo(TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, AttributeSet RetAttrs, bool IsPatchPoint)
Populate a CallLowerinInfo (into CLI) based on the properties of the call being lowered.
void CopyValueToVirtualRegister(const Value *V, Register Reg, ISD::NodeType ExtendType=ISD::ANY_EXTEND)
void salvageUnresolvedDbgValue(const Value *V, DanglingDebugInfo &DDI)
For the given dangling debuginfo record, perform last-ditch efforts to resolve the debuginfo to somet...
SmallVector< SDValue, 8 > PendingLoads
Loads are not emitted to the program immediately.
GCFunctionInfo * GFI
Garbage collection metadata for the function.
SDValue getRoot()
Similar to getMemoryRoot, but also flushes PendingConstrainedFP(Strict) items.
void ExportFromCurrentBlock(const Value *V)
ExportFromCurrentBlock - If this condition isn't known to be exported from the current basic block,...
void init(GCFunctionInfo *gfi, BatchAAResults *BatchAA, AssumptionCache *AC, const TargetLibraryInfo *li)
DebugLoc getCurDebugLoc() const
void resolveOrClearDbgInfo()
Evict any dangling debug information, attempting to salvage it first.
std::pair< SDValue, SDValue > lowerInvokable(TargetLowering::CallLoweringInfo &CLI, const BasicBlock *EHPadBB=nullptr)
SDValue getMemoryRoot()
Return the current virtual root of the Selection DAG, flushing any PendingLoad items.
void resolveDanglingDebugInfo(const Value *V, SDValue Val)
If we saw an earlier dbg_value referring to V, generate the debug data structures now that we've seen...
SDLoc getCurSDLoc() const
void visit(const Instruction &I)
void dropDanglingDebugInfo(const DILocalVariable *Variable, const DIExpression *Expr)
If we have dangling debug info that describes Variable, or an overlapping part of variable considerin...
SDValue getCopyFromRegs(const Value *V, Type *Ty)
If there was virtual register allocated for the value V emit CopyFromReg of the specified type Ty.
void CopyToExportRegsIfNeeded(const Value *V)
CopyToExportRegsIfNeeded - If the given value has virtual registers created for it,...
void handleKillDebugValue(DILocalVariable *Var, DIExpression *Expr, DebugLoc DbgLoc, unsigned Order)
Create a record for a kill location debug intrinsic.
void visitJumpTable(SwitchCG::JumpTable &JT)
visitJumpTable - Emit JumpTable node in the current MBB
void visitJumpTableHeader(SwitchCG::JumpTable &JT, SwitchCG::JumpTableHeader &JTH, MachineBasicBlock *SwitchBB)
visitJumpTableHeader - This function emits necessary code to produce index in the JumpTable from swit...
void LowerCallSiteWithPtrAuthBundle(const CallBase &CB, const BasicBlock *EHPadBB)
static const unsigned LowestSDNodeOrder
Lowest valid SDNodeOrder.
void LowerDeoptimizingReturn()
FunctionLoweringInfo & FuncInfo
Information about the function as a whole.
void setValue(const Value *V, SDValue NewN)
void FindMergedConditions(const Value *Cond, MachineBasicBlock *TBB, MachineBasicBlock *FBB, MachineBasicBlock *CurBB, MachineBasicBlock *SwitchBB, Instruction::BinaryOps Opc, BranchProbability TProb, BranchProbability FProb, bool InvertCond)
const TargetLibraryInfo * LibInfo
bool isExportableFromCurrentBlock(const Value *V, const BasicBlock *FromBB)
void visitSPDescriptorParent(StackProtectorDescriptor &SPD, MachineBasicBlock *ParentBB)
Codegen a new tail for a stack protector check ParentMBB which has had its tail spliced into a stack ...
bool handleDebugValue(ArrayRef< const Value * > Values, DILocalVariable *Var, DIExpression *Expr, DebugLoc DbgLoc, unsigned Order, bool IsVariadic)
For a given list of Values, attempt to create and record a SDDbgValue in the SelectionDAG.
SDValue getControlRoot()
Similar to getRoot, but instead of flushing all the PendingLoad items, flush all the PendingExports (...
void UpdateSplitBlock(MachineBasicBlock *First, MachineBasicBlock *Last)
When an MBB was split during scheduling, update the references that need to refer to the last resulti...
SDValue getValueImpl(const Value *V)
getValueImpl - Helper function for getValue and getNonRegisterValue.
void visitSwitchCase(SwitchCG::CaseBlock &CB, MachineBasicBlock *SwitchBB)
visitSwitchCase - Emits the necessary code to represent a single node in the binary search tree resul...
void visitSPDescriptorFailure(StackProtectorDescriptor &SPD)
Codegen the failure basic block for a stack protector check.
std::unique_ptr< FunctionLoweringInfo > FuncInfo
SmallPtrSet< const Instruction *, 4 > ElidedArgCopyInstrs
const TargetLowering * TLI
std::unique_ptr< SwiftErrorValueTracking > SwiftError
virtual void emitFunctionEntryCode()
std::unique_ptr< SelectionDAGBuilder > SDB
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
virtual std::pair< SDValue, SDValue > EmitTargetCodeForStrnlen(SelectionDAG &DAG, const SDLoc &DL, SDValue Chain, SDValue Src, SDValue MaxLength, MachinePointerInfo SrcPtrInfo) const
virtual std::pair< SDValue, SDValue > EmitTargetCodeForStrcpy(SelectionDAG &DAG, const SDLoc &DL, SDValue Chain, SDValue Dest, SDValue Src, MachinePointerInfo DestPtrInfo, MachinePointerInfo SrcPtrInfo, bool isStpcpy) const
Emit target-specific code that performs a strcpy or stpcpy, in cases where that is faster than a libc...
virtual std::pair< SDValue, SDValue > EmitTargetCodeForMemchr(SelectionDAG &DAG, const SDLoc &dl, SDValue Chain, SDValue Src, SDValue Char, SDValue Length, MachinePointerInfo SrcPtrInfo) const
Emit target-specific code that performs a memchr, in cases where that is faster than a libcall.
virtual std::pair< SDValue, SDValue > EmitTargetCodeForMemcmp(SelectionDAG &DAG, const SDLoc &dl, SDValue Chain, SDValue Op1, SDValue Op2, SDValue Op3, const CallInst *CI) const
Emit target-specific code that performs a memcmp/bcmp, in cases where that is faster than a libcall.
virtual std::pair< SDValue, SDValue > EmitTargetCodeForStrcmp(SelectionDAG &DAG, const SDLoc &dl, SDValue Chain, SDValue Op1, SDValue Op2, MachinePointerInfo Op1PtrInfo, MachinePointerInfo Op2PtrInfo) const
Emit target-specific code that performs a strcmp, in cases where that is faster than a libcall.
virtual std::pair< SDValue, SDValue > EmitTargetCodeForStrlen(SelectionDAG &DAG, const SDLoc &DL, SDValue Chain, SDValue Src, MachinePointerInfo SrcPtrInfo) const
virtual SDValue EmitTargetCodeForSetTag(SelectionDAG &DAG, const SDLoc &dl, SDValue Chain, SDValue Addr, SDValue Size, MachinePointerInfo DstPtrInfo, bool ZeroData) const
Help to insert SDNodeFlags automatically in transforming.
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
SDValue getTargetGlobalAddress(const GlobalValue *GV, const SDLoc &DL, EVT VT, int64_t offset=0, unsigned TargetFlags=0)
SDValue getExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT, unsigned Opcode)
Convert Op, which must be of integer type, to the integer type VT, by either any/sign/zero-extending ...
LLVM_ABI SDValue getLabelNode(unsigned Opcode, const SDLoc &dl, SDValue Root, MCSymbol *Label)
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
LLVM_ABI SDValue getMaskedGather(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType, ISD::LoadExtType ExtTy)
LLVM_ABI SDValue getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, unsigned SrcAS, unsigned DestAS)
Return an AddrSpaceCastSDNode.
const TargetSubtargetInfo & getSubtarget() const
SDValue getCopyToReg(SDValue Chain, const SDLoc &dl, Register Reg, SDValue N)
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
BlockFrequencyInfo * getBFI() const
LLVM_ABI SDValue getShiftAmountConstant(uint64_t Val, EVT VT, const SDLoc &DL)
LLVM_ABI SDValue getAllOnesConstant(const SDLoc &DL, EVT VT, bool IsTarget=false, bool IsOpaque=false)
LLVM_ABI MachineSDNode * getMachineNode(unsigned Opcode, const SDLoc &dl, EVT VT)
These are used for target selectors to create a new node with specified return type(s),...
LLVM_ABI void ExtractVectorElements(SDValue Op, SmallVectorImpl< SDValue > &Args, unsigned Start=0, unsigned Count=0, EVT EltVT=EVT())
Append the extracted elements from Start to Count out of the vector Op in Args.
LLVM_ABI SDValue getAtomicMemset(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Value, SDValue Size, Type *SizeTy, unsigned ElemSz, bool isTailCall, MachinePointerInfo DstPtrInfo)
LLVM_ABI SDValue getAtomicLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT MemVT, EVT VT, SDValue Chain, SDValue Ptr, MachineMemOperand *MMO)
LLVM_ABI SDValue getVScale(const SDLoc &DL, EVT VT, APInt MulImm, bool ConstantFold=true)
Return a node that represents the runtime scaling 'MulImm * RuntimeVL'.
LLVM_ABI SDValue getPseudoProbeNode(const SDLoc &Dl, SDValue Chain, uint64_t Guid, uint64_t Index, uint32_t Attr)
Creates a PseudoProbeSDNode with function GUID Guid and the index of the block Index it is probing,...
LLVM_ABI SDValue getMemset(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Align Alignment, bool isVol, bool AlwaysInline, const CallInst *CI, MachinePointerInfo DstPtrInfo, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI SDValue getConstantPool(const Constant *C, EVT VT, MaybeAlign Align=std::nullopt, int Offs=0, bool isT=false, unsigned TargetFlags=0)
LLVM_ABI SDValue getStridedLoadVP(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, EVT VT, const SDLoc &DL, SDValue Chain, SDValue Ptr, SDValue Offset, SDValue Stride, SDValue Mask, SDValue EVL, EVT MemVT, MachineMemOperand *MMO, bool IsExpanding=false)
LLVM_ABI SDValue getAtomicCmpSwap(unsigned Opcode, const SDLoc &dl, EVT MemVT, SDVTList VTs, SDValue Chain, SDValue Ptr, SDValue Cmp, SDValue Swp, MachineMemOperand *MMO)
Gets a node for an atomic cmpxchg op.
LLVM_ABI void ReplaceAllUsesOfValuesWith(const SDValue *From, const SDValue *To, unsigned Num)
Like ReplaceAllUsesOfValueWith, but for multiple values at once.
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
void addMMRAMetadata(const SDNode *Node, MDNode *MMRA)
Set MMRAMetadata to be associated with Node.
LLVM_ABI SDValue getConstantFP(double Val, const SDLoc &DL, EVT VT, bool isTarget=false)
Create a ConstantFPSDNode wrapping a constant value.
LLVM_ABI SDValue getRegister(Register Reg, EVT VT)
LLVM_ABI SDValue getElementCount(const SDLoc &DL, EVT VT, ElementCount EC, bool ConstantFold=true)
LLVM_ABI SDValue getGetFPEnv(SDValue Chain, const SDLoc &dl, SDValue Ptr, EVT MemVT, MachineMemOperand *MMO)
LLVM_ABI SDValue getAssertAlign(const SDLoc &DL, SDValue V, Align A)
Return an AssertAlignSDNode.
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
LLVM_ABI SDValue getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef< SDValue > Ops, EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags Flags=MachineMemOperand::MOLoad|MachineMemOperand::MOStore, LocationSize Size=LocationSize::precise(0), const AAMDNodes &AAInfo=AAMDNodes())
Creates a MemIntrinsicNode that may produce a result and takes a list of operands.
LLVM_ABI SDValue getStepVector(const SDLoc &DL, EVT ResVT, const APInt &StepVal)
Returns a vector of type ResVT whose elements contain the linear sequence <0, Step,...
LLVM_ABI SDValue getAtomic(unsigned Opcode, const SDLoc &dl, EVT MemVT, SDValue Chain, SDValue Ptr, SDValue Val, MachineMemOperand *MMO)
Gets a node for an atomic op, produces result (if relevant) and chain and takes 2 operands.
LLVM_ABI SDValue getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Align Alignment, bool isVol, bool AlwaysInline, const CallInst *CI, std::optional< bool > OverrideTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo, const AAMDNodes &AAInfo=AAMDNodes(), BatchAAResults *BatchAA=nullptr)
LLVM_ABI Align getEVTAlign(EVT MemoryVT) const
Compute the default alignment value for the given type.
void addNoMergeSiteInfo(const SDNode *Node, bool NoMerge)
Set NoMergeSiteInfo to be associated with Node if NoMerge is true.
LLVM_ABI bool shouldOptForSize() const
LLVM_ABI SDValue getVPZExtOrTrunc(const SDLoc &DL, EVT VT, SDValue Op, SDValue Mask, SDValue EVL)
Convert a vector-predicated Op, which must be an integer vector, to the vector-type VT,...
const TargetLowering & getTargetLoweringInfo() const
static constexpr unsigned MaxRecursionDepth
LLVM_ABI SDValue getStridedStoreVP(SDValue Chain, const SDLoc &DL, SDValue Val, SDValue Ptr, SDValue Offset, SDValue Stride, SDValue Mask, SDValue EVL, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, bool IsTruncating=false, bool IsCompressing=false)
LLVM_ABI void AddDbgValue(SDDbgValue *DB, bool isParameter)
Add a dbg_value SDNode.
SDValue getUNDEF(EVT VT)
Return an UNDEF node. UNDEF does not have a useful SDLoc.
SDValue getCALLSEQ_END(SDValue Chain, SDValue Op1, SDValue Op2, SDValue InGlue, const SDLoc &DL)
Return a new CALLSEQ_END node, which always must have a glue result (to ensure it's not CSE'd).
LLVM_ABI SDValue getGatherVP(SDVTList VTs, EVT VT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
LLVM_ABI void DeleteNode(SDNode *N)
Remove the specified node from the system.
LLVM_ABI SDValue getBitcast(EVT VT, SDValue V)
Return a bitcast using the SDLoc of the value operand, and casting to the provided type.
LLVM_ABI SDDbgValue * getDbgValueList(DIVariable *Var, DIExpression *Expr, ArrayRef< SDDbgOperand > Locs, ArrayRef< SDNode * > Dependencies, bool IsIndirect, const DebugLoc &DL, unsigned O, bool IsVariadic)
Creates a SDDbgValue node from a list of locations.
SDValue getCopyFromReg(SDValue Chain, const SDLoc &dl, Register Reg, EVT VT)
SDValue getSelect(const SDLoc &DL, EVT VT, SDValue Cond, SDValue LHS, SDValue RHS, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build Select's if you just have operands and don't want to check...
LLVM_ABI SDValue getNegative(SDValue Val, const SDLoc &DL, EVT VT)
Create negative operation as (SUB 0, Val).
LLVM_ABI void setNodeMemRefs(MachineSDNode *N, ArrayRef< MachineMemOperand * > NewMemRefs)
Mutate the specified machine node's memory references to the provided list.
const DataLayout & getDataLayout() const
ProfileSummaryInfo * getPSI() const
SDValue getTargetFrameIndex(int FI, EVT VT)
LLVM_ABI SDValue getTokenFactor(const SDLoc &DL, SmallVectorImpl< SDValue > &Vals)
Creates a new TokenFactor containing Vals.
const SelectionDAGTargetInfo & getSelectionDAGInfo() const
LLVM_ABI SDValue getMaskedHistogram(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
LLVM_ABI SDDbgLabel * getDbgLabel(DILabel *Label, const DebugLoc &DL, unsigned O)
Creates a SDDbgLabel node.
LLVM_ABI SDValue getStoreVP(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, bool IsTruncating=false, bool IsCompressing=false)
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
LLVM_ABI SDValue getMemBasePlusOffset(SDValue Base, TypeSize Offset, const SDLoc &DL, const SDNodeFlags Flags=SDNodeFlags())
Returns sum of the base pointer and offset.
LLVM_ABI SDValue getGlobalAddress(const GlobalValue *GV, const SDLoc &DL, EVT VT, int64_t offset=0, bool isTargetGA=false, unsigned TargetFlags=0)
LLVM_ABI SDValue getVAArg(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, SDValue SV, unsigned Align)
VAArg produces a result and token chain, and takes a pointer and a source value as input.
LLVM_ABI SDValue getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, EVT SVT, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI SDValue getLoadFFVP(EVT VT, const SDLoc &DL, SDValue Chain, SDValue Ptr, SDValue Mask, SDValue EVL, MachineMemOperand *MMO)
LLVM_ABI SDValue getMDNode(const MDNode *MD)
Return an MDNodeSDNode which holds an MDNode.
LLVM_ABI void ReplaceAllUsesWith(SDValue From, SDValue To)
Modify anything using 'From' to use 'To' instead.
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
LLVM_ABI SDValue getSrcValue(const Value *v)
Construct a node to track a Value* through the backend.
SDValue getSplatVector(EVT VT, const SDLoc &DL, SDValue Op)
LLVM_ABI SDValue getAtomicMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Type *SizeTy, unsigned ElemSz, bool isTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo)
LLVM_ABI MaybeAlign InferPtrAlign(SDValue Ptr) const
Infer alignment of a load / store address.
SDValue getCALLSEQ_START(SDValue Chain, uint64_t InSize, uint64_t OutSize, const SDLoc &DL)
Return a new CALLSEQ_START node, that starts new call frame, in which InSize bytes are set up inside ...
LLVM_ABI void AddDbgLabel(SDDbgLabel *DB)
Add a dbg_label SDNode.
LLVM_ABI SDValue getBasicBlock(MachineBasicBlock *MBB)
LLVM_ABI SDValue getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either sign-extending or trunca...
LLVM_ABI SDDbgValue * getVRegDbgValue(DIVariable *Var, DIExpression *Expr, Register VReg, bool IsIndirect, const DebugLoc &DL, unsigned O)
Creates a VReg SDDbgValue node.
LLVM_ABI SDValue getEHLabel(const SDLoc &dl, SDValue Root, MCSymbol *Label)
LLVM_ABI SDValue getSetFPEnv(SDValue Chain, const SDLoc &dl, SDValue Ptr, EVT MemVT, MachineMemOperand *MMO)
LLVM_ABI SDValue getMaskedStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Base, SDValue Offset, SDValue Mask, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, bool IsTruncating=false, bool IsCompressing=false)
LLVM_ABI SDValue getExternalSymbol(const char *Sym, EVT VT)
const TargetMachine & getTarget() const
LLVM_ABI SDValue getPtrExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either truncating it or perform...
LLVM_ABI SDValue getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either any-extending or truncat...
LLVM_ABI SDValue getBlockAddress(const BlockAddress *BA, EVT VT, int64_t Offset=0, bool isTarget=false, unsigned TargetFlags=0)
LLVM_ABI SDValue getLoadVP(ISD::MemIndexedMode AM, ISD::LoadExtType ExtType, EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, SDValue Offset, SDValue Mask, SDValue EVL, MachinePointerInfo PtrInfo, EVT MemVT, Align Alignment, MachineMemOperand::Flags MMOFlags, const AAMDNodes &AAInfo, const MDNode *Ranges=nullptr, bool IsExpanding=false)
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDDbgValue * getConstantDbgValue(DIVariable *Var, DIExpression *Expr, const Value *C, const DebugLoc &DL, unsigned O)
Creates a constant SDDbgValue node.
LLVM_ABI SDValue getScatterVP(SDVTList VTs, EVT VT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType)
LLVM_ABI SDValue getValueType(EVT)
SDValue getTargetConstantFP(double Val, const SDLoc &DL, EVT VT)
LLVM_ABI SDValue getLifetimeNode(bool IsStart, const SDLoc &dl, SDValue Chain, int FrameIndex)
Creates a LifetimeSDNode that starts (IsStart==true) or ends (IsStart==false) the lifetime of the Fra...
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI SDValue getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of float type, to the float type VT, by either extending or rounding (by tr...
LLVM_ABI SDValue getAtomicMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Type *SizeTy, unsigned ElemSz, bool isTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo)
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI SDDbgValue * getFrameIndexDbgValue(DIVariable *Var, DIExpression *Expr, unsigned FI, bool IsIndirect, const DebugLoc &DL, unsigned O)
Creates a FrameIndex SDDbgValue node.
LLVM_ABI SDValue getMemmove(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Align Alignment, bool isVol, const CallInst *CI, std::optional< bool > OverrideTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo, const AAMDNodes &AAInfo=AAMDNodes(), BatchAAResults *BatchAA=nullptr)
LLVM_ABI SDValue getJumpTable(int JTI, EVT VT, bool isTarget=false, unsigned TargetFlags=0)
LLVM_ABI SDValue getVPPtrExtOrTrunc(const SDLoc &DL, EVT VT, SDValue Op, SDValue Mask, SDValue EVL)
Convert a vector-predicated Op, which must be of integer type, to the vector-type integer type VT,...
LLVM_ABI SDValue getVectorIdxConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
MachineFunction & getMachineFunction() const
LLVM_ABI SDValue getPtrExtendInReg(SDValue Op, const SDLoc &DL, EVT VT)
Return the expression required to extend the Op as a pointer value assuming it was the smaller SrcTy ...
SDValue getPOISON(EVT VT)
Return a POISON node. POISON does not have a useful SDLoc.
SDValue getSplatBuildVector(EVT VT, const SDLoc &DL, SDValue Op)
Return a splat ISD::BUILD_VECTOR node, consisting of Op splatted to all elements.
LLVM_ABI SDValue getFrameIndex(int FI, EVT VT, bool isTarget=false)
const FunctionVarLocs * getFunctionVarLocs() const
Returns the result of the AssignmentTrackingAnalysis pass if it's available, otherwise return nullptr...
LLVM_ABI SDValue getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either zero-extending or trunca...
LLVM_ABI SDValue getCondCode(ISD::CondCode Cond)
SDValue getObjectPtrOffset(const SDLoc &SL, SDValue Ptr, TypeSize Offset)
Create an add instruction with appropriate flags when used for addressing some offset of an object.
LLVMContext * getContext() const
const SDValue & setRoot(SDValue N)
Set the current root tag of the SelectionDAG.
void addPCSections(const SDNode *Node, MDNode *MD)
Set PCSections to be associated with Node.
LLVM_ABI SDValue getTargetExternalSymbol(const char *Sym, EVT VT, unsigned TargetFlags=0)
LLVM_ABI SDValue getMCSymbol(MCSymbol *Sym, EVT VT)
SDValue getSetCCVP(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Mask, SDValue EVL)
Helper function to make it easier to build VP_SETCCs if you just have an ISD::CondCode instead of an ...
LLVM_ABI SDValue CreateStackTemporary(TypeSize Bytes, Align Alignment)
Create a stack temporary based on the size in bytes and the alignment.
SDValue getEntryNode() const
Return the token chain corresponding to the entry of the function.
LLVM_ABI SDDbgValue * getDbgValue(DIVariable *Var, DIExpression *Expr, SDNode *N, unsigned R, bool IsIndirect, const DebugLoc &DL, unsigned O)
Creates a SDDbgValue node.
LLVM_ABI SDValue getMaskedLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Base, SDValue Offset, SDValue Mask, SDValue Src0, EVT MemVT, MachineMemOperand *MMO, ISD::MemIndexedMode AM, ISD::LoadExtType, bool IsExpanding=false)
SDValue getSplat(EVT VT, const SDLoc &DL, SDValue Op)
Returns a node representing a splat of one value into all lanes of the provided vector type.
LLVM_ABI SDValue getVectorShuffle(EVT VT, const SDLoc &dl, SDValue N1, SDValue N2, ArrayRef< int > Mask)
Return an ISD::VECTOR_SHUFFLE node.
LLVM_ABI SDValue getMaskedScatter(SDVTList VTs, EVT MemVT, const SDLoc &dl, ArrayRef< SDValue > Ops, MachineMemOperand *MMO, ISD::MemIndexType IndexType, bool IsTruncating=false)
A templated base class for SmallPtrSet which provides the typesafe interface that is common across al...
std::pair< iterator, bool > insert(PtrType Ptr)
Inserts Ptr if and only if there is no element in the container equal to Ptr.
SmallPtrSet - This class implements a set which is optimized for holding SmallSize or less elements.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
reference emplace_back(ArgTypes &&... Args)
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
void swap(SmallVectorImpl &RHS)
void push_back(const T &Elt)
pointer data()
Return a pointer to the vector's buffer, even if empty().
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Encapsulates all of the information needed to generate a stack protector check, and signals to isel w...
MachineBasicBlock * getSuccessMBB()
MachineBasicBlock * getFailureMBB()
MachineBasicBlock * getParentMBB()
bool shouldEmitFunctionBasedCheckStackProtector() const
void clear()
Clear the memory usage of this object.
An instruction for storing to memory.
StringRef - Represent a constant reference to a string, i.e.
constexpr bool empty() const
empty - Check if the string is empty.
constexpr const char * data() const
data - Get a pointer to the start of the string (which may not be null terminated).
TypeSize getElementOffset(unsigned Idx) const
Class to represent struct types.
Register getOrCreateVRegUseAt(const Instruction *, const MachineBasicBlock *, const Value *)
Get or create the swifterror value virtual register for a use of a swifterror by an instruction.
Register getOrCreateVRegDefAt(const Instruction *, const MachineBasicBlock *, const Value *)
Get or create the swifterror value virtual register for a def of a swifterror by an instruction.
const Value * getFunctionArg() const
Get the (unique) function argument that was marked swifterror, or nullptr if this function has no swi...
Information about stack frame layout on the target.
virtual TargetStackID::Value getStackIDForScalableVectors() const
Returns the StackID that scalable vectors should be associated with.
Align getStackAlign() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
TargetInstrInfo - Interface to description of machine instruction set.
Provides information about what library functions are available for the current target.
bool hasOptimizedCodeGen(LibFunc F) const
Tests if the function is both available and a candidate for optimized code generation.
bool getLibFunc(StringRef funcName, LibFunc &F) const
Searches for a particular function name.
virtual Align getByValTypeAlignment(Type *Ty, const DataLayout &DL) const
Returns the desired alignment for ByVal or InAlloca aggregate function arguments in the caller parame...
virtual bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF, EVT) const
Return true if an FMA operation is faster than a pair of fmul and fadd instructions.
EVT getMemValueType(const DataLayout &DL, Type *Ty, bool AllowUnknown=false) const
EVT getValueType(const DataLayout &DL, Type *Ty, bool AllowUnknown=false) const
Return the EVT corresponding to this LLVM type.
LegalizeAction
This enum indicates whether operations are valid for a target, and if not, what action should be used...
virtual bool useStackGuardXorFP() const
If this function returns true, stack protection checks should XOR the frame pointer (or whichever poi...
virtual const TargetRegisterClass * getRegClassFor(MVT VT, bool isDivergent=false) const
Return the register class that should be used for the specified value type.
virtual bool isLegalScaleForGatherScatter(uint64_t Scale, uint64_t ElemSize) const
virtual bool isSExtCheaperThanZExt(EVT FromTy, EVT ToTy) const
Return true if sign-extension from FromTy to ToTy is cheaper than zero-extension.
MVT getVectorIdxTy(const DataLayout &DL) const
Returns the type to be used for the index operand of: ISD::INSERT_VECTOR_ELT, ISD::EXTRACT_VECTOR_ELT...
virtual CondMergingParams getJumpConditionMergingParams(Instruction::BinaryOps, const Value *, const Value *) const
const TargetMachine & getTargetMachine() const
virtual unsigned getNumRegistersForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain targets require unusual breakdowns of certain types.
virtual bool isZExtFree(Type *FromTy, Type *ToTy) const
Return true if any actual instruction that defines a value of type FromTy implicitly zero-extends the...
virtual MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain combinations of ABIs, Targets and features require that types are legal for some operations a...
virtual Value * getSDagStackGuard(const Module &M) const
Return the variable that's previously inserted by insertSSPDeclarations, if any, otherwise return nul...
virtual unsigned getNumRegisters(LLVMContext &Context, EVT VT, std::optional< MVT > RegisterVT=std::nullopt) const
Return the number of registers that this ValueType will eventually require.
bool isJumpExpensive() const
Return true if Flow Control is an expensive operation that should be avoided.
unsigned getBitWidthForCttzElements(Type *RetTy, ElementCount EC, bool ZeroIsPoison, const ConstantRange *VScaleRange) const
Return the minimum number of bits required to hold the maximum possible number of trailing zero vecto...
virtual bool shouldExtendGSIndex(EVT VT, EVT &EltTy) const
Returns true if the index type for a masked gather/scatter requires extending.
virtual unsigned getVectorTypeBreakdownForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT, EVT &IntermediateVT, unsigned &NumIntermediates, MVT &RegisterVT) const
Certain targets such as MIPS require that some types such as vectors are always broken down into scal...
virtual Function * getSSPStackGuardCheck(const Module &M) const
If the target has a standard stack protection check function that performs validation and error handl...
Register getStackPointerRegisterToSaveRestore() const
If a physical register, this specifies the register that llvm.savestack/llvm.restorestack should save...
LegalizeAction getFixedPointOperationAction(unsigned Op, EVT VT, unsigned Scale) const
Some fixed point operations may be natively supported by the target but only for specific scales.
MachineMemOperand::Flags getAtomicMemOperandFlags(const Instruction &AI, const DataLayout &DL) const
virtual bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &, MachineFunction &, unsigned) const
Given an intrinsic, checks if on the target the intrinsic will need to map to a MemIntrinsicNode (tou...
virtual bool allowsMisalignedMemoryAccesses(EVT, unsigned AddrSpace=0, Align Alignment=Align(1), MachineMemOperand::Flags Flags=MachineMemOperand::MONone, unsigned *=nullptr) const
Determine if the target supports unaligned memory accesses.
bool isOperationCustom(unsigned Op, EVT VT) const
Return true if the operation uses custom lowering, regardless of whether the type is legal or not.
bool hasBigEndianPartOrdering(EVT VT, const DataLayout &DL) const
When splitting a value of the specified type into parts, does the Lo or Hi part come first?...
EVT getShiftAmountTy(EVT LHSTy, const DataLayout &DL) const
Returns the type for the shift amount of a shift opcode.
virtual Align getABIAlignmentForCallingConv(Type *ArgTy, const DataLayout &DL) const
Certain targets have context sensitive alignment requirements, where one type has the alignment requi...
MachineMemOperand::Flags getVPIntrinsicMemOperandFlags(const VPIntrinsic &VPIntrin) const
virtual bool shouldExpandGetActiveLaneMask(EVT VT, EVT OpVT) const
Return true if the @llvm.get.active.lane.mask intrinsic should be expanded using generic code in Sele...
virtual EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const
Return the ValueType of the result of SETCC operations.
MachineMemOperand::Flags getLoadMemOperandFlags(const LoadInst &LI, const DataLayout &DL, AssumptionCache *AC=nullptr, const TargetLibraryInfo *LibInfo=nullptr) const
virtual EVT getTypeToTransformTo(LLVMContext &Context, EVT VT) const
For types supported by the target, this is an identity function.
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
MVT getProgramPointerTy(const DataLayout &DL) const
Return the type for code pointers, which is determined by the program address space specified through...
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
bool isOperationLegal(unsigned Op, EVT VT) const
Return true if the specified operation is legal on this target.
virtual bool shouldExpandVectorMatch(EVT VT, unsigned SearchSize) const
Return true if the @llvm.experimental.vector.match intrinsic should be expanded for vector type ‘VT’ ...
virtual MVT getFenceOperandTy(const DataLayout &DL) const
Return the type for operands of fence.
virtual bool shouldExpandGetVectorLength(EVT CountVT, unsigned VF, bool IsScalable) const
bool isOperationLegalOrCustom(unsigned Op, EVT VT, bool LegalOnly=false) const
Return true if the specified operation is legal on this target or can be made legal with custom lower...
virtual MVT hasFastEqualityCompare(unsigned NumBits) const
Return the preferred operand type if the target has a quick way to compare integer values of the give...
MachineMemOperand::Flags getStoreMemOperandFlags(const StoreInst &SI, const DataLayout &DL) const
virtual bool shouldExpandPartialReductionIntrinsic(const IntrinsicInst *I) const
Return true if the @llvm.experimental.vector.partial.reduce.
virtual bool shouldExpandCttzElements(EVT VT) const
Return true if the @llvm.experimental.cttz.elts intrinsic should be expanded using generic code in Se...
virtual bool signExtendConstant(const ConstantInt *C) const
Return true if this constant should be sign extended when promoting to a larger type.
LegalizeTypeAction getTypeAction(LLVMContext &Context, EVT VT) const
Return how we should legalize values of this type, either it is already legal (return 'Legal') or we ...
virtual Register getExceptionPointerRegister(const Constant *PersonalityFn) const
If a physical register, this returns the register that receives the exception address on entry to an ...
bool supportsUnalignedAtomics() const
Whether the target supports unaligned atomic operations.
std::vector< ArgListEntry > ArgListTy
bool isBeneficialToExpandPowI(int64_t Exponent, bool OptForSize) const
Return true if it is beneficial to expand an @llvm.powi.
MVT getFrameIndexTy(const DataLayout &DL) const
Return the type for frame index, which is determined by the alloca address space specified through th...
virtual Register getExceptionSelectorRegister(const Constant *PersonalityFn) const
If a physical register, this returns the register that receives the exception typeid on entry to a la...
virtual MVT getPointerMemTy(const DataLayout &DL, uint32_t AS=0) const
Return the in-memory pointer type for the given address space, defaults to the pointer type from the ...
MVT getRegisterType(MVT VT) const
Return the type of registers that this ValueType will eventually require.
unsigned getVectorTypeBreakdown(LLVMContext &Context, EVT VT, EVT &IntermediateVT, unsigned &NumIntermediates, MVT &RegisterVT) const
Vector types are broken down into some number of legal first class types.
virtual MVT getVPExplicitVectorLengthTy() const
Returns the type to be used for the EVL/AVL operand of VP nodes: ISD::VP_ADD, ISD::VP_SUB,...
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
virtual bool supportKCFIBundles() const
Return true if the target supports kcfi operand bundles.
virtual bool supportPtrAuthBundles() const
Return true if the target supports ptrauth operand bundles.
virtual bool supportSwiftError() const
Return true if the target supports swifterror attribute.
virtual SDValue visitMaskedLoad(SelectionDAG &DAG, const SDLoc &DL, SDValue Chain, MachineMemOperand *MMO, SDValue &NewLoad, SDValue Ptr, SDValue PassThru, SDValue Mask) const
virtual SDValue emitStackGuardXorFP(SelectionDAG &DAG, SDValue Val, const SDLoc &DL) const
virtual EVT getTypeForExtReturn(LLVMContext &Context, EVT VT, ISD::NodeType) const
Return the type that should be used to zero or sign extend a zeroext/signext integer return value.
std::pair< SDValue, SDValue > makeLibCall(SelectionDAG &DAG, RTLIB::Libcall LC, EVT RetVT, ArrayRef< SDValue > Ops, MakeLibCallOptions CallOptions, const SDLoc &dl, SDValue Chain=SDValue()) const
Returns a pair of (return value, chain).
virtual InlineAsm::ConstraintCode getInlineAsmMemConstraint(StringRef ConstraintCode) const
std::vector< AsmOperandInfo > AsmOperandInfoVector
SDValue expandIS_FPCLASS(EVT ResultVT, SDValue Op, FPClassTest Test, SDNodeFlags Flags, const SDLoc &DL, SelectionDAG &DAG) const
Expand check for floating point class.
virtual SDValue prepareVolatileOrAtomicLoad(SDValue Chain, const SDLoc &DL, SelectionDAG &DAG) const
This callback is used to prepare for a volatile or atomic load.
virtual ConstraintType getConstraintType(StringRef Constraint) const
Given a constraint, return the type of constraint it is for this target.
virtual bool splitValueIntoRegisterParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, unsigned NumParts, MVT PartVT, std::optional< CallingConv::ID > CC) const
Target-specific splitting of values into parts that fit a register storing a legal type.
virtual SDValue joinRegisterPartsIntoValue(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, unsigned NumParts, MVT PartVT, EVT ValueVT, std::optional< CallingConv::ID > CC) const
Target-specific combining of register parts into its original value.
virtual SDValue LowerCall(CallLoweringInfo &, SmallVectorImpl< SDValue > &) const
This hook must be implemented to lower calls into the specified DAG.
std::pair< SDValue, SDValue > LowerCallTo(CallLoweringInfo &CLI) const
This function lowers an abstract call to a function into an actual call.
virtual SDValue LowerAsmOutputForConstraint(SDValue &Chain, SDValue &Glue, const SDLoc &DL, const AsmOperandInfo &OpInfo, SelectionDAG &DAG) const
virtual std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const
Given a physical register constraint (e.g.
virtual SDValue LowerFormalArguments(SDValue, CallingConv::ID, bool, const SmallVectorImpl< ISD::InputArg > &, const SDLoc &, SelectionDAG &, SmallVectorImpl< SDValue > &) const
This hook must be implemented to lower the incoming (formal) arguments, described by the Ins array,...
virtual AsmOperandInfoVector ParseConstraints(const DataLayout &DL, const TargetRegisterInfo *TRI, const CallBase &Call) const
Split up the constraint string from the inline assembly value into the specific constraints and their...
virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const
This callback is invoked for operations that are unsupported by the target, which are registered to u...
virtual SDValue LowerReturn(SDValue, CallingConv::ID, bool, const SmallVectorImpl< ISD::OutputArg > &, const SmallVectorImpl< SDValue > &, const SDLoc &, SelectionDAG &) const
This hook must be implemented to lower outgoing return values, described by the Outs array,...
virtual bool functionArgumentNeedsConsecutiveRegisters(Type *Ty, CallingConv::ID CallConv, bool isVarArg, const DataLayout &DL) const
For some targets, an LLVM struct type must be broken down into multiple simple types,...
virtual void ComputeConstraintToUse(AsmOperandInfo &OpInfo, SDValue Op, SelectionDAG *DAG=nullptr) const
Determines the constraint code and constraint type to use for the specific AsmOperandInfo,...
virtual void CollectTargetIntrinsicOperands(const CallInst &I, SmallVectorImpl< SDValue > &Ops, SelectionDAG &DAG) const
virtual SDValue visitMaskedStore(SelectionDAG &DAG, const SDLoc &DL, SDValue Chain, MachineMemOperand *MMO, SDValue Ptr, SDValue Val, SDValue Mask) const
virtual bool useLoadStackGuardNode(const Module &M) const
If this function returns true, SelectionDAGBuilder emits a LOAD_STACK_GUARD node when it is lowering ...
virtual void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const
Lower the specified operand into the Ops vector.
virtual void LowerOperationWrapper(SDNode *N, SmallVectorImpl< SDValue > &Results, SelectionDAG &DAG) const
This callback is invoked by the type legalizer to legalize nodes with an illegal operand type but leg...
virtual bool isInlineAsmTargetBranch(const SmallVectorImpl< StringRef > &AsmStrs, unsigned OpNo) const
On x86, return true if the operand with index OpNo is a CALL or JUMP instruction, which can use eithe...
virtual MVT getJumpTableRegTy(const DataLayout &DL) const
virtual bool CanLowerReturn(CallingConv::ID, MachineFunction &, bool, const SmallVectorImpl< ISD::OutputArg > &, LLVMContext &, const Type *RetTy) const
This hook should be implemented to check whether the return values described by the Outs array can fi...
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
virtual bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const
Returns true if a cast between SrcAS and DestAS is a noop.
const Triple & getTargetTriple() const
virtual TargetTransformInfo getTargetTransformInfo(const Function &F) const
Return a TargetTransformInfo for a given function.
CodeModel::Model getCodeModel() const
Returns the code model.
unsigned NoNaNsFPMath
NoNaNsFPMath - This flag is enabled when the -enable-no-nans-fp-math flag is specified on the command...
unsigned EnableFastISel
EnableFastISel - This flag enables fast-path instruction selection which trades away generated code q...
unsigned NoTrapAfterNoreturn
Do not emit a trap instruction for 'unreachable' IR instructions behind noreturn calls,...
unsigned TrapUnreachable
Emit target-specific trap instruction for 'unreachable' IR instructions.
FPOpFusion::FPOpFusionMode AllowFPOpFusion
AllowFPOpFusion - This flag is set by the -fp-contract=xxx option.
unsigned getID() const
Return the register class ID number.
iterator begin() const
begin/end - Return all of the registers in this class.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetFrameLowering * getFrameLowering() const
virtual const TargetInstrInfo * getInstrInfo() const
virtual const TargetRegisterInfo * getRegisterInfo() const =0
Return the target's register information.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
ArchType getArch() const
Get the parsed architecture type of this triple.
bool isAArch64() const
Tests whether the target is AArch64 (little and big endian).
This class represents a truncation of integer types.
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
static constexpr TypeSize getFixed(ScalarTy ExactSize)
The instances of the Type class are immutable: once they are created, they are never changed.
bool isVectorTy() const
True if this is an instance of VectorType.
LLVM_ABI bool isEmptyTy() const
Return true if this type is empty, that is, it has no elements or all of its elements are empty.
bool isPointerTy() const
True if this is an instance of PointerType.
static LLVM_ABI IntegerType * getIntNTy(LLVMContext &C, unsigned N)
TypeID
Definitions of all of the base types for the Type system.
static LLVM_ABI IntegerType * getInt1Ty(LLVMContext &C)
static LLVM_ABI Type * getVoidTy(LLVMContext &C)
LLVM_ABI unsigned getPointerAddressSpace() const
Get the address space of this pointer or pointer vector type.
LLVMContext & getContext() const
Return the LLVMContext in which this type was uniqued.
bool isIntegerTy() const
True if this is an instance of IntegerType.
bool isTokenTy() const
Return true if this is 'token'.
bool isFPOrFPVectorTy() const
Return true if this is a FP type or a vector of FP.
bool isVoidTy() const
Return true if this is 'void'.
Type * getScalarType() const
If this is a vector type, return the element type, otherwise return 'this'.
This function has undefined behavior.
A Use represents the edge between a Value definition and its users.
Value * getOperand(unsigned i) const
This class represents the va_arg llvm instruction, which returns an argument of the specified type gi...
LLVM_ABI CmpInst::Predicate getPredicate() const
This is the common base class for vector predication intrinsics.
static LLVM_ABI std::optional< unsigned > getVectorLengthParamPos(Intrinsic::ID IntrinsicID)
LLVM_ABI MaybeAlign getPointerAlignment() const
LLVM Value Representation.
Type * getType() const
All values are typed, get the type of this value.
bool hasOneUse() const
Return true if there is exactly one use of this value.
iterator_range< user_iterator > users()
LLVM_ABI LLVMContext & getContext() const
All values hold a context through their type.
LLVM_ABI StringRef getName() const
Return a constant reference to the value's name.
Base class of all SIMD vector types.
Type * getElementType() const
constexpr ScalarTy getFixedValue() const
constexpr bool isScalable() const
Returns whether the quantity is scaled by a runtime quantity (vscale).
constexpr ScalarTy getKnownMinValue() const
Returns the minimum value this quantity can represent.
const ParentTy * getParent() const
A raw_ostream that writes to an std::string.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
constexpr char Args[]
Key for Kernel::Metadata::mArgs.
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ AnyReg
OBSOLETED - Used for stack based JavaScript calls.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ X86_VectorCall
MSVC calling convention that passes vectors and vector aggregates in SSE registers.
@ C
The default llvm calling convention, compatible with C.
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
@ MERGE_VALUES
MERGE_VALUES - This node takes multiple discrete operands and returns them all as its individual resu...
@ STACKRESTORE
STACKRESTORE has two operands, an input chain and a pointer to restore to it returns an output chain.
@ STACKSAVE
STACKSAVE - STACKSAVE has one operand, an input chain.
@ STRICT_FSETCC
STRICT_FSETCC/STRICT_FSETCCS - Constrained versions of SETCC, used for floating-point operands only.
@ DELETED_NODE
DELETED_NODE - This is an illegal value that is used to catch errors.
@ SET_FPENV
Sets the current floating-point environment.
@ VECREDUCE_SEQ_FADD
Generic reduction nodes.
@ EH_SJLJ_LONGJMP
OUTCHAIN = EH_SJLJ_LONGJMP(INCHAIN, buffer) This corresponds to the eh.sjlj.longjmp intrinsic.
@ INSERT_SUBVECTOR
INSERT_SUBVECTOR(VECTOR1, VECTOR2, IDX) - Returns a vector with VECTOR2 inserted into VECTOR1.
@ BSWAP
Byte Swap and Counting operators.
@ SMULFIX
RESULT = [US]MULFIX(LHS, RHS, SCALE) - Perform fixed point multiplication on 2 integers with the same...
@ VAEND
VAEND, VASTART - VAEND and VASTART have three operands: an input chain, pointer, and a SRCVALUE.
@ ATOMIC_STORE
OUTCHAIN = ATOMIC_STORE(INCHAIN, val, ptr) This corresponds to "store atomic" instruction.
@ RESET_FPENV
Set floating-point environment to default state.
@ ADD
Simple integer binary arithmetic operators.
@ SMULFIXSAT
Same as the corresponding unsaturated fixed point instructions, but the result is clamped between the...
@ SET_FPMODE
Sets the current dynamic floating-point control modes.
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
@ VECTOR_FIND_LAST_ACTIVE
@ FMODF
FMODF - Decomposes the operand into integral and fractional parts, each having the same type and sign...
@ FATAN2
FATAN2 - atan2, inspired by libm.
@ FSINCOSPI
FSINCOSPI - Compute both the sine and cosine times pi more accurately than FSINCOS(pi*x),...
@ INTRINSIC_VOID
OUTCHAIN = INTRINSIC_VOID(INCHAIN, INTRINSICID, arg1, arg2, ...) This node represents a target intrin...
@ EH_SJLJ_SETUP_DISPATCH
OUTCHAIN = EH_SJLJ_SETUP_DISPATCH(INCHAIN) The target initializes the dispatch table here.
@ ATOMIC_CMP_SWAP_WITH_SUCCESS
Val, Success, OUTCHAIN = ATOMIC_CMP_SWAP_WITH_SUCCESS(INCHAIN, ptr, cmp, swap) N.b.
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
@ CONCAT_VECTORS
CONCAT_VECTORS(VECTOR0, VECTOR1, ...) - Given a number of values of vector type with the same length ...
@ VECREDUCE_FMAX
FMIN/FMAX nodes can have flags, for NaN/NoNaN variants.
@ FADD
Simple binary floating point operators.
@ VECREDUCE_FMAXIMUM
FMINIMUM/FMAXIMUM nodes propatate NaNs and signed zeroes using the llvm.minimum and llvm....
@ ABS
ABS - Determine the unsigned absolute value of a signed integer value of the same bitwidth.
@ ATOMIC_FENCE
OUTCHAIN = ATOMIC_FENCE(INCHAIN, ordering, scope) This corresponds to the fence instruction.
@ RESET_FPMODE
Sets default dynamic floating-point control modes.
@ FPTRUNC_ROUND
FPTRUNC_ROUND - This corresponds to the fptrunc_round intrinsic.
@ FAKE_USE
FAKE_USE represents a use of the operand but does not do anything.
@ BITCAST
BITCAST - This operator converts between integer, vector and FP values, as if the value was stored to...
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
@ INIT_TRAMPOLINE
INIT_TRAMPOLINE - This corresponds to the init_trampoline intrinsic.
@ FLDEXP
FLDEXP - ldexp, inspired by libm (op0 * 2**op1).
@ SDIVFIX
RESULT = [US]DIVFIX(LHS, RHS, SCALE) - Perform fixed point division on 2 integers with the same width...
@ EH_LABEL
EH_LABEL - Represents a label in mid basic block used to track locations needed for debug and excepti...
@ EH_RETURN
OUTCHAIN = EH_RETURN(INCHAIN, OFFSET, HANDLER) - This node represents 'eh_return' gcc dwarf builtin,...
@ ANNOTATION_LABEL
ANNOTATION_LABEL - Represents a mid basic block label used by annotations.
@ SET_ROUNDING
Set rounding mode.
@ SIGN_EXTEND
Conversion operators.
@ PREALLOCATED_SETUP
PREALLOCATED_SETUP - This has 2 operands: an input chain and a SRCVALUE with the preallocated call Va...
@ READSTEADYCOUNTER
READSTEADYCOUNTER - This corresponds to the readfixedcounter intrinsic.
@ ADDROFRETURNADDR
ADDROFRETURNADDR - Represents the llvm.addressofreturnaddress intrinsic.
@ BR
Control flow instructions. These all have token chains.
@ VECREDUCE_FADD
These reductions have relaxed evaluation order semantics, and have a single vector operand.
@ CTTZ_ZERO_UNDEF
Bit counting operators with an undefined result for zero inputs.
@ PREFETCH
PREFETCH - This corresponds to a prefetch intrinsic.
@ FSINCOS
FSINCOS - Compute both fsin and fcos as a single operation.
@ SSUBO
Same for subtraction.
@ PREALLOCATED_ARG
PREALLOCATED_ARG - This has 3 operands: an input chain, a SRCVALUE with the preallocated call Value,...
@ BRIND
BRIND - Indirect branch.
@ BR_JT
BR_JT - Jumptable branch.
@ VECTOR_INTERLEAVE
VECTOR_INTERLEAVE(VEC1, VEC2, ...) - Returns N vectors from N input vectors, where N is the factor to...
@ FCANONICALIZE
Returns platform specific canonical encoding of a floating point number.
@ IS_FPCLASS
Performs a check of floating point class property, defined by IEEE-754.
@ SSUBSAT
RESULT = [US]SUBSAT(LHS, RHS) - Perform saturation subtraction on 2 integers with the same bit width ...
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
@ EXTRACT_ELEMENT
EXTRACT_ELEMENT - This is used to get the lower or upper (determined by a Constant,...
@ SPLAT_VECTOR
SPLAT_VECTOR(VAL) - Returns a vector with the scalar value VAL duplicated in all lanes.
@ VACOPY
VACOPY - VACOPY has 5 operands: an input chain, a destination pointer, a source pointer,...
@ CopyFromReg
CopyFromReg - This node indicates that the input value is a virtual or physical register that is defi...
@ SADDO
RESULT, BOOL = [SU]ADDO(LHS, RHS) - Overflow-aware nodes for addition.
@ ARITH_FENCE
ARITH_FENCE - This corresponds to a arithmetic fence intrinsic.
@ VECREDUCE_ADD
Integer reductions may have a result type larger than the vector element type.
@ GET_ROUNDING
Returns current rounding mode: -1 Undefined 0 Round to 0 1 Round to nearest, ties to even 2 Round to ...
@ CLEANUPRET
CLEANUPRET - Represents a return from a cleanup block funclet.
@ GET_FPMODE
Reads the current dynamic floating-point control modes.
@ GET_FPENV
Gets the current floating-point environment.
@ SHL
Shift and rotation operations.
@ AssertNoFPClass
AssertNoFPClass - These nodes record if a register contains a float value that is known to be not som...
@ PtrAuthGlobalAddress
A ptrauth constant.
@ EXTRACT_SUBVECTOR
EXTRACT_SUBVECTOR(VECTOR, IDX) - Returns a subvector from VECTOR.
@ EntryToken
EntryToken - This is the marker used to indicate the start of a region.
@ READ_REGISTER
READ_REGISTER, WRITE_REGISTER - This node represents llvm.register on the DAG, which implements the n...
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
@ DEBUGTRAP
DEBUGTRAP - Trap intended to get the attention of a debugger.
@ VSCALE
VSCALE(IMM) - Returns the runtime scaling factor used to calculate the number of elements within a sc...
@ LOCAL_RECOVER
LOCAL_RECOVER - Represents the llvm.localrecover intrinsic.
@ FMINNUM
FMINNUM/FMAXNUM - Perform floating-point minimum maximum on two values, following IEEE-754 definition...
@ UBSANTRAP
UBSANTRAP - Trap with an immediate describing the kind of sanitizer failure.
@ SSHLSAT
RESULT = [US]SHLSAT(LHS, RHS) - Perform saturation left shift.
@ SMULO
Same for multiplication.
@ DYNAMIC_STACKALLOC
DYNAMIC_STACKALLOC - Allocate some number of bytes on the stack aligned to a specified boundary.
@ SMIN
[US]{MIN/MAX} - Binary minimum or maximum of signed or unsigned integers.
@ VECTOR_REVERSE
VECTOR_REVERSE(VECTOR) - Returns a vector, of the same type as VECTOR, whose elements are shuffled us...
@ SDIVFIXSAT
Same as the corresponding unsaturated fixed point instructions, but the result is clamped between the...
@ FP_EXTEND
X = FP_EXTEND(Y) - Extend a smaller FP type into a larger FP type.
@ VSELECT
Select with a vector condition (op #0) and two vector operands (ops #1 and #2), returning a vector re...
@ PCMARKER
PCMARKER - This corresponds to the pcmarker intrinsic.
@ INLINEASM_BR
INLINEASM_BR - Branching version of inline asm. Used by asm-goto.
@ EH_DWARF_CFA
EH_DWARF_CFA - This node represents the pointer to the DWARF Canonical Frame Address (CFA),...
@ FRAMEADDR
FRAMEADDR, RETURNADDR - These nodes represent llvm.frameaddress and llvm.returnaddress on the DAG.
@ STRICT_FP_ROUND
X = STRICT_FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision ...
@ FMINIMUM
FMINIMUM/FMAXIMUM - NaN-propagating minimum/maximum that also treat -0.0 as less than 0....
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ READCYCLECOUNTER
READCYCLECOUNTER - This corresponds to the readcyclecounter intrinsic.
@ AND
Bitwise operators - logical and, logical or, logical xor.
@ TRAP
TRAP - Trapping instruction.
@ INTRINSIC_WO_CHAIN
RESULT = INTRINSIC_WO_CHAIN(INTRINSICID, arg1, arg2, ...) This node represents a target intrinsic fun...
@ SCMP
[US]CMP - 3-way comparison of signed or unsigned integers.
@ STRICT_FADD
Constrained versions of the binary floating point operators.
@ FREEZE
FREEZE - FREEZE(VAL) returns an arbitrary value if VAL is UNDEF (or is evaluated to UNDEF),...
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
@ TokenFactor
TokenFactor - This node takes multiple tokens as input and produces a single token result.
@ VECTOR_SPLICE
VECTOR_SPLICE(VEC1, VEC2, IMM) - Returns a subvector of the same type as VEC1/VEC2 from CONCAT_VECTOR...
@ ATOMIC_SWAP
Val, OUTCHAIN = ATOMIC_SWAP(INCHAIN, ptr, amt) Val, OUTCHAIN = ATOMIC_LOAD_[OpName](INCHAIN,...
@ FFREXP
FFREXP - frexp, extract fractional and exponent component of a floating-point value.
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
@ VECTOR_COMPRESS
VECTOR_COMPRESS(Vec, Mask, Passthru) consecutively place vector elements based on mask e....
@ SPONENTRY
SPONENTRY - Represents the llvm.sponentry intrinsic.
@ INLINEASM
INLINEASM - Represents an inline asm block.
@ FP_TO_SINT_SAT
FP_TO_[US]INT_SAT - Convert floating point value in operand 0 to a signed or unsigned scalar integer ...
@ EH_SJLJ_SETJMP
RESULT, OUTCHAIN = EH_SJLJ_SETJMP(INCHAIN, buffer) This corresponds to the eh.sjlj....
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
@ BRCOND
BRCOND - Conditional branch.
@ CATCHRET
CATCHRET - Represents a return from a catch block funclet.
@ AssertSext
AssertSext, AssertZext - These nodes record if a register contains a value that has already been zero...
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
@ SADDSAT
RESULT = [US]ADDSAT(LHS, RHS) - Perform saturation addition on 2 integers with the same bit width (W)...
@ VECTOR_DEINTERLEAVE
VECTOR_DEINTERLEAVE(VEC1, VEC2, ...) - Returns N vectors from N input vectors, where N is the factor ...
@ GET_DYNAMIC_AREA_OFFSET
GET_DYNAMIC_AREA_OFFSET - get offset from native SP to the address of the most recent dynamic alloca.
@ FMINIMUMNUM
FMINIMUMNUM/FMAXIMUMNUM - minimumnum/maximumnum that is same with FMINNUM_IEEE and FMAXNUM_IEEE besid...
@ ADJUST_TRAMPOLINE
ADJUST_TRAMPOLINE - This corresponds to the adjust_trampoline intrinsic.
@ INTRINSIC_W_CHAIN
RESULT,OUTCHAIN = INTRINSIC_W_CHAIN(INCHAIN, INTRINSICID, arg1, ...) This node represents a target in...
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
CondCode
ISD::CondCode enum - These are ordered carefully to make the bitfields below work out,...
Flag
These should be considered private to the implementation of the MCInstrDesc class.
BinaryOp_match< SrcTy, SpecificConstantMatch, TargetOpcode::G_XOR, true > m_Not(const SrcTy &&Src)
Matches a register not-ed by a G_XOR.
OneUse_match< SubPat > m_OneUse(const SubPat &SP)
bool match(Val *V, const Pattern &P)
specificval_ty m_Specific(const Value *V)
Match if we have a specific specified value.
TwoOps_match< Val_t, Idx_t, Instruction::ExtractElement > m_ExtractElt(const Val_t &Val, const Idx_t &Idx)
Matches ExtractElementInst.
IntrinsicID_match m_VScale()
Matches a call to llvm.vscale().
auto m_LogicalOr()
Matches L || R where L and R are arbitrary values.
class_match< Value > m_Value()
Match an arbitrary value and ignore it.
auto m_LogicalAnd()
Matches L && R where L and R are arbitrary values.
std::vector< CaseCluster > CaseClusterVector
void sortAndRangeify(CaseClusterVector &Clusters)
Sort Clusters and merge adjacent cases.
CaseClusterVector::iterator CaseClusterIt
std::pair< JumpTableHeader, JumpTable > JumpTableBlock
@ CC_Range
A cluster of adjacent case labels with the same destination, or just one case.
@ CC_JumpTable
A cluster of cases suitable for jump table lowering.
@ CC_BitTests
A cluster of cases suitable for bit test lowering.
Reg
All possible values of the reg field in the ModR/M byte.
initializer< Ty > init(const Ty &Val)
LocationClass< Ty > location(Ty &L)
@ DW_OP_LLVM_arg
Only used in LLVM metadata.
ExceptionBehavior
Exception behavior used for floating point operations.
@ ebStrict
This corresponds to "fpexcept.strict".
@ ebMayTrap
This corresponds to "fpexcept.maytrap".
@ ebIgnore
This corresponds to "fpexcept.ignore".
NodeAddr< FuncNode * > Func
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
unsigned Log2_32_Ceil(uint32_t Value)
Return the ceil log base 2 of the specified value, 32 if the value is zero.
ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred)
getICmpCondCode - Return the ISD condition code corresponding to the given LLVM IR integer condition ...
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
int popcount(T Value) noexcept
Count the number of set bits in a value.
auto size(R &&Range, std::enable_if_t< std::is_base_of< std::random_access_iterator_tag, typename std::iterator_traits< decltype(Range.begin())>::iterator_category >::value, void > *=nullptr)
Get the size of a range.
LLVM_ABI void GetReturnInfo(CallingConv::ID CC, Type *ReturnType, AttributeList attr, SmallVectorImpl< ISD::OutputArg > &Outs, const TargetLowering &TLI, const DataLayout &DL)
Given an LLVM IR type and return type attributes, compute the return value EVTs and flags,...
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
LLVM_ABI bool isOnlyUsedInZeroEqualityComparison(const Instruction *CxtI)
LLVM_ABI SDValue peekThroughBitcasts(SDValue V)
Return the non-bitcasted source operand of V if it exists.
int countr_one(T Value)
Count the number of ones from the least significant bit to the first zero bit.
LLVM_ABI void diagnoseDontCall(const CallInst &CI)
auto successors(const MachineBasicBlock *BB)
bool isIntOrFPConstant(SDValue V)
Return true if V is either a integer or FP constant.
static ConstantRange getRange(Value *Op, SCCPSolver &Solver, const SmallPtrSetImpl< Value * > &InsertedValues)
Helper for getting ranges from Solver.
void append_range(Container &C, Range &&R)
Wrapper function to append range R to container C.
Value * GetPointerBaseWithConstantOffset(Value *Ptr, int64_t &Offset, const DataLayout &DL, bool AllowNonInbounds=true)
Analyze the specified pointer to see if it can be expressed as a base pointer plus a constant offset.
constexpr bool isUIntN(unsigned N, uint64_t x)
Checks if an unsigned integer fits into the given (dynamic) bit width.
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
gep_type_iterator gep_type_end(const User *GEP)
LLVM_ABI ConstantRange getConstantRangeFromMetadata(const MDNode &RangeMD)
Parse out a conservative ConstantRange from !range metadata.
detail::concat_range< ValueT, RangeTs... > concat(RangeTs &&...Ranges)
Returns a concatenated range across two or more ranges.
bool isScopedEHPersonality(EHPersonality Pers)
Returns true if this personality uses scope-style EH IR instructions: catchswitch,...
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
void ComputeValueTypes(const DataLayout &DL, Type *Ty, SmallVectorImpl< Type * > &Types, SmallVectorImpl< TypeSize > *Offsets=nullptr, TypeSize StartingOffset=TypeSize::getZero())
Given an LLVM IR type, compute non-aggregate subtypes.
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
LLVM_ABI llvm::SmallVector< int, 16 > createStrideMask(unsigned Start, unsigned Stride, unsigned VF)
Create a stride shuffle mask.
@ SPF_ABS
Floating point maxnum.
@ SPF_NABS
Absolute value.
@ SPF_FMAXNUM
Floating point minnum.
@ SPF_UMIN
Signed minimum.
@ SPF_UMAX
Signed maximum.
@ SPF_SMAX
Unsigned minimum.
@ SPF_FMINNUM
Unsigned maximum.
decltype(auto) get(const PointerIntPair< PointerTy, IntBits, IntType, PtrTraits, Info > &Pair)
detail::zippy< detail::zip_first, T, U, Args... > zip_first(T &&t, U &&u, Args &&...args)
zip iterator that, for the sake of efficiency, assumes the first iteratee to be the shortest.
void sort(IteratorTy Start, IteratorTy End)
FPClassTest
Floating-point class tests, supported by 'is_fpclass' intrinsic.
LLVM_ABI SelectPatternResult matchSelectPattern(Value *V, Value *&LHS, Value *&RHS, Instruction::CastOps *CastOp=nullptr, unsigned Depth=0)
Pattern match integer [SU]MIN, [SU]MAX and ABS idioms, returning the kind and providing the out param...
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
auto succ_size(const MachineBasicBlock *BB)
bool hasSingleElement(ContainerTy &&C)
Returns true if the given container only contains a single element.
LLVM_ABI ConstantRange getVScaleRange(const Function *F, unsigned BitWidth)
Determine the possible constant range of vscale with the given bit width, based on the vscale_range f...
ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred)
getFCmpCondCode - Return the ISD condition code corresponding to the given LLVM IR floating-point con...
LLVM_ABI EHPersonality classifyEHPersonality(const Value *Pers)
See if the given exception handling personality function is one that we understand.
LLVM_ABI Value * salvageDebugInfoImpl(Instruction &I, uint64_t CurrentLocOps, SmallVectorImpl< uint64_t > &Ops, SmallVectorImpl< Value * > &AdditionalValues)
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
@ Global
Append to llvm.global_dtors.
AtomicOrdering
Atomic ordering for LLVM's memory model.
@ First
Helpers to iterate all locations in the MemoryEffectsBase class.
bool isFuncletEHPersonality(EHPersonality Pers)
Returns true if this is a personality function that invokes handler funclets (which must return to it...
LLVM_ABI bool isAssignmentTrackingEnabled(const Module &M)
Return true if assignment tracking is enabled for module M.
LLVM_ABI llvm::SmallVector< int, 16 > createInterleaveMask(unsigned VF, unsigned NumVecs)
Create an interleave shuffle mask.
@ UMin
Unsigned integer min implemented in terms of select(cmp()).
@ Mul
Product of integers.
@ Sub
Subtraction of integers.
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
@ SPNB_RETURNS_NAN
NaN behavior not applicable.
@ SPNB_RETURNS_OTHER
Given one NaN input, returns the NaN.
@ SPNB_RETURNS_ANY
Given one NaN input, returns the non-NaN.
bool isInTailCallPosition(const CallBase &Call, const TargetMachine &TM, bool ReturnsFirstArg=false)
Test if the given instruction is in a position to be optimized with a tail-call.
DWARFExpression::Operation Op
ISD::CondCode getFCmpCodeWithoutNaN(ISD::CondCode CC)
getFCmpCodeWithoutNaN - Given an ISD condition code comparing floats, return the equivalent code if w...
void ComputeValueVTs(const TargetLowering &TLI, const DataLayout &DL, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< EVT > *MemVTs, SmallVectorImpl< TypeSize > *Offsets=nullptr, TypeSize StartingOffset=TypeSize::getZero())
ComputeValueVTs - Given an LLVM IR type, compute a sequence of EVTs that represent all the individual...
bool isAsynchronousEHPersonality(EHPersonality Pers)
Returns true if this personality function catches asynchronous exceptions.
LLVM_ABI std::optional< RoundingMode > convertStrToRoundingMode(StringRef)
Returns a valid RoundingMode enumerator when given a string that is valid as input in constrained int...
gep_type_iterator gep_type_begin(const User *GEP)
void erase_if(Container &C, UnaryPredicate P)
Provide a container algorithm similar to C++ Library Fundamentals v2's erase_if which is equivalent t...
GlobalValue * ExtractTypeInfo(Value *V)
ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
bool is_contained(R &&Range, const E &Element)
Returns true if Element is found in Range.
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
bool all_equal(std::initializer_list< T > Values)
Returns true if all Values in the initializer lists are equal or the list.
LLVM_ABI Constant * ConstantFoldLoadFromConstPtr(Constant *C, Type *Ty, APInt Offset, const DataLayout &DL)
Return the value that a load from C with offset Offset would produce if it is constant and determinab...
unsigned ComputeLinearIndex(Type *Ty, const unsigned *Indices, const unsigned *IndicesEnd, unsigned CurIndex=0)
Compute the linearized index of a member in a nested aggregate/struct/array.
T bit_floor(T Value)
Returns the largest integral power of two no greater than Value if Value is nonzero.
@ Default
The result values are uniform if and only if all operands are uniform.
LLVM_ABI void reportFatalUsageError(Error Err)
Report a fatal error that does not indicate a bug in LLVM.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
A collection of metadata nodes that might be associated with a memory access used by the alias-analys...
static LLVM_ABI const fltSemantics & IEEEsingle() LLVM_READNONE
This struct is a compact representation of a valid (non-zero power of two) alignment.
uint64_t value() const
This is a hole in the type system and should not be abused.
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
static EVT getVectorVT(LLVMContext &Context, EVT VT, unsigned NumElements, bool IsScalable=false)
Returns the EVT that represents a vector NumElements in length, where each element is of type VT.
uint64_t getScalarStoreSize() const
bool bitsGT(EVT VT) const
Return true if this has more bits than VT.
bool bitsLT(EVT VT) const
Return true if this has less bits than VT.
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
ElementCount getVectorElementCount() const
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
unsigned getVectorMinNumElements() const
Given a vector type, return the minimum number of elements it contains.
uint64_t getScalarSizeInBits() const
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
static EVT getIntegerVT(LLVMContext &Context, unsigned BitWidth)
Returns the EVT that represents an integer with the given number of bits.
bool isRISCVVectorTuple() const
Return true if this is a vector value type.
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
bool isFixedLengthVector() const
bool isVector() const
Return true if this is a vector value type.
EVT getScalarType() const
If this is a vector type, return the element type, otherwise return this.
bool bitsGE(EVT VT) const
Return true if this has no less bits than VT.
bool isScalableVector() const
Return true if this is a vector type where the runtime length is machine dependent.
EVT getVectorElementType() const
Given a vector type, return the type of each element.
bool isScalarInteger() const
Return true if this is an integer, but not a vector.
EVT changeVectorElementType(EVT EltVT) const
Return a VT for a vector type whose attributes match ourselves with the exception of the element type...
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
bool isInteger() const
Return true if this is an integer or a vector integer type.
void setOrigAlign(Align A)
OutputArg - This struct carries flags and a value for a single outgoing (actual) argument or outgoing...
ConstraintPrefix Type
Type - The basic type of the constraint: input/output/clobber/label.
unsigned countMinLeadingZeros() const
Returns the minimum number of leading zero bits.
This class contains a discriminated union of information about pointers in memory operands,...
static LLVM_ABI MachinePointerInfo getUnknownStack(MachineFunction &MF)
Stack memory without other information.
static LLVM_ABI MachinePointerInfo getFixedStack(MachineFunction &MF, int FI, int64_t Offset=0)
Return a MachinePointerInfo record that refers to the specified FrameIndex.
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
Align valueOrOne() const
For convenience, returns a valid alignment or 1 if undefined.
A lightweight accessor for an operand bundle meant to be passed around by value.
This struct represents the registers (physical or virtual) that a particular set of values is assigne...
SmallVector< std::pair< Register, TypeSize >, 4 > getRegsAndSizes() const
Return a list of registers and their sizes.
SmallVector< unsigned, 4 > RegCount
This list holds the number of registers for each value.
bool isABIMangled() const
SmallVector< EVT, 4 > ValueVTs
The value types of the values, which may not be legal, and may need be promoted or synthesized from o...
SmallVector< Register, 4 > Regs
This list holds the registers assigned to the values.
void AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching, unsigned MatchingIdx, const SDLoc &dl, SelectionDAG &DAG, std::vector< SDValue > &Ops) const
Add this value to the specified inlineasm node operand list.
SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo, const SDLoc &dl, SDValue &Chain, SDValue *Glue, const Value *V=nullptr) const
Emit a series of CopyFromReg nodes that copies from this value and returns the result as a ValueVTs v...
SmallVector< MVT, 4 > RegVTs
The value types of the registers.
void getCopyToRegs(SDValue Val, SelectionDAG &DAG, const SDLoc &dl, SDValue &Chain, SDValue *Glue, const Value *V=nullptr, ISD::NodeType PreferredExtendType=ISD::ANY_EXTEND) const
Emit a series of CopyToReg nodes that copies the specified value into the registers specified by this...
std::optional< CallingConv::ID > CallConv
Records if this value needs to be treated in an ABI dependant manner, different to normal type legali...
bool occupiesMultipleRegs() const
Check if the total RegCount is greater than one.
These are IR-level optimization flags that may be propagated to SDNodes.
void copyFMF(const FPMathOperator &FPMO)
Propagate the fast-math-flags from an IR FPMathOperator.
bool hasAllowReassociation() const
void setNoUnsignedWrap(bool b)
void setNoSignedWrap(bool b)
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
A MapVector that performs no allocations if smaller than a certain size.
MachineBasicBlock * Default
BranchProbability DefaultProb
MachineBasicBlock * Parent
bool FallthroughUnreachable
MachineBasicBlock * ThisBB
This structure is used to communicate between SelectionDAGBuilder and SDISel for the code generation ...
BranchProbability TrueProb
BranchProbability FalseProb
MachineBasicBlock * TrueBB
MachineBasicBlock * FalseBB
SDLoc DL
The debug location of the instruction this CaseBlock was produced from.
A cluster of case labels.
static CaseCluster range(const ConstantInt *Low, const ConstantInt *High, MachineBasicBlock *MBB, BranchProbability Prob)
This contains information for each constraint that we are lowering.
TargetLowering::ConstraintType ConstraintType
Information about the constraint code, e.g.
This structure contains all information that is necessary for lowering calls.
CallLoweringInfo & setConvergent(bool Value=true)
CallLoweringInfo & setCFIType(const ConstantInt *Type)
SmallVector< ISD::InputArg, 32 > Ins
bool IsPostTypeLegalization
SmallVector< SDValue, 4 > InVals
Type * OrigRetTy
Original unlegalized return type.
CallLoweringInfo & setDiscardResult(bool Value=true)
CallLoweringInfo & setIsPatchPoint(bool Value=true)
CallLoweringInfo & setDebugLoc(const SDLoc &dl)
CallLoweringInfo & setTailCall(bool Value=true)
CallLoweringInfo & setIsPreallocated(bool Value=true)
CallLoweringInfo & setConvergenceControlToken(SDValue Token)
SmallVector< ISD::OutputArg, 32 > Outs
SmallVector< SDValue, 32 > OutVals
Type * RetTy
Same as OrigRetTy, or partially legalized for soft float libcalls.
CallLoweringInfo & setChain(SDValue InChain)
CallLoweringInfo & setPtrAuth(PtrAuthInfo Value)
CallLoweringInfo & setCallee(CallingConv::ID CC, Type *ResultType, SDValue Target, ArgListTy &&ArgsList, AttributeSet ResultAttrs={})
This structure is used to pass arguments to makeLibCall function.
MakeLibCallOptions & setDiscardResult(bool Value=true)
This structure contains the information necessary for lowering pointer-authenticating indirect calls.
void addIPToStateRange(const InvokeInst *II, MCSymbol *InvokeBegin, MCSymbol *InvokeEnd)