64 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
90 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
112 assert((LocVT == MVT::f32 || LocVT == MVT::f128
114 "Can't handle non-64 bits locations");
117 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
122 if (LocVT == MVT::i64 &&
Offset < 6*8)
125 else if (LocVT == MVT::f64 &&
Offset < 16*8)
128 else if (LocVT == MVT::f32 &&
Offset < 16*8)
131 else if (LocVT == MVT::f128 &&
Offset < 16*8)
149 if (LocVT == MVT::f32)
165 if (LocVT == MVT::f32 &&
Offset < 16*8) {
172 if (LocVT == MVT::i32 &&
Offset < 6*8) {
174 unsigned Reg = SP::I0 +
Offset/8;
224#include "SparcGenCallingConv.inc"
230 static_assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7,
232 if (Reg >= SP::I0 && Reg <= SP::I7)
233 return Reg - SP::I0 + SP::O0;
282 for (
unsigned i = 0, realRVLocIdx = 0;
284 ++i, ++realRVLocIdx) {
288 SDValue Arg = OutVals[realRVLocIdx];
316 unsigned RetAddrOffset = 8;
338 return DAG.
getNode(SPISD::RET_GLUE,
DL, MVT::Other, RetOps);
367 for (
unsigned i = 0; i != RVLocs.
size(); ++i) {
396 if (i+1 < RVLocs.
size() && RVLocs[i+1].getLocReg() == VA.
getLocReg()) {
417 return DAG.
getNode(SPISD::RET_GLUE,
DL, MVT::Other, RetOps);
452 for (
unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
455 if (Ins[InIdx].Flags.isSRet()) {
486 &SP::IntRegsRegClass);
504 else if (VA.
getLocVT() != MVT::i32) {
563 }
else if (VA.
getValVT() == MVT::f128) {
588 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
591 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
593 if (NumAllocated == 6)
597 ArgOffset = 68+4*NumAllocated;
603 std::vector<SDValue> OutChains;
605 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
619 if (!OutChains.empty()) {
620 OutChains.push_back(Chain);
642 const unsigned ArgArea = 128;
655 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
661 switch (VA.getLocInfo()) {
686 unsigned Offset = VA.getLocMemOffset() + ArgArea;
687 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
720 for (; ArgOffset < 6*8; ArgOffset += 8) {
730 if (!OutChains.
empty())
744 return TRI->isReservedReg(MF, r);
748 return TRI->isReservedReg(MF, r);
756 F, (
"SPARC doesn't support"
757 " function calls if any of the argument registers is reserved.")});
771 return Call->hasFnAttr(Attribute::ReturnsTwice);
775 CalleeFn = dyn_cast<Function>(
G->getGlobal());
777 dyn_cast<ExternalSymbolSDNode>(Callee)) {
780 const char *CalleeName = E->getSymbol();
781 CalleeFn = M->getFunction(CalleeName);
794 auto &Outs = CLI.
Outs;
798 if (Caller.getFnAttribute(
"disable-tail-calls").getValueAsString() ==
"true")
804 unsigned StackSizeLimit = Subtarget->
is64Bit() ? 48 : 0;
810 if (!Outs.empty() && Caller.hasStructRetAttr() != Outs[0].Flags.isSRet())
815 for (
auto &Arg : Outs)
816 if (Arg.Flags.isByVal())
851 ArgsSize = (ArgsSize+7) & ~7;
857 for (
unsigned i = 0, e = Outs.
size(); i != e; ++i) {
859 if (!Flags.isByVal())
863 unsigned Size = Flags.getByValSize();
864 Align Alignment = Flags.getNonZeroByValAlign();
871 Chain = DAG.
getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Alignment,
884 assert(!isTailCall || ArgsSize == 0);
893 bool hasStructRetAttr =
false;
894 unsigned SRetArgSize = 0;
896 for (
unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.
size();
900 SDValue Arg = OutVals[realArgIdx];
905 if (Flags.isByVal()) {
906 Arg = ByValArgs[byvalArgIdx++];
930 if (Flags.isSRet()) {
942 hasStructRetAttr =
true;
944 assert(Outs[realArgIdx].OrigArgIndex == 0);
1039 if (!MemOpChains.
empty())
1047 for (
const auto &[OrigReg,
N] : RegsToPass) {
1068 if (hasStructRetAttr)
1070 for (
const auto &[OrigReg,
N] : RegsToPass) {
1079 ?
TRI->getRTCallPreservedMask(CallConv)
1085 assert(Mask &&
"Missing call preserved mask for calling convention");
1093 return DAG.
getNode(SPISD::TAIL_CALL, dl, MVT::Other, Ops);
1096 Chain = DAG.
getNode(SPISD::CALL, dl, NodeTys, Ops);
1110 for (
unsigned i = 0; i != RVLocs.
size(); ++i) {
1111 assert(RVLocs[i].isRegLoc() &&
"Can only return in registers!");
1112 if (RVLocs[i].getLocVT() == MVT::v2i32) {
1115 Chain, dl,
toCallerWindow(RVLocs[i++].getLocReg()), MVT::i32, InGlue);
1116 Chain =
Lo.getValue(1);
1117 InGlue =
Lo.getValue(2);
1121 Chain, dl,
toCallerWindow(RVLocs[i].getLocReg()), MVT::i32, InGlue);
1122 Chain =
Hi.getValue(1);
1123 InGlue =
Hi.getValue(2);
1130 RVLocs[i].getValVT(), InGlue)
1145 .
Case(
"i0", SP::I0).
Case(
"i1", SP::I1).
Case(
"i2", SP::I2).
Case(
"i3", SP::I3)
1146 .
Case(
"i4", SP::I4).
Case(
"i5", SP::I5).
Case(
"i6", SP::I6).
Case(
"i7", SP::I7)
1147 .
Case(
"o0", SP::O0).
Case(
"o1", SP::O1).
Case(
"o2", SP::O2).
Case(
"o3", SP::O3)
1148 .
Case(
"o4", SP::O4).
Case(
"o5", SP::O5).
Case(
"o6", SP::O6).
Case(
"o7", SP::O7)
1149 .
Case(
"l0", SP::L0).
Case(
"l1", SP::L1).
Case(
"l2", SP::L2).
Case(
"l3", SP::L3)
1150 .
Case(
"l4", SP::L4).
Case(
"l5", SP::L5).
Case(
"l6", SP::L6).
Case(
"l7", SP::L7)
1151 .
Case(
"g0", SP::G0).
Case(
"g1", SP::G1).
Case(
"g2", SP::G2).
Case(
"g3", SP::G3)
1152 .
Case(
"g4", SP::G4).
Case(
"g5", SP::G5).
Case(
"g6", SP::G6).
Case(
"g7", SP::G7)
1159 if (!
TRI->isReservedReg(MF, Reg))
1176 MVT ValTy = VA.getLocVT();
1179 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
1182 if (!Outs[VA.getValNo()].Flags.isVarArg())
1187 Register firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1188 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1189 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
1190 assert(
Offset < 16*8 &&
"Offset out of range, bad register enum?");
1194 unsigned IReg = SP::I0 +
Offset/8;
1195 if (ValTy == MVT::f64)
1200 assert(ValTy == MVT::f128 &&
"Unexpected type!");
1209 VA.getLocVT(), VA.getLocInfo());
1237 unsigned StackReserved = 6 * 8u;
1238 unsigned ArgsSize = std::max<unsigned>(StackReserved, CCInfo.
getStackSize());
1241 ArgsSize =
alignTo(ArgsSize, 16);
1265 for (
unsigned i = 0, e = ArgLocs.
size(); i != e; ++i) {
1321 RegsToPass.
push_back(std::make_pair(HiReg, Hi64));
1322 RegsToPass.
push_back(std::make_pair(LoReg, Lo64));
1334 if (i+1 < ArgLocs.
size() && ArgLocs[i+1].isRegLoc() &&
1335 ArgLocs[i+1].getLocReg() == VA.
getLocReg()) {
1347 RegsToPass.
push_back(std::make_pair(Reg, Arg));
1366 if (!MemOpChains.
empty())
1374 for (
const auto &[Reg,
N] : RegsToPass) {
1393 for (
const auto &[Reg,
N] : RegsToPass)
1399 ((hasReturnsTwice) ?
TRI->getRTCallPreservedMask(CLI.
CallConv)
1406 assert(Mask &&
"Missing call preserved mask for calling convention");
1417 return DAG.
getNode(SPISD::TAIL_CALL,
DL, MVT::Other, Ops);
1420 Chain = DAG.
getNode(SPISD::CALL,
DL, NodeTys, Ops);
1437 if (CLI.
Ins.size() == 1 && CLI.
Ins[0].VT == MVT::f32 && !CLI.
CB)
1438 CLI.
Ins[0].Flags.setInReg();
1443 for (
unsigned i = 0; i != RVLocs.
size(); ++i) {
1587 if (!Subtarget->useSoftFloat()) {
1731 if (Subtarget->isVIS3()) {
1758 if (Subtarget->isV9()) {
1765 }
else if (Subtarget->hasLeonCasa())
1787 if (!Subtarget->isV9()) {
1829 if (Subtarget->useSoftMulDiv()) {
1870 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1878 if (Subtarget->hasHardQuad()) {
1886 if (Subtarget->isV9()) {
1909 if (Subtarget->
is64Bit() && !Subtarget->useSoftFloat()) {
1927 }
else if (!Subtarget->useSoftFloat()) {
1944 if (Subtarget->fixAllFDIVSQRT()) {
1951 if (Subtarget->hasNoFMULS()) {
1959 if (Subtarget->hasLeonCycleCounter())
1962 if (Subtarget->isVIS3()) {
1974 }
else if (Subtarget->usePopc()) {
2007 return Subtarget->useSoftFloat();
2023 const APInt &DemandedElts,
2025 unsigned Depth)
const {
2029 switch (
Op.getOpcode()) {
2031 case SPISD::SELECT_ICC:
2032 case SPISD::SELECT_XCC:
2033 case SPISD::SELECT_FCC:
2048 (((
LHS.getOpcode() == SPISD::SELECT_ICC ||
2049 LHS.getOpcode() == SPISD::SELECT_XCC) &&
2050 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
2051 (
LHS.getOpcode() == SPISD::SELECT_FCC &&
2052 (
LHS.getOperand(3).getOpcode() == SPISD::CMPFCC ||
2053 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC_V9))) &&
2056 SPCC =
LHS.getConstantOperandVal(2);
2068 GA->getValueType(0),
2069 GA->getOffset(), TF);
2073 CP->getAlign(), CP->getOffset(), TF);
2083 ES->getValueType(0), TF);
2091 unsigned HiTF,
unsigned LoTF,
2094 EVT VT =
Op.getValueType();
2137 return makeHiLoPair(
Op, ELF::R_SPARC_HI22, ELF::R_SPARC_LO10, DAG);
2143 L44 = DAG.
getNode(SPISD::Lo,
DL, VT, L44);
2187 : ELF::R_SPARC_TLS_LDM_HI22);
2190 : ELF::R_SPARC_TLS_LDM_LO10);
2193 : ELF::R_SPARC_TLS_LDM_ADD);
2196 : ELF::R_SPARC_TLS_LDM_CALL);
2215 assert(Mask &&
"Missing call preserved mask for calling convention");
2222 Chain = DAG.
getNode(SPISD::TLS_CALL,
DL, NodeTys, Ops);
2238 return DAG.
getNode(SPISD::TLS_ADD,
DL, PtrVT, Ret, HiLo,
2243 unsigned ldTF = ((PtrVT == MVT::i64) ? ELF::R_SPARC_TLS_IE_LDX
2244 : ELF::R_SPARC_TLS_IE_LD);
2254 ELF::R_SPARC_TLS_IE_LO10, DAG);
2259 return DAG.
getNode(SPISD::TLS_ADD,
DL, PtrVT,
2290 Args.emplace_back(Arg, ArgTy);
2297 const char *LibFuncName,
2298 unsigned numArgs)
const {
2311 if (
RetTy->isFP128Ty()) {
2317 Entry.IsSRet =
true;
2318 Entry.IndirectType =
RetTy;
2320 Entry.IsReturned =
false;
2321 Args.push_back(Entry);
2326 for (
unsigned i = 0, e = numArgs; i != e; ++i) {
2336 if (RetTyABI ==
RetTy)
2339 assert (
RetTy->isFP128Ty() &&
"Unexpected return type!");
2349 unsigned &SPCC,
const SDLoc &
DL,
2352 const char *
LibCall =
nullptr;
2393 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2400 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2405 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2410 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2415 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2421 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2426 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2433 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2440 return DAG.
getNode(SPISD::CMPICC,
DL, MVT::Glue, Result,
RHS);
2449 if (
Op.getOperand(0).getValueType() == MVT::f64)
2453 if (
Op.getOperand(0).getValueType() == MVT::f32)
2465 if (
Op.getOperand(0).getValueType() != MVT::f128)
2468 if (
Op.getValueType() == MVT::f64)
2471 if (
Op.getValueType() == MVT::f32)
2483 EVT VT =
Op.getValueType();
2484 assert(VT == MVT::i32 || VT == MVT::i64);
2487 if (
Op.getOperand(0).getValueType() == MVT::f128
2490 ? RTLIB::FPTOSINT_F128_I32
2491 : RTLIB::FPTOSINT_F128_I64);
2501 Op = DAG.
getNode(SPISD::FTOI, dl, MVT::f32,
Op.getOperand(0));
2503 Op = DAG.
getNode(SPISD::FTOX, dl, MVT::f64,
Op.getOperand(0));
2512 EVT OpVT =
Op.getOperand(0).getValueType();
2513 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2515 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2518 if (
Op.getValueType() == MVT::f128
2521 ? RTLIB::SINTTOFP_I32_F128
2522 : RTLIB::SINTTOFP_I64_F128);
2532 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2533 return DAG.
getNode(opcode, dl,
Op.getValueType(), Tmp);
2539 EVT VT =
Op.getValueType();
2543 if (
Op.getOperand(0).getValueType() != MVT::f128 ||
2547 assert(VT == MVT::i32 || VT == MVT::i64);
2551 ? RTLIB::FPTOUINT_F128_I32
2552 : RTLIB::FPTOUINT_F128_I64),
2559 EVT OpVT =
Op.getOperand(0).getValueType();
2560 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2564 if (
Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.
isTypeLegal(OpVT)))
2569 ? RTLIB::UINTTOFP_I32_F128
2570 : RTLIB::UINTTOFP_I64_F128),
2583 unsigned Opc, SPCC = ~0U;
2592 if (
LHS.getValueType().isInteger()) {
2595 if (
is64Bit && isV9 &&
LHS.getValueType() == MVT::i64 &&
2597 return DAG.
getNode(SPISD::BR_REG, dl, MVT::Other, Chain, Dest,
2601 CompareFlag = DAG.
getNode(SPISD::CMPICC, dl, MVT::Glue,
LHS,
RHS);
2605 Opc =
LHS.getValueType() == MVT::i32 ? SPISD::BPICC : SPISD::BPXCC;
2610 if (!hasHardQuad &&
LHS.getValueType() == MVT::f128) {
2613 Opc = isV9 ? SPISD::BPICC : SPISD::BRICC;
2615 unsigned CmpOpc = isV9 ? SPISD::CMPFCC_V9 : SPISD::CMPFCC;
2618 Opc = isV9 ? SPISD::BRFCC_V9 : SPISD::BRFCC;
2621 return DAG.
getNode(
Opc, dl, MVT::Other, Chain, Dest,
2622 DAG.
getConstant(SPCC, dl, MVT::i32), CompareFlag);
2634 unsigned Opc, SPCC = ~0U;
2642 if (
LHS.getValueType().isInteger()) {
2649 EVT ValType = TrueVal.getValueType();
2650 bool IsEligibleType = ValType.isScalarInteger() || ValType == MVT::f32 ||
2651 ValType == MVT::f64 ||
2652 (ValType == MVT::f128 && hasHardQuad);
2653 if (
is64Bit && isV9 &&
LHS.getValueType() == MVT::i64 &&
2656 SPISD::SELECT_REG, dl, TrueVal.getValueType(), TrueVal, FalseVal,
2659 CompareFlag = DAG.
getNode(SPISD::CMPICC, dl, MVT::Glue,
LHS,
RHS);
2660 Opc =
LHS.getValueType() == MVT::i32 ?
2661 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
2664 if (!hasHardQuad &&
LHS.getValueType() == MVT::f128) {
2667 Opc = SPISD::SELECT_ICC;
2669 unsigned CmpOpc = isV9 ? SPISD::CMPFCC_V9 : SPISD::CMPFCC;
2671 Opc = SPISD::SELECT_FCC;
2675 return DAG.
getNode(
Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
2676 DAG.
getConstant(SPCC, dl, MVT::i32), CompareFlag);
2694 const Value *SV = cast<SrcValueSDNode>(
Op.getOperand(2))->getValue();
2701 EVT VT =
Node->getValueType(0);
2705 const Value *SV = cast<SrcValueSDNode>(
Node->getOperand(2))->getValue();
2729 cast<ConstantSDNode>(Alignment)->getMaybeAlignValue();
2730 EVT VT =
Size->getValueType(0);
2733 unsigned SPReg = SP::O6;
2738 unsigned regSpillArea;
2779 bool IsOveraligned = MaybeAlignment.has_value();
2790 SDValue Ops[2] = {AlignedPtr, Chain};
2804 bool AlwaysFlush =
false) {
2808 EVT VT =
Op.getValueType();
2810 unsigned FrameReg = SP::I6;
2821 unsigned Offset = (Subtarget->
is64Bit()) ? (stackBias + 112) : 56;
2838 uint64_t depth =
Op.getConstantOperandVal(0);
2851 EVT VT =
Op.getValueType();
2853 uint64_t depth =
Op.getConstantOperandVal(0);
2896 Lo32 = DAG.
getNode(opcode, dl, MVT::f32, Lo32);
2898 Hi32 = DAG.
getNode(opcode, dl, MVT::f32, Hi32);
2956 if (MemVT == MVT::f128)
3005 if (MemVT == MVT::f128)
3008 if (MemVT == MVT::i64) {
3023 &&
"invalid opcode");
3027 if (
Op.getValueType() == MVT::f64)
3029 if (
Op.getValueType() != MVT::f128)
3045 Lo64 = DAG.
getNode(
Op.getOpcode(), dl, MVT::f64, Lo64);
3050 Hi64 = DAG.
getNode(
Op.getOpcode(), dl, MVT::f64, Hi64);
3076 unsigned IntNo =
Op.getConstantOperandVal(0);
3079 case Intrinsic::thread_pointer: {
3089 bool hasHardQuad = Subtarget->hasHardQuad();
3090 bool isV9 = Subtarget->isV9();
3093 switch (
Op.getOpcode()) {
3146 APInt V =
C->getValueAPF().bitcastToAPInt();
3159 if (isa<ConstantFPSDNode>(Src) &&
N->getSimpleValueType(0) == MVT::v2i32 &&
3160 Src.getSimpleValueType() == MVT::f64)
3168 switch (
N->getOpcode()) {
3180 switch (
MI.getOpcode()) {
3182 case SP::SELECT_CC_Int_ICC:
3183 case SP::SELECT_CC_FP_ICC:
3184 case SP::SELECT_CC_DFP_ICC:
3185 case SP::SELECT_CC_QFP_ICC:
3186 if (Subtarget->isV9())
3189 case SP::SELECT_CC_Int_XCC:
3190 case SP::SELECT_CC_FP_XCC:
3191 case SP::SELECT_CC_DFP_XCC:
3192 case SP::SELECT_CC_QFP_XCC:
3194 case SP::SELECT_CC_Int_FCC:
3195 case SP::SELECT_CC_FP_FCC:
3196 case SP::SELECT_CC_DFP_FCC:
3197 case SP::SELECT_CC_QFP_FCC:
3198 if (Subtarget->isV9())
3206 unsigned BROpcode)
const {
3229 F->insert(It, IfFalseMBB);
3230 F->insert(It, SinkMBB);
3250 MI.getOperand(0).getReg())
3256 MI.eraseFromParent();
3268 if (Constraint.
size() == 1) {
3269 switch (Constraint[0]) {
3285 const char *constraint)
const {
3287 Value *CallOperandVal =
info.CallOperandVal;
3290 if (!CallOperandVal)
3294 switch (*constraint) {
3300 if (isInt<13>(
C->getSExtValue()))
3316 if (Constraint.
size() > 1)
3319 char ConstraintLetter = Constraint[0];
3320 switch (ConstraintLetter) {
3324 if (isInt<13>(
C->getSExtValue())) {
3333 if (Result.getNode()) {
3334 Ops.push_back(Result);
3340std::pair<unsigned, const TargetRegisterClass *>
3344 if (Constraint.
empty())
3345 return std::make_pair(0U,
nullptr);
3347 if (Constraint.
size() == 1) {
3348 switch (Constraint[0]) {
3350 if (VT == MVT::v2i32)
3351 return std::make_pair(0U, &SP::IntPairRegClass);
3352 else if (Subtarget->
is64Bit())
3353 return std::make_pair(0U, &SP::I64RegsRegClass);
3355 return std::make_pair(0U, &SP::IntRegsRegClass);
3357 if (VT == MVT::f32 || VT == MVT::i32)
3358 return std::make_pair(0U, &SP::FPRegsRegClass);
3359 else if (VT == MVT::f64 || VT == MVT::i64)
3360 return std::make_pair(0U, &SP::LowDFPRegsRegClass);
3361 else if (VT == MVT::f128)
3362 return std::make_pair(0U, &SP::LowQFPRegsRegClass);
3364 return std::make_pair(0U,
nullptr);
3366 if (VT == MVT::f32 || VT == MVT::i32)
3367 return std::make_pair(0U, &SP::FPRegsRegClass);
3368 else if (VT == MVT::f64 || VT == MVT::i64 )
3369 return std::make_pair(0U, &SP::DFPRegsRegClass);
3370 else if (VT == MVT::f128)
3371 return std::make_pair(0U, &SP::QFPRegsRegClass);
3373 return std::make_pair(0U,
nullptr);
3377 if (Constraint.
front() !=
'{')
3378 return std::make_pair(0U,
nullptr);
3380 assert(Constraint.
back() ==
'}' &&
"Not a brace enclosed constraint?");
3383 return std::make_pair(0U,
nullptr);
3385 unsigned long long RegNo;
3394 return std::make_pair(0U,
nullptr);
3395 const char RegTypes[] = {
'g',
'o',
'l',
'i'};
3396 char RegType = RegTypes[RegNo / 8];
3397 char RegIndex =
'0' + (RegNo % 8);
3398 char Tmp[] = {
'{', RegType, RegIndex,
'}', 0};
3403 if (VT != MVT::f32 && VT != MVT::Other &&
RegName[0] ==
'f' &&
3405 if (VT == MVT::f64 && (RegNo % 2 == 0)) {
3408 }
else if (VT == MVT::f128 && (RegNo % 4 == 0)) {
3412 return std::make_pair(0U,
nullptr);
3418 if (!ResultPair.second)
3419 return std::make_pair(0U,
nullptr);
3422 if (Subtarget->
is64Bit() && VT == MVT::i64) {
3423 assert(ResultPair.second == &SP::IntRegsRegClass &&
3424 "Unexpected register class");
3425 return std::make_pair(ResultPair.first, &SP::I64RegsRegClass);
3443 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3445 switch (
N->getOpcode()) {
3447 llvm_unreachable(
"Do not know how to custom type legalize this operation!");
3452 if (
N->getOperand(0).getValueType() != MVT::f128
3453 ||
N->getValueType(0) != MVT::i64)
3456 ? RTLIB::FPTOSINT_F128_I64
3457 : RTLIB::FPTOUINT_F128_I64);
3465 assert(Subtarget->hasLeonCycleCounter());
3471 Results.push_back(
N->getOperand(0));
3477 if (
N->getValueType(0) != MVT::f128
3478 ||
N->getOperand(0).getValueType() != MVT::i64)
3482 ? RTLIB::SINTTOFP_I64_F128
3483 : RTLIB::UINTTOFP_I64_F128);
3519 if (Subtarget->isVIS3())
3520 return VT == MVT::f32 || VT == MVT::f64;
3525 bool ForCodeSize)
const {
3526 if (VT != MVT::f32 && VT != MVT::f64)
3528 if (Subtarget->isVIS() && Imm.isZero())
3530 if (Subtarget->isVIS3())
3531 return Imm.isExactlyValue(+0.5) || Imm.isExactlyValue(-0.5) ||
3532 Imm.getExactLog2Abs() == -1;
3541 if (Subtarget->
is64Bit() && Subtarget->usePopc())
3549 return Subtarget->isUA2007() && !Subtarget->useSoftFloat();
3554 assert(
MI.getOpcode() == SP::SUBCCrr ||
MI.getOpcode() == SP::SUBCCri);
3556 if (!Node->hasAnyUseOfValue(0))
3557 MI.getOperand(0).setReg(SP::G0);
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG)
static SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG, const ARMSubtarget *Subtarget)
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
const HexagonInstrInfo * TII
Module.h This file contains the declarations for the Module class.
static LPCC::CondCode IntCondCCodeToICC(SDValue CC, const SDLoc &DL, SDValue &RHS, SelectionDAG &DAG)
Register const TargetRegisterInfo * TRI
static CodeModel::Model getCodeModel(const PPCSubtarget &S, const TargetMachine &TM, const MachineOperand &MO)
static constexpr MCPhysReg SPReg
static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad)
static bool CC_Sparc_Assign_Ret_Split_64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad)
static bool CC_Sparc_Assign_Split_64(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG, const SparcSubtarget *Subtarget, bool AlwaysFlush=false)
static unsigned toCallerWindow(unsigned Reg)
static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG)
static SPCC::CondCodes intCondCCodeToRcond(ISD::CondCode CC)
intCondCCodeToRcond - Convert a DAG integer condition code to a SPARC rcond condition.
static SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG)
static void fixupVariableFloatArgs(SmallVectorImpl< CCValAssign > &ArgLocs, ArrayRef< ISD::OutputArg > Outs)
static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad)
static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC)
FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC FCC condition.
static bool isAnyArgRegReserved(const SparcRegisterInfo *TRI, const MachineFunction &MF)
static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG)
static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee, const CallBase *Call)
static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG, const SparcSubtarget *Subtarget)
static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG, const SparcSubtarget *Subtarget)
static SDValue LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI)
static SDValue LowerF64Op(SDValue SrcReg64, const SDLoc &dl, SelectionDAG &DAG, unsigned opcode)
static bool RetCC_Sparc64_Full(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad, bool isV9, bool is64Bit)
static void emitReservedArgRegCallError(const MachineFunction &MF)
static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG)
static bool RetCC_Sparc64_Half(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad, bool isV9, bool is64Bit)
static SDValue LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI)
static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9)
static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG)
static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static bool Analyze_CC_Sparc64_Half(bool IsReturn, unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, const SparcSubtarget *Subtarget)
static void LookThroughSetCC(SDValue &LHS, SDValue &RHS, ISD::CondCode CC, unsigned &SPCC)
static bool Analyze_CC_Sparc64_Full(bool IsReturn, unsigned &ValNo, MVT &ValVT, MVT &LocVT, CCValAssign::LocInfo &LocInfo, ISD::ArgFlagsTy &ArgFlags, CCState &State)
static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad)
This file implements the StringSwitch template, which mimics a switch() statement whose cases are str...
This file describes how to lower LLVM code to machine code.
static bool is64Bit(const char *name)
Class for arbitrary precision integers.
This class represents an incoming formal argument to a Function.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
an instruction that atomically reads a memory location, combines it with another value,...
BinOp getOperation() const
LLVM Basic Block Representation.
CCState - This class holds information needed while lowering arguments and return values.
unsigned getFirstUnallocated(ArrayRef< MCPhysReg > Regs) const
getFirstUnallocated - Return the index of the first unallocated register in the set,...
LLVM_ABI void AnalyzeCallResult(const SmallVectorImpl< ISD::InputArg > &Ins, CCAssignFn Fn)
AnalyzeCallResult - Analyze the return values of a call, incorporating info about the passed values i...
MCRegister AllocateReg(MCPhysReg Reg)
AllocateReg - Attempt to allocate one register.
LLVM_ABI bool CheckReturn(const SmallVectorImpl< ISD::OutputArg > &Outs, CCAssignFn Fn)
CheckReturn - Analyze the return values of a function, returning true if the return can be performed ...
LLVM_ABI void AnalyzeReturn(const SmallVectorImpl< ISD::OutputArg > &Outs, CCAssignFn Fn)
AnalyzeReturn - Analyze the returned values of a return, incorporating info about the result values i...
int64_t AllocateStack(unsigned Size, Align Alignment)
AllocateStack - Allocate a chunk of stack space with the specified size and alignment.
LLVM_ABI void AnalyzeCallOperands(const SmallVectorImpl< ISD::OutputArg > &Outs, CCAssignFn Fn)
AnalyzeCallOperands - Analyze the outgoing arguments to a call, incorporating info about the passed v...
uint64_t getStackSize() const
Returns the size of the currently allocated portion of the stack.
LLVM_ABI void AnalyzeFormalArguments(const SmallVectorImpl< ISD::InputArg > &Ins, CCAssignFn Fn)
AnalyzeFormalArguments - Analyze an array of argument values, incorporating info about the formals in...
void addLoc(const CCValAssign &V)
CCValAssign - Represent assignment of one arg/retval to a location.
Register getLocReg() const
LocInfo getLocInfo() const
static CCValAssign getReg(unsigned ValNo, MVT ValVT, MCRegister Reg, MVT LocVT, LocInfo HTP, bool IsCustom=false)
static CCValAssign getCustomReg(unsigned ValNo, MVT ValVT, MCRegister Reg, MVT LocVT, LocInfo HTP)
static CCValAssign getMem(unsigned ValNo, MVT ValVT, int64_t Offset, MVT LocVT, LocInfo HTP, bool IsCustom=false)
int64_t getLocMemOffset() const
static CCValAssign getCustomMem(unsigned ValNo, MVT ValVT, int64_t Offset, MVT LocVT, LocInfo HTP)
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
This is the shared class of boolean and integer constants.
This class represents an Operation in the Expression.
uint64_t getNumOperands() const
A parsed version of the target data layout string in and methods for querying it.
bool isLittleEndian() const
Layout endianness...
TypeSize getTypeAllocSize(Type *Ty) const
Returns the offset in bytes between successive objects of the specified type, including alignment pad...
Diagnostic information for unsupported feature in backend.
bool hasStructRetAttr() const
Determine if the function returns a structure through first or second pointer argument.
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
const GlobalValue * getGlobal() const
Module * getParent()
Get the module that this global value is contained inside of...
This is an important class for using LLVM in a threaded context.
This class is used to represent ISD::LOAD nodes.
const SDValue & getBasePtr() const
const SDValue & getOffset() const
ISD::LoadExtType getExtensionType() const
Return whether this is a plain node, or one of the varieties of value-extending loads.
static auto integer_fixedlen_vector_valuetypes()
static auto integer_valuetypes()
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
static MVT getIntegerVT(unsigned BitWidth)
static auto fp_valuetypes()
LLVM_ABI void transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB)
Transfers all the successors, as in transferSuccessors, and update PHI operands in the successor bloc...
const BasicBlock * getBasicBlock() const
Return the LLVM basic block that this instance corresponded to originally.
LLVM_ABI void addSuccessor(MachineBasicBlock *Succ, BranchProbability Prob=BranchProbability::getUnknown())
Add Succ as a successor of this MachineBasicBlock.
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
void splice(iterator Where, MachineBasicBlock *Other, iterator From)
Take an instruction from MBB 'Other' at the position From, and insert it into this MBB right before '...
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
LLVM_ABI int CreateFixedObject(uint64_t Size, int64_t SPOffset, bool IsImmutable, bool isAliased=false)
Create a new object at a fixed location on the stack.
LLVM_ABI int CreateStackObject(uint64_t Size, Align Alignment, bool isSpillSlot, const AllocaInst *Alloca=nullptr, uint8_t ID=0)
Create a new statically sized stack object, returning a nonnegative identifier to represent it.
void setFrameAddressIsTaken(bool T)
void setHasTailCall(bool V=true)
void setReturnAddressIsTaken(bool s)
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
const DataLayout & getDataLayout() const
Return the DataLayout attached to the Module associated to this MF.
Function & getFunction()
Return the LLVM function that this machine code represents.
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
Register addLiveIn(MCRegister PReg, const TargetRegisterClass *RC)
addLiveIn - Add the specified physical register as a live-in value and create a corresponding virtual...
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
const MachineInstrBuilder & addMBB(MachineBasicBlock *MBB, unsigned TargetFlags=0) const
Representation of each machine instruction.
Flags getFlags() const
Return the raw flags of the source value,.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
LLVM_ABI Register createVirtualRegister(const TargetRegisterClass *RegClass, StringRef Name="")
createVirtualRegister - Create and return a new virtual register in the function with the specified r...
void addLiveIn(MCRegister Reg, Register vreg=Register())
addLiveIn - Add the specified register as a live-in.
Align getBaseAlign() const
Returns alignment and volatility of the memory access.
AAMDNodes getAAInfo() const
Returns the AA info that describes the dereference.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
const MachinePointerInfo & getPointerInfo() const
const SDValue & getChain() const
EVT getMemoryVT() const
Return the type of the in-memory value.
A Module instance is used to store all the information related to an LLVM module.
static PointerType * getUnqual(Type *ElementType)
This constructs a pointer to an object of the specified type in the default address space (address sp...
Wrapper class representing virtual and physical registers.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
Represents one node in the SelectionDAG.
unsigned getOpcode() const
Return the SelectionDAG opcode value for this node.
EVT getValueType(unsigned ResNo) const
Return the type of a specified result.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
const SDValue & getOperand(unsigned i) const
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
SDValue getTargetGlobalAddress(const GlobalValue *GV, const SDLoc &DL, EVT VT, int64_t offset=0, unsigned TargetFlags=0)
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
SDValue getCopyToReg(SDValue Chain, const SDLoc &dl, Register Reg, SDValue N)
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI MachineSDNode * getMachineNode(unsigned Opcode, const SDLoc &dl, EVT VT)
These are used for target selectors to create a new node with specified return type(s),...
LLVM_ABI SDValue getRegister(Register Reg, EVT VT)
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
LLVM_ABI SDValue getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Align Alignment, bool isVol, bool AlwaysInline, const CallInst *CI, std::optional< bool > OverrideTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo, const AAMDNodes &AAInfo=AAMDNodes(), BatchAAResults *BatchAA=nullptr)
SDValue getCALLSEQ_END(SDValue Chain, SDValue Op1, SDValue Op2, SDValue InGlue, const SDLoc &DL)
Return a new CALLSEQ_END node, which always must have a glue result (to ensure it's not CSE'd).
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
SDValue getCopyFromReg(SDValue Chain, const SDLoc &dl, Register Reg, EVT VT)
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
SDValue getSignedTargetConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
SDValue getCALLSEQ_START(SDValue Chain, uint64_t InSize, uint64_t OutSize, const SDLoc &DL)
Return a new CALLSEQ_START node, that starts new call frame, in which InSize bytes are set up inside ...
LLVM_ABI SDValue getTargetExtractSubreg(int SRIdx, const SDLoc &DL, EVT VT, SDValue Operand)
A convenience function for creating TargetInstrInfo::EXTRACT_SUBREG nodes.
LLVM_ABI SDValue getExternalSymbol(const char *Sym, EVT VT)
const TargetMachine & getTarget() const
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getValueType(EVT)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
SDValue getTargetBlockAddress(const BlockAddress *BA, EVT VT, int64_t Offset=0, unsigned TargetFlags=0)
MachineFunction & getMachineFunction() const
LLVM_ABI SDValue getFrameIndex(int FI, EVT VT, bool isTarget=false)
LLVM_ABI KnownBits computeKnownBits(SDValue Op, unsigned Depth=0) const
Determine which bits of Op are known to be either zero or one and return them in Known.
LLVM_ABI SDValue getRegisterMask(const uint32_t *RegMask)
LLVMContext * getContext() const
LLVM_ABI SDValue getTargetExternalSymbol(const char *Sym, EVT VT, unsigned TargetFlags=0)
SDValue getTargetConstantPool(const Constant *C, EVT VT, MaybeAlign Align=std::nullopt, int Offset=0, unsigned TargetFlags=0)
LLVM_ABI SDValue getTargetInsertSubreg(int SRIdx, const SDLoc &DL, EVT VT, SDValue Operand, SDValue Subreg)
A convenience function for creating TargetInstrInfo::INSERT_SUBREG nodes.
SDValue getEntryNode() const
Return the token chain corresponding to the entry of the function.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Register getSRetReturnReg() const
int getVarArgsFrameOffset() const
void setVarArgsFrameOffset(int Offset)
void setSRetReturnReg(Register Reg)
const SparcRegisterInfo * getRegisterInfo() const override
int64_t getStackPointerBias() const
The 64-bit ABI uses biased stack and frame pointers, so the stack frame of the current function is th...
bool isTargetLinux() const
const SparcInstrInfo * getInstrInfo() const override
void ReplaceNodeResults(SDNode *N, SmallVectorImpl< SDValue > &Results, SelectionDAG &DAG) const override
This callback is invoked when a node result type is illegal for the target, and the operation was reg...
SDValue withTargetFlags(SDValue Op, unsigned TF, SelectionDAG &DAG) const
bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, bool isVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, LLVMContext &Context, const Type *RetTy) const override
This hook should be implemented to check whether the return values described by the Outs array can fi...
bool useSoftFloat() const override
SDValue bitcastConstantFPToInt(ConstantFPSDNode *C, const SDLoc &DL, SelectionDAG &DAG) const
MachineBasicBlock * expandSelectCC(MachineInstr &MI, MachineBasicBlock *BB, unsigned BROpcode) const
bool isFPImmLegal(const APFloat &Imm, EVT VT, bool ForCodeSize) const override
Returns true if the target can instruction select the specified FP immediate natively.
ConstraintWeight getSingleConstraintMatchWeight(AsmOperandInfo &info, const char *constraint) const override
Examine constraint string and operand type and determine a weight value.
AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override
Returns how the IR-level AtomicExpand pass should expand the given AtomicRMW, if at all.
std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const override
Given a physical register constraint (e.g.
bool isCtlzFast() const override
Return true if ctlz instruction is fast.
SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::InputArg > &Ins, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower the incoming (formal) arguments, described by the Ins array,...
ConstraintType getConstraintType(StringRef Constraint) const override
getConstraintType - Given a constraint letter, return the type of constraint it is for this target.
SDValue LowerFormalArguments_32(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::InputArg > &Ins, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals) const
LowerFormalArguments32 - V8 uses a very simple ABI, where all values are passed in either one or two ...
bool isCheapToSpeculateCtlz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic ctlz.
SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower calls into the specified DAG.
bool isCheapToSpeculateCttz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic cttz.
bool IsEligibleForTailCallOptimization(CCState &CCInfo, CallLoweringInfo &CLI, MachineFunction &MF) const
IsEligibleForTailCallOptimization - Check whether the call is eligible for tail call optimization.
bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override
Return true if folding a constant offset with the given GlobalAddress is legal.
bool isFNegFree(EVT VT) const override
Return true if an fneg operation is free to the point where it is never worthwhile to replace it with...
SDValue LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args, SDValue Arg, const SDLoc &DL, SelectionDAG &DAG) const
SDValue makeHiLoPair(SDValue Op, unsigned HiTF, unsigned LoTF, SelectionDAG &DAG) const
SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const
SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const
void AdjustInstrPostInstrSelection(MachineInstr &MI, SDNode *Node) const override
This method should be implemented by targets that mark instructions with the 'hasPostISelHook' flag.
void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known, const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth=0) const override
computeKnownBitsForTargetNode - Determine which of the bits specified in Mask are known to be either ...
SDValue LowerCall_64(TargetLowering::CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const
bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF, EVT VT) const override
Return true if an FMA operation is faster than a pair of fmul and fadd instructions.
SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &dl, SelectionDAG &DAG) const override
This hook must be implemented to lower outgoing return values, described by the Outs array,...
SDValue LowerF128Op(SDValue Op, SelectionDAG &DAG, const char *LibFuncName, unsigned numArgs) const
SDValue makeAddress(SDValue Op, SelectionDAG &DAG) const
MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr &MI, MachineBasicBlock *MBB) const override
This method should be implemented by targets that mark instructions with the 'usesCustomInserter' fla...
SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const
SDValue LowerReturn_32(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &DL, SelectionDAG &DAG) const
SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override
This method will be invoked for all target nodes and for any target-independent nodes that the target...
SDValue PerformBITCASTCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue LowerReturn_64(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &DL, SelectionDAG &DAG) const
SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const override
getSetCCResultType - Return the ISD::SETCC ValueType
SDValue LowerCall_32(TargetLowering::CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const
bool useLoadStackGuardNode(const Module &M) const override
Override to support customized stack guard loading.
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
This callback is invoked for operations that are unsupported by the target, which are registered to u...
SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
SDValue LowerFormalArguments_64(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::InputArg > &Ins, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals) const
SparcTargetLowering(const TargetMachine &TM, const SparcSubtarget &STI)
void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const override
LowerAsmOperandForConstraint - Lower the specified operand into the Ops vector.
Register getRegisterByName(const char *RegName, LLT VT, const MachineFunction &MF) const override
Return the register ID of the name passed in.
SDValue LowerF128Compare(SDValue LHS, SDValue RHS, unsigned &SPCC, const SDLoc &DL, SelectionDAG &DAG) const
StackOffset holds a fixed and a scalable offset in bytes.
This class is used to represent ISD::STORE nodes.
const SDValue & getBasePtr() const
const SDValue & getOffset() const
const SDValue & getValue() const
StringRef - Represent a constant reference to a string, i.e.
constexpr bool empty() const
empty - Check if the string is empty.
char back() const
back - Get the last character in the string.
constexpr size_t size() const
size - Get the string size.
char front() const
front - Get the first character in the string.
constexpr const char * data() const
data - Get a pointer to the start of the string (which may not be null terminated).
A switch()-like statement whose cases are string literals.
StringSwitch & Case(StringLiteral S, T Value)
TargetInstrInfo - Interface to description of machine instruction set.
void setBooleanVectorContents(BooleanContent Ty)
Specify how the target extends the result of a vector boolean value from a vector of i1 to a wider ty...
void setOperationAction(unsigned Op, MVT VT, LegalizeAction Action)
Indicate that the specified operation does not work with the specified type and indicate what to do a...
virtual const TargetRegisterClass * getRegClassFor(MVT VT, bool isDivergent=false) const
Return the register class that should be used for the specified value type.
MVT getVectorIdxTy(const DataLayout &DL) const
Returns the type to be used for the index operand of: ISD::INSERT_VECTOR_ELT, ISD::EXTRACT_VECTOR_ELT...
const TargetMachine & getTargetMachine() const
void setMaxAtomicSizeInBitsSupported(unsigned SizeInBits)
Set the maximum atomic operation size supported by the backend.
void setMinFunctionAlignment(Align Alignment)
Set the target's minimum function alignment.
void setBooleanContents(BooleanContent Ty)
Specify how the target extends the result of integer and floating point boolean values from i1 to a w...
void computeRegisterProperties(const TargetRegisterInfo *TRI)
Once all of the register classes are added, this allows us to compute derived properties we expose.
void addRegisterClass(MVT VT, const TargetRegisterClass *RC)
Add the specified register class as an available regclass for the specified value type.
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
void setTruncStoreAction(MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified truncating store does not work with the specified type and indicate what ...
@ ZeroOrOneBooleanContent
void setMinCmpXchgSizeInBits(unsigned SizeInBits)
Sets the minimum cmpxchg or ll/sc size supported by the backend.
void setStackPointerRegisterToSaveRestore(Register R)
If set to a physical register, this specifies the register that llvm.savestack/llvm....
AtomicExpansionKind
Enum that specifies what an atomic load/AtomicRMWInst is expanded to, if at all.
void setTargetDAGCombine(ArrayRef< ISD::NodeType > NTs)
Targets should invoke this method for each target independent node that they want to provide a custom...
void setLoadExtAction(unsigned ExtType, MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified load with extension does not work with the specified type and indicate wh...
void setLibcallImpl(RTLIB::Libcall Call, RTLIB::LibcallImpl Impl)
const char * getLibcallName(RTLIB::Libcall Call) const
Get the libcall routine name for the specified libcall.
std::vector< ArgListEntry > ArgListTy
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
virtual ConstraintType getConstraintType(StringRef Constraint) const
Given a constraint, return the type of constraint it is for this target.
virtual SDValue LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA, SelectionDAG &DAG) const
Lower TLS global address SDNode for target independent emulated TLS model.
std::pair< SDValue, SDValue > LowerCallTo(CallLoweringInfo &CLI) const
This function lowers an abstract call to a function into an actual call.
bool isPositionIndependent() const
virtual ConstraintWeight getSingleConstraintMatchWeight(AsmOperandInfo &info, const char *constraint) const
Examine constraint string and operand type and determine a weight value.
virtual std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const
Given a physical register constraint (e.g.
virtual bool useLoadStackGuardNode(const Module &M) const
If this function returns true, SelectionDAGBuilder emits a LOAD_STACK_GUARD node when it is lowering ...
virtual void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const
Lower the specified operand into the Ops vector.
Primary interface to the complete machine description for the target machine.
TLSModel::Model getTLSModel(const GlobalValue *GV) const
Returns the TLS model which should be used for the given global variable.
bool useEmulatedTLS() const
Returns true if this target uses emulated TLS.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
The instances of the Type class are immutable: once they are created, they are never changed.
LLVM_ABI TypeSize getPrimitiveSizeInBits() const LLVM_READONLY
Return the basic size of this type if it is a primitive type.
static LLVM_ABI IntegerType * getInt32Ty(LLVMContext &C)
bool isFP128Ty() const
Return true if this is 'fp128'.
static LLVM_ABI Type * getVoidTy(LLVMContext &C)
LLVMContext & getContext() const
Return the LLVMContext in which this type was uniqued.
LLVM Value Representation.
Type * getType() const
All values are typed, get the type of this value.
self_iterator getIterator()
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ C
The default llvm calling convention, compatible with C.
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
@ STACKRESTORE
STACKRESTORE has two operands, an input chain and a pointer to restore to it returns an output chain.
@ STACKSAVE
STACKSAVE - STACKSAVE has one operand, an input chain.
@ SMUL_LOHI
SMUL_LOHI/UMUL_LOHI - Multiply two integers of type iN, producing a signed/unsigned value of type i[2...
@ BSWAP
Byte Swap and Counting operators.
@ VAEND
VAEND, VASTART - VAEND and VASTART have three operands: an input chain, pointer, and a SRCVALUE.
@ ATOMIC_STORE
OUTCHAIN = ATOMIC_STORE(INCHAIN, val, ptr) This corresponds to "store atomic" instruction.
@ ADDC
Carry-setting nodes for multiple precision addition and subtraction.
@ ADD
Simple integer binary arithmetic operators.
@ LOAD
LOAD and STORE have token chains as their first operand, then the same operands as an LLVM load/store...
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
@ FADD
Simple binary floating point operators.
@ ATOMIC_FENCE
OUTCHAIN = ATOMIC_FENCE(INCHAIN, ordering, scope) This corresponds to the fence instruction.
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
@ FP16_TO_FP
FP16_TO_FP, FP_TO_FP16 - These operators are used to perform promotions and truncation for half-preci...
@ BITCAST
BITCAST - This operator converts between integer, vector and FP values, as if the value was stored to...
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
@ BUILTIN_OP_END
BUILTIN_OP_END - This must be the last enum value in this list.
@ SIGN_EXTEND
Conversion operators.
@ CTTZ_ZERO_UNDEF
Bit counting operators with an undefined result for zero inputs.
@ FSINCOS
FSINCOS - Compute both fsin and fcos as a single operation.
@ FNEG
Perform various unary floating-point operations inspired by libm.
@ BR_CC
BR_CC - Conditional branch.
@ BRIND
BRIND - Indirect branch.
@ BR_JT
BR_JT - Jumptable branch.
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
@ ATOMIC_LOAD
Val, OUTCHAIN = ATOMIC_LOAD(INCHAIN, ptr) This corresponds to "load atomic" instruction.
@ UNDEF
UNDEF - An undefined node.
@ VACOPY
VACOPY - VACOPY has 5 operands: an input chain, a destination pointer, a source pointer,...
@ CopyFromReg
CopyFromReg - This node indicates that the input value is a virtual or physical register that is defi...
@ MULHU
MULHU/MULHS - Multiply high - Multiply two integers of type iN, producing an unsigned/signed value of...
@ SHL
Shift and rotation operations.
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
@ DEBUGTRAP
DEBUGTRAP - Trap intended to get the attention of a debugger.
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
@ ATOMIC_CMP_SWAP
Val, OUTCHAIN = ATOMIC_CMP_SWAP(INCHAIN, ptr, cmp, swap) For double-word atomic operations: ValLo,...
@ DYNAMIC_STACKALLOC
DYNAMIC_STACKALLOC - Allocate some number of bytes on the stack aligned to a specified boundary.
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
@ FP_EXTEND
X = FP_EXTEND(Y) - Extend a smaller FP type into a larger FP type.
@ FRAMEADDR
FRAMEADDR, RETURNADDR - These nodes represent llvm.frameaddress and llvm.returnaddress on the DAG.
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ READCYCLECOUNTER
READCYCLECOUNTER - This corresponds to the readcyclecounter intrinsic.
@ AND
Bitwise operators - logical and, logical or, logical xor.
@ TRAP
TRAP - Trapping instruction.
@ INTRINSIC_WO_CHAIN
RESULT = INTRINSIC_WO_CHAIN(INTRINSICID, arg1, arg2, ...) This node represents a target intrinsic fun...
@ ADDE
Carry-using nodes for multiple precision addition and subtraction.
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
@ TokenFactor
TokenFactor - This node takes multiple tokens as input and produces a single token result.
@ ATOMIC_SWAP
Val, OUTCHAIN = ATOMIC_SWAP(INCHAIN, ptr, amt) Val, OUTCHAIN = ATOMIC_LOAD_[OpName](INCHAIN,...
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
@ VAARG
VAARG - VAARG has four operands: an input chain, a pointer, a SRCVALUE, and the alignment.
@ BRCOND
BRCOND - Conditional branch.
@ SHL_PARTS
SHL_PARTS/SRA_PARTS/SRL_PARTS - These operators are used for expanded integer shift operations.
@ AssertSext
AssertSext, AssertZext - These nodes record if a register contains a value that has already been zero...
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
CondCode
ISD::CondCode enum - These are ordered carefully to make the bitfields below work out,...
bool isUnsignedIntSetCC(CondCode Code)
Return true if this is a setcc instruction that performs an unsigned comparison when used with intege...
This is an optimization pass for GlobalISel generic memory operations.
auto size(R &&Range, std::enable_if_t< std::is_base_of< std::random_access_iterator_tag, typename std::iterator_traits< decltype(Range.begin())>::iterator_category >::value, void > *=nullptr)
Get the size of a range.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
LLVM_ABI bool isNullConstant(SDValue V)
Returns true if V is a constant integer zero.
bool isStrongerThanMonotonic(AtomicOrdering AO)
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
DWARFExpression::Operation Op
LLVM_ABI bool isOneConstant(SDValue V)
Returns true if V is a constant integer one.
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
LLVM_ABI bool getAsUnsignedInteger(StringRef Str, unsigned Radix, unsigned long long &Result)
Helper functions for StringRef::getAsInteger.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
This struct is a compact representation of a valid (non-zero power of two) alignment.
EVT changeVectorElementTypeToInteger() const
Return a vector with the same number of elements as this vector, but with the element type converted ...
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
bool isVector() const
Return true if this is a vector value type.
LLVM_ABI Type * getTypeForEVT(LLVMContext &Context) const
This method returns an LLVM type corresponding to the specified EVT.
Incoming for lane maks phi as machine instruction, incoming register Reg and incoming block Block are...
void resetAll()
Resets the known state of all bits.
KnownBits intersectWith(const KnownBits &RHS) const
Returns KnownBits information that is known to be true for both this and RHS.
This class contains a discriminated union of information about pointers in memory operands,...
MachinePointerInfo getWithOffset(int64_t O) const
static LLVM_ABI MachinePointerInfo getGOT(MachineFunction &MF)
Return a MachinePointerInfo record that refers to a GOT entry.
static LLVM_ABI MachinePointerInfo getFixedStack(MachineFunction &MF, int FI, int64_t Offset=0)
Return a MachinePointerInfo record that refers to the specified FrameIndex.
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
const uint32_t * getCallPreservedMask(const MachineFunction &MF, CallingConv::ID CC) const override
This contains information for each constraint that we are lowering.
This structure contains all information that is necessary for lowering calls.
SmallVector< ISD::InputArg, 32 > Ins
CallLoweringInfo & setDebugLoc(const SDLoc &dl)
SmallVector< ISD::OutputArg, 32 > Outs
SmallVector< SDValue, 32 > OutVals
CallLoweringInfo & setChain(SDValue InChain)
CallLoweringInfo & setCallee(CallingConv::ID CC, Type *ResultType, SDValue Target, ArgListTy &&ArgsList, AttributeSet ResultAttrs={})