LLVM 22.0.0git
TargetPassConfig.cpp
Go to the documentation of this file.
1//===- TargetPassConfig.cpp - Target independent code generation passes ---===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines interfaces to access the target independent code
10// generation passes provided by the LLVM backend.
11//
12//===---------------------------------------------------------------------===//
13
15#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/StringRef.h"
28#include "llvm/CodeGen/Passes.h"
33#include "llvm/IR/Verifier.h"
35#include "llvm/MC/MCAsmInfo.h"
37#include "llvm/Pass.h"
41#include "llvm/Support/Debug.h"
53#include <cassert>
54#include <optional>
55#include <string>
56
57using namespace llvm;
58
59static cl::opt<bool>
60 EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
61 cl::desc("Enable interprocedural register allocation "
62 "to reduce load/store at procedure calls."));
64 cl::desc("Disable Post Regalloc Scheduler"));
65static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
66 cl::desc("Disable branch folding"));
67static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
68 cl::desc("Disable tail duplication"));
69static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
70 cl::desc("Disable pre-register allocation tail duplication"));
71static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
72 cl::Hidden, cl::desc("Disable probability-driven block placement"));
73static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
74 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
75static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
76 cl::desc("Disable Stack Slot Coloring"));
77static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
78 cl::desc("Disable Machine Dead Code Elimination"));
80 cl::desc("Disable Early If-conversion"));
81static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
82 cl::desc("Disable Machine LICM"));
83static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
84 cl::desc("Disable Machine Common Subexpression Elimination"));
86 "optimize-regalloc", cl::Hidden,
87 cl::desc("Enable optimized register allocation compilation path."));
88static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
90 cl::desc("Disable Machine LICM"));
91static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
92 cl::desc("Disable Machine Sinking"));
93static cl::opt<bool> DisablePostRAMachineSink("disable-postra-machine-sink",
95 cl::desc("Disable PostRA Machine Sinking"));
96static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
97 cl::desc("Disable Loop Strength Reduction Pass"));
98static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
99 cl::Hidden, cl::desc("Disable ConstantHoisting"));
100static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
101 cl::desc("Disable Codegen Prepare"));
102static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
103 cl::desc("Disable Copy Propagation pass"));
104static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
105 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
107 "disable-atexit-based-global-dtor-lowering", cl::Hidden,
108 cl::desc("For MachO, disable atexit()-based global destructor lowering"));
110 "enable-implicit-null-checks",
111 cl::desc("Fold null checks into faulting memory operations"),
112 cl::init(false), cl::Hidden);
113static cl::opt<bool> DisableMergeICmps("disable-mergeicmps",
114 cl::desc("Disable MergeICmps Pass"),
115 cl::init(false), cl::Hidden);
116static cl::opt<bool>
117 PrintISelInput("print-isel-input", cl::Hidden,
118 cl::desc("Print LLVM IR input to isel pass"));
120 VerifyMachineCode("verify-machineinstrs", cl::Hidden,
121 cl::desc("Verify generated machine code"));
123 DebugifyAndStripAll("debugify-and-strip-all-safe", cl::Hidden,
124 cl::desc("Debugify MIR before and Strip debug after "
125 "each pass except those known to be unsafe "
126 "when debug info is present"));
128 "debugify-check-and-strip-all-safe", cl::Hidden,
129 cl::desc(
130 "Debugify MIR before, by checking and stripping the debug info after, "
131 "each pass except those known to be unsafe when debug info is "
132 "present"));
133// Enable or disable the MachineOutliner.
135 "enable-machine-outliner", cl::desc("Enable the machine outliner"),
136 cl::Hidden, cl::ValueOptional, cl::init(RunOutliner::TargetDefault),
137 cl::values(clEnumValN(RunOutliner::AlwaysOutline, "always",
138 "Run on all functions guaranteed to be beneficial"),
139 clEnumValN(RunOutliner::NeverOutline, "never",
140 "Disable all outlining"),
141 // Sentinel value for unspecified option.
142 clEnumValN(RunOutliner::AlwaysOutline, "", "")));
144 "enable-global-merge-func", cl::Hidden,
145 cl::desc("Enable global merge functions that are based on hash function"));
146// Disable the pass to fix unwind information. Whether the pass is included in
147// the pipeline is controlled via the target options, this option serves as
148// manual override.
149static cl::opt<bool> DisableCFIFixup("disable-cfi-fixup", cl::Hidden,
150 cl::desc("Disable the CFI fixup pass"));
151// Enable or disable FastISel. Both options are needed, because
152// FastISel is enabled by default with -fast, and we wish to be
153// able to enable or disable fast-isel independently from -O0.
156 cl::desc("Enable the \"fast\" instruction selector"));
157
159 "global-isel", cl::Hidden,
160 cl::desc("Enable the \"global\" instruction selector"));
161
162// FIXME: remove this after switching to NPM or GlobalISel, whichever gets there
163// first...
164static cl::opt<bool>
165 PrintAfterISel("print-after-isel", cl::init(false), cl::Hidden,
166 cl::desc("Print machine instrs after ISel"));
167
169 "global-isel-abort", cl::Hidden,
170 cl::desc("Enable abort calls when \"global\" instruction selection "
171 "fails to lower/select an instruction"),
173 clEnumValN(GlobalISelAbortMode::Disable, "0", "Disable the abort"),
174 clEnumValN(GlobalISelAbortMode::Enable, "1", "Enable the abort"),
175 clEnumValN(GlobalISelAbortMode::DisableWithDiag, "2",
176 "Disable the abort but emit a diagnostic on failure")));
177
178// Disable MIRProfileLoader before RegAlloc. This is for for debugging and
179// tuning purpose.
181 "disable-ra-fsprofile-loader", cl::init(false), cl::Hidden,
182 cl::desc("Disable MIRProfileLoader before RegAlloc"));
183// Disable MIRProfileLoader before BloackPlacement. This is for for debugging
184// and tuning purpose.
186 "disable-layout-fsprofile-loader", cl::init(false), cl::Hidden,
187 cl::desc("Disable MIRProfileLoader before BlockPlacement"));
188// Specify FSProfile file name.
190 FSProfileFile("fs-profile-file", cl::init(""), cl::value_desc("filename"),
191 cl::desc("Flow Sensitive profile file name."), cl::Hidden);
192// Specify Remapping file for FSProfile.
194 "fs-remapping-file", cl::init(""), cl::value_desc("filename"),
195 cl::desc("Flow Sensitive profile remapping file name."), cl::Hidden);
196
197// Temporary option to allow experimenting with MachineScheduler as a post-RA
198// scheduler. Targets can "properly" enable this with
199// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
200// Targets can return true in targetSchedulesPostRAScheduling() and
201// insert a PostRA scheduling pass wherever it wants.
203 "misched-postra", cl::Hidden,
204 cl::desc(
205 "Run MachineScheduler post regalloc (independent of preRA sched)"));
206
207// Experimental option to run live interval analysis early.
208static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
209 cl::desc("Run live interval analysis earlier in the pipeline"));
210
212 "disable-replace-with-vec-lib", cl::Hidden,
213 cl::desc("Disable replace with vector math call pass"));
214
215/// Option names for limiting the codegen pipeline.
216/// Those are used in error reporting and we didn't want
217/// to duplicate their names all over the place.
218static const char StartAfterOptName[] = "start-after";
219static const char StartBeforeOptName[] = "start-before";
220static const char StopAfterOptName[] = "stop-after";
221static const char StopBeforeOptName[] = "stop-before";
222
225 cl::desc("Resume compilation after a specific pass"),
226 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
227
230 cl::desc("Resume compilation before a specific pass"),
231 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
232
235 cl::desc("Stop compilation after a specific pass"),
236 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
237
240 cl::desc("Stop compilation before a specific pass"),
241 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
242
243/// Enable the machine function splitter pass.
245 "enable-split-machine-functions", cl::Hidden,
246 cl::desc("Split out cold blocks from machine functions based on profile "
247 "information."));
248
249/// Disable the expand reductions pass for testing.
251 "disable-expand-reductions", cl::init(false), cl::Hidden,
252 cl::desc("Disable the expand reduction intrinsics pass from running"));
253
254/// Disable the select optimization pass.
256 "disable-select-optimize", cl::init(true), cl::Hidden,
257 cl::desc("Disable the select-optimization pass from running"));
258
259/// Enable garbage-collecting empty basic blocks.
260static cl::opt<bool>
261 GCEmptyBlocks("gc-empty-basic-blocks", cl::init(false), cl::Hidden,
262 cl::desc("Enable garbage-collecting empty basic blocks"));
263
264static cl::opt<bool>
265 SplitStaticData("split-static-data", cl::Hidden, cl::init(false),
266 cl::desc("Split static data sections into hot and cold "
267 "sections using profile information"));
268
269/// Allow standard passes to be disabled by command line options. This supports
270/// simple binary flags that either suppress the pass or do nothing.
271/// i.e. -disable-mypass=false has no effect.
272/// These should be converted to boolOrDefault in order to use applyOverride.
274 bool Override) {
275 if (Override)
276 return IdentifyingPassPtr();
277 return PassID;
278}
279
280/// Allow standard passes to be disabled by the command line, regardless of who
281/// is adding the pass.
282///
283/// StandardID is the pass identified in the standard pass pipeline and provided
284/// to addPass(). It may be a target-specific ID in the case that the target
285/// directly adds its own pass, but in that case we harmlessly fall through.
286///
287/// TargetID is the pass that the target has configured to override StandardID.
288///
289/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
290/// pass to run. This allows multiple options to control a single pass depending
291/// on where in the pipeline that pass is added.
293 IdentifyingPassPtr TargetID) {
294 if (StandardID == &PostRASchedulerID)
295 return applyDisable(TargetID, DisablePostRASched);
296
297 if (StandardID == &BranchFolderPassID)
298 return applyDisable(TargetID, DisableBranchFold);
299
300 if (StandardID == &TailDuplicateLegacyID)
301 return applyDisable(TargetID, DisableTailDuplicate);
302
303 if (StandardID == &EarlyTailDuplicateLegacyID)
304 return applyDisable(TargetID, DisableEarlyTailDup);
305
306 if (StandardID == &MachineBlockPlacementID)
307 return applyDisable(TargetID, DisableBlockPlacement);
308
309 if (StandardID == &StackSlotColoringID)
310 return applyDisable(TargetID, DisableSSC);
311
312 if (StandardID == &DeadMachineInstructionElimID)
313 return applyDisable(TargetID, DisableMachineDCE);
314
315 if (StandardID == &EarlyIfConverterLegacyID)
316 return applyDisable(TargetID, DisableEarlyIfConversion);
317
318 if (StandardID == &EarlyMachineLICMID)
319 return applyDisable(TargetID, DisableMachineLICM);
320
321 if (StandardID == &MachineCSELegacyID)
322 return applyDisable(TargetID, DisableMachineCSE);
323
324 if (StandardID == &MachineLICMID)
325 return applyDisable(TargetID, DisablePostRAMachineLICM);
326
327 if (StandardID == &MachineSinkingLegacyID)
328 return applyDisable(TargetID, DisableMachineSink);
329
330 if (StandardID == &PostRAMachineSinkingID)
331 return applyDisable(TargetID, DisablePostRAMachineSink);
332
333 if (StandardID == &MachineCopyPropagationID)
334 return applyDisable(TargetID, DisableCopyProp);
335
336 return TargetID;
337}
338
339// Find the FSProfile file name. The internal option takes the precedence
340// before getting from TargetMachine.
341static std::string getFSProfileFile(const TargetMachine *TM) {
342 if (!FSProfileFile.empty())
343 return FSProfileFile.getValue();
344 const std::optional<PGOOptions> &PGOOpt = TM->getPGOOption();
345 if (PGOOpt == std::nullopt || PGOOpt->Action != PGOOptions::SampleUse)
346 return std::string();
347 return PGOOpt->ProfileFile;
348}
349
350// Find the Profile remapping file name. The internal option takes the
351// precedence before getting from TargetMachine.
352static std::string getFSRemappingFile(const TargetMachine *TM) {
353 if (!FSRemappingFile.empty())
354 return FSRemappingFile.getValue();
355 const std::optional<PGOOptions> &PGOOpt = TM->getPGOOption();
356 if (PGOOpt == std::nullopt || PGOOpt->Action != PGOOptions::SampleUse)
357 return std::string();
358 return PGOOpt->ProfileRemappingFile;
359}
360
361//===---------------------------------------------------------------------===//
362/// TargetPassConfig
363//===---------------------------------------------------------------------===//
364
365INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
366 "Target Pass Configuration", false, false)
368
369namespace {
370
374
375 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID)
376 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID) {}
377
379 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
380 if (InsertedPassID.isInstance())
381 return InsertedPassID.getInstance();
382 Pass *NP = Pass::createPass(InsertedPassID.getID());
383 assert(NP && "Pass ID not registered");
384 return NP;
385 }
386};
387
388} // end anonymous namespace
389
390namespace llvm {
391
393
395public:
396 // List of passes explicitly substituted by this target. Normally this is
397 // empty, but it is a convenient way to suppress or replace specific passes
398 // that are part of a standard pass pipeline without overridding the entire
399 // pipeline. This mechanism allows target options to inherit a standard pass's
400 // user interface. For example, a target may disable a standard pass by
401 // default by substituting a pass ID of zero, and the user may still enable
402 // that standard pass with an explicit command line option.
404
405 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
406 /// is inserted after each instance of the first one.
408};
409
410} // end namespace llvm
411
412// Out of line virtual method.
414 delete Impl;
415}
416
418 if (PassName.empty())
419 return nullptr;
420
422 const PassInfo *PI = PR.getPassInfo(PassName);
423 if (!PI)
425 Twine("\" pass is not registered."));
426 return PI;
427}
428
430 const PassInfo *PI = getPassInfo(PassName);
431 return PI ? PI->getTypeInfo() : nullptr;
432}
433
434static std::pair<StringRef, unsigned>
436 StringRef Name, InstanceNumStr;
437 std::tie(Name, InstanceNumStr) = PassName.split(',');
438
439 unsigned InstanceNum = 0;
440 if (!InstanceNumStr.empty() && InstanceNumStr.getAsInteger(10, InstanceNum))
441 reportFatalUsageError("invalid pass instance specifier " + PassName);
442
443 return std::make_pair(Name, InstanceNum);
444}
445
446void TargetPassConfig::setStartStopPasses() {
447 StringRef StartBeforeName;
448 std::tie(StartBeforeName, StartBeforeInstanceNum) =
450
451 StringRef StartAfterName;
452 std::tie(StartAfterName, StartAfterInstanceNum) =
454
455 StringRef StopBeforeName;
456 std::tie(StopBeforeName, StopBeforeInstanceNum)
458
459 StringRef StopAfterName;
460 std::tie(StopAfterName, StopAfterInstanceNum)
462
463 StartBefore = getPassIDFromName(StartBeforeName);
464 StartAfter = getPassIDFromName(StartAfterName);
465 StopBefore = getPassIDFromName(StopBeforeName);
466 StopAfter = getPassIDFromName(StopAfterName);
467 if (StartBefore && StartAfter)
469 Twine(StartAfterOptName) + Twine(" specified!"));
470 if (StopBefore && StopAfter)
472 Twine(StopAfterOptName) + Twine(" specified!"));
473 Started = (StartAfter == nullptr) && (StartBefore == nullptr);
474}
475
478
479#define SET_OPTION(Option) \
480 if (Option.getNumOccurrences()) \
481 Opt.Option = Option;
482
494
495#define SET_BOOLEAN_OPTION(Option) Opt.Option = Option;
496
515
516 return Opt;
517}
518
520 TargetMachine &TM) {
521
522 // Register a callback for disabling passes.
524
525#define DISABLE_PASS(Option, Name) \
526 if (Option && P.contains(#Name)) \
527 return false;
531 DISABLE_PASS(DisableEarlyIfConversion, EarlyIfConverterLegacyPass)
533 DISABLE_PASS(DisableMachineCSE, MachineCSELegacyPass)
542
543 return true;
544 });
545}
546
549 auto [StartBefore, StartBeforeInstanceNum] =
551 auto [StartAfter, StartAfterInstanceNum] =
553 auto [StopBefore, StopBeforeInstanceNum] =
555 auto [StopAfter, StopAfterInstanceNum] =
557
558 if (!StartBefore.empty() && !StartAfter.empty())
559 return make_error<StringError>(
560 Twine(StartBeforeOptName) + " and " + StartAfterOptName + " specified!",
561 std::make_error_code(std::errc::invalid_argument));
562 if (!StopBefore.empty() && !StopAfter.empty())
563 return make_error<StringError>(
564 Twine(StopBeforeOptName) + " and " + StopAfterOptName + " specified!",
565 std::make_error_code(std::errc::invalid_argument));
566
567 StartStopInfo Result;
568 Result.StartPass = StartBefore.empty() ? StartAfter : StartBefore;
569 Result.StopPass = StopBefore.empty() ? StopAfter : StopBefore;
570 Result.StartInstanceNum =
571 StartBefore.empty() ? StartAfterInstanceNum : StartBeforeInstanceNum;
572 Result.StopInstanceNum =
573 StopBefore.empty() ? StopAfterInstanceNum : StopBeforeInstanceNum;
574 Result.StartAfter = !StartAfter.empty();
575 Result.StopAfter = !StopAfter.empty();
576 Result.StartInstanceNum += Result.StartInstanceNum == 0;
577 Result.StopInstanceNum += Result.StopInstanceNum == 0;
578 return Result;
579}
580
581// Out of line constructor provides default values for pass options and
582// registers all common codegen passes.
584 : ImmutablePass(ID), PM(&PM), TM(&TM) {
585 Impl = new PassConfigImpl();
586
588 // Register all target independent codegen passes to activate their PassIDs,
589 // including this pass itself.
591
592 // Also register alias analysis passes required by codegen passes.
595
598 } else {
599 // If not explicitly specified, use target default.
601 }
602
605
606 if (EnableGlobalISelAbort.getNumOccurrences())
608
609 setStartStopPasses();
610}
611
613 return TM->getOptLevel();
614}
615
616/// Insert InsertedPassID pass after TargetPassID.
618 IdentifyingPassPtr InsertedPassID) {
619 assert(((!InsertedPassID.isInstance() &&
620 TargetPassID != InsertedPassID.getID()) ||
621 (InsertedPassID.isInstance() &&
622 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
623 "Insert a pass after itself!");
624 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID);
625}
626
627/// createPassConfig - Create a pass configuration object to be used by
628/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
629///
630/// Targets may override this to extend TargetPassConfig.
633 return new TargetPassConfig(*this, PM);
634}
635
637 : ImmutablePass(ID) {
638 reportFatalUsageError("trying to construct TargetPassConfig without a target "
639 "machine. Scheduling a CodeGen pass without a target "
640 "triple set?");
641}
642
644 return StopBeforeOpt.empty() && StopAfterOpt.empty();
645}
646
648 return !StartBeforeOpt.empty() || !StartAfterOpt.empty() ||
650}
651
654 return std::string();
655 std::string Res;
656 static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
658 static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
660 bool IsFirst = true;
661 for (int Idx = 0; Idx < 4; ++Idx)
662 if (!PassNames[Idx]->empty()) {
663 if (!IsFirst)
664 Res += " and ";
665 IsFirst = false;
666 Res += OptNames[Idx];
667 }
668 return Res;
669}
670
671// Helper to verify the analysis is really immutable.
672void TargetPassConfig::setOpt(bool &Opt, bool Val) {
673 assert(!Initialized && "PassConfig is immutable");
674 Opt = Val;
675}
676
678 IdentifyingPassPtr TargetID) {
679 Impl->TargetPasses[StandardID] = TargetID;
680}
681
684 I = Impl->TargetPasses.find(ID);
685 if (I == Impl->TargetPasses.end())
686 return ID;
687 return I->second;
688}
689
692 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
693 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
694 FinalPtr.getID() != ID;
695}
696
697/// Add a pass to the PassManager if that pass is supposed to be run. If the
698/// Started/Stopped flags indicate either that the compilation should start at
699/// a later pass or that it should stop after an earlier pass, then do not add
700/// the pass. Finally, compare the current pass against the StartAfter
701/// and StopAfter options and change the Started/Stopped flags accordingly.
703 assert(!Initialized && "PassConfig is immutable");
704
705 // Cache the Pass ID here in case the pass manager finds this pass is
706 // redundant with ones already scheduled / available, and deletes it.
707 // Fundamentally, once we add the pass to the manager, we no longer own it
708 // and shouldn't reference it.
709 AnalysisID PassID = P->getPassID();
710
711 if (StartBefore == PassID && StartBeforeCount++ == StartBeforeInstanceNum)
712 Started = true;
713 if (StopBefore == PassID && StopBeforeCount++ == StopBeforeInstanceNum)
714 Stopped = true;
715 if (Started && !Stopped) {
716 if (AddingMachinePasses) {
717 // Construct banner message before PM->add() as that may delete the pass.
718 std::string Banner =
719 std::string("After ") + std::string(P->getPassName());
721 PM->add(P);
722 addMachinePostPasses(Banner);
723 } else {
724 PM->add(P);
725 }
726
727 // Add the passes after the pass P if there is any.
728 for (const auto &IP : Impl->InsertedPasses)
729 if (IP.TargetPassID == PassID)
730 addPass(IP.getInsertedPass());
731 } else {
732 delete P;
733 }
734
735 if (StopAfter == PassID && StopAfterCount++ == StopAfterInstanceNum)
736 Stopped = true;
737
738 if (StartAfter == PassID && StartAfterCount++ == StartAfterInstanceNum)
739 Started = true;
740 if (Stopped && !Started)
741 reportFatalUsageError("Cannot stop compilation after pass that is not run");
742}
743
744/// Add a CodeGen pass at this point in the pipeline after checking for target
745/// and command line overrides.
746///
747/// addPass cannot return a pointer to the pass instance because is internal the
748/// PassManager and the instance we create here may already be freed.
750 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
751 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
752 if (!FinalPtr.isValid())
753 return nullptr;
754
755 Pass *P;
756 if (FinalPtr.isInstance())
757 P = FinalPtr.getInstance();
758 else {
759 P = Pass::createPass(FinalPtr.getID());
760 if (!P)
761 llvm_unreachable("Pass ID not registered");
762 }
763 AnalysisID FinalID = P->getPassID();
764 addPass(P); // Ends the lifetime of P.
765
766 return FinalID;
767}
768
769void TargetPassConfig::printAndVerify(const std::string &Banner) {
770 addPrintPass(Banner);
771 addVerifyPass(Banner);
772}
773
774void TargetPassConfig::addPrintPass(const std::string &Banner) {
775 if (PrintAfterISel)
777}
778
779void TargetPassConfig::addVerifyPass(const std::string &Banner) {
781#ifdef EXPENSIVE_CHECKS
784#endif
785 if (Verify)
786 PM->add(createMachineVerifierPass(Banner));
787}
788
791}
792
794 PM->add(createStripDebugMachineModulePass(/*OnlyDebugified=*/true));
795}
796
799}
800
802 if (AllowDebugify && DebugifyIsSafe &&
806}
807
808void TargetPassConfig::addMachinePostPasses(const std::string &Banner) {
809 if (DebugifyIsSafe) {
813 } else if (DebugifyAndStripAll == cl::BOU_TRUE)
815 }
816 addVerifyPass(Banner);
817}
818
819/// Add common target configurable passes that perform LLVM IR to IR transforms
820/// following machine independent optimization.
822 // Before running any passes, run the verifier to determine if the input
823 // coming from the front-end and/or optimizer is valid.
824 if (!DisableVerify)
826
828 // Basic AliasAnalysis support.
829 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
830 // BasicAliasAnalysis wins if they disagree. This is intended to help
831 // support "obvious" type-punning idioms.
835
836 // Run loop strength reduction before anything else.
837 if (!DisableLSR) {
842 }
843
844 // The MergeICmpsPass tries to create memcmp calls by grouping sequences of
845 // loads and compares. ExpandMemCmpPass then tries to expand those calls
846 // into optimally-sized loads and compares. The transforms are enabled by a
847 // target lowering hook.
851 }
852
853 // Run GC lowering passes for builtin collectors
854 // TODO: add a pass insertion point here
857
858 // For MachO, lower @llvm.global_dtors into @llvm.global_ctors with
859 // __cxa_atexit() calls to avoid emitting the deprecated __mod_term_func.
863
864 // Make sure that no unreachable blocks are instruction selected.
866
867 // Prepare expensive constants for SelectionDAG.
870
873
876
877 // Instrument function entry after all inlining.
879
880 // Add scalarization of target's unsupported masked memory intrinsics pass.
881 // the unsupported intrinsic will be replaced with a chain of basic blocks,
882 // that stores/loads element one-by-one if the appropriate mask bit is set.
884
885 // Expand reduction intrinsics into shuffle sequences if the target wants to.
886 // Allow disabling it for testing purposes.
889
890 // Convert conditional moves to conditional jumps when profitable.
893
896
899}
900
901/// Turn exception handling constructs into something the code generators can
902/// handle.
904 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
905 assert(MCAI && "No MCAsmInfo");
906 switch (MCAI->getExceptionHandlingType()) {
908 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
909 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
910 // catch info can get misplaced when a selector ends up more than one block
911 // removed from the parent invoke(s). This could happen when a landing
912 // pad is shared by multiple invokes and is also a target of a normal
913 // edge from elsewhere.
915 [[fallthrough]];
921 break;
923 // We support using both GCC-style and MSVC-style exceptions on Windows, so
924 // add both preparation passes. Each pass will only actually run if it
925 // recognizes the personality function.
928 break;
930 // Wasm EH uses Windows EH instructions, but it does not need to demote PHIs
931 // on catchpads and cleanuppads because it does not outline them into
932 // funclets. Catchswitch blocks are not lowered in SelectionDAG, so we
933 // should remove PHIs there.
934 addPass(createWinEHPass(/*DemoteCatchSwitchPHIOnly=*/true));
936 break;
939
940 // The lower invoke pass may create unreachable code. Remove it.
942 break;
943 }
944}
945
946/// Add pass to prepare the LLVM IR for code generation. This should be done
947/// before exception handling preparation passes.
951}
952
953/// Add common passes that perform LLVM IR to IR transforms in preparation for
954/// instruction selection.
956 addPreISel();
957
958 // Force codegen to run according to the callgraph.
961
964
966
967 // Add both the safe stack and the stack protection passes: each of them will
968 // only protect functions that have corresponding attributes.
971
972 if (PrintISelInput)
974 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
975
976 // All passes which modify the LLVM IR are now complete; run the verifier
977 // to ensure that the IR is valid.
978 if (!DisableVerify)
980}
981
983 // Enable FastISel with -fast-isel, but allow that to be overridden.
985
986 // Determine an instruction selector.
987 enum class SelectorType { SelectionDAG, FastISel, GlobalISel };
988 SelectorType Selector;
989
991 Selector = SelectorType::FastISel;
995 Selector = SelectorType::GlobalISel;
996 else if (TM->getOptLevel() == CodeGenOptLevel::None &&
998 Selector = SelectorType::FastISel;
999 else
1000 Selector = SelectorType::SelectionDAG;
1001
1002 // Set consistently TM->Options.EnableFastISel and EnableGlobalISel.
1003 if (Selector == SelectorType::FastISel) {
1004 TM->setFastISel(true);
1005 TM->setGlobalISel(false);
1006 } else if (Selector == SelectorType::GlobalISel) {
1007 TM->setFastISel(false);
1008 TM->setGlobalISel(true);
1009 }
1010
1011 // FIXME: Injecting into the DAGISel pipeline seems to cause issues with
1012 // analyses needing to be re-run. This can result in being unable to
1013 // schedule passes (particularly with 'Function Alias Analysis
1014 // Results'). It's not entirely clear why but AFAICT this seems to be
1015 // due to one FunctionPassManager not being able to use analyses from a
1016 // previous one. As we're injecting a ModulePass we break the usual
1017 // pass manager into two. GlobalISel with the fallback path disabled
1018 // and -run-pass seem to be unaffected. The majority of GlobalISel
1019 // testing uses -run-pass so this probably isn't too bad.
1020 SaveAndRestore SavedDebugifyIsSafe(DebugifyIsSafe);
1021 if (Selector != SelectorType::GlobalISel || !isGlobalISelAbortEnabled())
1022 DebugifyIsSafe = false;
1023
1024 // Add instruction selector passes for global isel if enabled.
1025 if (Selector == SelectorType::GlobalISel) {
1026 SaveAndRestore SavedAddingMachinePasses(AddingMachinePasses, true);
1027 if (addIRTranslator())
1028 return true;
1029
1031
1033 return true;
1034
1035 // Before running the register bank selector, ask the target if it
1036 // wants to run some passes.
1038
1039 if (addRegBankSelect())
1040 return true;
1041
1043
1045 return true;
1046 }
1047
1048 // Pass to reset the MachineFunction if the ISel failed. Outside of the above
1049 // if so that the verifier is not added to it.
1050 if (Selector == SelectorType::GlobalISel)
1053
1054 // Run the SDAG InstSelector, providing a fallback path when we do not want to
1055 // abort on not-yet-supported input.
1056 if (Selector != SelectorType::GlobalISel || !isGlobalISelAbortEnabled())
1057 if (addInstSelector())
1058 return true;
1059
1060 // Expand pseudo-instructions emitted by ISel. Don't run the verifier before
1061 // FinalizeISel.
1063
1064 // Print the instruction selected machine code...
1065 printAndVerify("After Instruction Selection");
1066
1067 return false;
1068}
1069
1071 if (TM->useEmulatedTLS())
1073
1078 addIRPasses();
1082
1083 return addCoreISelPasses();
1084}
1085
1086/// -regalloc=... command line option.
1087static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
1091 cl::desc("Register allocator to use"));
1092
1093/// Add the complete set of target-independent postISel code generator passes.
1094///
1095/// This can be read as the standard order of major LLVM CodeGen stages. Stages
1096/// with nontrivial configuration or multiple passes are broken out below in
1097/// add%Stage routines.
1098///
1099/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
1100/// addPre/Post methods with empty header implementations allow injecting
1101/// target-specific fixups just before or after major stages. Additionally,
1102/// targets have the flexibility to change pass order within a stage by
1103/// overriding default implementation of add%Stage routines below. Each
1104/// technique has maintainability tradeoffs because alternate pass orders are
1105/// not well supported. addPre/Post works better if the target pass is easily
1106/// tied to a common pass. But if it has subtle dependencies on multiple passes,
1107/// the target should override the stage instead.
1108///
1109/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
1110/// before/after any target-independent pass. But it's currently overkill.
1112 AddingMachinePasses = true;
1113
1114 // Add passes that optimize machine instructions in SSA form.
1117 } else {
1118 // If the target requests it, assign local variables to stack slots relative
1119 // to one another and simplify frame index references where possible.
1121 }
1122
1123 if (TM->Options.EnableIPRA)
1125
1126 // Run pre-ra passes.
1128
1129 // Debugifying the register allocator passes seems to provoke some
1130 // non-determinism that affects CodeGen and there doesn't seem to be a point
1131 // where it becomes safe again so stop debugifying here.
1132 DebugifyIsSafe = false;
1133
1134 // Add a FSDiscriminator pass right before RA, so that we could get
1135 // more precise SampleFDO profile for RA.
1139 const std::string ProfileFile = getFSProfileFile(TM);
1140 if (!ProfileFile.empty() && !DisableRAFSProfileLoader)
1143 nullptr));
1144 }
1145
1146 // Run register allocation and passes that are tightly coupled with it,
1147 // including phi elimination and scheduling.
1148 if (getOptimizeRegAlloc())
1150 else
1152
1153 // Run post-ra passes.
1155
1157
1159
1160 // Insert prolog/epilog code. Eliminate abstract frame index references...
1164 }
1165
1166 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
1167 // do so if it hasn't been disabled, substituted, or overridden.
1170
1171 /// Add passes that optimize machine instructions after register allocation.
1174
1175 // Expand pseudo instructions before second scheduling pass.
1177
1178 // Run pre-sched2 passes.
1179 addPreSched2();
1180
1183
1184 // Second pass scheduler.
1185 // Let Target optionally insert this pass by itself at some other
1186 // point.
1189 if (MISchedPostRA)
1191 else
1193 }
1194
1195 // GC
1196 addGCPasses();
1197
1198 // Basic block placement.
1201
1202 // Insert before XRay Instrumentation.
1204
1207
1209
1210 if (TM->Options.EnableIPRA)
1211 // Collect register usage information and produce a register mask of
1212 // clobbered registers, to be used to optimize call sites.
1214
1215 // FIXME: Some backends are incompatible with running the verifier after
1216 // addPreEmitPass. Maybe only pass "false" here for those targets?
1218
1223
1227 bool RunOnAllFunctions =
1229 bool AddOutliner =
1230 RunOnAllFunctions || TM->Options.SupportsDefaultOutlining;
1231 if (AddOutliner)
1232 addPass(createMachineOutlinerPass(RunOnAllFunctions));
1233 }
1234
1235 if (GCEmptyBlocks)
1237
1241
1245 const std::string ProfileFile = getFSProfileFile(TM);
1246 if (!ProfileFile.empty()) {
1249 ProfileFile, getFSRemappingFile(TM),
1251 } else {
1252 // Sample profile is given, but FSDiscriminator is not
1253 // enabled, this may result in performance regression.
1255 << "Using AutoFDO without FSDiscriminator for MFS may regress "
1256 "performance.\n";
1257 }
1258 }
1259 }
1260
1261 // Machine function splitter uses the basic block sections feature.
1262 // When used along with `-basic-block-sections=`, the basic-block-sections
1263 // feature takes precedence. This means functions eligible for
1264 // basic-block-sections optimizations (`=all`, or `=list=` with function
1265 // included in the list profile) will get that optimization instead.
1269
1271 // The static data splitter pass is a machine function pass. and
1272 // static data annotator pass is a module-wide pass. See the file comment
1273 // in StaticDataAnnotator.cpp for the motivation.
1276 }
1277 // We run the BasicBlockSections pass if either we need BB sections or BB
1278 // address map (or both).
1280 TM->Options.BBAddrMap) {
1285 }
1287 }
1288
1290
1293
1295
1296 // Add passes that directly emit MI after all other MI passes.
1298
1299 AddingMachinePasses = false;
1300}
1301
1302/// Add passes that optimize machine instructions in SSA form.
1304 // Pre-ra tail duplication.
1306
1307 // Optimize PHIs before DCE: removing dead PHI cycles may make more
1308 // instructions dead.
1310
1311 // This pass merges large allocas. StackSlotColoring is a different pass
1312 // which merges spill slots.
1314
1315 // If the target requests it, assign local variables to stack slots relative
1316 // to one another and simplify frame index references where possible.
1318
1319 // With optimization, dead code should already be eliminated. However
1320 // there is one known exception: lowered code for arguments that are only
1321 // used by tail calls, where the tail calls reuse the incoming stack
1322 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
1324
1325 // Allow targets to insert passes that improve instruction level parallelism,
1326 // like if-conversion. Such passes will typically need dominator trees and
1327 // loop info, just like LICM and CSE below.
1328 addILPOpts();
1329
1332
1334
1336 // Clean-up the dead code that may have been generated by peephole
1337 // rewriting.
1339}
1340
1341//===---------------------------------------------------------------------===//
1342/// Register Allocation Pass Configuration
1343//===---------------------------------------------------------------------===//
1344
1346 switch (OptimizeRegAlloc) {
1347 case cl::BOU_UNSET:
1349 case cl::BOU_TRUE: return true;
1350 case cl::BOU_FALSE: return false;
1351 }
1352 llvm_unreachable("Invalid optimize-regalloc state");
1353}
1354
1355/// A dummy default pass factory indicates whether the register allocator is
1356/// overridden on the command line.
1358
1359static RegisterRegAlloc
1361 "pick register allocator based on -O option",
1363
1367}
1368
1369/// Instantiate the default register allocator pass for this target for either
1370/// the optimized or unoptimized allocation path. This will be added to the pass
1371/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
1372/// in the optimized case.
1373///
1374/// A target that uses the standard regalloc pass order for fast or optimized
1375/// allocation may still override this for per-target regalloc
1376/// selection. But -regalloc=... always takes precedence.
1378 if (Optimized)
1380 else
1382}
1383
1384/// Find and instantiate the register allocation pass requested by this target
1385/// at the current optimization level. Different register allocators are
1386/// defined as separate passes because they may require different analysis.
1387///
1388/// This helper ensures that the regalloc= option is always available,
1389/// even for targets that override the default allocator.
1390///
1391/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
1392/// this can be folded into addPass.
1394 // Initialize the global default.
1397
1399 if (Ctor != useDefaultRegisterAllocator)
1400 return Ctor();
1401
1402 // With no -regalloc= override, ask the target for a regalloc pass.
1403 return createTargetRegisterAllocator(Optimized);
1404}
1405
1407 return RegAlloc !=
1409}
1410
1415 "Must use fast (default) register allocator for unoptimized regalloc.");
1416
1418
1419 // Allow targets to change the register assignments after
1420 // fast register allocation.
1422 return true;
1423}
1424
1426 // Add the selected register allocation pass.
1428
1429 // Allow targets to change the register assignments before rewriting.
1430 addPreRewrite();
1431
1432 // Finally rewrite virtual registers.
1434
1435 // Regalloc scoring for ML-driven eviction - noop except when learning a new
1436 // eviction policy.
1438 return true;
1439}
1440
1441/// Return true if the default global register allocator is in use and
1442/// has not be overriden on the command line with '-regalloc=...'
1444 return RegAlloc.getNumOccurrences() == 0;
1445}
1446
1447/// Add the minimum set of target-independent passes that are required for
1448/// register allocation. No coalescing or scheduling.
1452
1454}
1455
1456/// Add standard target-independent passes that are tightly coupled with
1457/// optimized register allocation, including coalescing, machine instruction
1458/// scheduling, and register allocation itself.
1461
1463
1465
1466 // LiveVariables currently requires pure SSA form.
1467 //
1468 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1469 // LiveVariables can be removed completely, and LiveIntervals can be directly
1470 // computed. (We still either need to regenerate kill flags after regalloc, or
1471 // preferably fix the scavenger to not depend on them).
1472 // FIXME: UnreachableMachineBlockElim is a dependant pass of LiveVariables.
1473 // When LiveVariables is removed this has to be removed/moved either.
1474 // Explicit addition of UnreachableMachineBlockElim allows stopping before or
1475 // after it with -stop-before/-stop-after.
1478
1479 // Edge splitting is smarter with machine loop info.
1482
1483 // Eventually, we want to run LiveIntervals before PHI elimination.
1486
1489
1490 // The machine scheduler may accidentally create disconnected components
1491 // when moving subregister definitions around, avoid this by splitting them to
1492 // separate vregs before. Splitting can also improve reg. allocation quality.
1494
1495 // PreRA instruction scheduling.
1497
1499 // Perform stack slot coloring and post-ra machine LICM.
1501
1502 // Allow targets to expand pseudo instructions depending on the choice of
1503 // registers before MachineCopyPropagation.
1505
1506 // Copy propagate to forward register uses and try to eliminate COPYs that
1507 // were not coalesced.
1509
1510 // Run post-ra machine LICM to hoist reloads / remats.
1511 //
1512 // FIXME: can this move into MachineLateOptimization?
1514 }
1515}
1516
1517//===---------------------------------------------------------------------===//
1518/// Post RegAlloc Pass Configuration
1519//===---------------------------------------------------------------------===//
1520
1521/// Add passes that optimize machine instructions after register allocation.
1523 // Cleanup of redundant immediate/address loads.
1525
1526 // Branch folding must be run after regalloc and prolog/epilog insertion.
1528
1529 // Tail duplication.
1530 // Note that duplicating tail just increases code size and degrades
1531 // performance for targets that require Structured Control Flow.
1532 // In addition it can also make CFG irreducible. Thus we disable it.
1533 if (!TM->requiresStructuredCFG())
1535
1536 // Copy propagation.
1538}
1539
1540/// Add standard GC passes.
1543 return true;
1544}
1545
1546/// Add standard basic block placement passes.
1551 const std::string ProfileFile = getFSProfileFile(TM);
1552 if (!ProfileFile.empty() && !DisableLayoutFSProfileLoader)
1555 nullptr));
1556 }
1558 // Run a separate pass to collect block placement statistics.
1561 }
1562}
1563
1564//===---------------------------------------------------------------------===//
1565/// GlobalISel Configuration
1566//===---------------------------------------------------------------------===//
1569}
1570
1573}
1574
1576 return true;
1577}
1578
1579std::unique_ptr<CSEConfigBase> TargetPassConfig::getCSEConfig() const {
1580 return std::make_unique<CSEConfigBase>();
1581}
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This is the interface for LLVM's primary stateless and local alias analysis.
#define clEnumValN(ENUMVAL, FLAGNAME, DESC)
Definition: CommandLine.h:687
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
This file defines the DenseMap class.
std::string Name
This file contains an interface for creating legacy passes to print out IR in various granularities.
#define I(x, y, z)
Definition: MD5.cpp:58
#define P(N)
ppc ctr loops PowerPC CTR Loops Verify
PassInstrumentationCallbacks PIC
This file defines the Pass Instrumentation classes that provide instrumentation points into the pass ...
#define INITIALIZE_PASS(passName, arg, name, cfg, analysis)
Definition: PassSupport.h:56
This file provides utility classes that use RAII to save and restore values.
This is the interface for a metadata-based scoped no-alias analysis.
This file defines the SmallVector class.
static const char StopAfterOptName[]
static cl::opt< bool > DisableExpandReductions("disable-expand-reductions", cl::init(false), cl::Hidden, cl::desc("Disable the expand reduction intrinsics pass from running"))
Disable the expand reductions pass for testing.
static cl::opt< bool > EnableImplicitNullChecks("enable-implicit-null-checks", cl::desc("Fold null checks into faulting memory operations"), cl::init(false), cl::Hidden)
static cl::opt< bool > DisableMachineSink("disable-machine-sink", cl::Hidden, cl::desc("Disable Machine Sinking"))
static cl::opt< cl::boolOrDefault > DebugifyAndStripAll("debugify-and-strip-all-safe", cl::Hidden, cl::desc("Debugify MIR before and Strip debug after " "each pass except those known to be unsafe " "when debug info is present"))
static llvm::once_flag InitializeDefaultRegisterAllocatorFlag
A dummy default pass factory indicates whether the register allocator is overridden on the command li...
static cl::opt< bool > DisableAtExitBasedGlobalDtorLowering("disable-atexit-based-global-dtor-lowering", cl::Hidden, cl::desc("For MachO, disable atexit()-based global destructor lowering"))
static cl::opt< RegisterRegAlloc::FunctionPassCtor, false, RegisterPassParser< RegisterRegAlloc > > RegAlloc("regalloc", cl::Hidden, cl::init(&useDefaultRegisterAllocator), cl::desc("Register allocator to use"))
static cl::opt< bool > PrintISelInput("print-isel-input", cl::Hidden, cl::desc("Print LLVM IR input to isel pass"))
static FunctionPass * useDefaultRegisterAllocator()
-regalloc=... command line option.
static cl::opt< bool > DisablePostRASched("disable-post-ra", cl::Hidden, cl::desc("Disable Post Regalloc Scheduler"))
static cl::opt< bool > EnableBlockPlacementStats("enable-block-placement-stats", cl::Hidden, cl::desc("Collect probability-driven block placement stats"))
static cl::opt< bool > DisableMachineDCE("disable-machine-dce", cl::Hidden, cl::desc("Disable Machine Dead Code Elimination"))
static std::string getFSRemappingFile(const TargetMachine *TM)
static const char StopBeforeOptName[]
static AnalysisID getPassIDFromName(StringRef PassName)
static cl::opt< bool > DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden, cl::desc("Disable Early If-conversion"))
static cl::opt< bool > DisableReplaceWithVecLib("disable-replace-with-vec-lib", cl::Hidden, cl::desc("Disable replace with vector math call pass"))
static cl::opt< bool > EnableMachineFunctionSplitter("enable-split-machine-functions", cl::Hidden, cl::desc("Split out cold blocks from machine functions based on profile " "information."))
Enable the machine function splitter pass.
static IdentifyingPassPtr overridePass(AnalysisID StandardID, IdentifyingPassPtr TargetID)
Allow standard passes to be disabled by the command line, regardless of who is adding the pass.
static std::pair< StringRef, unsigned > getPassNameAndInstanceNum(StringRef PassName)
static cl::opt< bool > PrintAfterISel("print-after-isel", cl::init(false), cl::Hidden, cl::desc("Print machine instrs after ISel"))
static cl::opt< cl::boolOrDefault > VerifyMachineCode("verify-machineinstrs", cl::Hidden, cl::desc("Verify generated machine code"))
static cl::opt< bool > DisablePartialLibcallInlining("disable-partial-libcall-inlining", cl::Hidden, cl::desc("Disable Partial Libcall Inlining"))
#define SET_BOOLEAN_OPTION(Option)
static cl::opt< std::string > StartAfterOpt(StringRef(StartAfterOptName), cl::desc("Resume compilation after a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static cl::opt< bool > DisableBlockPlacement("disable-block-placement", cl::Hidden, cl::desc("Disable probability-driven block placement"))
static cl::opt< bool > DisableRAFSProfileLoader("disable-ra-fsprofile-loader", cl::init(false), cl::Hidden, cl::desc("Disable MIRProfileLoader before RegAlloc"))
static cl::opt< std::string > StopAfterOpt(StringRef(StopAfterOptName), cl::desc("Stop compilation after a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static void initializeDefaultRegisterAllocatorOnce()
static cl::opt< bool > DisableSelectOptimize("disable-select-optimize", cl::init(true), cl::Hidden, cl::desc("Disable the select-optimization pass from running"))
Disable the select optimization pass.
static cl::opt< std::string > FSRemappingFile("fs-remapping-file", cl::init(""), cl::value_desc("filename"), cl::desc("Flow Sensitive profile remapping file name."), cl::Hidden)
static cl::opt< bool > DisableCFIFixup("disable-cfi-fixup", cl::Hidden, cl::desc("Disable the CFI fixup pass"))
static cl::opt< bool > SplitStaticData("split-static-data", cl::Hidden, cl::init(false), cl::desc("Split static data sections into hot and cold " "sections using profile information"))
static cl::opt< bool > DisablePostRAMachineLICM("disable-postra-machine-licm", cl::Hidden, cl::desc("Disable Machine LICM"))
static const char StartBeforeOptName[]
static const PassInfo * getPassInfo(StringRef PassName)
static cl::opt< bool > EarlyLiveIntervals("early-live-intervals", cl::Hidden, cl::desc("Run live interval analysis earlier in the pipeline"))
static cl::opt< bool > DisableMachineLICM("disable-machine-licm", cl::Hidden, cl::desc("Disable Machine LICM"))
static cl::opt< cl::boolOrDefault > EnableGlobalISelOption("global-isel", cl::Hidden, cl::desc("Enable the \"global\" instruction selector"))
static cl::opt< bool > DisableTailDuplicate("disable-tail-duplicate", cl::Hidden, cl::desc("Disable tail duplication"))
static cl::opt< bool > DisablePostRAMachineSink("disable-postra-machine-sink", cl::Hidden, cl::desc("Disable PostRA Machine Sinking"))
static const char StartAfterOptName[]
Option names for limiting the codegen pipeline.
static cl::opt< bool > EnableIPRA("enable-ipra", cl::init(false), cl::Hidden, cl::desc("Enable interprocedural register allocation " "to reduce load/store at procedure calls."))
static cl::opt< bool > DisableCGP("disable-cgp", cl::Hidden, cl::desc("Disable Codegen Prepare"))
static std::string getFSProfileFile(const TargetMachine *TM)
static cl::opt< std::string > StartBeforeOpt(StringRef(StartBeforeOptName), cl::desc("Resume compilation before a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID, bool Override)
Allow standard passes to be disabled by command line options.
static cl::opt< bool > GCEmptyBlocks("gc-empty-basic-blocks", cl::init(false), cl::Hidden, cl::desc("Enable garbage-collecting empty basic blocks"))
Enable garbage-collecting empty basic blocks.
static cl::opt< GlobalISelAbortMode > EnableGlobalISelAbort("global-isel-abort", cl::Hidden, cl::desc("Enable abort calls when \"global\" instruction selection " "fails to lower/select an instruction"), cl::values(clEnumValN(GlobalISelAbortMode::Disable, "0", "Disable the abort"), clEnumValN(GlobalISelAbortMode::Enable, "1", "Enable the abort"), clEnumValN(GlobalISelAbortMode::DisableWithDiag, "2", "Disable the abort but emit a diagnostic on failure")))
static cl::opt< bool > DisableEarlyTailDup("disable-early-taildup", cl::Hidden, cl::desc("Disable pre-register allocation tail duplication"))
static cl::opt< bool > DisableConstantHoisting("disable-constant-hoisting", cl::Hidden, cl::desc("Disable ConstantHoisting"))
static cl::opt< cl::boolOrDefault > EnableFastISelOption("fast-isel", cl::Hidden, cl::desc("Enable the \"fast\" instruction selector"))
static cl::opt< bool > DisableSSC("disable-ssc", cl::Hidden, cl::desc("Disable Stack Slot Coloring"))
static cl::opt< bool > EnableGlobalMergeFunc("enable-global-merge-func", cl::Hidden, cl::desc("Enable global merge functions that are based on hash function"))
static cl::opt< bool > DisableBranchFold("disable-branch-fold", cl::Hidden, cl::desc("Disable branch folding"))
#define DISABLE_PASS(Option, Name)
static RegisterRegAlloc defaultRegAlloc("default", "pick register allocator based on -O option", useDefaultRegisterAllocator)
static cl::opt< std::string > StopBeforeOpt(StringRef(StopBeforeOptName), cl::desc("Stop compilation before a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static cl::opt< bool > DisableMachineCSE("disable-machine-cse", cl::Hidden, cl::desc("Disable Machine Common Subexpression Elimination"))
static cl::opt< bool > DisableLayoutFSProfileLoader("disable-layout-fsprofile-loader", cl::init(false), cl::Hidden, cl::desc("Disable MIRProfileLoader before BlockPlacement"))
static cl::opt< bool > MISchedPostRA("misched-postra", cl::Hidden, cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"))
static cl::opt< bool > DisableMergeICmps("disable-mergeicmps", cl::desc("Disable MergeICmps Pass"), cl::init(false), cl::Hidden)
static cl::opt< RunOutliner > EnableMachineOutliner("enable-machine-outliner", cl::desc("Enable the machine outliner"), cl::Hidden, cl::ValueOptional, cl::init(RunOutliner::TargetDefault), cl::values(clEnumValN(RunOutliner::AlwaysOutline, "always", "Run on all functions guaranteed to be beneficial"), clEnumValN(RunOutliner::NeverOutline, "never", "Disable all outlining"), clEnumValN(RunOutliner::AlwaysOutline, "", "")))
static cl::opt< bool > DisableCopyProp("disable-copyprop", cl::Hidden, cl::desc("Disable Copy Propagation pass"))
static cl::opt< cl::boolOrDefault > OptimizeRegAlloc("optimize-regalloc", cl::Hidden, cl::desc("Enable optimized register allocation compilation path."))
static cl::opt< bool > DisableLSR("disable-lsr", cl::Hidden, cl::desc("Disable Loop Strength Reduction Pass"))
static cl::opt< std::string > FSProfileFile("fs-profile-file", cl::init(""), cl::value_desc("filename"), cl::desc("Flow Sensitive profile file name."), cl::Hidden)
static cl::opt< cl::boolOrDefault > DebugifyCheckAndStripAll("debugify-check-and-strip-all-safe", cl::Hidden, cl::desc("Debugify MIR before, by checking and stripping the debug info after, " "each pass except those known to be unsafe when debug info is " "present"))
#define SET_OPTION(Option)
Target-Independent Code Generator Pass Configuration Options pass.
This pass exposes codegen information to IR-level passes.
This is the interface for a metadata-based TBAA.
Defines the virtual file system interface vfs::FileSystem.
static const char PassName[]
Definition: Any.h:28
virtual TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
This pass is required by interprocedural register allocation.
Tagged union holding either a T or a Error.
Definition: Error.h:485
This is a fast-path instruction selection class that generates poor code and doesn't support illegal ...
Definition: FastISel.h:66
FunctionPass class - This class is used to implement most global optimizations.
Definition: Pass.h:314
Discriminated union of Pass ID types.
AnalysisID getID() const
ImmutablePass class - This class is used to provide information that does not need to be run.
Definition: Pass.h:285
This class is intended to be used as a base class for asm properties and features specific to the tar...
Definition: MCAsmInfo.h:64
ExceptionHandling getExceptionHandlingType() const
Definition: MCAsmInfo.h:633
DenseMap< AnalysisID, IdentifyingPassPtr > TargetPasses
SmallVector< InsertedPass, 4 > InsertedPasses
Store the pairs of <AnalysisID, AnalysisID> of which the second pass is inserted after each instance ...
PassInfo class - An instance of this class exists for every pass known by the system,...
Definition: PassInfo.h:30
const void * getTypeInfo() const
getTypeInfo - Return the id object for the pass... TODO : Rename
Definition: PassInfo.h:63
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
Definition: PassRegistry.h:38
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
LLVM_ABI const PassInfo * getPassInfo(const void *TI) const
getPassInfo - Look up a pass' corresponding PassInfo, indexed by the pass' type identifier (&MyPass::...
Pass interface - Implemented by all 'passes'.
Definition: Pass.h:99
static Pass * createPass(AnalysisID ID)
Definition: Pass.cpp:214
AnalysisID getPassID() const
getPassID - Return the PassID number that corresponds to this pass.
Definition: Pass.h:122
RegisterPassParser class - Handle the addition of new machine passes.
static void setDefault(FunctionPassCtor C)
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
Definition: SelectionDAG.h:229
reference emplace_back(ArgTypes &&... Args)
Definition: SmallVector.h:938
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Definition: SmallVector.h:1197
StringRef - Represent a constant reference to a string, i.e.
Definition: StringRef.h:55
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
Definition: StringRef.h:480
constexpr bool empty() const
empty - Check if the string is empty.
Definition: StringRef.h:151
Primary interface to the complete machine description for the target machine.
Definition: TargetMachine.h:83
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
const Triple & getTargetTriple() const
void setFastISel(bool Enable)
const MemoryBuffer * getBBSectionsFuncListBuf() const
Get the list of functions and basic block ids that need unique sections.
bool useEmulatedTLS() const
Returns true if this target uses emulated TLS.
virtual bool targetSchedulesPostRAScheduling() const
True if subtarget inserts the final scheduling pass on its own.
bool requiresStructuredCFG() const
virtual bool isMachineVerifierClean() const
Returns true if the target is expected to pass all machine verifier checks.
void setGlobalISel(bool Enable)
TargetIRAnalysis getTargetIRAnalysis() const
Get a TargetIRAnalysis appropriate for the target.
TargetOptions Options
void setO0WantsFastISel(bool Enable)
virtual bool useIPRA() const
True if the target wants to use interprocedural register allocation by default.
llvm::BasicBlockSection getBBSectionsType() const
If basic blocks should be emitted into their own section, corresponding to -fbasic-block-sections.
const MCAsmInfo * getMCAsmInfo() const
Return target specific asm information.
unsigned EnableMachineOutliner
Enables the MachineOutliner pass.
GlobalISelAbortMode GlobalISelAbort
EnableGlobalISelAbort - Control abort behaviour when global instruction selection fails to lower/sele...
unsigned EnableCFIFixup
Enable the CFIFixup pass.
unsigned SupportsDefaultOutlining
Set if the target supports default outlining behaviour.
unsigned EnableStaticDataPartitioning
Enables the StaticDataSplitter pass.
unsigned EnableMachineFunctionSplitter
Enables the MachineFunctionSplitter pass.
unsigned EnableIPRA
This flag enables InterProcedural Register Allocation (IPRA).
unsigned EnableGlobalISel
EnableGlobalISel - This flag enables global instruction selection.
Target-Independent Code Generator Pass Configuration Options.
bool usingDefaultRegAlloc() const
Return true if the default global register allocator is in use and has not be overriden on the comman...
bool requiresCodeGenSCCOrder() const
void addCheckDebugPass()
Add a pass to check synthesized debug info for MIR.
virtual void addPreLegalizeMachineIR()
This method may be implemented by targets that want to run passes immediately before legalization.
void addPrintPass(const std::string &Banner)
Add a pass to print the machine function if printing is enabled.
virtual void addPreEmitPass2()
Targets may add passes immediately before machine code is emitted in this callback.
virtual std::unique_ptr< CSEConfigBase > getCSEConfig() const
Returns the CSEConfig object to use for the current optimization level.
bool EnableLoopTermFold
Enable LoopTermFold immediately after LSR.
void printAndVerify(const std::string &Banner)
printAndVerify - Add a pass to dump then verify the machine function, if those steps are enabled.
static bool hasLimitedCodeGenPipeline()
Returns true if one of the -start-after, -start-before, -stop-after or -stop-before options is set.
static Expected< StartStopInfo > getStartStopInfo(PassInstrumentationCallbacks &PIC)
Returns pass name in -stop-before or -stop-after NOTE: New pass manager migration only.
virtual void addCodeGenPrepare()
Add pass to prepare the LLVM IR for code generation.
void insertPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID)
Insert InsertedPassID pass after TargetPassID pass.
void addMachinePostPasses(const std::string &Banner)
Add standard passes after a pass that has just been added.
virtual void addPreSched2()
This method may be implemented by targets that want to run passes after prolog-epilog insertion and b...
virtual bool isGISelCSEEnabled() const
Check whether continuous CSE should be enabled in GISel passes.
virtual bool addILPOpts()
Add passes that optimize instruction level parallelism for out-of-order targets.
virtual void addPostRegAlloc()
This method may be implemented by targets that want to run passes after register allocation pass pipe...
void addDebugifyPass()
Add a pass to add synthesized debug info to the MIR.
virtual bool addInstSelector()
addInstSelector - This method should install an instruction selector pass, which converts from LLVM c...
CodeGenOptLevel getOptLevel() const
virtual bool addPreISel()
Methods with trivial inline returns are convenient points in the common codegen pass pipeline where t...
void setOpt(bool &Opt, bool Val)
virtual void addBlockPlacement()
Add standard basic block placement passes.
virtual FunctionPass * createRegAllocPass(bool Optimized)
addMachinePasses helper to create the target-selected or overriden regalloc pass.
virtual void addPostBBSections()
This pass may be implemented by targets that want to run passes immediately after basic block section...
virtual void addOptimizedRegAlloc()
addOptimizedRegAlloc - Add passes related to register allocation.
virtual bool addRegAssignAndRewriteFast()
Add core register allocator passes which do the actual register assignment and rewriting.
virtual void addPreEmitPass()
This pass may be implemented by targets that want to run passes immediately before machine code is em...
bool isGlobalISelAbortEnabled() const
Check whether or not GlobalISel should abort on error.
bool getOptimizeRegAlloc() const
Return true if the optimized regalloc pipeline is enabled.
bool isCustomizedRegAlloc()
Return true if register allocator is specified by -regalloc=override.
virtual void addPreRegBankSelect()
This method may be implemented by targets that want to run passes immediately before the register ban...
virtual bool reportDiagnosticWhenGlobalISelFallback() const
Check whether or not a diagnostic should be emitted when GlobalISel uses the fallback path.
virtual bool addPreRewrite()
addPreRewrite - Add passes to the optimized register allocation pipeline after register allocation is...
virtual bool addRegBankSelect()
This method should install a register bank selector pass, which assigns register banks to virtual reg...
void setRequiresCodeGenSCCOrder(bool Enable=true)
virtual void addMachineLateOptimization()
Add passes that optimize machine instructions after register allocation.
virtual void addMachinePasses()
Add the complete, standard set of LLVM CodeGen passes.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
virtual void addPreGlobalInstructionSelect()
This method may be implemented by targets that want to run passes immediately before the (global) ins...
virtual void addFastRegAlloc()
addFastRegAlloc - Add the minimum set of target-independent passes that are required for fast registe...
virtual bool addLegalizeMachineIR()
This method should install a legalize pass, which converts the instruction sequence into one that can...
virtual void addMachineSSAOptimization()
addMachineSSAOptimization - Add standard passes that optimize machine instructions in SSA form.
void substitutePass(AnalysisID StandardID, IdentifyingPassPtr TargetID)
Allow the target to override a specific pass without overriding the pass pipeline.
virtual bool addRegAssignAndRewriteOptimized()
virtual bool addGlobalInstructionSelect()
This method should install a (global) instruction selector pass, which converts possibly generic inst...
virtual void addPreRegAlloc()
This method may be implemented by targets that want to run passes immediately before register allocat...
static std::string getLimitedCodeGenPipelineReason()
If hasLimitedCodeGenPipeline is true, this method returns a string with the name of the options that ...
AnalysisID addPass(AnalysisID PassID)
Utilities for targets to add passes to the pass manager.
void addPassesToHandleExceptions()
Add passes to lower exception handling for the code generator.
void addStripDebugPass()
Add a pass to remove debug info from the MIR.
bool isPassSubstitutedOrOverridden(AnalysisID ID) const
Return true if the pass has been substituted by the target or overridden on the command line.
bool addCoreISelPasses()
Add the actual instruction selection passes.
virtual void addISelPrepare()
Add common passes that perform LLVM IR to IR transforms in preparation for instruction selection.
static bool willCompleteCodeGenPipeline()
Returns true if none of the -stop-before and -stop-after options is set.
void addMachinePrePasses(bool AllowDebugify=true)
Add standard passes before a pass that's about to be added.
virtual bool addGCPasses()
addGCPasses - Add late codegen passes that analyze code for garbage collection.
virtual bool addIRTranslator()
This method should install an IR translator pass, which converts from LLVM code to machine instructio...
void addVerifyPass(const std::string &Banner)
Add a pass to perform basic verification of the machine function if verification is enabled.
virtual FunctionPass * createTargetRegisterAllocator(bool Optimized)
createTargetRegisterAllocator - Create the register allocator pass for this target at the current opt...
virtual bool addPostFastRegAllocRewrite()
addPostFastRegAllocRewrite - Add passes to the optimized register allocation pipeline after fast regi...
IdentifyingPassPtr getPassSubstitution(AnalysisID StandardID) const
Return the pass substituted for StandardID by the target.
bool addISelPasses()
High level function that adds all passes necessary to go from llvm IR representation to the MI repres...
virtual void addPostRewrite()
Add passes to be run immediately after virtual registers are rewritten to physical registers.
bool isOSBinFormatMachO() const
Tests whether the environment is MachO.
Definition: Triple.h:779
bool isOSWindows() const
Tests whether the OS is Windows.
Definition: Triple.h:676
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
Definition: Twine.h:82
static LLVM_ABI raw_ostream & warning()
Convenience method for printing "warning: " to stderr.
Definition: WithColor.cpp:85
int getNumOccurrences() const
Definition: CommandLine.h:400
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
virtual void add(Pass *P)=0
Add a pass to the queue of passes to run.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ ValueOptional
Definition: CommandLine.h:131
ValuesClass values(OptsTy... Options)
Helper to build a ValuesClass by forwarding a variable number of arguments as an initializer list to ...
Definition: CommandLine.h:712
initializer< Ty > init(const Ty &Val)
Definition: CommandLine.h:444
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
LLVM_ABI ModulePass * createLowerGlobalDtorsLegacyPass()
LLVM_ABI FunctionPass * createCFIFixup()
Creates CFI Fixup pass.
LLVM_ABI FunctionPass * createFastRegisterAllocator()
FastRegisterAllocation Pass - This pass register allocates as fast as possible.
LLVM_ABI char & EarlyMachineLICMID
This pass performs loop invariant code motion on machine instructions.
LLVM_ABI char & GCMachineCodeAnalysisID
GCMachineCodeAnalysis - Target-independent pass to mark safe points in machine code.
LLVM_ABI char & FEntryInserterID
This pass inserts FEntry calls.
LLVM_ABI char & GCLoweringID
GCLowering Pass - Used by gc.root to perform its default lowering operations.
LLVM_ABI void initializeBasicAAWrapperPassPass(PassRegistry &)
LLVM_ABI void registerCodeGenCallback(PassInstrumentationCallbacks &PIC, TargetMachine &)
LLVM_ABI char & InitUndefID
Definition: InitUndef.cpp:105
LLVM_ABI char & RegisterCoalescerID
RegisterCoalescer - This pass merges live ranges to eliminate copies.
LLVM_ABI ModulePass * createGlobalMergeFuncPass()
This pass performs merging similar functions globally.
LLVM_ABI FunctionPass * createGreedyRegisterAllocator()
Greedy register allocation pass - This pass implements a global register allocator for optimized buil...
LLVM_ABI FunctionPass * createConstantHoistingPass()
LLVM_ABI FunctionPass * createSafeStackPass()
This pass splits the stack into a safe stack and an unsafe stack to protect against stack-based overf...
Definition: SafeStack.cpp:997
@ SjLj
setjmp/longjmp based exceptions
@ ZOS
z/OS MVS Exception Handling.
@ None
No exception support.
@ AIX
AIX Exception Handling.
@ DwarfCFI
DWARF-like instruction based exceptions.
@ WinEH
Windows Exception Handling.
@ Wasm
WebAssembly Exception Handling.
LLVM_ABI FunctionPass * createSelectOptimizePass()
This pass converts conditional moves to conditional jumps when profitable.
LLVM_ABI FunctionPass * createWasmEHPass()
createWasmEHPass - This pass adapts exception handling code to use WebAssembly's exception handling s...
LLVM_ABI char & FixupStatepointCallerSavedID
The pass fixups statepoint machine instruction to replace usage of caller saved registers with stack ...
LLVM_ABI MachineFunctionPass * createBasicBlockSectionsPass()
createBasicBlockSections Pass - This pass assigns sections to machine basic blocks and is enabled wit...
LLVM_ABI FunctionPass * createPostInlineEntryExitInstrumenterPass()
LLVM_ABI MachineFunctionPass * createPrologEpilogInserterPass()
LLVM_ABI FunctionPass * createCallBrPass()
LLVM_ABI ModulePass * createStripDebugMachineModulePass(bool OnlyDebugified)
Creates MIR Strip Debug pass.
LLVM_ABI char & TailDuplicateLegacyID
TailDuplicate - Duplicate blocks with unconditional branches into tails of their predecessors.
LLVM_ABI char & ExpandPostRAPseudosID
ExpandPostRAPseudos - This pass expands pseudo instructions after register allocation.
LLVM_ABI char & PatchableFunctionID
This pass implements the "patchable-function" attribute.
LLVM_ABI FunctionPass * createScalarizeMaskedMemIntrinLegacyPass()
LLVM_ABI char & PostRASchedulerID
PostRAScheduler - This pass performs post register allocation scheduling.
LLVM_ABI char & RemoveLoadsIntoFakeUsesID
RemoveLoadsIntoFakeUses pass.
LLVM_ABI MachineFunctionPass * createStackFrameLayoutAnalysisPass()
StackFramePrinter pass - This pass prints out the machine function's stack frame to the given stream ...
LLVM_ABI char & MachineSanitizerBinaryMetadataID
LLVM_ABI FunctionPass * createStackProtectorPass()
createStackProtectorPass - This pass adds stack protectors to functions.
LLVM_ABI Pass * createLoopTermFoldPass()
LLVM_ABI MachineFunctionPass * createGCEmptyBasicBlocksPass()
createGCEmptyBasicblocksPass - Empty basic blocks (basic blocks without real code) appear as the resu...
LLVM_ABI char & MachineSchedulerID
MachineScheduler - This pass schedules machine instructions.
LLVM_ABI char & PostMachineSchedulerID
PostMachineScheduler - This pass schedules machine instructions postRA.
LLVM_ABI char & PeepholeOptimizerLegacyID
PeepholeOptimizer - This pass performs peephole optimizations - like extension and comparison elimina...
LLVM_ABI char & LiveDebugValuesID
LiveDebugValues pass.
LLVM_ABI char & PrologEpilogCodeInserterID
PrologEpilogCodeInserter - This pass inserts prolog and epilog code, and eliminates abstract frame re...
LLVM_ABI char & EarlyIfConverterLegacyID
EarlyIfConverter - This pass performs if-conversion on SSA form by inserting cmov instructions.
LLVM_ABI MachineFunctionPass * createMachineFunctionSplitterPass()
createMachineFunctionSplitterPass - This pass splits machine functions using profile information.
LLVM_ABI FunctionPass * createMachineVerifierPass(const std::string &Banner)
createMachineVerifierPass - This pass verifies cenerated machine code instructions for correctness.
ImmutablePass * createBasicBlockSectionsProfileReaderWrapperPass(const MemoryBuffer *Buf)
LLVM_ABI char & MachineLoopInfoID
MachineLoopInfo - This pass is a loop analysis pass.
LLVM_ABI cl::opt< bool > EnableFSDiscriminator
LLVM_ABI char & ShadowStackGCLoweringID
ShadowStackGCLowering - Implements the custom lowering mechanism used by the shadow stack GC.
LLVM_ABI char & ImplicitNullChecksID
ImplicitNullChecks - This pass folds null pointer checks into nearby memory operations.
LLVM_ABI FunctionPass * createMIRAddFSDiscriminatorsPass(sampleprof::FSDiscriminatorPass P)
Add Flow Sensitive Discriminators.
LLVM_ABI ModulePass * createPreISelIntrinsicLoweringPass()
This pass lowers the @llvm.load.relative and @llvm.objc.
LLVM_ABI MachineFunctionPass * createStaticDataSplitterPass()
createStaticDataSplitterPass - This is a machine-function pass that categorizes static data hotness u...
LLVM_ABI char & ShrinkWrapID
ShrinkWrap pass. Look for the best place to insert save and restore.
Definition: ShrinkWrap.cpp:292
LLVM_ABI char & MachineLateInstrsCleanupID
MachineLateInstrsCleanup - This pass removes redundant identical instructions after register allocati...
LLVM_ABI char & UnreachableMachineBlockElimID
UnreachableMachineBlockElimination - This pass removes unreachable machine basic blocks.
LLVM_ABI FunctionPass * createExpandMemCmpLegacyPass()
LLVM_ABI FunctionPass * createLowerInvokePass()
Definition: LowerInvoke.cpp:85
LLVM_ABI FunctionPass * createRegUsageInfoCollector()
This pass is executed POST-RA to collect which physical registers are preserved by given machine func...
LLVM_ABI MachineFunctionPass * createResetMachineFunctionPass(bool EmitFallbackDiag, bool AbortOnFailedISel)
This pass resets a MachineFunction when it has the FailedISel property as if it was just created.
LLVM_ABI ImmutablePass * createScopedNoAliasAAWrapperPass()
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Definition: Debug.cpp:207
LLVM_ABI char & XRayInstrumentationID
This pass inserts the XRay instrumentation sleds if they are supported by the target platform.
LLVM_ABI char & OptimizePHIsLegacyID
OptimizePHIs - This pass optimizes machine instruction PHIs to take advantage of opportunities create...
LLVM_ABI char & StackMapLivenessID
StackMapLiveness - This pass analyses the register live-out set of stackmap/patchpoint intrinsics and...
LLVM_ABI ModulePass * createStaticDataAnnotatorPass()
createStaticDataAnnotatorPASS - This is a module pass that reads from StaticDataProfileInfoWrapperPas...
LLVM_ABI char & FuncletLayoutID
This pass lays out funclets contiguously.
LLVM_ABI FunctionPass * createCodeGenPrepareLegacyPass()
createCodeGenPrepareLegacyPass - Transform the code to expose more pattern matching during instructio...
LLVM_ABI MachineFunctionPass * createMachineFunctionPrinterPass(raw_ostream &OS, const std::string &Banner="")
MachineFunctionPrinter pass - This pass prints out the machine function to the given stream as a debu...
LLVM_ABI char & RemoveRedundantDebugValuesID
RemoveRedundantDebugValues pass.
LLVM_ABI FunctionPass * createBasicAAWrapperPass()
LLVM_ABI char & DetectDeadLanesID
This pass adds dead/undef flags after analyzing subregister lanes.
LLVM_ABI char & PostRAMachineSinkingID
This pass perform post-ra machine sink for COPY instructions.
LLVM_ABI FunctionPass * createDwarfEHPass(CodeGenOptLevel OptLevel)
createDwarfEHPass - This pass mulches exception handling code into a form adapted to code generation.
LLVM_ABI FunctionPass * createRegAllocScoringPass()
When learning an eviction policy, extract score(reward) information, otherwise this does nothing.
CodeGenOptLevel
Code generation optimization level.
Definition: CodeGen.h:82
LLVM_ABI ModulePass * createMachineOutlinerPass(bool RunOnAllFunctions=true)
This pass performs outlining on machine instructions directly before printing assembly.
const void * AnalysisID
Definition: Pass.h:51
LLVM_ABI char & StackSlotColoringID
StackSlotColoring - This pass performs stack slot coloring.
LLVM_ABI FunctionPass * createExpandLargeDivRemPass()
LLVM_ABI ModulePass * createLowerEmuTLSPass()
LowerEmuTLS - This pass generates __emutls_[vt].xyz variables for all TLS variables for the emulated ...
LLVM_ABI Pass * createMergeICmpsLegacyPass()
Definition: MergeICmps.cpp:917
LLVM_ABI char & ProcessImplicitDefsID
ProcessImpicitDefs pass - This pass removes IMPLICIT_DEFs.
LLVM_ABI ModulePass * createCheckDebugMachineModulePass()
Creates MIR Check Debug pass.
LLVM_ABI ImmutablePass * createTargetTransformInfoWrapperPass(TargetIRAnalysis TIRA)
Create an analysis pass wrapper around a TTI object.
LLVM_ABI FunctionPass * createMIRProfileLoaderPass(std::string File, std::string RemappingFile, sampleprof::FSDiscriminatorPass P, IntrusiveRefCntPtr< vfs::FileSystem > FS)
Read Flow Sensitive Profile.
LLVM_ABI FunctionPass * createVerifierPass(bool FatalErrors=true)
Definition: Verifier.cpp:7928
LLVM_ABI char & MachineCSELegacyID
MachineCSE - This pass performs global CSE on machine instructions.
Definition: MachineCSE.cpp:163
LLVM_ABI ImmutablePass * createTypeBasedAAWrapperPass()
LLVM_ABI FunctionPass * createWinEHPass(bool DemoteCatchSwitchPHIOnly=false)
createWinEHPass - Prepares personality functions used by MSVC on Windows, in addition to the Itanium ...
LLVM_ABI Pass * createLoopStrengthReducePass()
LLVM_ABI char & LiveVariablesID
LiveVariables pass - This pass computes the set of blocks in which each variable is life and sets mac...
LLVM_ABI char & EarlyTailDuplicateLegacyID
Duplicate blocks with unconditional branches into tails of their predecessors.
LLVM_ABI void initializeAAResultsWrapperPassPass(PassRegistry &)
LLVM_ABI FunctionPass * createExpandReductionsPass()
This pass expands the reduction intrinsics into sequences of shuffles.
void call_once(once_flag &flag, Function &&F, Args &&... ArgList)
Execute the function specified as a parameter once.
Definition: Threading.h:86
LLVM_ABI FunctionPass * createSjLjEHPreparePass(const TargetMachine *TM)
createSjLjEHPreparePass - This pass adapts exception handling code to use the GCC-style builtin setjm...
LLVM_ABI MachineFunctionPass * createBasicBlockPathCloningPass()
LLVM_ABI char & StackColoringLegacyID
StackSlotColoring - This pass performs stack coloring and merging.
LLVM_ABI char & VirtRegRewriterID
VirtRegRewriter pass.
Definition: VirtRegMap.cpp:258
LLVM_ABI FunctionPass * createReplaceWithVeclibLegacyPass()
LLVM_ABI char & FinalizeISelID
This pass expands pseudo-instructions, reserves registers and adjusts machine frame information.
LLVM_ABI char & MachineSinkingLegacyID
MachineSinking - This pass performs sinking on machine instructions.
LLVM_ABI FunctionPass * createRegUsageInfoPropPass()
Return a MachineFunction pass that identifies call sites and propagates register usage information of...
LLVM_ABI FunctionPass * createPartiallyInlineLibCallsPass()
LLVM_ABI FunctionPass * createExpandFpPass()
LLVM_ABI char & MachineBlockPlacementID
MachineBlockPlacement - This pass places basic blocks based on branch probabilities.
LLVM_ABI char & TwoAddressInstructionPassID
TwoAddressInstruction - This pass reduces two-address instructions to use two operands.
LLVM_ABI Pass * createCanonicalizeFreezeInLoopsPass()
LLVM_ABI char & LocalStackSlotAllocationID
LocalStackSlotAllocation - This pass assigns local frame indices to stack slots relative to one anoth...
LLVM_ABI char & BranchFolderPassID
BranchFolding - This pass performs machine code CFG based optimizations to delete branches to branche...
LLVM_ABI char & PHIEliminationID
PHIElimination - This pass eliminates machine instruction PHI nodes by inserting copy instructions.
LLVM_ABI Pass * createObjCARCContractPass()
LLVM_ABI ModulePass * createDebugifyMachineModulePass()
Creates MIR Debugify pass.
LLVM_ABI FunctionPass * createPrintFunctionPass(raw_ostream &OS, const std::string &Banner="")
Create and return a pass that prints functions to the specified raw_ostream as they are processed.
LLVM_ABI ModulePass * createWindowsSecureHotPatchingPass()
Creates Windows Secure Hot Patch pass.
LLVM_ABI char & RenameIndependentSubregsID
This pass detects subregister lanes in a virtual register that are used independently of other lanes ...
LLVM_ABI char & MachineLICMID
This pass performs loop invariant code motion on machine instructions.
LLVM_ABI char & MachineBlockPlacementStatsID
MachineBlockPlacementStats - This pass collects statistics about the basic block placement using bran...
LLVM_ABI char & LiveIntervalsID
LiveIntervals - This analysis keeps track of the live ranges of virtual and physical registers.
LLVM_ABI char & MachineCopyPropagationID
MachineCopyPropagation - This pass performs copy propagation on machine instructions.
LLVM_ABI char & DeadMachineInstructionElimID
DeadMachineInstructionElim - This pass removes dead machine instructions.
LLVM_ABI void initializeCodeGen(PassRegistry &)
Initialize all passes linked into the CodeGen library.
Definition: CodeGen.cpp:20
LLVM_ABI FunctionPass * createUnreachableBlockEliminationPass()
createUnreachableBlockEliminationPass - The LLVM code generator does not work well with unreachable b...
LLVM_ABI CGPassBuilderOption getCGPassBuilderOption()
LLVM_ABI void reportFatalUsageError(Error Err)
Report a fatal error that does not indicate a bug in LLVM.
Definition: Error.cpp:180
InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID)
This class manages callbacks registration, as well as provides a way for PassInstrumentation to pass ...
void registerShouldRunOptionalPassCallback(CallableT C)
A utility class that uses RAII to save and restore the value of a variable.
The llvm::once_flag structure.
Definition: Threading.h:67