34#define DEBUG_TYPE "fasttileconfig"
53 return "Fast Tile Register Configure";
73char X86FastTileConfig::ID = 0;
76 "Fast Tile Register Configure",
false,
false)
85 if (
MI.isDebugInstr() ||
MI.isCopy() ||
MI.getNumOperands() < 3 ||
94 if (
Reg.isVirtual()) {
95 if (
MRI->getRegClass(
Reg)->getID() == X86::TILERegClassID)
97 if (
MRI->getRegClass(
Reg)->getID() == X86::TILEPAIRRegClassID)
100 if (
Reg >= X86::TMM0 &&
Reg <= X86::TMM7)
102 if (
Reg >= X86::TMM0_TMM1 &&
Reg <= X86::TMM6_TMM7)
110 if (
Reg >= X86::TMM0 &&
Reg <= X86::TMM7)
111 return Reg - X86::TMM0;
112 if (
Reg >= X86::TMM0_TMM1 &&
Reg <= X86::TMM6_TMM7)
113 return (
Reg - X86::TMM0_TMM1) * 2;
124 if (DefNum == 0 &&
MI.getOpcode() != X86::PLDTILECFGV)
127 if (
MI.getOpcode() != X86::PLDTILECFGV) {
128 MachineOperand &Row =
MI.getOperand(1);
130 for (
unsigned I = 0;
I < DefNum;
I++) {
131 MachineOperand &Col =
MI.getOperand(2 +
I);
132 ShapeInfos.
push_back({TMMIdx +
I, ShapeT(&Row, &Col)});
137 int SS =
MI.getOperand(0).getIndex();
138 for (
auto &ShapeInfo : ShapeInfos) {
140 unsigned TMMIdx = ShapeInfo.first;
141 Register RowReg = ShapeInfo.second.getRow()->getReg();
142 Register ColReg = ShapeInfo.second.getCol()->getReg();
159 int RowOffset = 48 + TMMIdx;
160 int ColOffset = 16 + TMMIdx * 2;
162 Register SubRowReg =
TRI->getSubReg(RowReg, X86::sub_8bit);
164 MachineInstrBuilder StoreRow =
168 MachineInstrBuilder StoreCol =
180bool X86FastTileConfig::runOnMachineFunction(MachineFunction &MFunc) {
181 X86FI = MFunc.
getInfo<X86MachineFunctionInfo>();
188 const TargetSubtargetInfo *
ST = &MFunc.
getSubtarget<X86Subtarget>();
189 TRI =
ST->getRegisterInfo();
194 for (MachineBasicBlock &
MBB : MFunc)
195 Change |= configBasicBlock(
MBB);
201 return new X86FastTileConfig();
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
const HexagonInstrInfo * TII
Register const TargetRegisterInfo * TRI
Promote Memory to Register
#define INITIALIZE_PASS_END(passName, arg, name, cfg, analysis)
#define INITIALIZE_PASS_BEGIN(passName, arg, name, cfg, analysis)
Fast Tile Register static false unsigned getNumDefTiles(MachineRegisterInfo *MRI, MachineInstr &MI)
static unsigned getTMMIndex(Register Reg)
Represent the analysis usage information of a pass.
void setPreservesAll()
Set by analyses that do not transform their input at all.
FunctionPass class - This class is used to implement most global optimizations.
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
void getAnalysisUsage(AnalysisUsage &AU) const override
getAnalysisUsage - Subclasses that override getAnalysisUsage must call this.
Properties which a MachineFunction may have at a given point in time.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
Representation of each machine instruction.
MachineOperand class - Representation of each machine instruction operand.
bool isReg() const
isReg - Tests if this is a MO_Register operand.
Register getReg() const
getReg - Returns the register number.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
Wrapper class representing virtual and physical registers.
void push_back(const T &Elt)
StringRef - Represent a constant reference to a string, i.e.
TargetInstrInfo - Interface to description of machine instruction set.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetInstrInfo * getInstrInfo() const
X86MachineFunctionInfo - This class is derived from MachineFunction and contains private X86 target-s...
AMXProgModelEnum getAMXProgModel() const
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
This is an optimization pass for GlobalISel generic memory operations.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
static const MachineInstrBuilder & addFrameReference(const MachineInstrBuilder &MIB, int FI, int Offset=0, bool mem=true)
addFrameReference - This function is used to add a reference to the base of an abstract object on the...
auto reverse(ContainerTy &&C)
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
FunctionPass * createX86FastTileConfigPass()
Return a pass that config the tile registers after fast reg allocation.