LLVM 22.0.0git
AMDGPUISelLowering.cpp
Go to the documentation of this file.
1//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10/// This is the parent TargetLowering class for hardware code gen
11/// targets.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUISelLowering.h"
16#include "AMDGPU.h"
17#include "AMDGPUInstrInfo.h"
19#include "AMDGPUMemoryUtils.h"
25#include "llvm/IR/IntrinsicsAMDGPU.h"
29
30using namespace llvm;
31
32#include "AMDGPUGenCallingConv.inc"
33
35 "amdgpu-bypass-slow-div",
36 cl::desc("Skip 64-bit divide for dynamic 32-bit values"),
37 cl::init(true));
38
39// Find a larger type to do a load / store of a vector with.
41 unsigned StoreSize = VT.getStoreSizeInBits();
42 if (StoreSize <= 32)
43 return EVT::getIntegerVT(Ctx, StoreSize);
44
45 if (StoreSize % 32 == 0)
46 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
47
48 return VT;
49}
50
54
56 // In order for this to be a signed 24-bit value, bit 23, must
57 // be a sign bit.
58 return DAG.ComputeMaxSignificantBits(Op);
59}
60
62 const AMDGPUSubtarget &STI)
63 : TargetLowering(TM), Subtarget(&STI) {
64 // Always lower memset, memcpy, and memmove intrinsics to load/store
65 // instructions, rather then generating calls to memset, mempcy or memmove.
69
70 // Enable ganging up loads and stores in the memcpy DAG lowering.
72
73 // Lower floating point store/load to integer store/load to reduce the number
74 // of patterns in tablegen.
75 setOperationAction(ISD::LOAD, MVT::f32, Promote);
76 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
77
78 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
79 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
80
81 setOperationAction(ISD::LOAD, MVT::v3f32, Promote);
82 AddPromotedToType(ISD::LOAD, MVT::v3f32, MVT::v3i32);
83
84 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
85 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
86
87 setOperationAction(ISD::LOAD, MVT::v5f32, Promote);
88 AddPromotedToType(ISD::LOAD, MVT::v5f32, MVT::v5i32);
89
90 setOperationAction(ISD::LOAD, MVT::v6f32, Promote);
91 AddPromotedToType(ISD::LOAD, MVT::v6f32, MVT::v6i32);
92
93 setOperationAction(ISD::LOAD, MVT::v7f32, Promote);
94 AddPromotedToType(ISD::LOAD, MVT::v7f32, MVT::v7i32);
95
96 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
97 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
98
99 setOperationAction(ISD::LOAD, MVT::v9f32, Promote);
100 AddPromotedToType(ISD::LOAD, MVT::v9f32, MVT::v9i32);
101
102 setOperationAction(ISD::LOAD, MVT::v10f32, Promote);
103 AddPromotedToType(ISD::LOAD, MVT::v10f32, MVT::v10i32);
104
105 setOperationAction(ISD::LOAD, MVT::v11f32, Promote);
106 AddPromotedToType(ISD::LOAD, MVT::v11f32, MVT::v11i32);
107
108 setOperationAction(ISD::LOAD, MVT::v12f32, Promote);
109 AddPromotedToType(ISD::LOAD, MVT::v12f32, MVT::v12i32);
110
111 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
112 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
113
114 setOperationAction(ISD::LOAD, MVT::v32f32, Promote);
115 AddPromotedToType(ISD::LOAD, MVT::v32f32, MVT::v32i32);
116
117 setOperationAction(ISD::LOAD, MVT::i64, Promote);
118 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
119
120 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
121 AddPromotedToType(ISD::LOAD, MVT::v2i64, MVT::v4i32);
122
123 setOperationAction(ISD::LOAD, MVT::f64, Promote);
124 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::v2i32);
125
126 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
127 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v4i32);
128
129 setOperationAction(ISD::LOAD, MVT::v3i64, Promote);
130 AddPromotedToType(ISD::LOAD, MVT::v3i64, MVT::v6i32);
131
132 setOperationAction(ISD::LOAD, MVT::v4i64, Promote);
133 AddPromotedToType(ISD::LOAD, MVT::v4i64, MVT::v8i32);
134
135 setOperationAction(ISD::LOAD, MVT::v3f64, Promote);
136 AddPromotedToType(ISD::LOAD, MVT::v3f64, MVT::v6i32);
137
138 setOperationAction(ISD::LOAD, MVT::v4f64, Promote);
139 AddPromotedToType(ISD::LOAD, MVT::v4f64, MVT::v8i32);
140
141 setOperationAction(ISD::LOAD, MVT::v8i64, Promote);
142 AddPromotedToType(ISD::LOAD, MVT::v8i64, MVT::v16i32);
143
144 setOperationAction(ISD::LOAD, MVT::v8f64, Promote);
145 AddPromotedToType(ISD::LOAD, MVT::v8f64, MVT::v16i32);
146
147 setOperationAction(ISD::LOAD, MVT::v16i64, Promote);
148 AddPromotedToType(ISD::LOAD, MVT::v16i64, MVT::v32i32);
149
150 setOperationAction(ISD::LOAD, MVT::v16f64, Promote);
151 AddPromotedToType(ISD::LOAD, MVT::v16f64, MVT::v32i32);
152
153 setOperationAction(ISD::LOAD, MVT::i128, Promote);
154 AddPromotedToType(ISD::LOAD, MVT::i128, MVT::v4i32);
155
156 // TODO: Would be better to consume as directly legal
157 setOperationAction(ISD::ATOMIC_LOAD, MVT::f32, Promote);
158 AddPromotedToType(ISD::ATOMIC_LOAD, MVT::f32, MVT::i32);
159
160 setOperationAction(ISD::ATOMIC_LOAD, MVT::f64, Promote);
161 AddPromotedToType(ISD::ATOMIC_LOAD, MVT::f64, MVT::i64);
162
163 setOperationAction(ISD::ATOMIC_LOAD, MVT::f16, Promote);
164 AddPromotedToType(ISD::ATOMIC_LOAD, MVT::f16, MVT::i16);
165
166 setOperationAction(ISD::ATOMIC_LOAD, MVT::bf16, Promote);
167 AddPromotedToType(ISD::ATOMIC_LOAD, MVT::bf16, MVT::i16);
168
169 setOperationAction(ISD::ATOMIC_STORE, MVT::f32, Promote);
170 AddPromotedToType(ISD::ATOMIC_STORE, MVT::f32, MVT::i32);
171
172 setOperationAction(ISD::ATOMIC_STORE, MVT::f64, Promote);
173 AddPromotedToType(ISD::ATOMIC_STORE, MVT::f64, MVT::i64);
174
175 setOperationAction(ISD::ATOMIC_STORE, MVT::f16, Promote);
176 AddPromotedToType(ISD::ATOMIC_STORE, MVT::f16, MVT::i16);
177
178 setOperationAction(ISD::ATOMIC_STORE, MVT::bf16, Promote);
179 AddPromotedToType(ISD::ATOMIC_STORE, MVT::bf16, MVT::i16);
180
181 // There are no 64-bit extloads. These should be done as a 32-bit extload and
182 // an extension to 64-bit.
183 for (MVT VT : MVT::integer_valuetypes())
185 Expand);
186
187 for (MVT VT : MVT::integer_valuetypes()) {
188 if (VT == MVT::i64)
189 continue;
190
191 for (auto Op : {ISD::SEXTLOAD, ISD::ZEXTLOAD, ISD::EXTLOAD}) {
192 setLoadExtAction(Op, VT, MVT::i1, Promote);
193 setLoadExtAction(Op, VT, MVT::i8, Legal);
194 setLoadExtAction(Op, VT, MVT::i16, Legal);
195 setLoadExtAction(Op, VT, MVT::i32, Expand);
196 }
197 }
198
200 for (auto MemVT :
201 {MVT::v2i8, MVT::v4i8, MVT::v2i16, MVT::v3i16, MVT::v4i16})
203 Expand);
204
205 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
206 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::bf16, Expand);
207 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
208 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2bf16, Expand);
209 setLoadExtAction(ISD::EXTLOAD, MVT::v3f32, MVT::v3f16, Expand);
210 setLoadExtAction(ISD::EXTLOAD, MVT::v3f32, MVT::v3bf16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4bf16, Expand);
213 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8bf16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v16f32, MVT::v16f16, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v16f32, MVT::v16bf16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v32f32, MVT::v32f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v32f32, MVT::v32bf16, Expand);
219
220 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
221 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
222 setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3f32, Expand);
223 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
224 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f32, Expand);
225 setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16f32, Expand);
226
227 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
228 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::bf16, Expand);
229 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
230 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2bf16, Expand);
231 setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3f16, Expand);
232 setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3bf16, Expand);
233 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
234 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4bf16, Expand);
235 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
236 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8bf16, Expand);
237 setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16f16, Expand);
238 setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16bf16, Expand);
239
240 setOperationAction(ISD::STORE, MVT::f32, Promote);
241 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
242
243 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
244 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
245
246 setOperationAction(ISD::STORE, MVT::v3f32, Promote);
247 AddPromotedToType(ISD::STORE, MVT::v3f32, MVT::v3i32);
248
249 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
250 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
251
252 setOperationAction(ISD::STORE, MVT::v5f32, Promote);
253 AddPromotedToType(ISD::STORE, MVT::v5f32, MVT::v5i32);
254
255 setOperationAction(ISD::STORE, MVT::v6f32, Promote);
256 AddPromotedToType(ISD::STORE, MVT::v6f32, MVT::v6i32);
257
258 setOperationAction(ISD::STORE, MVT::v7f32, Promote);
259 AddPromotedToType(ISD::STORE, MVT::v7f32, MVT::v7i32);
260
261 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
262 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
263
264 setOperationAction(ISD::STORE, MVT::v9f32, Promote);
265 AddPromotedToType(ISD::STORE, MVT::v9f32, MVT::v9i32);
266
267 setOperationAction(ISD::STORE, MVT::v10f32, Promote);
268 AddPromotedToType(ISD::STORE, MVT::v10f32, MVT::v10i32);
269
270 setOperationAction(ISD::STORE, MVT::v11f32, Promote);
271 AddPromotedToType(ISD::STORE, MVT::v11f32, MVT::v11i32);
272
273 setOperationAction(ISD::STORE, MVT::v12f32, Promote);
274 AddPromotedToType(ISD::STORE, MVT::v12f32, MVT::v12i32);
275
276 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
277 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
278
279 setOperationAction(ISD::STORE, MVT::v32f32, Promote);
280 AddPromotedToType(ISD::STORE, MVT::v32f32, MVT::v32i32);
281
282 setOperationAction(ISD::STORE, MVT::i64, Promote);
283 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
284
285 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
286 AddPromotedToType(ISD::STORE, MVT::v2i64, MVT::v4i32);
287
288 setOperationAction(ISD::STORE, MVT::f64, Promote);
289 AddPromotedToType(ISD::STORE, MVT::f64, MVT::v2i32);
290
291 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
292 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v4i32);
293
294 setOperationAction(ISD::STORE, MVT::v3i64, Promote);
295 AddPromotedToType(ISD::STORE, MVT::v3i64, MVT::v6i32);
296
297 setOperationAction(ISD::STORE, MVT::v3f64, Promote);
298 AddPromotedToType(ISD::STORE, MVT::v3f64, MVT::v6i32);
299
300 setOperationAction(ISD::STORE, MVT::v4i64, Promote);
301 AddPromotedToType(ISD::STORE, MVT::v4i64, MVT::v8i32);
302
303 setOperationAction(ISD::STORE, MVT::v4f64, Promote);
304 AddPromotedToType(ISD::STORE, MVT::v4f64, MVT::v8i32);
305
306 setOperationAction(ISD::STORE, MVT::v8i64, Promote);
307 AddPromotedToType(ISD::STORE, MVT::v8i64, MVT::v16i32);
308
309 setOperationAction(ISD::STORE, MVT::v8f64, Promote);
310 AddPromotedToType(ISD::STORE, MVT::v8f64, MVT::v16i32);
311
312 setOperationAction(ISD::STORE, MVT::v16i64, Promote);
313 AddPromotedToType(ISD::STORE, MVT::v16i64, MVT::v32i32);
314
315 setOperationAction(ISD::STORE, MVT::v16f64, Promote);
316 AddPromotedToType(ISD::STORE, MVT::v16f64, MVT::v32i32);
317
318 setOperationAction(ISD::STORE, MVT::i128, Promote);
319 AddPromotedToType(ISD::STORE, MVT::i128, MVT::v4i32);
320
321 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
322 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
323 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
324 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
325
326 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
327 setTruncStoreAction(MVT::v2i64, MVT::v2i8, Expand);
328 setTruncStoreAction(MVT::v2i64, MVT::v2i16, Expand);
329 setTruncStoreAction(MVT::v2i64, MVT::v2i32, Expand);
330
331 setTruncStoreAction(MVT::f32, MVT::bf16, Expand);
332 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
333 setTruncStoreAction(MVT::v2f32, MVT::v2bf16, Expand);
334 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
335 setTruncStoreAction(MVT::v3f32, MVT::v3bf16, Expand);
336 setTruncStoreAction(MVT::v3f32, MVT::v3f16, Expand);
337 setTruncStoreAction(MVT::v4f32, MVT::v4bf16, Expand);
338 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
339 setTruncStoreAction(MVT::v8f32, MVT::v8bf16, Expand);
340 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
341 setTruncStoreAction(MVT::v16f32, MVT::v16bf16, Expand);
342 setTruncStoreAction(MVT::v16f32, MVT::v16f16, Expand);
343 setTruncStoreAction(MVT::v32f32, MVT::v32bf16, Expand);
344 setTruncStoreAction(MVT::v32f32, MVT::v32f16, Expand);
345
346 setTruncStoreAction(MVT::f64, MVT::bf16, Expand);
347 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
348 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
349
350 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
351 setTruncStoreAction(MVT::v2f64, MVT::v2bf16, Expand);
352 setTruncStoreAction(MVT::v2f64, MVT::v2f16, Expand);
353
354 setTruncStoreAction(MVT::v3i32, MVT::v3i8, Expand);
355
356 setTruncStoreAction(MVT::v3i64, MVT::v3i32, Expand);
357 setTruncStoreAction(MVT::v3i64, MVT::v3i16, Expand);
358 setTruncStoreAction(MVT::v3i64, MVT::v3i8, Expand);
359 setTruncStoreAction(MVT::v3i64, MVT::v3i1, Expand);
360 setTruncStoreAction(MVT::v3f64, MVT::v3f32, Expand);
361 setTruncStoreAction(MVT::v3f64, MVT::v3bf16, Expand);
362 setTruncStoreAction(MVT::v3f64, MVT::v3f16, Expand);
363
364 setTruncStoreAction(MVT::v4i64, MVT::v4i32, Expand);
365 setTruncStoreAction(MVT::v4i64, MVT::v4i16, Expand);
366 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Expand);
367 setTruncStoreAction(MVT::v4f64, MVT::v4bf16, Expand);
368 setTruncStoreAction(MVT::v4f64, MVT::v4f16, Expand);
369
370 setTruncStoreAction(MVT::v5i32, MVT::v5i1, Expand);
371 setTruncStoreAction(MVT::v5i32, MVT::v5i8, Expand);
372 setTruncStoreAction(MVT::v5i32, MVT::v5i16, Expand);
373
374 setTruncStoreAction(MVT::v6i32, MVT::v6i1, Expand);
375 setTruncStoreAction(MVT::v6i32, MVT::v6i8, Expand);
376 setTruncStoreAction(MVT::v6i32, MVT::v6i16, Expand);
377
378 setTruncStoreAction(MVT::v7i32, MVT::v7i1, Expand);
379 setTruncStoreAction(MVT::v7i32, MVT::v7i8, Expand);
380 setTruncStoreAction(MVT::v7i32, MVT::v7i16, Expand);
381
382 setTruncStoreAction(MVT::v8f64, MVT::v8f32, Expand);
383 setTruncStoreAction(MVT::v8f64, MVT::v8bf16, Expand);
384 setTruncStoreAction(MVT::v8f64, MVT::v8f16, Expand);
385
386 setTruncStoreAction(MVT::v16f64, MVT::v16f32, Expand);
387 setTruncStoreAction(MVT::v16f64, MVT::v16bf16, Expand);
388 setTruncStoreAction(MVT::v16f64, MVT::v16f16, Expand);
389 setTruncStoreAction(MVT::v16i64, MVT::v16i16, Expand);
390 setTruncStoreAction(MVT::v16i64, MVT::v16i8, Expand);
391 setTruncStoreAction(MVT::v16i64, MVT::v16i8, Expand);
392 setTruncStoreAction(MVT::v16i64, MVT::v16i1, Expand);
393
394 setOperationAction(ISD::Constant, {MVT::i32, MVT::i64}, Legal);
395 setOperationAction(ISD::ConstantFP, {MVT::f32, MVT::f64}, Legal);
396
397 setOperationAction({ISD::BR_JT, ISD::BRIND}, MVT::Other, Expand);
398
399 // For R600, this is totally unsupported, just custom lower to produce an
400 // error.
401 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
402
403 // Library functions. These default to Expand, but we have instructions
404 // for them.
405 setOperationAction({ISD::FCEIL, ISD::FPOW, ISD::FABS, ISD::FFLOOR,
406 ISD::FROUNDEVEN, ISD::FTRUNC},
407 {MVT::f16, MVT::f32}, Legal);
408 setOperationAction({ISD::FMINNUM, ISD::FMAXNUM}, MVT::f32, Legal);
409
410 setOperationAction(ISD::FLOG2, MVT::f32, Custom);
411 setOperationAction(ISD::FROUND, {MVT::f32, MVT::f64}, Custom);
412 setOperationAction({ISD::LROUND, ISD::LLROUND},
413 {MVT::f16, MVT::f32, MVT::f64}, Expand);
414
416 {ISD::FLOG, ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FEXP10}, MVT::f32,
417 Custom);
418
419 setOperationAction(ISD::FNEARBYINT, {MVT::f16, MVT::f32, MVT::f64}, Custom);
420
421 setOperationAction(ISD::FRINT, {MVT::f16, MVT::f32, MVT::f64}, Custom);
422
423 setOperationAction({ISD::LRINT, ISD::LLRINT}, {MVT::f16, MVT::f32, MVT::f64},
424 Expand);
425
426 setOperationAction(ISD::FREM, {MVT::f16, MVT::f32, MVT::f64}, Expand);
427
428 if (Subtarget->has16BitInsts()) {
429 setOperationAction(ISD::IS_FPCLASS, {MVT::f16, MVT::f32, MVT::f64}, Legal);
430 setOperationAction({ISD::FLOG2, ISD::FEXP2}, MVT::f16, Legal);
431 } else {
432 setOperationAction(ISD::IS_FPCLASS, {MVT::f32, MVT::f64}, Legal);
433 setOperationAction({ISD::FLOG2, ISD::FEXP2}, MVT::f16, Custom);
434 }
435
436 setOperationAction({ISD::FLOG10, ISD::FLOG, ISD::FEXP, ISD::FEXP10}, MVT::f16,
437 Custom);
438
439 setOperationAction(ISD::FCANONICALIZE, {MVT::f32, MVT::f64}, Legal);
440 if (Subtarget->has16BitInsts()) {
442 }
443
444 // FIXME: These IS_FPCLASS vector fp types are marked custom so it reaches
445 // scalarization code. Can be removed when IS_FPCLASS expand isn't called by
446 // default unless marked custom/legal.
448 {MVT::v2f32, MVT::v3f32, MVT::v4f32, MVT::v5f32,
449 MVT::v6f32, MVT::v7f32, MVT::v8f32, MVT::v16f32,
450 MVT::v2f64, MVT::v3f64, MVT::v4f64, MVT::v8f64,
451 MVT::v16f64},
452 Custom);
453
454 if (isTypeLegal(MVT::f16))
456 {MVT::v2f16, MVT::v3f16, MVT::v4f16, MVT::v16f16},
457 Custom);
458
459 // Expand to fneg + fadd.
461
463 {MVT::v3i32, MVT::v3f32, MVT::v4i32, MVT::v4f32,
464 MVT::v5i32, MVT::v5f32, MVT::v6i32, MVT::v6f32,
465 MVT::v7i32, MVT::v7f32, MVT::v8i32, MVT::v8f32,
466 MVT::v9i32, MVT::v9f32, MVT::v10i32, MVT::v10f32,
467 MVT::v11i32, MVT::v11f32, MVT::v12i32, MVT::v12f32},
468 Custom);
469
472 {MVT::v2f32, MVT::v2i32, MVT::v3f32, MVT::v3i32, MVT::v4f32,
473 MVT::v4i32, MVT::v5f32, MVT::v5i32, MVT::v6f32, MVT::v6i32,
474 MVT::v7f32, MVT::v7i32, MVT::v8f32, MVT::v8i32, MVT::v9f32,
475 MVT::v9i32, MVT::v10i32, MVT::v10f32, MVT::v11i32, MVT::v11f32,
476 MVT::v12i32, MVT::v12f32, MVT::v16i32, MVT::v32f32, MVT::v32i32,
477 MVT::v2f64, MVT::v2i64, MVT::v3f64, MVT::v3i64, MVT::v4f64,
478 MVT::v4i64, MVT::v8f64, MVT::v8i64, MVT::v16f64, MVT::v16i64},
479 Custom);
480
481 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
482 setOperationAction(ISD::FP_TO_FP16, {MVT::f64, MVT::f32}, Custom);
483
484 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
485 for (MVT VT : ScalarIntVTs) {
486 // These should use [SU]DIVREM, so set them to expand
488 Expand);
489
490 // GPU does not have divrem function for signed or unsigned.
492
493 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
495
497
498 // AMDGPU uses ADDC/SUBC/ADDE/SUBE
500 }
501
502 // The hardware supports 32-bit FSHR, but not FSHL.
504
505 // The hardware supports 32-bit ROTR, but not ROTL.
506 setOperationAction(ISD::ROTL, {MVT::i32, MVT::i64}, Expand);
508
510
514 MVT::i64, Custom);
516
518 Legal);
519
522 MVT::i64, Custom);
523
524 for (auto VT : {MVT::i8, MVT::i16})
526
527 static const MVT::SimpleValueType VectorIntTypes[] = {
528 MVT::v2i32, MVT::v3i32, MVT::v4i32, MVT::v5i32, MVT::v6i32, MVT::v7i32,
529 MVT::v9i32, MVT::v10i32, MVT::v11i32, MVT::v12i32};
530
531 for (MVT VT : VectorIntTypes) {
532 // Expand the following operations for the current type by default.
544 ISD::SETCC, ISD::ADDRSPACECAST},
545 VT, Expand);
546 }
547
548 static const MVT::SimpleValueType FloatVectorTypes[] = {
549 MVT::v2f32, MVT::v3f32, MVT::v4f32, MVT::v5f32, MVT::v6f32, MVT::v7f32,
550 MVT::v9f32, MVT::v10f32, MVT::v11f32, MVT::v12f32};
551
552 for (MVT VT : FloatVectorTypes) {
554 {ISD::FABS, ISD::FMINNUM, ISD::FMAXNUM,
555 ISD::FADD, ISD::FCEIL, ISD::FCOS,
556 ISD::FDIV, ISD::FEXP2, ISD::FEXP,
557 ISD::FEXP10, ISD::FLOG2, ISD::FREM,
558 ISD::FLOG, ISD::FLOG10, ISD::FPOW,
559 ISD::FFLOOR, ISD::FTRUNC, ISD::FMUL,
560 ISD::FMA, ISD::FRINT, ISD::FNEARBYINT,
561 ISD::FSQRT, ISD::FSIN, ISD::FSUB,
562 ISD::FNEG, ISD::VSELECT, ISD::SELECT_CC,
564 ISD::FCANONICALIZE, ISD::FROUNDEVEN},
565 VT, Expand);
566 }
567
568 // This causes using an unrolled select operation rather than expansion with
569 // bit operations. This is in general better, but the alternative using BFI
570 // instructions may be better if the select sources are SGPRs.
572 AddPromotedToType(ISD::SELECT, MVT::v2f32, MVT::v2i32);
573
575 AddPromotedToType(ISD::SELECT, MVT::v3f32, MVT::v3i32);
576
578 AddPromotedToType(ISD::SELECT, MVT::v4f32, MVT::v4i32);
579
581 AddPromotedToType(ISD::SELECT, MVT::v5f32, MVT::v5i32);
582
584 AddPromotedToType(ISD::SELECT, MVT::v6f32, MVT::v6i32);
585
587 AddPromotedToType(ISD::SELECT, MVT::v7f32, MVT::v7i32);
588
590 AddPromotedToType(ISD::SELECT, MVT::v9f32, MVT::v9i32);
591
593 AddPromotedToType(ISD::SELECT, MVT::v10f32, MVT::v10i32);
594
596 AddPromotedToType(ISD::SELECT, MVT::v11f32, MVT::v11i32);
597
599 AddPromotedToType(ISD::SELECT, MVT::v12f32, MVT::v12i32);
600
602 setJumpIsExpensive(true);
603
606
608
609 // We want to find all load dependencies for long chains of stores to enable
610 // merging into very wide vectors. The problem is with vectors with > 4
611 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
612 // vectors are a legal type, even though we have to split the loads
613 // usually. When we can more precisely specify load legality per address
614 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
615 // smarter so that they can figure out what to do in 2 iterations without all
616 // N > 4 stores on the same chain.
618
619 // memcpy/memmove/memset are expanded in the IR, so we shouldn't need to worry
620 // about these during lowering.
621 MaxStoresPerMemcpy = 0xffffffff;
622 MaxStoresPerMemmove = 0xffffffff;
623 MaxStoresPerMemset = 0xffffffff;
624
625 // The expansion for 64-bit division is enormous.
627 addBypassSlowDiv(64, 32);
628
629 setTargetDAGCombine({ISD::BITCAST, ISD::SHL,
635 ISD::STORE, ISD::FADD,
636 ISD::FSUB, ISD::FNEG,
637 ISD::FABS, ISD::AssertZext,
639
643}
644
646 if (getTargetMachine().Options.NoSignedZerosFPMath)
647 return true;
648
649 const auto Flags = Op.getNode()->getFlags();
650 if (Flags.hasNoSignedZeros())
651 return true;
652
653 return false;
654}
655
656//===----------------------------------------------------------------------===//
657// Target Information
658//===----------------------------------------------------------------------===//
659
661static bool fnegFoldsIntoOpcode(unsigned Opc) {
662 switch (Opc) {
663 case ISD::FADD:
664 case ISD::FSUB:
665 case ISD::FMUL:
666 case ISD::FMA:
667 case ISD::FMAD:
668 case ISD::FMINNUM:
669 case ISD::FMAXNUM:
670 case ISD::FMINNUM_IEEE:
671 case ISD::FMAXNUM_IEEE:
672 case ISD::FMINIMUM:
673 case ISD::FMAXIMUM:
674 case ISD::FMINIMUMNUM:
675 case ISD::FMAXIMUMNUM:
676 case ISD::SELECT:
677 case ISD::FSIN:
678 case ISD::FTRUNC:
679 case ISD::FRINT:
680 case ISD::FNEARBYINT:
681 case ISD::FROUNDEVEN:
683 case AMDGPUISD::RCP:
690 case AMDGPUISD::FMED3:
691 // TODO: handle llvm.amdgcn.fma.legacy
692 return true;
693 case ISD::BITCAST:
694 llvm_unreachable("bitcast is special cased");
695 default:
696 return false;
697 }
698}
699
700static bool fnegFoldsIntoOp(const SDNode *N) {
701 unsigned Opc = N->getOpcode();
702 if (Opc == ISD::BITCAST) {
703 // TODO: Is there a benefit to checking the conditions performFNegCombine
704 // does? We don't for the other cases.
705 SDValue BCSrc = N->getOperand(0);
706 if (BCSrc.getOpcode() == ISD::BUILD_VECTOR) {
707 return BCSrc.getNumOperands() == 2 &&
708 BCSrc.getOperand(1).getValueSizeInBits() == 32;
709 }
710
711 return BCSrc.getOpcode() == ISD::SELECT && BCSrc.getValueType() == MVT::f32;
712 }
713
714 return fnegFoldsIntoOpcode(Opc);
715}
716
717/// \p returns true if the operation will definitely need to use a 64-bit
718/// encoding, and thus will use a VOP3 encoding regardless of the source
719/// modifiers.
721static bool opMustUseVOP3Encoding(const SDNode *N, MVT VT) {
722 return (N->getNumOperands() > 2 && N->getOpcode() != ISD::SELECT) ||
723 VT == MVT::f64;
724}
725
726/// Return true if v_cndmask_b32 will support fabs/fneg source modifiers for the
727/// type for ISD::SELECT.
729static bool selectSupportsSourceMods(const SDNode *N) {
730 // TODO: Only applies if select will be vector
731 return N->getValueType(0) == MVT::f32;
732}
733
734// Most FP instructions support source modifiers, but this could be refined
735// slightly.
737static bool hasSourceMods(const SDNode *N) {
738 if (isa<MemSDNode>(N))
739 return false;
740
741 switch (N->getOpcode()) {
742 case ISD::CopyToReg:
743 case ISD::FDIV:
744 case ISD::FREM:
745 case ISD::INLINEASM:
746 case ISD::INLINEASM_BR:
749
750 // TODO: Should really be looking at the users of the bitcast. These are
751 // problematic because bitcasts are used to legalize all stores to integer
752 // types.
753 case ISD::BITCAST:
754 return false;
756 switch (N->getConstantOperandVal(0)) {
757 case Intrinsic::amdgcn_interp_p1:
758 case Intrinsic::amdgcn_interp_p2:
759 case Intrinsic::amdgcn_interp_mov:
760 case Intrinsic::amdgcn_interp_p1_f16:
761 case Intrinsic::amdgcn_interp_p2_f16:
762 return false;
763 default:
764 return true;
765 }
766 }
767 case ISD::SELECT:
769 default:
770 return true;
771 }
772}
773
775 unsigned CostThreshold) {
776 // Some users (such as 3-operand FMA/MAD) must use a VOP3 encoding, and thus
777 // it is truly free to use a source modifier in all cases. If there are
778 // multiple users but for each one will necessitate using VOP3, there will be
779 // a code size increase. Try to avoid increasing code size unless we know it
780 // will save on the instruction count.
781 unsigned NumMayIncreaseSize = 0;
782 MVT VT = N->getValueType(0).getScalarType().getSimpleVT();
783
784 assert(!N->use_empty());
785
786 // XXX - Should this limit number of uses to check?
787 for (const SDNode *U : N->users()) {
788 if (!hasSourceMods(U))
789 return false;
790
791 if (!opMustUseVOP3Encoding(U, VT)) {
792 if (++NumMayIncreaseSize > CostThreshold)
793 return false;
794 }
795 }
796
797 return true;
798}
799
801 ISD::NodeType ExtendKind) const {
802 assert(!VT.isVector() && "only scalar expected");
803
804 // Round to the next multiple of 32-bits.
805 unsigned Size = VT.getSizeInBits();
806 if (Size <= 32)
807 return MVT::i32;
808 return EVT::getIntegerVT(Context, 32 * ((Size + 31) / 32));
809}
810
812 return 32;
813}
814
816 return true;
817}
818
819// The backend supports 32 and 64 bit floating point immediates.
820// FIXME: Why are we reporting vectors of FP immediates as legal?
822 bool ForCodeSize) const {
823 EVT ScalarVT = VT.getScalarType();
824 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64 ||
825 (ScalarVT == MVT::f16 && Subtarget->has16BitInsts()));
826}
827
828// We don't want to shrink f64 / f32 constants.
830 EVT ScalarVT = VT.getScalarType();
831 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
832}
833
835 SDNode *N, ISD::LoadExtType ExtTy, EVT NewVT,
836 std::optional<unsigned> ByteOffset) const {
837 // TODO: This may be worth removing. Check regression tests for diffs.
838 if (!TargetLoweringBase::shouldReduceLoadWidth(N, ExtTy, NewVT, ByteOffset))
839 return false;
840
841 unsigned NewSize = NewVT.getStoreSizeInBits();
842
843 // If we are reducing to a 32-bit load or a smaller multi-dword load,
844 // this is always better.
845 if (NewSize >= 32)
846 return true;
847
848 EVT OldVT = N->getValueType(0);
849 unsigned OldSize = OldVT.getStoreSizeInBits();
850
852 unsigned AS = MN->getAddressSpace();
853 // Do not shrink an aligned scalar load to sub-dword.
854 // Scalar engine cannot do sub-dword loads.
855 // TODO: Update this for GFX12 which does have scalar sub-dword loads.
856 if (OldSize >= 32 && NewSize < 32 && MN->getAlign() >= Align(4) &&
860 MN->isInvariant())) &&
862 return false;
863
864 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
865 // extloads, so doing one requires using a buffer_load. In cases where we
866 // still couldn't use a scalar load, using the wider load shouldn't really
867 // hurt anything.
868
869 // If the old size already had to be an extload, there's no harm in continuing
870 // to reduce the width.
871 return (OldSize < 32);
872}
873
875 const SelectionDAG &DAG,
876 const MachineMemOperand &MMO) const {
877
878 assert(LoadTy.getSizeInBits() == CastTy.getSizeInBits());
879
880 if (LoadTy.getScalarType() == MVT::i32)
881 return false;
882
883 unsigned LScalarSize = LoadTy.getScalarSizeInBits();
884 unsigned CastScalarSize = CastTy.getScalarSizeInBits();
885
886 if ((LScalarSize >= CastScalarSize) && (CastScalarSize < 32))
887 return false;
888
889 unsigned Fast = 0;
891 CastTy, MMO, &Fast) &&
892 Fast;
893}
894
895// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
896// profitable with the expansion for 64-bit since it's generally good to
897// speculate things.
899 return true;
900}
901
903 return true;
904}
905
907 switch (N->getOpcode()) {
908 case ISD::EntryToken:
909 case ISD::TokenFactor:
910 return true;
912 unsigned IntrID = N->getConstantOperandVal(0);
914 }
916 unsigned IntrID = N->getConstantOperandVal(1);
918 }
919 case ISD::LOAD:
920 if (cast<LoadSDNode>(N)->getMemOperand()->getAddrSpace() ==
922 return true;
923 return false;
924 case AMDGPUISD::SETCC: // ballot-style instruction
925 return true;
926 }
927 return false;
928}
929
931 SDValue Op, SelectionDAG &DAG, bool LegalOperations, bool ForCodeSize,
932 NegatibleCost &Cost, unsigned Depth) const {
933
934 switch (Op.getOpcode()) {
935 case ISD::FMA:
936 case ISD::FMAD: {
937 // Negating a fma is not free if it has users without source mods.
938 if (!allUsesHaveSourceMods(Op.getNode()))
939 return SDValue();
940 break;
941 }
942 case AMDGPUISD::RCP: {
943 SDValue Src = Op.getOperand(0);
944 EVT VT = Op.getValueType();
945 SDLoc SL(Op);
946
947 SDValue NegSrc = getNegatedExpression(Src, DAG, LegalOperations,
948 ForCodeSize, Cost, Depth + 1);
949 if (NegSrc)
950 return DAG.getNode(AMDGPUISD::RCP, SL, VT, NegSrc, Op->getFlags());
951 return SDValue();
952 }
953 default:
954 break;
955 }
956
957 return TargetLowering::getNegatedExpression(Op, DAG, LegalOperations,
958 ForCodeSize, Cost, Depth);
959}
960
961//===---------------------------------------------------------------------===//
962// Target Properties
963//===---------------------------------------------------------------------===//
964
967
968 // Packed operations do not have a fabs modifier.
969 return VT == MVT::f32 || VT == MVT::f64 ||
970 (Subtarget->has16BitInsts() && (VT == MVT::f16 || VT == MVT::bf16));
971}
972
975 // Report this based on the end legalized type.
976 VT = VT.getScalarType();
977 return VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f16 || VT == MVT::bf16;
978}
979
981 unsigned NumElem,
982 unsigned AS) const {
983 return true;
984}
985
987 // There are few operations which truly have vector input operands. Any vector
988 // operation is going to involve operations on each component, and a
989 // build_vector will be a copy per element, so it always makes sense to use a
990 // build_vector input in place of the extracted element to avoid a copy into a
991 // super register.
992 //
993 // We should probably only do this if all users are extracts only, but this
994 // should be the common case.
995 return true;
996}
997
999 // Truncate is just accessing a subregister.
1000
1001 unsigned SrcSize = Source.getSizeInBits();
1002 unsigned DestSize = Dest.getSizeInBits();
1003
1004 return DestSize < SrcSize && DestSize % 32 == 0 ;
1005}
1006
1008 // Truncate is just accessing a subregister.
1009
1010 unsigned SrcSize = Source->getScalarSizeInBits();
1011 unsigned DestSize = Dest->getScalarSizeInBits();
1012
1013 if (DestSize== 16 && Subtarget->has16BitInsts())
1014 return SrcSize >= 32;
1015
1016 return DestSize < SrcSize && DestSize % 32 == 0;
1017}
1018
1020 unsigned SrcSize = Src->getScalarSizeInBits();
1021 unsigned DestSize = Dest->getScalarSizeInBits();
1022
1023 if (SrcSize == 16 && Subtarget->has16BitInsts())
1024 return DestSize >= 32;
1025
1026 return SrcSize == 32 && DestSize == 64;
1027}
1028
1030 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
1031 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
1032 // this will enable reducing 64-bit operations the 32-bit, which is always
1033 // good.
1034
1035 if (Src == MVT::i16)
1036 return Dest == MVT::i32 ||Dest == MVT::i64 ;
1037
1038 return Src == MVT::i32 && Dest == MVT::i64;
1039}
1040
1042 EVT DestVT) const {
1043 switch (N->getOpcode()) {
1044 case ISD::ADD:
1045 case ISD::SUB:
1046 case ISD::SHL:
1047 case ISD::SRL:
1048 case ISD::SRA:
1049 case ISD::AND:
1050 case ISD::OR:
1051 case ISD::XOR:
1052 case ISD::MUL:
1053 case ISD::SETCC:
1054 case ISD::SELECT:
1055 case ISD::SMIN:
1056 case ISD::SMAX:
1057 case ISD::UMIN:
1058 case ISD::UMAX:
1059 if (Subtarget->has16BitInsts() &&
1060 (!DestVT.isVector() || !Subtarget->hasVOP3PInsts())) {
1061 // Don't narrow back down to i16 if promoted to i32 already.
1062 if (!N->isDivergent() && DestVT.isInteger() &&
1063 DestVT.getScalarSizeInBits() > 1 &&
1064 DestVT.getScalarSizeInBits() <= 16 &&
1065 SrcVT.getScalarSizeInBits() > 16) {
1066 return false;
1067 }
1068 }
1069 return true;
1070 default:
1071 break;
1072 }
1073
1074 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
1075 // limited number of native 64-bit operations. Shrinking an operation to fit
1076 // in a single 32-bit register should always be helpful. As currently used,
1077 // this is much less general than the name suggests, and is only used in
1078 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
1079 // not profitable, and may actually be harmful.
1080 if (isa<LoadSDNode>(N))
1081 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
1082
1083 return true;
1084}
1085
1087 const SDNode* N, CombineLevel Level) const {
1088 assert((N->getOpcode() == ISD::SHL || N->getOpcode() == ISD::SRA ||
1089 N->getOpcode() == ISD::SRL) &&
1090 "Expected shift op");
1091
1092 SDValue ShiftLHS = N->getOperand(0);
1093 if (!ShiftLHS->hasOneUse())
1094 return false;
1095
1096 if (ShiftLHS.getOpcode() == ISD::SIGN_EXTEND &&
1097 !ShiftLHS.getOperand(0)->hasOneUse())
1098 return false;
1099
1100 // Always commute pre-type legalization and right shifts.
1101 // We're looking for shl(or(x,y),z) patterns.
1103 N->getOpcode() != ISD::SHL || N->getOperand(0).getOpcode() != ISD::OR)
1104 return true;
1105
1106 // If only user is a i32 right-shift, then don't destroy a BFE pattern.
1107 if (N->getValueType(0) == MVT::i32 && N->hasOneUse() &&
1108 (N->user_begin()->getOpcode() == ISD::SRA ||
1109 N->user_begin()->getOpcode() == ISD::SRL))
1110 return false;
1111
1112 // Don't destroy or(shl(load_zext(),c), load_zext()) patterns.
1113 auto IsShiftAndLoad = [](SDValue LHS, SDValue RHS) {
1114 if (LHS.getOpcode() != ISD::SHL)
1115 return false;
1116 auto *RHSLd = dyn_cast<LoadSDNode>(RHS);
1117 auto *LHS0 = dyn_cast<LoadSDNode>(LHS.getOperand(0));
1118 auto *LHS1 = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
1119 return LHS0 && LHS1 && RHSLd && LHS0->getExtensionType() == ISD::ZEXTLOAD &&
1120 LHS1->getAPIntValue() == LHS0->getMemoryVT().getScalarSizeInBits() &&
1121 RHSLd->getExtensionType() == ISD::ZEXTLOAD;
1122 };
1123 SDValue LHS = N->getOperand(0).getOperand(0);
1124 SDValue RHS = N->getOperand(0).getOperand(1);
1125 return !(IsShiftAndLoad(LHS, RHS) || IsShiftAndLoad(RHS, LHS));
1126}
1127
1128//===---------------------------------------------------------------------===//
1129// TargetLowering Callbacks
1130//===---------------------------------------------------------------------===//
1131
1133 bool IsVarArg) {
1134 switch (CC) {
1142 return CC_AMDGPU;
1145 return CC_AMDGPU_CS_CHAIN;
1146 case CallingConv::C:
1147 case CallingConv::Fast:
1148 case CallingConv::Cold:
1149 return CC_AMDGPU_Func;
1152 return CC_SI_Gfx;
1155 default:
1156 reportFatalUsageError("unsupported calling convention for call");
1157 }
1158}
1159
1161 bool IsVarArg) {
1162 switch (CC) {
1165 llvm_unreachable("kernels should not be handled here");
1175 return RetCC_SI_Shader;
1178 return RetCC_SI_Gfx;
1179 case CallingConv::C:
1180 case CallingConv::Fast:
1181 case CallingConv::Cold:
1182 return RetCC_AMDGPU_Func;
1183 default:
1184 reportFatalUsageError("unsupported calling convention");
1185 }
1186}
1187
1188/// The SelectionDAGBuilder will automatically promote function arguments
1189/// with illegal types. However, this does not work for the AMDGPU targets
1190/// since the function arguments are stored in memory as these illegal types.
1191/// In order to handle this properly we need to get the original types sizes
1192/// from the LLVM IR Function and fixup the ISD:InputArg values before
1193/// passing them to AnalyzeFormalArguments()
1194
1195/// When the SelectionDAGBuilder computes the Ins, it takes care of splitting
1196/// input values across multiple registers. Each item in the Ins array
1197/// represents a single value that will be stored in registers. Ins[x].VT is
1198/// the value type of the value that will be stored in the register, so
1199/// whatever SDNode we lower the argument to needs to be this type.
1200///
1201/// In order to correctly lower the arguments we need to know the size of each
1202/// argument. Since Ins[x].VT gives us the size of the register that will
1203/// hold the value, we need to look at Ins[x].ArgVT to see the 'real' type
1204/// for the original function argument so that we can deduce the correct memory
1205/// type to use for Ins[x]. In most cases the correct memory type will be
1206/// Ins[x].ArgVT. However, this will not always be the case. If, for example,
1207/// we have a kernel argument of type v8i8, this argument will be split into
1208/// 8 parts and each part will be represented by its own item in the Ins array.
1209/// For each part the Ins[x].ArgVT will be the v8i8, which is the full type of
1210/// the argument before it was split. From this, we deduce that the memory type
1211/// for each individual part is i8. We pass the memory type as LocVT to the
1212/// calling convention analysis function and the register type (Ins[x].VT) as
1213/// the ValVT.
1215 CCState &State,
1216 const SmallVectorImpl<ISD::InputArg> &Ins) const {
1217 const MachineFunction &MF = State.getMachineFunction();
1218 const Function &Fn = MF.getFunction();
1219 LLVMContext &Ctx = Fn.getParent()->getContext();
1220 const AMDGPUSubtarget &ST = AMDGPUSubtarget::get(MF);
1221 const unsigned ExplicitOffset = ST.getExplicitKernelArgOffset();
1223
1224 Align MaxAlign = Align(1);
1225 uint64_t ExplicitArgOffset = 0;
1226 const DataLayout &DL = Fn.getDataLayout();
1227
1228 unsigned InIndex = 0;
1229
1230 for (const Argument &Arg : Fn.args()) {
1231 const bool IsByRef = Arg.hasByRefAttr();
1232 Type *BaseArgTy = Arg.getType();
1233 Type *MemArgTy = IsByRef ? Arg.getParamByRefType() : BaseArgTy;
1234 Align Alignment = DL.getValueOrABITypeAlignment(
1235 IsByRef ? Arg.getParamAlign() : std::nullopt, MemArgTy);
1236 MaxAlign = std::max(Alignment, MaxAlign);
1237 uint64_t AllocSize = DL.getTypeAllocSize(MemArgTy);
1238
1239 uint64_t ArgOffset = alignTo(ExplicitArgOffset, Alignment) + ExplicitOffset;
1240 ExplicitArgOffset = alignTo(ExplicitArgOffset, Alignment) + AllocSize;
1241
1242 // We're basically throwing away everything passed into us and starting over
1243 // to get accurate in-memory offsets. The "PartOffset" is completely useless
1244 // to us as computed in Ins.
1245 //
1246 // We also need to figure out what type legalization is trying to do to get
1247 // the correct memory offsets.
1248
1249 SmallVector<EVT, 16> ValueVTs;
1251 ComputeValueVTs(*this, DL, BaseArgTy, ValueVTs, &Offsets, ArgOffset);
1252
1253 for (unsigned Value = 0, NumValues = ValueVTs.size();
1254 Value != NumValues; ++Value) {
1255 uint64_t BasePartOffset = Offsets[Value];
1256
1257 EVT ArgVT = ValueVTs[Value];
1258 EVT MemVT = ArgVT;
1259 MVT RegisterVT = getRegisterTypeForCallingConv(Ctx, CC, ArgVT);
1260 unsigned NumRegs = getNumRegistersForCallingConv(Ctx, CC, ArgVT);
1261
1262 if (NumRegs == 1) {
1263 // This argument is not split, so the IR type is the memory type.
1264 if (ArgVT.isExtended()) {
1265 // We have an extended type, like i24, so we should just use the
1266 // register type.
1267 MemVT = RegisterVT;
1268 } else {
1269 MemVT = ArgVT;
1270 }
1271 } else if (ArgVT.isVector() && RegisterVT.isVector() &&
1272 ArgVT.getScalarType() == RegisterVT.getScalarType()) {
1273 assert(ArgVT.getVectorNumElements() > RegisterVT.getVectorNumElements());
1274 // We have a vector value which has been split into a vector with
1275 // the same scalar type, but fewer elements. This should handle
1276 // all the floating-point vector types.
1277 MemVT = RegisterVT;
1278 } else if (ArgVT.isVector() &&
1279 ArgVT.getVectorNumElements() == NumRegs) {
1280 // This arg has been split so that each element is stored in a separate
1281 // register.
1282 MemVT = ArgVT.getScalarType();
1283 } else if (ArgVT.isExtended()) {
1284 // We have an extended type, like i65.
1285 MemVT = RegisterVT;
1286 } else {
1287 unsigned MemoryBits = ArgVT.getStoreSizeInBits() / NumRegs;
1288 assert(ArgVT.getStoreSizeInBits() % NumRegs == 0);
1289 if (RegisterVT.isInteger()) {
1290 MemVT = EVT::getIntegerVT(State.getContext(), MemoryBits);
1291 } else if (RegisterVT.isVector()) {
1292 assert(!RegisterVT.getScalarType().isFloatingPoint());
1293 unsigned NumElements = RegisterVT.getVectorNumElements();
1294 assert(MemoryBits % NumElements == 0);
1295 // This vector type has been split into another vector type with
1296 // a different elements size.
1297 EVT ScalarVT = EVT::getIntegerVT(State.getContext(),
1298 MemoryBits / NumElements);
1299 MemVT = EVT::getVectorVT(State.getContext(), ScalarVT, NumElements);
1300 } else {
1301 llvm_unreachable("cannot deduce memory type.");
1302 }
1303 }
1304
1305 // Convert one element vectors to scalar.
1306 if (MemVT.isVector() && MemVT.getVectorNumElements() == 1)
1307 MemVT = MemVT.getScalarType();
1308
1309 // Round up vec3/vec5 argument.
1310 if (MemVT.isVector() && !MemVT.isPow2VectorType()) {
1311 MemVT = MemVT.getPow2VectorType(State.getContext());
1312 } else if (!MemVT.isSimple() && !MemVT.isVector()) {
1313 MemVT = MemVT.getRoundIntegerType(State.getContext());
1314 }
1315
1316 unsigned PartOffset = 0;
1317 for (unsigned i = 0; i != NumRegs; ++i) {
1318 State.addLoc(CCValAssign::getCustomMem(InIndex++, RegisterVT,
1319 BasePartOffset + PartOffset,
1320 MemVT.getSimpleVT(),
1322 PartOffset += MemVT.getStoreSize();
1323 }
1324 }
1325 }
1326}
1327
1329 SDValue Chain, CallingConv::ID CallConv,
1330 bool isVarArg,
1332 const SmallVectorImpl<SDValue> &OutVals,
1333 const SDLoc &DL, SelectionDAG &DAG) const {
1334 // FIXME: Fails for r600 tests
1335 //assert(!isVarArg && Outs.empty() && OutVals.empty() &&
1336 // "wave terminate should not have return values");
1337 return DAG.getNode(AMDGPUISD::ENDPGM, DL, MVT::Other, Chain);
1338}
1339
1340//===---------------------------------------------------------------------===//
1341// Target specific lowering
1342//===---------------------------------------------------------------------===//
1343
1344/// Selects the correct CCAssignFn for a given CallingConvention value.
1349
1354
1356 SelectionDAG &DAG,
1357 MachineFrameInfo &MFI,
1358 int ClobberedFI) const {
1359 SmallVector<SDValue, 8> ArgChains;
1360 int64_t FirstByte = MFI.getObjectOffset(ClobberedFI);
1361 int64_t LastByte = FirstByte + MFI.getObjectSize(ClobberedFI) - 1;
1362
1363 // Include the original chain at the beginning of the list. When this is
1364 // used by target LowerCall hooks, this helps legalize find the
1365 // CALLSEQ_BEGIN node.
1366 ArgChains.push_back(Chain);
1367
1368 // Add a chain value for each stack argument corresponding
1369 for (SDNode *U : DAG.getEntryNode().getNode()->users()) {
1370 if (LoadSDNode *L = dyn_cast<LoadSDNode>(U)) {
1371 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) {
1372 if (FI->getIndex() < 0) {
1373 int64_t InFirstByte = MFI.getObjectOffset(FI->getIndex());
1374 int64_t InLastByte = InFirstByte;
1375 InLastByte += MFI.getObjectSize(FI->getIndex()) - 1;
1376
1377 if ((InFirstByte <= FirstByte && FirstByte <= InLastByte) ||
1378 (FirstByte <= InFirstByte && InFirstByte <= LastByte))
1379 ArgChains.push_back(SDValue(L, 1));
1380 }
1381 }
1382 }
1383 }
1384
1385 // Build a tokenfactor for all the chains.
1386 return DAG.getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains);
1387}
1388
1391 StringRef Reason) const {
1392 SDValue Callee = CLI.Callee;
1393 SelectionDAG &DAG = CLI.DAG;
1394
1395 const Function &Fn = DAG.getMachineFunction().getFunction();
1396
1397 StringRef FuncName("<unknown>");
1398
1400 FuncName = G->getSymbol();
1401 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1402 FuncName = G->getGlobal()->getName();
1403
1404 DAG.getContext()->diagnose(
1405 DiagnosticInfoUnsupported(Fn, Reason + FuncName, CLI.DL.getDebugLoc()));
1406
1407 if (!CLI.IsTailCall) {
1408 for (ISD::InputArg &Arg : CLI.Ins)
1409 InVals.push_back(DAG.getPOISON(Arg.VT));
1410 }
1411
1412 return DAG.getEntryNode();
1413}
1414
1416 SmallVectorImpl<SDValue> &InVals) const {
1417 return lowerUnhandledCall(CLI, InVals, "unsupported call to function ");
1418}
1419
1421 SelectionDAG &DAG) const {
1422 const Function &Fn = DAG.getMachineFunction().getFunction();
1423
1425 Fn, "unsupported dynamic alloca", SDLoc(Op).getDebugLoc()));
1426 auto Ops = {DAG.getConstant(0, SDLoc(), Op.getValueType()), Op.getOperand(0)};
1427 return DAG.getMergeValues(Ops, SDLoc());
1428}
1429
1431 SelectionDAG &DAG) const {
1432 switch (Op.getOpcode()) {
1433 default:
1434 Op->print(errs(), &DAG);
1435 llvm_unreachable("Custom lowering code for this "
1436 "instruction is not implemented yet!");
1437 break;
1439 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
1441 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
1442 case ISD::SDIVREM:
1443 return LowerSDIVREM(Op, DAG);
1444 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
1445 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
1446 case ISD::FRINT: return LowerFRINT(Op, DAG);
1447 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
1448 case ISD::FROUNDEVEN:
1449 return LowerFROUNDEVEN(Op, DAG);
1450 case ISD::FROUND: return LowerFROUND(Op, DAG);
1451 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
1452 case ISD::FLOG2:
1453 return LowerFLOG2(Op, DAG);
1454 case ISD::FLOG:
1455 case ISD::FLOG10:
1456 return LowerFLOGCommon(Op, DAG);
1457 case ISD::FEXP:
1458 case ISD::FEXP10:
1459 return lowerFEXP(Op, DAG);
1460 case ISD::FEXP2:
1461 return lowerFEXP2(Op, DAG);
1462 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1463 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
1464 case ISD::FP_TO_FP16: return LowerFP_TO_FP16(Op, DAG);
1465 case ISD::FP_TO_SINT:
1466 case ISD::FP_TO_UINT:
1467 return LowerFP_TO_INT(Op, DAG);
1468 case ISD::CTTZ:
1470 case ISD::CTLZ:
1472 return LowerCTLZ_CTTZ(Op, DAG);
1473 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
1474 }
1475 return Op;
1476}
1477
1480 SelectionDAG &DAG) const {
1481 switch (N->getOpcode()) {
1483 // Different parts of legalization seem to interpret which type of
1484 // sign_extend_inreg is the one to check for custom lowering. The extended
1485 // from type is what really matters, but some places check for custom
1486 // lowering of the result type. This results in trying to use
1487 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
1488 // nothing here and let the illegal result integer be handled normally.
1489 return;
1490 case ISD::FLOG2:
1491 if (SDValue Lowered = LowerFLOG2(SDValue(N, 0), DAG))
1492 Results.push_back(Lowered);
1493 return;
1494 case ISD::FLOG:
1495 case ISD::FLOG10:
1496 if (SDValue Lowered = LowerFLOGCommon(SDValue(N, 0), DAG))
1497 Results.push_back(Lowered);
1498 return;
1499 case ISD::FEXP2:
1500 if (SDValue Lowered = lowerFEXP2(SDValue(N, 0), DAG))
1501 Results.push_back(Lowered);
1502 return;
1503 case ISD::FEXP:
1504 case ISD::FEXP10:
1505 if (SDValue Lowered = lowerFEXP(SDValue(N, 0), DAG))
1506 Results.push_back(Lowered);
1507 return;
1508 case ISD::CTLZ:
1510 if (auto Lowered = lowerCTLZResults(SDValue(N, 0u), DAG))
1511 Results.push_back(Lowered);
1512 return;
1513 default:
1514 return;
1515 }
1516}
1517
1519 SDValue Op,
1520 SelectionDAG &DAG) const {
1521
1522 const DataLayout &DL = DAG.getDataLayout();
1524 const GlobalValue *GV = G->getGlobal();
1525
1526 if (!MFI->isModuleEntryFunction()) {
1527 auto IsNamedBarrier = AMDGPU::isNamedBarrier(*cast<GlobalVariable>(GV));
1528 if (std::optional<uint32_t> Address =
1530 if (IsNamedBarrier) {
1531 unsigned BarCnt = DL.getTypeAllocSize(GV->getValueType()) / 16;
1532 MFI->recordNumNamedBarriers(Address.value(), BarCnt);
1533 }
1534 return DAG.getConstant(*Address, SDLoc(Op), Op.getValueType());
1535 } else if (IsNamedBarrier) {
1536 llvm_unreachable("named barrier should have an assigned address");
1537 }
1538 }
1539
1540 if (G->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1541 G->getAddressSpace() == AMDGPUAS::REGION_ADDRESS) {
1542 if (!MFI->isModuleEntryFunction() &&
1543 GV->getName() != "llvm.amdgcn.module.lds" &&
1545 SDLoc DL(Op);
1546 const Function &Fn = DAG.getMachineFunction().getFunction();
1548 Fn, "local memory global used by non-kernel function",
1549 DL.getDebugLoc(), DS_Warning));
1550
1551 // We currently don't have a way to correctly allocate LDS objects that
1552 // aren't directly associated with a kernel. We do force inlining of
1553 // functions that use local objects. However, if these dead functions are
1554 // not eliminated, we don't want a compile time error. Just emit a warning
1555 // and a trap, since there should be no callable path here.
1556 SDValue Trap = DAG.getNode(ISD::TRAP, DL, MVT::Other, DAG.getEntryNode());
1557 SDValue OutputChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1558 Trap, DAG.getRoot());
1559 DAG.setRoot(OutputChain);
1560 return DAG.getPOISON(Op.getValueType());
1561 }
1562
1563 // XXX: What does the value of G->getOffset() mean?
1564 assert(G->getOffset() == 0 &&
1565 "Do not know what to do with an non-zero offset");
1566
1567 // TODO: We could emit code to handle the initialization somewhere.
1568 // We ignore the initializer for now and legalize it to allow selection.
1569 // The initializer will anyway get errored out during assembly emission.
1570 unsigned Offset = MFI->allocateLDSGlobal(DL, *cast<GlobalVariable>(GV));
1571 return DAG.getConstant(Offset, SDLoc(Op), Op.getValueType());
1572 }
1573 return SDValue();
1574}
1575
1577 SelectionDAG &DAG) const {
1579 SDLoc SL(Op);
1580
1581 EVT VT = Op.getValueType();
1582 if (VT.getVectorElementType().getSizeInBits() < 32) {
1583 unsigned OpBitSize = Op.getOperand(0).getValueType().getSizeInBits();
1584 if (OpBitSize >= 32 && OpBitSize % 32 == 0) {
1585 unsigned NewNumElt = OpBitSize / 32;
1586 EVT NewEltVT = (NewNumElt == 1) ? MVT::i32
1588 MVT::i32, NewNumElt);
1589 for (const SDUse &U : Op->ops()) {
1590 SDValue In = U.get();
1591 SDValue NewIn = DAG.getNode(ISD::BITCAST, SL, NewEltVT, In);
1592 if (NewNumElt > 1)
1593 DAG.ExtractVectorElements(NewIn, Args);
1594 else
1595 Args.push_back(NewIn);
1596 }
1597
1598 EVT NewVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
1599 NewNumElt * Op.getNumOperands());
1600 SDValue BV = DAG.getBuildVector(NewVT, SL, Args);
1601 return DAG.getNode(ISD::BITCAST, SL, VT, BV);
1602 }
1603 }
1604
1605 for (const SDUse &U : Op->ops())
1606 DAG.ExtractVectorElements(U.get(), Args);
1607
1608 return DAG.getBuildVector(Op.getValueType(), SL, Args);
1609}
1610
1612 SelectionDAG &DAG) const {
1613 SDLoc SL(Op);
1615 unsigned Start = Op.getConstantOperandVal(1);
1616 EVT VT = Op.getValueType();
1617 EVT SrcVT = Op.getOperand(0).getValueType();
1618
1619 if (VT.getScalarSizeInBits() == 16 && Start % 2 == 0) {
1620 unsigned NumElt = VT.getVectorNumElements();
1621 unsigned NumSrcElt = SrcVT.getVectorNumElements();
1622 assert(NumElt % 2 == 0 && NumSrcElt % 2 == 0 && "expect legal types");
1623
1624 // Extract 32-bit registers at a time.
1625 EVT NewSrcVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumSrcElt / 2);
1626 EVT NewVT = NumElt == 2
1627 ? MVT::i32
1628 : EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElt / 2);
1629 SDValue Tmp = DAG.getNode(ISD::BITCAST, SL, NewSrcVT, Op.getOperand(0));
1630
1631 DAG.ExtractVectorElements(Tmp, Args, Start / 2, NumElt / 2);
1632 if (NumElt == 2)
1633 Tmp = Args[0];
1634 else
1635 Tmp = DAG.getBuildVector(NewVT, SL, Args);
1636
1637 return DAG.getNode(ISD::BITCAST, SL, VT, Tmp);
1638 }
1639
1640 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
1642
1643 return DAG.getBuildVector(Op.getValueType(), SL, Args);
1644}
1645
1646// TODO: Handle fabs too
1648 if (Val.getOpcode() == ISD::FNEG)
1649 return Val.getOperand(0);
1650
1651 return Val;
1652}
1653
1655 if (Val.getOpcode() == ISD::FNEG)
1656 Val = Val.getOperand(0);
1657 if (Val.getOpcode() == ISD::FABS)
1658 Val = Val.getOperand(0);
1659 if (Val.getOpcode() == ISD::FCOPYSIGN)
1660 Val = Val.getOperand(0);
1661 return Val;
1662}
1663
1665 const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, SDValue True,
1666 SDValue False, SDValue CC, DAGCombinerInfo &DCI) const {
1667 SelectionDAG &DAG = DCI.DAG;
1668 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1669 switch (CCOpcode) {
1670 case ISD::SETOEQ:
1671 case ISD::SETONE:
1672 case ISD::SETUNE:
1673 case ISD::SETNE:
1674 case ISD::SETUEQ:
1675 case ISD::SETEQ:
1676 case ISD::SETFALSE:
1677 case ISD::SETFALSE2:
1678 case ISD::SETTRUE:
1679 case ISD::SETTRUE2:
1680 case ISD::SETUO:
1681 case ISD::SETO:
1682 break;
1683 case ISD::SETULE:
1684 case ISD::SETULT: {
1685 if (LHS == True)
1686 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1687 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1688 }
1689 case ISD::SETOLE:
1690 case ISD::SETOLT:
1691 case ISD::SETLE:
1692 case ISD::SETLT: {
1693 // Ordered. Assume ordered for undefined.
1694
1695 // Only do this after legalization to avoid interfering with other combines
1696 // which might occur.
1698 !DCI.isCalledByLegalizer())
1699 return SDValue();
1700
1701 // We need to permute the operands to get the correct NaN behavior. The
1702 // selected operand is the second one based on the failing compare with NaN,
1703 // so permute it based on the compare type the hardware uses.
1704 if (LHS == True)
1705 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
1706 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1707 }
1708 case ISD::SETUGE:
1709 case ISD::SETUGT: {
1710 if (LHS == True)
1711 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1712 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
1713 }
1714 case ISD::SETGT:
1715 case ISD::SETGE:
1716 case ISD::SETOGE:
1717 case ISD::SETOGT: {
1719 !DCI.isCalledByLegalizer())
1720 return SDValue();
1721
1722 if (LHS == True)
1723 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1724 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1725 }
1726 case ISD::SETCC_INVALID:
1727 llvm_unreachable("Invalid setcc condcode!");
1728 }
1729 return SDValue();
1730}
1731
1732/// Generate Min/Max node
1734 SDValue LHS, SDValue RHS,
1735 SDValue True, SDValue False,
1736 SDValue CC,
1737 DAGCombinerInfo &DCI) const {
1738 if ((LHS == True && RHS == False) || (LHS == False && RHS == True))
1739 return combineFMinMaxLegacyImpl(DL, VT, LHS, RHS, True, False, CC, DCI);
1740
1741 SelectionDAG &DAG = DCI.DAG;
1742
1743 // If we can't directly match this, try to see if we can fold an fneg to
1744 // match.
1745
1748 SDValue NegTrue = peekFNeg(True);
1749
1750 // Undo the combine foldFreeOpFromSelect does if it helps us match the
1751 // fmin/fmax.
1752 //
1753 // select (fcmp olt (lhs, K)), (fneg lhs), -K
1754 // -> fneg (fmin_legacy lhs, K)
1755 //
1756 // TODO: Use getNegatedExpression
1757 if (LHS == NegTrue && CFalse && CRHS) {
1758 APFloat NegRHS = neg(CRHS->getValueAPF());
1759 if (NegRHS == CFalse->getValueAPF()) {
1760 SDValue Combined =
1761 combineFMinMaxLegacyImpl(DL, VT, LHS, RHS, NegTrue, False, CC, DCI);
1762 if (Combined)
1763 return DAG.getNode(ISD::FNEG, DL, VT, Combined);
1764 return SDValue();
1765 }
1766 }
1767
1768 return SDValue();
1769}
1770
1771std::pair<SDValue, SDValue>
1773 SDLoc SL(Op);
1774
1775 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1776
1777 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1778 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1779
1780 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1781 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1782
1783 return std::pair(Lo, Hi);
1784}
1785
1787 SDLoc SL(Op);
1788
1789 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1790 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1791 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1792}
1793
1795 SDLoc SL(Op);
1796
1797 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1798 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1799 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1800}
1801
1802// Split a vector type into two parts. The first part is a power of two vector.
1803// The second part is whatever is left over, and is a scalar if it would
1804// otherwise be a 1-vector.
1805std::pair<EVT, EVT>
1807 EVT LoVT, HiVT;
1808 EVT EltVT = VT.getVectorElementType();
1809 unsigned NumElts = VT.getVectorNumElements();
1810 unsigned LoNumElts = PowerOf2Ceil((NumElts + 1) / 2);
1811 LoVT = EVT::getVectorVT(*DAG.getContext(), EltVT, LoNumElts);
1812 HiVT = NumElts - LoNumElts == 1
1813 ? EltVT
1814 : EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts - LoNumElts);
1815 return std::pair(LoVT, HiVT);
1816}
1817
1818// Split a vector value into two parts of types LoVT and HiVT. HiVT could be
1819// scalar.
1820std::pair<SDValue, SDValue>
1822 const EVT &LoVT, const EVT &HiVT,
1823 SelectionDAG &DAG) const {
1824 EVT VT = N.getValueType();
1826 (HiVT.isVector() ? HiVT.getVectorNumElements() : 1) <=
1827 VT.getVectorNumElements() &&
1828 "More vector elements requested than available!");
1830 DAG.getVectorIdxConstant(0, DL));
1831
1832 unsigned LoNumElts = LoVT.getVectorNumElements();
1833
1834 if (HiVT.isVector()) {
1835 unsigned HiNumElts = HiVT.getVectorNumElements();
1836 if ((VT.getVectorNumElements() % HiNumElts) == 0) {
1837 // Avoid creating an extract_subvector with an index that isn't a multiple
1838 // of the result type.
1840 DAG.getConstant(LoNumElts, DL, MVT::i32));
1841 return {Lo, Hi};
1842 }
1843
1845 DAG.ExtractVectorElements(N, Elts, /*Start=*/LoNumElts,
1846 /*Count=*/HiNumElts);
1847 SDValue Hi = DAG.getBuildVector(HiVT, DL, Elts);
1848 return {Lo, Hi};
1849 }
1850
1852 DAG.getVectorIdxConstant(LoNumElts, DL));
1853 return {Lo, Hi};
1854}
1855
1857 SelectionDAG &DAG) const {
1859 EVT VT = Op.getValueType();
1860 SDLoc SL(Op);
1861
1862
1863 // If this is a 2 element vector, we really want to scalarize and not create
1864 // weird 1 element vectors.
1865 if (VT.getVectorNumElements() == 2) {
1866 SDValue Ops[2];
1867 std::tie(Ops[0], Ops[1]) = scalarizeVectorLoad(Load, DAG);
1868 return DAG.getMergeValues(Ops, SL);
1869 }
1870
1871 SDValue BasePtr = Load->getBasePtr();
1872 EVT MemVT = Load->getMemoryVT();
1873
1874 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
1875
1876 EVT LoVT, HiVT;
1877 EVT LoMemVT, HiMemVT;
1878 SDValue Lo, Hi;
1879
1880 std::tie(LoVT, HiVT) = getSplitDestVTs(VT, DAG);
1881 std::tie(LoMemVT, HiMemVT) = getSplitDestVTs(MemVT, DAG);
1882 std::tie(Lo, Hi) = splitVector(Op, SL, LoVT, HiVT, DAG);
1883
1884 unsigned Size = LoMemVT.getStoreSize();
1885 Align BaseAlign = Load->getAlign();
1886 Align HiAlign = commonAlignment(BaseAlign, Size);
1887
1888 SDValue LoLoad = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1889 Load->getChain(), BasePtr, SrcValue, LoMemVT,
1890 BaseAlign, Load->getMemOperand()->getFlags());
1891 SDValue HiPtr = DAG.getObjectPtrOffset(SL, BasePtr, TypeSize::getFixed(Size));
1892 SDValue HiLoad =
1893 DAG.getExtLoad(Load->getExtensionType(), SL, HiVT, Load->getChain(),
1894 HiPtr, SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1895 HiMemVT, HiAlign, Load->getMemOperand()->getFlags());
1896
1897 SDValue Join;
1898 if (LoVT == HiVT) {
1899 // This is the case that the vector is power of two so was evenly split.
1900 Join = DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad);
1901 } else {
1902 Join = DAG.getNode(ISD::INSERT_SUBVECTOR, SL, VT, DAG.getPOISON(VT), LoLoad,
1903 DAG.getVectorIdxConstant(0, SL));
1904 Join = DAG.getNode(
1906 VT, Join, HiLoad,
1908 }
1909
1910 SDValue Ops[] = {Join, DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1911 LoLoad.getValue(1), HiLoad.getValue(1))};
1912
1913 return DAG.getMergeValues(Ops, SL);
1914}
1915
1917 SelectionDAG &DAG) const {
1919 EVT VT = Op.getValueType();
1920 SDValue BasePtr = Load->getBasePtr();
1921 EVT MemVT = Load->getMemoryVT();
1922 SDLoc SL(Op);
1923 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
1924 Align BaseAlign = Load->getAlign();
1925 unsigned NumElements = MemVT.getVectorNumElements();
1926
1927 // Widen from vec3 to vec4 when the load is at least 8-byte aligned
1928 // or 16-byte fully dereferenceable. Otherwise, split the vector load.
1929 if (NumElements != 3 ||
1930 (BaseAlign < Align(8) &&
1931 !SrcValue.isDereferenceable(16, *DAG.getContext(), DAG.getDataLayout())))
1932 return SplitVectorLoad(Op, DAG);
1933
1934 assert(NumElements == 3);
1935
1936 EVT WideVT =
1938 EVT WideMemVT =
1940 SDValue WideLoad = DAG.getExtLoad(
1941 Load->getExtensionType(), SL, WideVT, Load->getChain(), BasePtr, SrcValue,
1942 WideMemVT, BaseAlign, Load->getMemOperand()->getFlags());
1943 return DAG.getMergeValues(
1944 {DAG.getNode(ISD::EXTRACT_SUBVECTOR, SL, VT, WideLoad,
1945 DAG.getVectorIdxConstant(0, SL)),
1946 WideLoad.getValue(1)},
1947 SL);
1948}
1949
1951 SelectionDAG &DAG) const {
1953 SDValue Val = Store->getValue();
1954 EVT VT = Val.getValueType();
1955
1956 // If this is a 2 element vector, we really want to scalarize and not create
1957 // weird 1 element vectors.
1958 if (VT.getVectorNumElements() == 2)
1959 return scalarizeVectorStore(Store, DAG);
1960
1961 EVT MemVT = Store->getMemoryVT();
1962 SDValue Chain = Store->getChain();
1963 SDValue BasePtr = Store->getBasePtr();
1964 SDLoc SL(Op);
1965
1966 EVT LoVT, HiVT;
1967 EVT LoMemVT, HiMemVT;
1968 SDValue Lo, Hi;
1969
1970 std::tie(LoVT, HiVT) = getSplitDestVTs(VT, DAG);
1971 std::tie(LoMemVT, HiMemVT) = getSplitDestVTs(MemVT, DAG);
1972 std::tie(Lo, Hi) = splitVector(Val, SL, LoVT, HiVT, DAG);
1973
1974 SDValue HiPtr = DAG.getObjectPtrOffset(SL, BasePtr, LoMemVT.getStoreSize());
1975
1976 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1977 Align BaseAlign = Store->getAlign();
1978 unsigned Size = LoMemVT.getStoreSize();
1979 Align HiAlign = commonAlignment(BaseAlign, Size);
1980
1981 SDValue LoStore =
1982 DAG.getTruncStore(Chain, SL, Lo, BasePtr, SrcValue, LoMemVT, BaseAlign,
1983 Store->getMemOperand()->getFlags());
1984 SDValue HiStore =
1985 DAG.getTruncStore(Chain, SL, Hi, HiPtr, SrcValue.getWithOffset(Size),
1986 HiMemVT, HiAlign, Store->getMemOperand()->getFlags());
1987
1988 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1989}
1990
1991// This is a shortcut for integer division because we have fast i32<->f32
1992// conversions, and fast f32 reciprocal instructions. The fractional part of a
1993// float is enough to accurately represent up to a 24-bit signed integer.
1995 bool Sign) const {
1996 SDLoc DL(Op);
1997 EVT VT = Op.getValueType();
1998 SDValue LHS = Op.getOperand(0);
1999 SDValue RHS = Op.getOperand(1);
2000 MVT IntVT = MVT::i32;
2001 MVT FltVT = MVT::f32;
2002
2003 unsigned LHSSignBits = DAG.ComputeNumSignBits(LHS);
2004 if (LHSSignBits < 9)
2005 return SDValue();
2006
2007 unsigned RHSSignBits = DAG.ComputeNumSignBits(RHS);
2008 if (RHSSignBits < 9)
2009 return SDValue();
2010
2011 unsigned BitSize = VT.getSizeInBits();
2012 unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
2013 unsigned DivBits = BitSize - SignBits;
2014 if (Sign)
2015 ++DivBits;
2016
2019
2020 SDValue jq = DAG.getConstant(1, DL, IntVT);
2021
2022 if (Sign) {
2023 // char|short jq = ia ^ ib;
2024 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
2025
2026 // jq = jq >> (bitsize - 2)
2027 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
2028 DAG.getConstant(BitSize - 2, DL, VT));
2029
2030 // jq = jq | 0x1
2031 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
2032 }
2033
2034 // int ia = (int)LHS;
2035 SDValue ia = LHS;
2036
2037 // int ib, (int)RHS;
2038 SDValue ib = RHS;
2039
2040 // float fa = (float)ia;
2041 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
2042
2043 // float fb = (float)ib;
2044 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
2045
2046 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
2047 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
2048
2049 // fq = trunc(fq);
2050 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
2051
2052 // float fqneg = -fq;
2053 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
2054
2056
2057 bool UseFmadFtz = false;
2058 if (Subtarget->isGCN()) {
2060 UseFmadFtz =
2062 }
2063
2064 // float fr = mad(fqneg, fb, fa);
2065 unsigned OpCode = !Subtarget->hasMadMacF32Insts() ? (unsigned)ISD::FMA
2066 : UseFmadFtz ? (unsigned)AMDGPUISD::FMAD_FTZ
2068 SDValue fr = DAG.getNode(OpCode, DL, FltVT, fqneg, fb, fa);
2069
2070 // int iq = (int)fq;
2071 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
2072
2073 // fr = fabs(fr);
2074 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
2075
2076 // fb = fabs(fb);
2077 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
2078
2079 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
2080
2081 // int cv = fr >= fb;
2082 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
2083
2084 // jq = (cv ? jq : 0);
2085 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
2086
2087 // dst = iq + jq;
2088 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
2089
2090 // Rem needs compensation, it's easier to recompute it
2091 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
2092 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
2093
2094 // Truncate to number of bits this divide really is.
2095 if (Sign) {
2096 SDValue InRegSize
2097 = DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), DivBits));
2098 Div = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Div, InRegSize);
2099 Rem = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Rem, InRegSize);
2100 } else {
2101 SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT);
2102 Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask);
2103 Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask);
2104 }
2105
2106 return DAG.getMergeValues({ Div, Rem }, DL);
2107}
2108
2110 SelectionDAG &DAG,
2112 SDLoc DL(Op);
2113 EVT VT = Op.getValueType();
2114
2115 assert(VT == MVT::i64 && "LowerUDIVREM64 expects an i64");
2116
2117 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
2118
2119 SDValue One = DAG.getConstant(1, DL, HalfVT);
2120 SDValue Zero = DAG.getConstant(0, DL, HalfVT);
2121
2122 //HiLo split
2123 SDValue LHS_Lo, LHS_Hi;
2124 SDValue LHS = Op.getOperand(0);
2125 std::tie(LHS_Lo, LHS_Hi) = DAG.SplitScalar(LHS, DL, HalfVT, HalfVT);
2126
2127 SDValue RHS_Lo, RHS_Hi;
2128 SDValue RHS = Op.getOperand(1);
2129 std::tie(RHS_Lo, RHS_Hi) = DAG.SplitScalar(RHS, DL, HalfVT, HalfVT);
2130
2131 if (DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
2132 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
2133
2134 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
2135 LHS_Lo, RHS_Lo);
2136
2137 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(0), Zero});
2138 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(1), Zero});
2139
2140 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
2141 Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
2142 return;
2143 }
2144
2145 if (isTypeLegal(MVT::i64)) {
2146 // The algorithm here is based on ideas from "Software Integer Division",
2147 // Tom Rodeheffer, August 2008.
2148
2151
2152 // Compute denominator reciprocal.
2153 unsigned FMAD =
2154 !Subtarget->hasMadMacF32Insts() ? (unsigned)ISD::FMA
2158
2159 SDValue Cvt_Lo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, RHS_Lo);
2160 SDValue Cvt_Hi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, RHS_Hi);
2161 SDValue Mad1 = DAG.getNode(FMAD, DL, MVT::f32, Cvt_Hi,
2162 DAG.getConstantFP(APInt(32, 0x4f800000).bitsToFloat(), DL, MVT::f32),
2163 Cvt_Lo);
2164 SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, DL, MVT::f32, Mad1);
2165 SDValue Mul1 = DAG.getNode(ISD::FMUL, DL, MVT::f32, Rcp,
2166 DAG.getConstantFP(APInt(32, 0x5f7ffffc).bitsToFloat(), DL, MVT::f32));
2167 SDValue Mul2 = DAG.getNode(ISD::FMUL, DL, MVT::f32, Mul1,
2168 DAG.getConstantFP(APInt(32, 0x2f800000).bitsToFloat(), DL, MVT::f32));
2169 SDValue Trunc = DAG.getNode(ISD::FTRUNC, DL, MVT::f32, Mul2);
2170 SDValue Mad2 = DAG.getNode(FMAD, DL, MVT::f32, Trunc,
2171 DAG.getConstantFP(APInt(32, 0xcf800000).bitsToFloat(), DL, MVT::f32),
2172 Mul1);
2173 SDValue Rcp_Lo = DAG.getNode(ISD::FP_TO_UINT, DL, HalfVT, Mad2);
2174 SDValue Rcp_Hi = DAG.getNode(ISD::FP_TO_UINT, DL, HalfVT, Trunc);
2175 SDValue Rcp64 = DAG.getBitcast(VT,
2176 DAG.getBuildVector(MVT::v2i32, DL, {Rcp_Lo, Rcp_Hi}));
2177
2178 SDValue Zero64 = DAG.getConstant(0, DL, VT);
2179 SDValue One64 = DAG.getConstant(1, DL, VT);
2180 SDValue Zero1 = DAG.getConstant(0, DL, MVT::i1);
2181 SDVTList HalfCarryVT = DAG.getVTList(HalfVT, MVT::i1);
2182
2183 // First round of UNR (Unsigned integer Newton-Raphson).
2184 SDValue Neg_RHS = DAG.getNode(ISD::SUB, DL, VT, Zero64, RHS);
2185 SDValue Mullo1 = DAG.getNode(ISD::MUL, DL, VT, Neg_RHS, Rcp64);
2186 SDValue Mulhi1 = DAG.getNode(ISD::MULHU, DL, VT, Rcp64, Mullo1);
2187 SDValue Mulhi1_Lo, Mulhi1_Hi;
2188 std::tie(Mulhi1_Lo, Mulhi1_Hi) =
2189 DAG.SplitScalar(Mulhi1, DL, HalfVT, HalfVT);
2190 SDValue Add1_Lo = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Rcp_Lo,
2191 Mulhi1_Lo, Zero1);
2192 SDValue Add1_Hi = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Rcp_Hi,
2193 Mulhi1_Hi, Add1_Lo.getValue(1));
2194 SDValue Add1 = DAG.getBitcast(VT,
2195 DAG.getBuildVector(MVT::v2i32, DL, {Add1_Lo, Add1_Hi}));
2196
2197 // Second round of UNR.
2198 SDValue Mullo2 = DAG.getNode(ISD::MUL, DL, VT, Neg_RHS, Add1);
2199 SDValue Mulhi2 = DAG.getNode(ISD::MULHU, DL, VT, Add1, Mullo2);
2200 SDValue Mulhi2_Lo, Mulhi2_Hi;
2201 std::tie(Mulhi2_Lo, Mulhi2_Hi) =
2202 DAG.SplitScalar(Mulhi2, DL, HalfVT, HalfVT);
2203 SDValue Add2_Lo = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Add1_Lo,
2204 Mulhi2_Lo, Zero1);
2205 SDValue Add2_Hi = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Add1_Hi,
2206 Mulhi2_Hi, Add2_Lo.getValue(1));
2207 SDValue Add2 = DAG.getBitcast(VT,
2208 DAG.getBuildVector(MVT::v2i32, DL, {Add2_Lo, Add2_Hi}));
2209
2210 SDValue Mulhi3 = DAG.getNode(ISD::MULHU, DL, VT, LHS, Add2);
2211
2212 SDValue Mul3 = DAG.getNode(ISD::MUL, DL, VT, RHS, Mulhi3);
2213
2214 SDValue Mul3_Lo, Mul3_Hi;
2215 std::tie(Mul3_Lo, Mul3_Hi) = DAG.SplitScalar(Mul3, DL, HalfVT, HalfVT);
2216 SDValue Sub1_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, LHS_Lo,
2217 Mul3_Lo, Zero1);
2218 SDValue Sub1_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, LHS_Hi,
2219 Mul3_Hi, Sub1_Lo.getValue(1));
2220 SDValue Sub1_Mi = DAG.getNode(ISD::SUB, DL, HalfVT, LHS_Hi, Mul3_Hi);
2221 SDValue Sub1 = DAG.getBitcast(VT,
2222 DAG.getBuildVector(MVT::v2i32, DL, {Sub1_Lo, Sub1_Hi}));
2223
2224 SDValue MinusOne = DAG.getConstant(0xffffffffu, DL, HalfVT);
2225 SDValue C1 = DAG.getSelectCC(DL, Sub1_Hi, RHS_Hi, MinusOne, Zero,
2226 ISD::SETUGE);
2227 SDValue C2 = DAG.getSelectCC(DL, Sub1_Lo, RHS_Lo, MinusOne, Zero,
2228 ISD::SETUGE);
2229 SDValue C3 = DAG.getSelectCC(DL, Sub1_Hi, RHS_Hi, C2, C1, ISD::SETEQ);
2230
2231 // TODO: Here and below portions of the code can be enclosed into if/endif.
2232 // Currently control flow is unconditional and we have 4 selects after
2233 // potential endif to substitute PHIs.
2234
2235 // if C3 != 0 ...
2236 SDValue Sub2_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub1_Lo,
2237 RHS_Lo, Zero1);
2238 SDValue Sub2_Mi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub1_Mi,
2239 RHS_Hi, Sub1_Lo.getValue(1));
2240 SDValue Sub2_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Mi,
2241 Zero, Sub2_Lo.getValue(1));
2242 SDValue Sub2 = DAG.getBitcast(VT,
2243 DAG.getBuildVector(MVT::v2i32, DL, {Sub2_Lo, Sub2_Hi}));
2244
2245 SDValue Add3 = DAG.getNode(ISD::ADD, DL, VT, Mulhi3, One64);
2246
2247 SDValue C4 = DAG.getSelectCC(DL, Sub2_Hi, RHS_Hi, MinusOne, Zero,
2248 ISD::SETUGE);
2249 SDValue C5 = DAG.getSelectCC(DL, Sub2_Lo, RHS_Lo, MinusOne, Zero,
2250 ISD::SETUGE);
2251 SDValue C6 = DAG.getSelectCC(DL, Sub2_Hi, RHS_Hi, C5, C4, ISD::SETEQ);
2252
2253 // if (C6 != 0)
2254 SDValue Add4 = DAG.getNode(ISD::ADD, DL, VT, Add3, One64);
2255
2256 SDValue Sub3_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Lo,
2257 RHS_Lo, Zero1);
2258 SDValue Sub3_Mi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Mi,
2259 RHS_Hi, Sub2_Lo.getValue(1));
2260 SDValue Sub3_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub3_Mi,
2261 Zero, Sub3_Lo.getValue(1));
2262 SDValue Sub3 = DAG.getBitcast(VT,
2263 DAG.getBuildVector(MVT::v2i32, DL, {Sub3_Lo, Sub3_Hi}));
2264
2265 // endif C6
2266 // endif C3
2267
2268 SDValue Sel1 = DAG.getSelectCC(DL, C6, Zero, Add4, Add3, ISD::SETNE);
2269 SDValue Div = DAG.getSelectCC(DL, C3, Zero, Sel1, Mulhi3, ISD::SETNE);
2270
2271 SDValue Sel2 = DAG.getSelectCC(DL, C6, Zero, Sub3, Sub2, ISD::SETNE);
2272 SDValue Rem = DAG.getSelectCC(DL, C3, Zero, Sel2, Sub1, ISD::SETNE);
2273
2274 Results.push_back(Div);
2275 Results.push_back(Rem);
2276
2277 return;
2278 }
2279
2280 // r600 expandion.
2281 // Get Speculative values
2282 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
2283 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
2284
2285 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, Zero, REM_Part, LHS_Hi, ISD::SETEQ);
2286 SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {REM_Lo, Zero});
2287 REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
2288
2289 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, Zero, DIV_Part, Zero, ISD::SETEQ);
2290 SDValue DIV_Lo = Zero;
2291
2292 const unsigned halfBitWidth = HalfVT.getSizeInBits();
2293
2294 for (unsigned i = 0; i < halfBitWidth; ++i) {
2295 const unsigned bitPos = halfBitWidth - i - 1;
2296 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
2297 // Get value of high bit
2298 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
2299 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, One);
2300 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
2301
2302 // Shift
2303 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
2304 // Add LHS high bit
2305 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
2306
2307 SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
2308 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, Zero, ISD::SETUGE);
2309
2310 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
2311
2312 // Update REM
2313 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
2314 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
2315 }
2316
2317 SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {DIV_Lo, DIV_Hi});
2318 DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
2319 Results.push_back(DIV);
2320 Results.push_back(REM);
2321}
2322
2324 SelectionDAG &DAG) const {
2325 SDLoc DL(Op);
2326 EVT VT = Op.getValueType();
2327
2328 if (VT == MVT::i64) {
2330 LowerUDIVREM64(Op, DAG, Results);
2331 return DAG.getMergeValues(Results, DL);
2332 }
2333
2334 if (VT == MVT::i32) {
2335 if (SDValue Res = LowerDIVREM24(Op, DAG, false))
2336 return Res;
2337 }
2338
2339 SDValue X = Op.getOperand(0);
2340 SDValue Y = Op.getOperand(1);
2341
2342 // See AMDGPUCodeGenPrepare::expandDivRem32 for a description of the
2343 // algorithm used here.
2344
2345 // Initial estimate of inv(y).
2346 SDValue Z = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Y);
2347
2348 // One round of UNR.
2349 SDValue NegY = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Y);
2350 SDValue NegYZ = DAG.getNode(ISD::MUL, DL, VT, NegY, Z);
2351 Z = DAG.getNode(ISD::ADD, DL, VT, Z,
2352 DAG.getNode(ISD::MULHU, DL, VT, Z, NegYZ));
2353
2354 // Quotient/remainder estimate.
2355 SDValue Q = DAG.getNode(ISD::MULHU, DL, VT, X, Z);
2356 SDValue R =
2357 DAG.getNode(ISD::SUB, DL, VT, X, DAG.getNode(ISD::MUL, DL, VT, Q, Y));
2358
2359 // First quotient/remainder refinement.
2360 EVT CCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
2361 SDValue One = DAG.getConstant(1, DL, VT);
2362 SDValue Cond = DAG.getSetCC(DL, CCVT, R, Y, ISD::SETUGE);
2363 Q = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2364 DAG.getNode(ISD::ADD, DL, VT, Q, One), Q);
2365 R = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2366 DAG.getNode(ISD::SUB, DL, VT, R, Y), R);
2367
2368 // Second quotient/remainder refinement.
2369 Cond = DAG.getSetCC(DL, CCVT, R, Y, ISD::SETUGE);
2370 Q = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2371 DAG.getNode(ISD::ADD, DL, VT, Q, One), Q);
2372 R = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2373 DAG.getNode(ISD::SUB, DL, VT, R, Y), R);
2374
2375 return DAG.getMergeValues({Q, R}, DL);
2376}
2377
2379 SelectionDAG &DAG) const {
2380 SDLoc DL(Op);
2381 EVT VT = Op.getValueType();
2382
2383 SDValue LHS = Op.getOperand(0);
2384 SDValue RHS = Op.getOperand(1);
2385
2386 SDValue Zero = DAG.getConstant(0, DL, VT);
2387 SDValue NegOne = DAG.getAllOnesConstant(DL, VT);
2388
2389 if (VT == MVT::i32) {
2390 if (SDValue Res = LowerDIVREM24(Op, DAG, true))
2391 return Res;
2392 }
2393
2394 if (VT == MVT::i64 &&
2395 DAG.ComputeNumSignBits(LHS) > 32 &&
2396 DAG.ComputeNumSignBits(RHS) > 32) {
2397 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
2398
2399 //HiLo split
2400 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
2401 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
2402 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
2403 LHS_Lo, RHS_Lo);
2404 SDValue Res[2] = {
2405 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
2406 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
2407 };
2408 return DAG.getMergeValues(Res, DL);
2409 }
2410
2411 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
2412 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
2413 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
2414 SDValue RSign = LHSign; // Remainder sign is the same as LHS
2415
2416 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
2417 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
2418
2419 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
2420 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
2421
2422 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
2423 SDValue Rem = Div.getValue(1);
2424
2425 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
2426 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
2427
2428 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
2429 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
2430
2431 SDValue Res[2] = {
2432 Div,
2433 Rem
2434 };
2435 return DAG.getMergeValues(Res, DL);
2436}
2437
2439 SDLoc SL(Op);
2440 SDValue Src = Op.getOperand(0);
2441
2442 // result = trunc(src)
2443 // if (src > 0.0 && src != result)
2444 // result += 1.0
2445
2446 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2447
2448 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
2449 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
2450
2451 EVT SetCCVT =
2452 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
2453
2454 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
2455 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
2456 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
2457
2458 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
2459 // TODO: Should this propagate fast-math-flags?
2460 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
2461}
2462
2464 SelectionDAG &DAG) {
2465 const unsigned FractBits = 52;
2466 const unsigned ExpBits = 11;
2467
2468 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
2469 Hi,
2470 DAG.getConstant(FractBits - 32, SL, MVT::i32),
2471 DAG.getConstant(ExpBits, SL, MVT::i32));
2472 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
2473 DAG.getConstant(1023, SL, MVT::i32));
2474
2475 return Exp;
2476}
2477
2479 SDLoc SL(Op);
2480 SDValue Src = Op.getOperand(0);
2481
2482 assert(Op.getValueType() == MVT::f64);
2483
2484 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2485
2486 // Extract the upper half, since this is where we will find the sign and
2487 // exponent.
2488 SDValue Hi = getHiHalf64(Src, DAG);
2489
2490 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
2491
2492 const unsigned FractBits = 52;
2493
2494 // Extract the sign bit.
2495 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
2496 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
2497
2498 // Extend back to 64-bits.
2499 SDValue SignBit64 = DAG.getBuildVector(MVT::v2i32, SL, {Zero, SignBit});
2500 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
2501
2502 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
2503 const SDValue FractMask
2504 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
2505
2506 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
2507 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
2508 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
2509
2510 EVT SetCCVT =
2511 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
2512
2513 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
2514
2515 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
2516 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
2517
2518 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
2519 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
2520
2521 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
2522}
2523
2525 SelectionDAG &DAG) const {
2526 SDLoc SL(Op);
2527 SDValue Src = Op.getOperand(0);
2528
2529 assert(Op.getValueType() == MVT::f64);
2530
2531 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
2532 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
2533 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
2534
2535 // TODO: Should this propagate fast-math-flags?
2536
2537 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
2538 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
2539
2540 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
2541
2542 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
2543 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
2544
2545 EVT SetCCVT =
2546 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
2547 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
2548
2549 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
2550}
2551
2553 SelectionDAG &DAG) const {
2554 // FNEARBYINT and FRINT are the same, except in their handling of FP
2555 // exceptions. Those aren't really meaningful for us, and OpenCL only has
2556 // rint, so just treat them as equivalent.
2557 return DAG.getNode(ISD::FROUNDEVEN, SDLoc(Op), Op.getValueType(),
2558 Op.getOperand(0));
2559}
2560
2562 auto VT = Op.getValueType();
2563 auto Arg = Op.getOperand(0u);
2564 return DAG.getNode(ISD::FROUNDEVEN, SDLoc(Op), VT, Arg);
2565}
2566
2567// XXX - May require not supporting f32 denormals?
2568
2569// Don't handle v2f16. The extra instructions to scalarize and repack around the
2570// compare and vselect end up producing worse code than scalarizing the whole
2571// operation.
2573 SDLoc SL(Op);
2574 SDValue X = Op.getOperand(0);
2575 EVT VT = Op.getValueType();
2576
2577 SDValue T = DAG.getNode(ISD::FTRUNC, SL, VT, X);
2578
2579 // TODO: Should this propagate fast-math-flags?
2580
2581 SDValue Diff = DAG.getNode(ISD::FSUB, SL, VT, X, T);
2582
2583 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, VT, Diff);
2584
2585 const SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
2586 const SDValue One = DAG.getConstantFP(1.0, SL, VT);
2587
2588 EVT SetCCVT =
2589 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
2590
2591 const SDValue Half = DAG.getConstantFP(0.5, SL, VT);
2592 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
2593 SDValue OneOrZeroFP = DAG.getNode(ISD::SELECT, SL, VT, Cmp, One, Zero);
2594
2595 SDValue SignedOffset = DAG.getNode(ISD::FCOPYSIGN, SL, VT, OneOrZeroFP, X);
2596 return DAG.getNode(ISD::FADD, SL, VT, T, SignedOffset);
2597}
2598
2600 SDLoc SL(Op);
2601 SDValue Src = Op.getOperand(0);
2602
2603 // result = trunc(src);
2604 // if (src < 0.0 && src != result)
2605 // result += -1.0.
2606
2607 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2608
2609 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
2610 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
2611
2612 EVT SetCCVT =
2613 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
2614
2615 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
2616 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
2617 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
2618
2619 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
2620 // TODO: Should this propagate fast-math-flags?
2621 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
2622}
2623
2624/// Return true if it's known that \p Src can never be an f32 denormal value.
2626 switch (Src.getOpcode()) {
2627 case ISD::FP_EXTEND:
2628 return Src.getOperand(0).getValueType() == MVT::f16;
2629 case ISD::FP16_TO_FP:
2630 case ISD::FFREXP:
2631 return true;
2633 unsigned IntrinsicID = Src.getConstantOperandVal(0);
2634 switch (IntrinsicID) {
2635 case Intrinsic::amdgcn_frexp_mant:
2636 return true;
2637 default:
2638 return false;
2639 }
2640 }
2641 default:
2642 return false;
2643 }
2644
2645 llvm_unreachable("covered opcode switch");
2646}
2647
2649 SDNodeFlags Flags) {
2650 return Flags.hasApproximateFuncs();
2651}
2652
2661
2663 SDValue Src,
2664 SDNodeFlags Flags) const {
2665 SDLoc SL(Src);
2666 EVT VT = Src.getValueType();
2667 const fltSemantics &Semantics = VT.getFltSemantics();
2668 SDValue SmallestNormal =
2669 DAG.getConstantFP(APFloat::getSmallestNormalized(Semantics), SL, VT);
2670
2671 // Want to scale denormals up, but negatives and 0 work just as well on the
2672 // scaled path.
2673 SDValue IsLtSmallestNormal = DAG.getSetCC(
2674 SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Src,
2675 SmallestNormal, ISD::SETOLT);
2676
2677 return IsLtSmallestNormal;
2678}
2679
2681 SDNodeFlags Flags) const {
2682 SDLoc SL(Src);
2683 EVT VT = Src.getValueType();
2684 const fltSemantics &Semantics = VT.getFltSemantics();
2685 SDValue Inf = DAG.getConstantFP(APFloat::getInf(Semantics), SL, VT);
2686
2687 SDValue Fabs = DAG.getNode(ISD::FABS, SL, VT, Src, Flags);
2688 SDValue IsFinite = DAG.getSetCC(
2689 SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Fabs,
2690 Inf, ISD::SETOLT);
2691 return IsFinite;
2692}
2693
2694/// If denormal handling is required return the scaled input to FLOG2, and the
2695/// check for denormal range. Otherwise, return null values.
2696std::pair<SDValue, SDValue>
2698 SDValue Src, SDNodeFlags Flags) const {
2699 if (!needsDenormHandlingF32(DAG, Src, Flags))
2700 return {};
2701
2702 MVT VT = MVT::f32;
2703 const fltSemantics &Semantics = APFloat::IEEEsingle();
2704 SDValue SmallestNormal =
2705 DAG.getConstantFP(APFloat::getSmallestNormalized(Semantics), SL, VT);
2706
2707 SDValue IsLtSmallestNormal = DAG.getSetCC(
2708 SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Src,
2709 SmallestNormal, ISD::SETOLT);
2710
2711 SDValue Scale32 = DAG.getConstantFP(0x1.0p+32, SL, VT);
2712 SDValue One = DAG.getConstantFP(1.0, SL, VT);
2713 SDValue ScaleFactor =
2714 DAG.getNode(ISD::SELECT, SL, VT, IsLtSmallestNormal, Scale32, One, Flags);
2715
2716 SDValue ScaledInput = DAG.getNode(ISD::FMUL, SL, VT, Src, ScaleFactor, Flags);
2717 return {ScaledInput, IsLtSmallestNormal};
2718}
2719
2721 // v_log_f32 is good enough for OpenCL, except it doesn't handle denormals.
2722 // If we have to handle denormals, scale up the input and adjust the result.
2723
2724 // scaled = x * (is_denormal ? 0x1.0p+32 : 1.0)
2725 // log2 = amdgpu_log2 - (is_denormal ? 32.0 : 0.0)
2726
2727 SDLoc SL(Op);
2728 EVT VT = Op.getValueType();
2729 SDValue Src = Op.getOperand(0);
2730 SDNodeFlags Flags = Op->getFlags();
2731
2732 if (VT == MVT::f16) {
2733 // Nothing in half is a denormal when promoted to f32.
2734 assert(!Subtarget->has16BitInsts());
2735 SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src, Flags);
2736 SDValue Log = DAG.getNode(AMDGPUISD::LOG, SL, MVT::f32, Ext, Flags);
2737 return DAG.getNode(ISD::FP_ROUND, SL, VT, Log,
2738 DAG.getTargetConstant(0, SL, MVT::i32), Flags);
2739 }
2740
2741 auto [ScaledInput, IsLtSmallestNormal] =
2742 getScaledLogInput(DAG, SL, Src, Flags);
2743 if (!ScaledInput)
2744 return DAG.getNode(AMDGPUISD::LOG, SL, VT, Src, Flags);
2745
2746 SDValue Log2 = DAG.getNode(AMDGPUISD::LOG, SL, VT, ScaledInput, Flags);
2747
2748 SDValue ThirtyTwo = DAG.getConstantFP(32.0, SL, VT);
2749 SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
2750 SDValue ResultOffset =
2751 DAG.getNode(ISD::SELECT, SL, VT, IsLtSmallestNormal, ThirtyTwo, Zero);
2752 return DAG.getNode(ISD::FSUB, SL, VT, Log2, ResultOffset, Flags);
2753}
2754
2755static SDValue getMad(SelectionDAG &DAG, const SDLoc &SL, EVT VT, SDValue X,
2756 SDValue Y, SDValue C, SDNodeFlags Flags = SDNodeFlags()) {
2757 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, X, Y, Flags);
2758 return DAG.getNode(ISD::FADD, SL, VT, Mul, C, Flags);
2759}
2760
2762 SelectionDAG &DAG) const {
2763 SDValue X = Op.getOperand(0);
2764 EVT VT = Op.getValueType();
2765 SDNodeFlags Flags = Op->getFlags();
2766 SDLoc DL(Op);
2767
2768 const bool IsLog10 = Op.getOpcode() == ISD::FLOG10;
2769 assert(IsLog10 || Op.getOpcode() == ISD::FLOG);
2770
2771 const auto &Options = getTargetMachine().Options;
2772 if (VT == MVT::f16 || Flags.hasApproximateFuncs()) {
2773
2774 if (VT == MVT::f16 && !Subtarget->has16BitInsts()) {
2775 // Log and multiply in f32 is good enough for f16.
2776 X = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, X, Flags);
2777 }
2778
2779 SDValue Lowered = LowerFLOGUnsafe(X, DL, DAG, IsLog10, Flags);
2780 if (VT == MVT::f16 && !Subtarget->has16BitInsts()) {
2781 return DAG.getNode(ISD::FP_ROUND, DL, VT, Lowered,
2782 DAG.getTargetConstant(0, DL, MVT::i32), Flags);
2783 }
2784
2785 return Lowered;
2786 }
2787
2788 auto [ScaledInput, IsScaled] = getScaledLogInput(DAG, DL, X, Flags);
2789 if (ScaledInput)
2790 X = ScaledInput;
2791
2792 SDValue Y = DAG.getNode(AMDGPUISD::LOG, DL, VT, X, Flags);
2793
2794 SDValue R;
2795 if (Subtarget->hasFastFMAF32()) {
2796 // c+cc are ln(2)/ln(10) to more than 49 bits
2797 const float c_log10 = 0x1.344134p-2f;
2798 const float cc_log10 = 0x1.09f79ep-26f;
2799
2800 // c + cc is ln(2) to more than 49 bits
2801 const float c_log = 0x1.62e42ep-1f;
2802 const float cc_log = 0x1.efa39ep-25f;
2803
2804 SDValue C = DAG.getConstantFP(IsLog10 ? c_log10 : c_log, DL, VT);
2805 SDValue CC = DAG.getConstantFP(IsLog10 ? cc_log10 : cc_log, DL, VT);
2806
2807 R = DAG.getNode(ISD::FMUL, DL, VT, Y, C, Flags);
2808 SDValue NegR = DAG.getNode(ISD::FNEG, DL, VT, R, Flags);
2809 SDValue FMA0 = DAG.getNode(ISD::FMA, DL, VT, Y, C, NegR, Flags);
2810 SDValue FMA1 = DAG.getNode(ISD::FMA, DL, VT, Y, CC, FMA0, Flags);
2811 R = DAG.getNode(ISD::FADD, DL, VT, R, FMA1, Flags);
2812 } else {
2813 // ch+ct is ln(2)/ln(10) to more than 36 bits
2814 const float ch_log10 = 0x1.344000p-2f;
2815 const float ct_log10 = 0x1.3509f6p-18f;
2816
2817 // ch + ct is ln(2) to more than 36 bits
2818 const float ch_log = 0x1.62e000p-1f;
2819 const float ct_log = 0x1.0bfbe8p-15f;
2820
2821 SDValue CH = DAG.getConstantFP(IsLog10 ? ch_log10 : ch_log, DL, VT);
2822 SDValue CT = DAG.getConstantFP(IsLog10 ? ct_log10 : ct_log, DL, VT);
2823
2824 SDValue YAsInt = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Y);
2825 SDValue MaskConst = DAG.getConstant(0xfffff000, DL, MVT::i32);
2826 SDValue YHInt = DAG.getNode(ISD::AND, DL, MVT::i32, YAsInt, MaskConst);
2827 SDValue YH = DAG.getNode(ISD::BITCAST, DL, MVT::f32, YHInt);
2828 SDValue YT = DAG.getNode(ISD::FSUB, DL, VT, Y, YH, Flags);
2829
2830 SDValue YTCT = DAG.getNode(ISD::FMUL, DL, VT, YT, CT, Flags);
2831 SDValue Mad0 = getMad(DAG, DL, VT, YH, CT, YTCT, Flags);
2832 SDValue Mad1 = getMad(DAG, DL, VT, YT, CH, Mad0, Flags);
2833 R = getMad(DAG, DL, VT, YH, CH, Mad1);
2834 }
2835
2836 const bool IsFiniteOnly = (Flags.hasNoNaNs() || Options.NoNaNsFPMath) &&
2837 (Flags.hasNoInfs() || Options.NoInfsFPMath);
2838
2839 // TODO: Check if known finite from source value.
2840 if (!IsFiniteOnly) {
2841 SDValue IsFinite = getIsFinite(DAG, Y, Flags);
2842 R = DAG.getNode(ISD::SELECT, DL, VT, IsFinite, R, Y, Flags);
2843 }
2844
2845 if (IsScaled) {
2846 SDValue Zero = DAG.getConstantFP(0.0f, DL, VT);
2847 SDValue ShiftK =
2848 DAG.getConstantFP(IsLog10 ? 0x1.344136p+3f : 0x1.62e430p+4f, DL, VT);
2849 SDValue Shift =
2850 DAG.getNode(ISD::SELECT, DL, VT, IsScaled, ShiftK, Zero, Flags);
2851 R = DAG.getNode(ISD::FSUB, DL, VT, R, Shift, Flags);
2852 }
2853
2854 return R;
2855}
2856
2860
2861// Do f32 fast math expansion for flog2 or flog10. This is accurate enough for a
2862// promote f16 operation.
2864 SelectionDAG &DAG, bool IsLog10,
2865 SDNodeFlags Flags) const {
2866 EVT VT = Src.getValueType();
2867 unsigned LogOp =
2868 VT == MVT::f32 ? (unsigned)AMDGPUISD::LOG : (unsigned)ISD::FLOG2;
2869
2870 double Log2BaseInverted =
2872
2873 if (VT == MVT::f32) {
2874 auto [ScaledInput, IsScaled] = getScaledLogInput(DAG, SL, Src, Flags);
2875 if (ScaledInput) {
2876 SDValue LogSrc = DAG.getNode(AMDGPUISD::LOG, SL, VT, ScaledInput, Flags);
2877 SDValue ScaledResultOffset =
2878 DAG.getConstantFP(-32.0 * Log2BaseInverted, SL, VT);
2879
2880 SDValue Zero = DAG.getConstantFP(0.0f, SL, VT);
2881
2882 SDValue ResultOffset = DAG.getNode(ISD::SELECT, SL, VT, IsScaled,
2883 ScaledResultOffset, Zero, Flags);
2884
2885 SDValue Log2Inv = DAG.getConstantFP(Log2BaseInverted, SL, VT);
2886
2887 if (Subtarget->hasFastFMAF32())
2888 return DAG.getNode(ISD::FMA, SL, VT, LogSrc, Log2Inv, ResultOffset,
2889 Flags);
2890 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, LogSrc, Log2Inv, Flags);
2891 return DAG.getNode(ISD::FADD, SL, VT, Mul, ResultOffset);
2892 }
2893 }
2894
2895 SDValue Log2Operand = DAG.getNode(LogOp, SL, VT, Src, Flags);
2896 SDValue Log2BaseInvertedOperand = DAG.getConstantFP(Log2BaseInverted, SL, VT);
2897
2898 return DAG.getNode(ISD::FMUL, SL, VT, Log2Operand, Log2BaseInvertedOperand,
2899 Flags);
2900}
2901
2903 // v_exp_f32 is good enough for OpenCL, except it doesn't handle denormals.
2904 // If we have to handle denormals, scale up the input and adjust the result.
2905
2906 SDLoc SL(Op);
2907 EVT VT = Op.getValueType();
2908 SDValue Src = Op.getOperand(0);
2909 SDNodeFlags Flags = Op->getFlags();
2910
2911 if (VT == MVT::f16) {
2912 // Nothing in half is a denormal when promoted to f32.
2913 assert(!Subtarget->has16BitInsts());
2914 SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src, Flags);
2915 SDValue Log = DAG.getNode(AMDGPUISD::EXP, SL, MVT::f32, Ext, Flags);
2916 return DAG.getNode(ISD::FP_ROUND, SL, VT, Log,
2917 DAG.getTargetConstant(0, SL, MVT::i32), Flags);
2918 }
2919
2920 assert(VT == MVT::f32);
2921
2922 if (!needsDenormHandlingF32(DAG, Src, Flags))
2923 return DAG.getNode(AMDGPUISD::EXP, SL, MVT::f32, Src, Flags);
2924
2925 // bool needs_scaling = x < -0x1.f80000p+6f;
2926 // v_exp_f32(x + (s ? 0x1.0p+6f : 0.0f)) * (s ? 0x1.0p-64f : 1.0f);
2927
2928 // -nextafter(128.0, -1)
2929 SDValue RangeCheckConst = DAG.getConstantFP(-0x1.f80000p+6f, SL, VT);
2930
2931 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
2932
2933 SDValue NeedsScaling =
2934 DAG.getSetCC(SL, SetCCVT, Src, RangeCheckConst, ISD::SETOLT);
2935
2936 SDValue SixtyFour = DAG.getConstantFP(0x1.0p+6f, SL, VT);
2937 SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
2938
2939 SDValue AddOffset =
2940 DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, SixtyFour, Zero);
2941
2942 SDValue AddInput = DAG.getNode(ISD::FADD, SL, VT, Src, AddOffset, Flags);
2943 SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, AddInput, Flags);
2944
2945 SDValue TwoExpNeg64 = DAG.getConstantFP(0x1.0p-64f, SL, VT);
2946 SDValue One = DAG.getConstantFP(1.0, SL, VT);
2947 SDValue ResultScale =
2948 DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, TwoExpNeg64, One);
2949
2950 return DAG.getNode(ISD::FMUL, SL, VT, Exp2, ResultScale, Flags);
2951}
2952
2954 SelectionDAG &DAG,
2955 SDNodeFlags Flags) const {
2956 EVT VT = X.getValueType();
2957 const SDValue Log2E = DAG.getConstantFP(numbers::log2e, SL, VT);
2958
2959 if (VT != MVT::f32 || !needsDenormHandlingF32(DAG, X, Flags)) {
2960 // exp2(M_LOG2E_F * f);
2961 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, X, Log2E, Flags);
2962 return DAG.getNode(VT == MVT::f32 ? (unsigned)AMDGPUISD::EXP
2963 : (unsigned)ISD::FEXP2,
2964 SL, VT, Mul, Flags);
2965 }
2966
2967 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
2968
2969 SDValue Threshold = DAG.getConstantFP(-0x1.5d58a0p+6f, SL, VT);
2970 SDValue NeedsScaling = DAG.getSetCC(SL, SetCCVT, X, Threshold, ISD::SETOLT);
2971
2972 SDValue ScaleOffset = DAG.getConstantFP(0x1.0p+6f, SL, VT);
2973
2974 SDValue ScaledX = DAG.getNode(ISD::FADD, SL, VT, X, ScaleOffset, Flags);
2975
2976 SDValue AdjustedX =
2977 DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, ScaledX, X);
2978
2979 SDValue ExpInput = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, Log2E, Flags);
2980
2981 SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, ExpInput, Flags);
2982
2983 SDValue ResultScaleFactor = DAG.getConstantFP(0x1.969d48p-93f, SL, VT);
2984 SDValue AdjustedResult =
2985 DAG.getNode(ISD::FMUL, SL, VT, Exp2, ResultScaleFactor, Flags);
2986
2987 return DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, AdjustedResult, Exp2,
2988 Flags);
2989}
2990
2991/// Emit approx-funcs appropriate lowering for exp10. inf/nan should still be
2992/// handled correctly.
2994 SelectionDAG &DAG,
2995 SDNodeFlags Flags) const {
2996 const EVT VT = X.getValueType();
2997 const unsigned Exp2Op = VT == MVT::f32 ? static_cast<unsigned>(AMDGPUISD::EXP)
2998 : static_cast<unsigned>(ISD::FEXP2);
2999
3000 if (VT != MVT::f32 || !needsDenormHandlingF32(DAG, X, Flags)) {
3001 // exp2(x * 0x1.a92000p+1f) * exp2(x * 0x1.4f0978p-11f);
3002 SDValue K0 = DAG.getConstantFP(0x1.a92000p+1f, SL, VT);
3003 SDValue K1 = DAG.getConstantFP(0x1.4f0978p-11f, SL, VT);
3004
3005 SDValue Mul0 = DAG.getNode(ISD::FMUL, SL, VT, X, K0, Flags);
3006 SDValue Exp2_0 = DAG.getNode(Exp2Op, SL, VT, Mul0, Flags);
3007 SDValue Mul1 = DAG.getNode(ISD::FMUL, SL, VT, X, K1, Flags);
3008 SDValue Exp2_1 = DAG.getNode(Exp2Op, SL, VT, Mul1, Flags);
3009 return DAG.getNode(ISD::FMUL, SL, VT, Exp2_0, Exp2_1);
3010 }
3011
3012 // bool s = x < -0x1.2f7030p+5f;
3013 // x += s ? 0x1.0p+5f : 0.0f;
3014 // exp10 = exp2(x * 0x1.a92000p+1f) *
3015 // exp2(x * 0x1.4f0978p-11f) *
3016 // (s ? 0x1.9f623ep-107f : 1.0f);
3017
3018 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
3019
3020 SDValue Threshold = DAG.getConstantFP(-0x1.2f7030p+5f, SL, VT);
3021 SDValue NeedsScaling = DAG.getSetCC(SL, SetCCVT, X, Threshold, ISD::SETOLT);
3022
3023 SDValue ScaleOffset = DAG.getConstantFP(0x1.0p+5f, SL, VT);
3024 SDValue ScaledX = DAG.getNode(ISD::FADD, SL, VT, X, ScaleOffset, Flags);
3025 SDValue AdjustedX =
3026 DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, ScaledX, X);
3027
3028 SDValue K0 = DAG.getConstantFP(0x1.a92000p+1f, SL, VT);
3029 SDValue K1 = DAG.getConstantFP(0x1.4f0978p-11f, SL, VT);
3030
3031 SDValue Mul0 = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, K0, Flags);
3032 SDValue Exp2_0 = DAG.getNode(Exp2Op, SL, VT, Mul0, Flags);
3033 SDValue Mul1 = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, K1, Flags);
3034 SDValue Exp2_1 = DAG.getNode(Exp2Op, SL, VT, Mul1, Flags);
3035
3036 SDValue MulExps = DAG.getNode(ISD::FMUL, SL, VT, Exp2_0, Exp2_1, Flags);
3037
3038 SDValue ResultScaleFactor = DAG.getConstantFP(0x1.9f623ep-107f, SL, VT);
3039 SDValue AdjustedResult =
3040 DAG.getNode(ISD::FMUL, SL, VT, MulExps, ResultScaleFactor, Flags);
3041
3042 return DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, AdjustedResult, MulExps,
3043 Flags);
3044}
3045
3047 EVT VT = Op.getValueType();
3048 SDLoc SL(Op);
3049 SDValue X = Op.getOperand(0);
3050 SDNodeFlags Flags = Op->getFlags();
3051 const bool IsExp10 = Op.getOpcode() == ISD::FEXP10;
3052
3053 if (VT.getScalarType() == MVT::f16) {
3054 // v_exp_f16 (fmul x, log2e)
3055 if (allowApproxFunc(DAG, Flags)) // TODO: Does this really require fast?
3056 return lowerFEXPUnsafe(X, SL, DAG, Flags);
3057
3058 if (VT.isVector())
3059 return SDValue();
3060
3061 // exp(f16 x) ->
3062 // fptrunc (v_exp_f32 (fmul (fpext x), log2e))
3063
3064 // Nothing in half is a denormal when promoted to f32.
3065 SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, X, Flags);
3066 SDValue Lowered = lowerFEXPUnsafe(Ext, SL, DAG, Flags);
3067 return DAG.getNode(ISD::FP_ROUND, SL, VT, Lowered,
3068 DAG.getTargetConstant(0, SL, MVT::i32), Flags);
3069 }
3070
3071 assert(VT == MVT::f32);
3072
3073 // TODO: Interpret allowApproxFunc as ignoring DAZ. This is currently copying
3074 // library behavior. Also, is known-not-daz source sufficient?
3075 if (allowApproxFunc(DAG, Flags)) {
3076 return IsExp10 ? lowerFEXP10Unsafe(X, SL, DAG, Flags)
3077 : lowerFEXPUnsafe(X, SL, DAG, Flags);
3078 }
3079
3080 // Algorithm:
3081 //
3082 // e^x = 2^(x/ln(2)) = 2^(x*(64/ln(2))/64)
3083 //
3084 // x*(64/ln(2)) = n + f, |f| <= 0.5, n is integer
3085 // n = 64*m + j, 0 <= j < 64
3086 //
3087 // e^x = 2^((64*m + j + f)/64)
3088 // = (2^m) * (2^(j/64)) * 2^(f/64)
3089 // = (2^m) * (2^(j/64)) * e^(f*(ln(2)/64))
3090 //
3091 // f = x*(64/ln(2)) - n
3092 // r = f*(ln(2)/64) = x - n*(ln(2)/64)
3093 //
3094 // e^x = (2^m) * (2^(j/64)) * e^r
3095 //
3096 // (2^(j/64)) is precomputed
3097 //
3098 // e^r = 1 + r + (r^2)/2! + (r^3)/3! + (r^4)/4! + (r^5)/5!
3099 // e^r = 1 + q
3100 //
3101 // q = r + (r^2)/2! + (r^3)/3! + (r^4)/4! + (r^5)/5!
3102 //
3103 // e^x = (2^m) * ( (2^(j/64)) + q*(2^(j/64)) )
3104 SDNodeFlags FlagsNoContract = Flags;
3105 FlagsNoContract.setAllowContract(false);
3106
3107 SDValue PH, PL;
3108 if (Subtarget->hasFastFMAF32()) {
3109 const float c_exp = numbers::log2ef;
3110 const float cc_exp = 0x1.4ae0bep-26f; // c+cc are 49 bits
3111 const float c_exp10 = 0x1.a934f0p+1f;
3112 const float cc_exp10 = 0x1.2f346ep-24f;
3113
3114 SDValue C = DAG.getConstantFP(IsExp10 ? c_exp10 : c_exp, SL, VT);
3115 SDValue CC = DAG.getConstantFP(IsExp10 ? cc_exp10 : cc_exp, SL, VT);
3116
3117 PH = DAG.getNode(ISD::FMUL, SL, VT, X, C, Flags);
3118 SDValue NegPH = DAG.getNode(ISD::FNEG, SL, VT, PH, Flags);
3119 SDValue FMA0 = DAG.getNode(ISD::FMA, SL, VT, X, C, NegPH, Flags);
3120 PL = DAG.getNode(ISD::FMA, SL, VT, X, CC, FMA0, Flags);
3121 } else {
3122 const float ch_exp = 0x1.714000p+0f;
3123 const float cl_exp = 0x1.47652ap-12f; // ch + cl are 36 bits
3124
3125 const float ch_exp10 = 0x1.a92000p+1f;
3126 const float cl_exp10 = 0x1.4f0978p-11f;
3127
3128 SDValue CH = DAG.getConstantFP(IsExp10 ? ch_exp10 : ch_exp, SL, VT);
3129 SDValue CL = DAG.getConstantFP(IsExp10 ? cl_exp10 : cl_exp, SL, VT);
3130
3131 SDValue XAsInt = DAG.getNode(ISD::BITCAST, SL, MVT::i32, X);
3132 SDValue MaskConst = DAG.getConstant(0xfffff000, SL, MVT::i32);
3133 SDValue XHAsInt = DAG.getNode(ISD::AND, SL, MVT::i32, XAsInt, MaskConst);
3134 SDValue XH = DAG.getNode(ISD::BITCAST, SL, VT, XHAsInt);
3135 SDValue XL = DAG.getNode(ISD::FSUB, SL, VT, X, XH, Flags);
3136
3137 PH = DAG.getNode(ISD::FMUL, SL, VT, XH, CH, Flags);
3138
3139 SDValue XLCL = DAG.getNode(ISD::FMUL, SL, VT, XL, CL, Flags);
3140 SDValue Mad0 = getMad(DAG, SL, VT, XL, CH, XLCL, Flags);
3141 PL = getMad(DAG, SL, VT, XH, CL, Mad0, Flags);
3142 }
3143
3144 SDValue E = DAG.getNode(ISD::FROUNDEVEN, SL, VT, PH, Flags);
3145
3146 // It is unsafe to contract this fsub into the PH multiply.
3147 SDValue PHSubE = DAG.getNode(ISD::FSUB, SL, VT, PH, E, FlagsNoContract);
3148
3149 SDValue A = DAG.getNode(ISD::FADD, SL, VT, PHSubE, PL, Flags);
3150 SDValue IntE = DAG.getNode(ISD::FP_TO_SINT, SL, MVT::i32, E);
3151 SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, A, Flags);
3152
3153 SDValue R = DAG.getNode(ISD::FLDEXP, SL, VT, Exp2, IntE, Flags);
3154
3155 SDValue UnderflowCheckConst =
3156 DAG.getConstantFP(IsExp10 ? -0x1.66d3e8p+5f : -0x1.9d1da0p+6f, SL, VT);
3157
3158 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
3159 SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
3160 SDValue Underflow =
3161 DAG.getSetCC(SL, SetCCVT, X, UnderflowCheckConst, ISD::SETOLT);
3162
3163 R = DAG.getNode(ISD::SELECT, SL, VT, Underflow, Zero, R);
3164 const auto &Options = getTargetMachine().Options;
3165
3166 if (!Flags.hasNoInfs() && !Options.NoInfsFPMath) {
3167 SDValue OverflowCheckConst =
3168 DAG.getConstantFP(IsExp10 ? 0x1.344136p+5f : 0x1.62e430p+6f, SL, VT);
3169 SDValue Overflow =
3170 DAG.getSetCC(SL, SetCCVT, X, OverflowCheckConst, ISD::SETOGT);
3171 SDValue Inf =
3173 R = DAG.getNode(ISD::SELECT, SL, VT, Overflow, Inf, R);
3174 }
3175
3176 return R;
3177}
3178
3179static bool isCtlzOpc(unsigned Opc) {
3180 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
3181}
3182
3183static bool isCttzOpc(unsigned Opc) {
3184 return Opc == ISD::CTTZ || Opc == ISD::CTTZ_ZERO_UNDEF;
3185}
3186
3188 SelectionDAG &DAG) const {
3189 auto SL = SDLoc(Op);
3190 auto Opc = Op.getOpcode();
3191 auto Arg = Op.getOperand(0u);
3192 auto ResultVT = Op.getValueType();
3193
3194 if (ResultVT != MVT::i8 && ResultVT != MVT::i16)
3195 return {};
3196
3198 assert(ResultVT == Arg.getValueType());
3199
3200 const uint64_t NumBits = ResultVT.getFixedSizeInBits();
3201 SDValue NumExtBits = DAG.getConstant(32u - NumBits, SL, MVT::i32);
3202 SDValue NewOp;
3203
3204 if (Opc == ISD::CTLZ_ZERO_UNDEF) {
3205 NewOp = DAG.getNode(ISD::ANY_EXTEND, SL, MVT::i32, Arg);
3206 NewOp = DAG.getNode(ISD::SHL, SL, MVT::i32, NewOp, NumExtBits);
3207 NewOp = DAG.getNode(Opc, SL, MVT::i32, NewOp);
3208 } else {
3209 NewOp = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Arg);
3210 NewOp = DAG.getNode(Opc, SL, MVT::i32, NewOp);
3211 NewOp = DAG.getNode(ISD::SUB, SL, MVT::i32, NewOp, NumExtBits);
3212 }
3213
3214 return DAG.getNode(ISD::TRUNCATE, SL, ResultVT, NewOp);
3215}
3216
3218 SDLoc SL(Op);
3219 SDValue Src = Op.getOperand(0);
3220
3221 assert(isCtlzOpc(Op.getOpcode()) || isCttzOpc(Op.getOpcode()));
3222 bool Ctlz = isCtlzOpc(Op.getOpcode());
3223 unsigned NewOpc = Ctlz ? AMDGPUISD::FFBH_U32 : AMDGPUISD::FFBL_B32;
3224
3225 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF ||
3226 Op.getOpcode() == ISD::CTTZ_ZERO_UNDEF;
3227 bool Is64BitScalar = !Src->isDivergent() && Src.getValueType() == MVT::i64;
3228
3229 if (Src.getValueType() == MVT::i32 || Is64BitScalar) {
3230 // (ctlz hi:lo) -> (umin (ffbh src), 32)
3231 // (cttz hi:lo) -> (umin (ffbl src), 32)
3232 // (ctlz_zero_undef src) -> (ffbh src)
3233 // (cttz_zero_undef src) -> (ffbl src)
3234
3235 // 64-bit scalar version produce 32-bit result
3236 // (ctlz hi:lo) -> (umin (S_FLBIT_I32_B64 src), 64)
3237 // (cttz hi:lo) -> (umin (S_FF1_I32_B64 src), 64)
3238 // (ctlz_zero_undef src) -> (S_FLBIT_I32_B64 src)
3239 // (cttz_zero_undef src) -> (S_FF1_I32_B64 src)
3240 SDValue NewOpr = DAG.getNode(NewOpc, SL, MVT::i32, Src);
3241 if (!ZeroUndef) {
3242 const SDValue ConstVal = DAG.getConstant(
3243 Op.getValueType().getScalarSizeInBits(), SL, MVT::i32);
3244 NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, NewOpr, ConstVal);
3245 }
3246 return DAG.getNode(ISD::ZERO_EXTEND, SL, Src.getValueType(), NewOpr);
3247 }
3248
3249 SDValue Lo, Hi;
3250 std::tie(Lo, Hi) = split64BitValue(Src, DAG);
3251
3252 SDValue OprLo = DAG.getNode(NewOpc, SL, MVT::i32, Lo);
3253 SDValue OprHi = DAG.getNode(NewOpc, SL, MVT::i32, Hi);
3254
3255 // (ctlz hi:lo) -> (umin3 (ffbh hi), (uaddsat (ffbh lo), 32), 64)
3256 // (cttz hi:lo) -> (umin3 (uaddsat (ffbl hi), 32), (ffbl lo), 64)
3257 // (ctlz_zero_undef hi:lo) -> (umin (ffbh hi), (add (ffbh lo), 32))
3258 // (cttz_zero_undef hi:lo) -> (umin (add (ffbl hi), 32), (ffbl lo))
3259
3260 unsigned AddOpc = ZeroUndef ? ISD::ADD : ISD::UADDSAT;
3261 const SDValue Const32 = DAG.getConstant(32, SL, MVT::i32);
3262 if (Ctlz)
3263 OprLo = DAG.getNode(AddOpc, SL, MVT::i32, OprLo, Const32);
3264 else
3265 OprHi = DAG.getNode(AddOpc, SL, MVT::i32, OprHi, Const32);
3266
3267 SDValue NewOpr;
3268 NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, OprLo, OprHi);
3269 if (!ZeroUndef) {
3270 const SDValue Const64 = DAG.getConstant(64, SL, MVT::i32);
3271 NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, NewOpr, Const64);
3272 }
3273
3274 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewOpr);
3275}
3276
3278 bool Signed) const {
3279 // The regular method converting a 64-bit integer to float roughly consists of
3280 // 2 steps: normalization and rounding. In fact, after normalization, the
3281 // conversion from a 64-bit integer to a float is essentially the same as the
3282 // one from a 32-bit integer. The only difference is that it has more
3283 // trailing bits to be rounded. To leverage the native 32-bit conversion, a
3284 // 64-bit integer could be preprocessed and fit into a 32-bit integer then
3285 // converted into the correct float number. The basic steps for the unsigned
3286 // conversion are illustrated in the following pseudo code:
3287 //
3288 // f32 uitofp(i64 u) {
3289 // i32 hi, lo = split(u);
3290 // // Only count the leading zeros in hi as we have native support of the
3291 // // conversion from i32 to f32. If hi is all 0s, the conversion is
3292 // // reduced to a 32-bit one automatically.
3293 // i32 shamt = clz(hi); // Return 32 if hi is all 0s.
3294 // u <<= shamt;
3295 // hi, lo = split(u);
3296 // hi |= (lo != 0) ? 1 : 0; // Adjust rounding bit in hi based on lo.
3297 // // convert it as a 32-bit integer and scale the result back.
3298 // return uitofp(hi) * 2^(32 - shamt);
3299 // }
3300 //
3301 // The signed one follows the same principle but uses 'ffbh_i32' to count its
3302 // sign bits instead. If 'ffbh_i32' is not available, its absolute value is
3303 // converted instead followed by negation based its sign bit.
3304
3305 SDLoc SL(Op);
3306 SDValue Src = Op.getOperand(0);
3307
3308 SDValue Lo, Hi;
3309 std::tie(Lo, Hi) = split64BitValue(Src, DAG);
3310 SDValue Sign;
3311 SDValue ShAmt;
3312 if (Signed && Subtarget->isGCN()) {
3313 // We also need to consider the sign bit in Lo if Hi has just sign bits,
3314 // i.e. Hi is 0 or -1. However, that only needs to take the MSB into
3315 // account. That is, the maximal shift is
3316 // - 32 if Lo and Hi have opposite signs;
3317 // - 33 if Lo and Hi have the same sign.
3318 //
3319 // Or, MaxShAmt = 33 + OppositeSign, where
3320 //
3321 // OppositeSign is defined as ((Lo ^ Hi) >> 31), which is
3322 // - -1 if Lo and Hi have opposite signs; and
3323 // - 0 otherwise.
3324 //
3325 // All in all, ShAmt is calculated as
3326 //
3327 // umin(sffbh(Hi), 33 + (Lo^Hi)>>31) - 1.
3328 //
3329 // or
3330 //
3331 // umin(sffbh(Hi) - 1, 32 + (Lo^Hi)>>31).
3332 //
3333 // to reduce the critical path.
3334 SDValue OppositeSign = DAG.getNode(
3335 ISD::SRA, SL, MVT::i32, DAG.getNode(ISD::XOR, SL, MVT::i32, Lo, Hi),
3336 DAG.getConstant(31, SL, MVT::i32));
3337 SDValue MaxShAmt =
3338 DAG.getNode(ISD::ADD, SL, MVT::i32, DAG.getConstant(32, SL, MVT::i32),
3339 OppositeSign);
3340 // Count the leading sign bits.
3341 ShAmt = DAG.getNode(AMDGPUISD::FFBH_I32, SL, MVT::i32, Hi);
3342 // Different from unsigned conversion, the shift should be one bit less to
3343 // preserve the sign bit.
3344 ShAmt = DAG.getNode(ISD::SUB, SL, MVT::i32, ShAmt,
3345 DAG.getConstant(1, SL, MVT::i32));
3346 ShAmt = DAG.getNode(ISD::UMIN, SL, MVT::i32, ShAmt, MaxShAmt);
3347 } else {
3348 if (Signed) {
3349 // Without 'ffbh_i32', only leading zeros could be counted. Take the
3350 // absolute value first.
3351 Sign = DAG.getNode(ISD::SRA, SL, MVT::i64, Src,
3352 DAG.getConstant(63, SL, MVT::i64));
3353 SDValue Abs =
3354 DAG.getNode(ISD::XOR, SL, MVT::i64,
3355 DAG.getNode(ISD::ADD, SL, MVT::i64, Src, Sign), Sign);
3356 std::tie(Lo, Hi) = split64BitValue(Abs, DAG);
3357 }
3358 // Count the leading zeros.
3359 ShAmt = DAG.getNode(ISD::CTLZ, SL, MVT::i32, Hi);
3360 // The shift amount for signed integers is [0, 32].
3361 }
3362 // Normalize the given 64-bit integer.
3363 SDValue Norm = DAG.getNode(ISD::SHL, SL, MVT::i64, Src, ShAmt);
3364 // Split it again.
3365 std::tie(Lo, Hi) = split64BitValue(Norm, DAG);
3366 // Calculate the adjust bit for rounding.
3367 // (lo != 0) ? 1 : 0 => (lo >= 1) ? 1 : 0 => umin(1, lo)
3368 SDValue Adjust = DAG.getNode(ISD::UMIN, SL, MVT::i32,
3369 DAG.getConstant(1, SL, MVT::i32), Lo);
3370 // Get the 32-bit normalized integer.
3371 Norm = DAG.getNode(ISD::OR, SL, MVT::i32, Hi, Adjust);
3372 // Convert the normalized 32-bit integer into f32.
3373 unsigned Opc =
3374 (Signed && Subtarget->isGCN()) ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
3375 SDValue FVal = DAG.getNode(Opc, SL, MVT::f32, Norm);
3376
3377 // Finally, need to scale back the converted floating number as the original
3378 // 64-bit integer is converted as a 32-bit one.
3379 ShAmt = DAG.getNode(ISD::SUB, SL, MVT::i32, DAG.getConstant(32, SL, MVT::i32),
3380 ShAmt);
3381 // On GCN, use LDEXP directly.
3382 if (Subtarget->isGCN())
3383 return DAG.getNode(ISD::FLDEXP, SL, MVT::f32, FVal, ShAmt);
3384
3385 // Otherwise, align 'ShAmt' to the exponent part and add it into the exponent
3386 // part directly to emulate the multiplication of 2^ShAmt. That 8-bit
3387 // exponent is enough to avoid overflowing into the sign bit.
3388 SDValue Exp = DAG.getNode(ISD::SHL, SL, MVT::i32, ShAmt,
3389 DAG.getConstant(23, SL, MVT::i32));
3390 SDValue IVal =
3391 DAG.getNode(ISD::ADD, SL, MVT::i32,
3392 DAG.getNode(ISD::BITCAST, SL, MVT::i32, FVal), Exp);
3393 if (Signed) {
3394 // Set the sign bit.
3395 Sign = DAG.getNode(ISD::SHL, SL, MVT::i32,
3396 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Sign),
3397 DAG.getConstant(31, SL, MVT::i32));
3398 IVal = DAG.getNode(ISD::OR, SL, MVT::i32, IVal, Sign);
3399 }
3400 return DAG.getNode(ISD::BITCAST, SL, MVT::f32, IVal);
3401}
3402
3404 bool Signed) const {
3405 SDLoc SL(Op);
3406 SDValue Src = Op.getOperand(0);
3407
3408 SDValue Lo, Hi;
3409 std::tie(Lo, Hi) = split64BitValue(Src, DAG);
3410
3412 SL, MVT::f64, Hi);
3413
3414 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
3415
3416 SDValue LdExp = DAG.getNode(ISD::FLDEXP, SL, MVT::f64, CvtHi,
3417 DAG.getConstant(32, SL, MVT::i32));
3418 // TODO: Should this propagate fast-math-flags?
3419 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
3420}
3421
3423 SelectionDAG &DAG) const {
3424 // TODO: Factor out code common with LowerSINT_TO_FP.
3425 EVT DestVT = Op.getValueType();
3426 SDValue Src = Op.getOperand(0);
3427 EVT SrcVT = Src.getValueType();
3428
3429 if (SrcVT == MVT::i16) {
3430 if (DestVT == MVT::f16)
3431 return Op;
3432 SDLoc DL(Op);
3433
3434 // Promote src to i32
3435 SDValue Ext = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Src);
3436 return DAG.getNode(ISD::UINT_TO_FP, DL, DestVT, Ext);
3437 }
3438
3439 if (DestVT == MVT::bf16) {
3440 SDLoc SL(Op);
3441 SDValue ToF32 = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f32, Src);
3442 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SL, /*isTarget=*/true);
3443 return DAG.getNode(ISD::FP_ROUND, SL, MVT::bf16, ToF32, FPRoundFlag);
3444 }
3445
3446 if (SrcVT != MVT::i64)
3447 return Op;
3448
3449 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
3450 SDLoc DL(Op);
3451
3452 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
3453 SDValue FPRoundFlag =
3454 DAG.getIntPtrConstant(0, SDLoc(Op), /*isTarget=*/true);
3455 SDValue FPRound =
3456 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
3457
3458 return FPRound;
3459 }
3460
3461 if (DestVT == MVT::f32)
3462 return LowerINT_TO_FP32(Op, DAG, false);
3463
3464 assert(DestVT == MVT::f64);
3465 return LowerINT_TO_FP64(Op, DAG, false);
3466}
3467
3469 SelectionDAG &DAG) const {
3470 EVT DestVT = Op.getValueType();
3471
3472 SDValue Src = Op.getOperand(0);
3473 EVT SrcVT = Src.getValueType();
3474
3475 if (SrcVT == MVT::i16) {
3476 if (DestVT == MVT::f16)
3477 return Op;
3478
3479 SDLoc DL(Op);
3480 // Promote src to i32
3481 SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32, Src);
3482 return DAG.getNode(ISD::SINT_TO_FP, DL, DestVT, Ext);
3483 }
3484
3485 if (DestVT == MVT::bf16) {
3486 SDLoc SL(Op);
3487 SDValue ToF32 = DAG.getNode(ISD::SINT_TO_FP, SL, MVT::f32, Src);
3488 SDValue FPRoundFlag = DAG.getIntPtrConstant(0, SL, /*isTarget=*/true);
3489 return DAG.getNode(ISD::FP_ROUND, SL, MVT::bf16, ToF32, FPRoundFlag);
3490 }
3491
3492 if (SrcVT != MVT::i64)
3493 return Op;
3494
3495 // TODO: Factor out code common with LowerUINT_TO_FP.
3496
3497 if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
3498 SDLoc DL(Op);
3499 SDValue Src = Op.getOperand(0);
3500
3501 SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
3502 SDValue FPRoundFlag =
3503 DAG.getIntPtrConstant(0, SDLoc(Op), /*isTarget=*/true);
3504 SDValue FPRound =
3505 DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
3506
3507 return FPRound;
3508 }
3509
3510 if (DestVT == MVT::f32)
3511 return LowerINT_TO_FP32(Op, DAG, true);
3512
3513 assert(DestVT == MVT::f64);
3514 return LowerINT_TO_FP64(Op, DAG, true);
3515}
3516
3518 bool Signed) const {
3519 SDLoc SL(Op);
3520
3521 SDValue Src = Op.getOperand(0);
3522 EVT SrcVT = Src.getValueType();
3523
3524 assert(SrcVT == MVT::f32 || SrcVT == MVT::f64);
3525
3526 // The basic idea of converting a floating point number into a pair of 32-bit
3527 // integers is illustrated as follows:
3528 //
3529 // tf := trunc(val);
3530 // hif := floor(tf * 2^-32);
3531 // lof := tf - hif * 2^32; // lof is always positive due to floor.
3532 // hi := fptoi(hif);
3533 // lo := fptoi(lof);
3534 //
3535 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, SrcVT, Src);
3536 SDValue Sign;
3537 if (Signed && SrcVT == MVT::f32) {
3538 // However, a 32-bit floating point number has only 23 bits mantissa and
3539 // it's not enough to hold all the significant bits of `lof` if val is
3540 // negative. To avoid the loss of precision, We need to take the absolute
3541 // value after truncating and flip the result back based on the original
3542 // signedness.
3543 Sign = DAG.getNode(ISD::SRA, SL, MVT::i32,
3544 DAG.getNode(ISD::BITCAST, SL, MVT::i32, Trunc),
3545 DAG.getConstant(31, SL, MVT::i32));
3546 Trunc = DAG.getNode(ISD::FABS, SL, SrcVT, Trunc);
3547 }
3548
3549 SDValue K0, K1;
3550 if (SrcVT == MVT::f64) {
3551 K0 = DAG.getConstantFP(
3552 llvm::bit_cast<double>(UINT64_C(/*2^-32*/ 0x3df0000000000000)), SL,
3553 SrcVT);
3554 K1 = DAG.getConstantFP(
3555 llvm::bit_cast<double>(UINT64_C(/*-2^32*/ 0xc1f0000000000000)), SL,
3556 SrcVT);
3557 } else {
3558 K0 = DAG.getConstantFP(
3559 llvm::bit_cast<float>(UINT32_C(/*2^-32*/ 0x2f800000)), SL, SrcVT);
3560 K1 = DAG.getConstantFP(
3561 llvm::bit_cast<float>(UINT32_C(/*-2^32*/ 0xcf800000)), SL, SrcVT);
3562 }
3563 // TODO: Should this propagate fast-math-flags?
3564 SDValue Mul = DAG.getNode(ISD::FMUL, SL, SrcVT, Trunc, K0);
3565
3566 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, SrcVT, Mul);
3567
3568 SDValue Fma = DAG.getNode(ISD::FMA, SL, SrcVT, FloorMul, K1, Trunc);
3569
3570 SDValue Hi = DAG.getNode((Signed && SrcVT == MVT::f64) ? ISD::FP_TO_SINT
3572 SL, MVT::i32, FloorMul);
3573 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
3574
3575 SDValue Result = DAG.getNode(ISD::BITCAST, SL, MVT::i64,
3576 DAG.getBuildVector(MVT::v2i32, SL, {Lo, Hi}));
3577
3578 if (Signed && SrcVT == MVT::f32) {
3579 assert(Sign);
3580 // Flip the result based on the signedness, which is either all 0s or 1s.
3581 Sign = DAG.getNode(ISD::BITCAST, SL, MVT::i64,
3582 DAG.getBuildVector(MVT::v2i32, SL, {Sign, Sign}));
3583 // r := xor(r, sign) - sign;
3584 Result =
3585 DAG.getNode(ISD::SUB, SL, MVT::i64,
3586 DAG.getNode(ISD::XOR, SL, MVT::i64, Result, Sign), Sign);
3587 }
3588
3589 return Result;
3590}
3591
3593 SDLoc DL(Op);
3594 SDValue N0 = Op.getOperand(0);
3595
3596 // Convert to target node to get known bits
3597 if (N0.getValueType() == MVT::f32)
3598 return DAG.getNode(AMDGPUISD::FP_TO_FP16, DL, Op.getValueType(), N0);
3599
3600 if (Op->getFlags().hasApproximateFuncs()) {
3601 // There is a generic expand for FP_TO_FP16 with unsafe fast math.
3602 return SDValue();
3603 }
3604
3605 return LowerF64ToF16Safe(N0, DL, DAG);
3606}
3607
3608// return node in i32
3610 SelectionDAG &DAG) const {
3611 assert(Src.getSimpleValueType() == MVT::f64);
3612
3613 // f64 -> f16 conversion using round-to-nearest-even rounding mode.
3614 // TODO: We can generate better code for True16.
3615 const unsigned ExpMask = 0x7ff;
3616 const unsigned ExpBiasf64 = 1023;
3617 const unsigned ExpBiasf16 = 15;
3618 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
3619 SDValue One = DAG.getConstant(1, DL, MVT::i32);
3620 SDValue U = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Src);
3621 SDValue UH = DAG.getNode(ISD::SRL, DL, MVT::i64, U,
3622 DAG.getConstant(32, DL, MVT::i64));
3623 UH = DAG.getZExtOrTrunc(UH, DL, MVT::i32);
3624 U = DAG.getZExtOrTrunc(U, DL, MVT::i32);
3625 SDValue E = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
3626 DAG.getConstant(20, DL, MVT::i64));
3627 E = DAG.getNode(ISD::AND, DL, MVT::i32, E,
3628 DAG.getConstant(ExpMask, DL, MVT::i32));
3629 // Subtract the fp64 exponent bias (1023) to get the real exponent and
3630 // add the f16 bias (15) to get the biased exponent for the f16 format.
3631 E = DAG.getNode(ISD::ADD, DL, MVT::i32, E,
3632 DAG.getConstant(-ExpBiasf64 + ExpBiasf16, DL, MVT::i32));
3633
3634 SDValue M = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
3635 DAG.getConstant(8, DL, MVT::i32));
3636 M = DAG.getNode(ISD::AND, DL, MVT::i32, M,
3637 DAG.getConstant(0xffe, DL, MVT::i32));
3638
3639 SDValue MaskedSig = DAG.getNode(ISD::AND, DL, MVT::i32, UH,
3640 DAG.getConstant(0x1ff, DL, MVT::i32));
3641 MaskedSig = DAG.getNode(ISD::OR, DL, MVT::i32, MaskedSig, U);
3642
3643 SDValue Lo40Set = DAG.getSelectCC(DL, MaskedSig, Zero, Zero, One, ISD::SETEQ);
3644 M = DAG.getNode(ISD::OR, DL, MVT::i32, M, Lo40Set);
3645
3646 // (M != 0 ? 0x0200 : 0) | 0x7c00;
3647 SDValue I = DAG.getNode(ISD::OR, DL, MVT::i32,
3648 DAG.getSelectCC(DL, M, Zero, DAG.getConstant(0x0200, DL, MVT::i32),
3649 Zero, ISD::SETNE), DAG.getConstant(0x7c00, DL, MVT::i32));
3650
3651 // N = M | (E << 12);
3652 SDValue N = DAG.getNode(ISD::OR, DL, MVT::i32, M,
3653 DAG.getNode(ISD::SHL, DL, MVT::i32, E,
3654 DAG.getConstant(12, DL, MVT::i32)));
3655
3656 // B = clamp(1-E, 0, 13);
3657 SDValue OneSubExp = DAG.getNode(ISD::SUB, DL, MVT::i32,
3658 One, E);
3659 SDValue B = DAG.getNode(ISD::SMAX, DL, MVT::i32, OneSubExp, Zero);
3660 B = DAG.getNode(ISD::SMIN, DL, MVT::i32, B,
3661 DAG.getConstant(13, DL, MVT::i32));
3662
3663 SDValue SigSetHigh = DAG.getNode(ISD::OR, DL, MVT::i32, M,
3664 DAG.getConstant(0x1000, DL, MVT::i32));
3665
3666 SDValue D = DAG.getNode(ISD::SRL, DL, MVT::i32, SigSetHigh, B);
3667 SDValue D0 = DAG.getNode(ISD::SHL, DL, MVT::i32, D, B);
3668 SDValue D1 = DAG.getSelectCC(DL, D0, SigSetHigh, One, Zero, ISD::SETNE);
3669 D = DAG.getNode(ISD::OR, DL, MVT::i32, D, D1);
3670
3671 SDValue V = DAG.getSelectCC(DL, E, One, D, N, ISD::SETLT);
3672 SDValue VLow3 = DAG.getNode(ISD::AND, DL, MVT::i32, V,
3673 DAG.getConstant(0x7, DL, MVT::i32));
3674 V = DAG.getNode(ISD::SRL, DL, MVT::i32, V,
3675 DAG.getConstant(2, DL, MVT::i32));
3676 SDValue V0 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(3, DL, MVT::i32),
3677 One, Zero, ISD::SETEQ);
3678 SDValue V1 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(5, DL, MVT::i32),
3679 One, Zero, ISD::SETGT);
3680 V1 = DAG.getNode(ISD::OR, DL, MVT::i32, V0, V1);
3681 V = DAG.getNode(ISD::ADD, DL, MVT::i32, V, V1);
3682
3683 V = DAG.getSelectCC(DL, E, DAG.getConstant(30, DL, MVT::i32),
3684 DAG.getConstant(0x7c00, DL, MVT::i32), V, ISD::SETGT);
3685 V = DAG.getSelectCC(DL, E, DAG.getConstant(1039, DL, MVT::i32),
3686 I, V, ISD::SETEQ);
3687
3688 // Extract the sign bit.
3689 SDValue Sign = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
3690 DAG.getConstant(16, DL, MVT::i32));
3691 Sign = DAG.getNode(ISD::AND, DL, MVT::i32, Sign,
3692 DAG.getConstant(0x8000, DL, MVT::i32));
3693
3694 return DAG.getNode(ISD::OR, DL, MVT::i32, Sign, V);
3695}
3696
3698 SelectionDAG &DAG) const {
3699 SDValue Src = Op.getOperand(0);
3700 unsigned OpOpcode = Op.getOpcode();
3701 EVT SrcVT = Src.getValueType();
3702 EVT DestVT = Op.getValueType();
3703
3704 // Will be selected natively
3705 if (SrcVT == MVT::f16 && DestVT == MVT::i16)
3706 return Op;
3707
3708 if (SrcVT == MVT::bf16) {
3709 SDLoc DL(Op);
3710 SDValue PromotedSrc = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, Src);
3711 return DAG.getNode(Op.getOpcode(), DL, DestVT, PromotedSrc);
3712 }
3713
3714 // Promote i16 to i32
3715 if (DestVT == MVT::i16 && (SrcVT == MVT::f32 || SrcVT == MVT::f64)) {
3716 SDLoc DL(Op);
3717
3718 SDValue FpToInt32 = DAG.getNode(OpOpcode, DL, MVT::i32, Src);
3719 return DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToInt32);
3720 }
3721
3722 if (DestVT != MVT::i64)
3723 return Op;
3724
3725 if (SrcVT == MVT::f16 ||
3726 (SrcVT == MVT::f32 && Src.getOpcode() == ISD::FP16_TO_FP)) {
3727 SDLoc DL(Op);
3728
3729 SDValue FpToInt32 = DAG.getNode(OpOpcode, DL, MVT::i32, Src);
3730 unsigned Ext =
3732 return DAG.getNode(Ext, DL, MVT::i64, FpToInt32);
3733 }
3734
3735 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
3736 return LowerFP_TO_INT64(Op, DAG, OpOpcode == ISD::FP_TO_SINT);
3737
3738 return SDValue();
3739}
3740
3742 SelectionDAG &DAG) const {
3743 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
3744 MVT VT = Op.getSimpleValueType();
3745 MVT ScalarVT = VT.getScalarType();
3746
3747 assert(VT.isVector());
3748
3749 SDValue Src = Op.getOperand(0);
3750 SDLoc DL(Op);
3751
3752 // TODO: Don't scalarize on Evergreen?
3753 unsigned NElts = VT.getVectorNumElements();
3755 DAG.ExtractVectorElements(Src, Args, 0, NElts);
3756
3757 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
3758 for (unsigned I = 0; I < NElts; ++I)
3759 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
3760
3761 return DAG.getBuildVector(VT, DL, Args);
3762}
3763
3764//===----------------------------------------------------------------------===//
3765// Custom DAG optimizations
3766//===----------------------------------------------------------------------===//
3767
3768static bool isU24(SDValue Op, SelectionDAG &DAG) {
3769 return AMDGPUTargetLowering::numBitsUnsigned(Op, DAG) <= 24;
3770}
3771
3772static bool isI24(SDValue Op, SelectionDAG &DAG) {
3773 EVT VT = Op.getValueType();
3774 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
3775 // as unsigned 24-bit values.
3777}
3778
3781 SelectionDAG &DAG = DCI.DAG;
3782 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3783 bool IsIntrin = Node24->getOpcode() == ISD::INTRINSIC_WO_CHAIN;
3784
3785 SDValue LHS = IsIntrin ? Node24->getOperand(1) : Node24->getOperand(0);
3786 SDValue RHS = IsIntrin ? Node24->getOperand(2) : Node24->getOperand(1);
3787 unsigned NewOpcode = Node24->getOpcode();
3788 if (IsIntrin) {
3789 unsigned IID = Node24->getConstantOperandVal(0);
3790 switch (IID) {
3791 case Intrinsic::amdgcn_mul_i24:
3792 NewOpcode = AMDGPUISD::MUL_I24;
3793 break;
3794 case Intrinsic::amdgcn_mul_u24:
3795 NewOpcode = AMDGPUISD::MUL_U24;
3796 break;
3797 case Intrinsic::amdgcn_mulhi_i24:
3798 NewOpcode = AMDGPUISD::MULHI_I24;
3799 break;
3800 case Intrinsic::amdgcn_mulhi_u24:
3801 NewOpcode = AMDGPUISD::MULHI_U24;
3802 break;
3803 default:
3804 llvm_unreachable("Expected 24-bit mul intrinsic");
3805 }
3806 }
3807
3808 APInt Demanded = APInt::getLowBitsSet(LHS.getValueSizeInBits(), 24);
3809
3810 // First try to simplify using SimplifyMultipleUseDemandedBits which allows
3811 // the operands to have other uses, but will only perform simplifications that
3812 // involve bypassing some nodes for this user.
3813 SDValue DemandedLHS = TLI.SimplifyMultipleUseDemandedBits(LHS, Demanded, DAG);
3814 SDValue DemandedRHS = TLI.SimplifyMultipleUseDemandedBits(RHS, Demanded, DAG);
3815 if (DemandedLHS || DemandedRHS)
3816 return DAG.getNode(NewOpcode, SDLoc(Node24), Node24->getVTList(),
3817 DemandedLHS ? DemandedLHS : LHS,
3818 DemandedRHS ? DemandedRHS : RHS);
3819
3820 // Now try SimplifyDemandedBits which can simplify the nodes used by our
3821 // operands if this node is the only user.
3822 if (TLI.SimplifyDemandedBits(LHS, Demanded, DCI))
3823 return SDValue(Node24, 0);
3824 if (TLI.SimplifyDemandedBits(RHS, Demanded, DCI))
3825 return SDValue(Node24, 0);
3826
3827 return SDValue();
3828}
3829
3830template <typename IntTy>
3832 uint32_t Width, const SDLoc &DL) {
3833 if (Width + Offset < 32) {
3834 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
3835 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
3836 if constexpr (std::is_signed_v<IntTy>) {
3837 return DAG.getSignedConstant(Result, DL, MVT::i32);
3838 } else {
3839 return DAG.getConstant(Result, DL, MVT::i32);
3840 }
3841 }
3842
3843 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
3844}
3845
3846static bool hasVolatileUser(SDNode *Val) {
3847 for (SDNode *U : Val->users()) {
3848 if (MemSDNode *M = dyn_cast<MemSDNode>(U)) {
3849 if (M->isVolatile())
3850 return true;
3851 }
3852 }
3853
3854 return false;
3855}
3856
3858 // i32 vectors are the canonical memory type.
3859 if (VT.getScalarType() == MVT::i32 || isTypeLegal(VT))
3860 return false;
3861
3862 if (!VT.isByteSized())
3863 return false;
3864
3865 unsigned Size = VT.getStoreSize();
3866
3867 if ((Size == 1 || Size == 2 || Size == 4) && !VT.isVector())
3868 return false;
3869
3870 if (Size == 3 || (Size > 4 && (Size % 4 != 0)))
3871 return false;
3872
3873 return true;
3874}
3875
3876// Replace load of an illegal type with a bitcast from a load of a friendlier
3877// type.
3879 DAGCombinerInfo &DCI) const {
3880 if (!DCI.isBeforeLegalize())
3881 return SDValue();
3882
3884 if (!LN->isSimple() || !ISD::isNormalLoad(LN) || hasVolatileUser(LN))
3885 return SDValue();
3886
3887 SDLoc SL(N);
3888 SelectionDAG &DAG = DCI.DAG;
3889 EVT VT = LN->getMemoryVT();
3890
3891 unsigned Size = VT.getStoreSize();
3892 Align Alignment = LN->getAlign();
3893 if (Alignment < Size && isTypeLegal(VT)) {
3894 unsigned IsFast;
3895 unsigned AS = LN->getAddressSpace();
3896
3897 // Expand unaligned loads earlier than legalization. Due to visitation order
3898 // problems during legalization, the emitted instructions to pack and unpack
3899 // the bytes again are not eliminated in the case of an unaligned copy.
3901 VT, AS, Alignment, LN->getMemOperand()->getFlags(), &IsFast)) {
3902 if (VT.isVector())
3903 return SplitVectorLoad(SDValue(LN, 0), DAG);
3904
3905 SDValue Ops[2];
3906 std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(LN, DAG);
3907
3908 return DAG.getMergeValues(Ops, SDLoc(N));
3909 }
3910
3911 if (!IsFast)
3912 return SDValue();
3913 }
3914
3915 if (!shouldCombineMemoryType(VT))
3916 return SDValue();
3917
3918 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
3919
3920 SDValue NewLoad
3921 = DAG.getLoad(NewVT, SL, LN->getChain(),
3922 LN->getBasePtr(), LN->getMemOperand());
3923
3924 SDValue BC = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad);
3925 DCI.CombineTo(N, BC, NewLoad.getValue(1));
3926 return SDValue(N, 0);
3927}
3928
3929// Replace store of an illegal type with a store of a bitcast to a friendlier
3930// type.
3932 DAGCombinerInfo &DCI) const {
3933 if (!DCI.isBeforeLegalize())
3934 return SDValue();
3935
3937 if (!SN->isSimple() || !ISD::isNormalStore(SN))
3938 return SDValue();
3939
3940 EVT VT = SN->getMemoryVT();
3941 unsigned Size = VT.getStoreSize();
3942
3943 SDLoc SL(N);
3944 SelectionDAG &DAG = DCI.DAG;
3945 Align Alignment = SN->getAlign();
3946 if (Alignment < Size && isTypeLegal(VT)) {
3947 unsigned IsFast;
3948 unsigned AS = SN->getAddressSpace();
3949
3950 // Expand unaligned stores earlier than legalization. Due to visitation
3951 // order problems during legalization, the emitted instructions to pack and
3952 // unpack the bytes again are not eliminated in the case of an unaligned
3953 // copy.
3955 VT, AS, Alignment, SN->getMemOperand()->getFlags(), &IsFast)) {
3956 if (VT.isVector())
3957 return SplitVectorStore(SDValue(SN, 0), DAG);
3958
3959 return expandUnalignedStore(SN, DAG);
3960 }
3961
3962 if (!IsFast)
3963 return SDValue();
3964 }
3965
3966 if (!shouldCombineMemoryType(VT))
3967 return SDValue();
3968
3969 EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
3970 SDValue Val = SN->getValue();
3971
3972 //DCI.AddToWorklist(Val.getNode());
3973
3974 bool OtherUses = !Val.hasOneUse();
3975 SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NewVT, Val);
3976 if (OtherUses) {
3977 SDValue CastBack = DAG.getNode(ISD::BITCAST, SL, VT, CastVal);
3978 DAG.ReplaceAllUsesOfValueWith(Val, CastBack);
3979 }
3980
3981 return DAG.getStore(SN->getChain(), SL, CastVal,
3982 SN->getBasePtr(), SN->getMemOperand());
3983}
3984
3985// FIXME: This should go in generic DAG combiner with an isTruncateFree check,
3986// but isTruncateFree is inaccurate for i16 now because of SALU vs. VALU
3987// issues.
3989 DAGCombinerInfo &DCI) const {
3990 SelectionDAG &DAG = DCI.DAG;
3991 SDValue N0 = N->getOperand(0);
3992
3993 // (vt2 (assertzext (truncate vt0:x), vt1)) ->
3994 // (vt2 (truncate (assertzext vt0:x, vt1)))
3995 if (N0.getOpcode() == ISD::TRUNCATE) {
3996 SDValue N1 = N->getOperand(1);
3997 EVT ExtVT = cast<VTSDNode>(N1)->getVT();
3998 SDLoc SL(N);
3999
4000 SDValue Src = N0.getOperand(0);
4001 EVT SrcVT = Src.getValueType();
4002 if (SrcVT.bitsGE(ExtVT)) {
4003 SDValue NewInReg = DAG.getNode(N->getOpcode(), SL, SrcVT, Src, N1);
4004 return DAG.getNode(ISD::TRUNCATE, SL, N->getValueType(0), NewInReg);
4005 }
4006 }
4007
4008 return SDValue();
4009}
4010
4012 SDNode *N, DAGCombinerInfo &DCI) const {
4013 unsigned IID = N->getConstantOperandVal(0);
4014 switch (IID) {
4015 case Intrinsic::amdgcn_mul_i24:
4016 case Intrinsic::amdgcn_mul_u24:
4017 case Intrinsic::amdgcn_mulhi_i24:
4018 case Intrinsic::amdgcn_mulhi_u24:
4019 return simplifyMul24(N, DCI);
4020 case Intrinsic::amdgcn_fract:
4021 case Intrinsic::amdgcn_rsq:
4022 case Intrinsic::amdgcn_rcp_legacy:
4023 case Intrinsic::amdgcn_rsq_legacy:
4024 case Intrinsic::amdgcn_rsq_clamp:
4025 case Intrinsic::amdgcn_tanh:
4026 case Intrinsic::amdgcn_prng_b32: {
4027 // FIXME: This is probably wrong. If src is an sNaN, it won't be quieted
4028 SDValue Src = N->getOperand(1);
4029 return Src.isUndef() ? Src : SDValue();
4030 }
4031 case Intrinsic::amdgcn_frexp_exp: {
4032 // frexp_exp (fneg x) -> frexp_exp x
4033 // frexp_exp (fabs x) -> frexp_exp x
4034 // frexp_exp (fneg (fabs x)) -> frexp_exp x
4035 SDValue Src = N->getOperand(1);
4036 SDValue PeekSign = peekFPSignOps(Src);
4037 if (PeekSign == Src)
4038 return SDValue();
4039 return SDValue(DCI.DAG.UpdateNodeOperands(N, N->getOperand(0), PeekSign),
4040 0);
4041 }
4042 default:
4043 return SDValue();
4044 }
4045}
4046
4047/// Split the 64-bit value \p LHS into two 32-bit components, and perform the
4048/// binary operation \p Opc to it with the corresponding constant operands.
4050 DAGCombinerInfo &DCI, const SDLoc &SL,
4051 unsigned Opc, SDValue LHS,
4052 uint32_t ValLo, uint32_t ValHi) const {
4053 SelectionDAG &DAG = DCI.DAG;
4054 SDValue Lo, Hi;
4055 std::tie(Lo, Hi) = split64BitValue(LHS, DAG);
4056
4057 SDValue LoRHS = DAG.getConstant(ValLo, SL, MVT::i32);
4058 SDValue HiRHS = DAG.getConstant(ValHi, SL, MVT::i32);
4059
4060 SDValue LoAnd = DAG.getNode(Opc, SL, MVT::i32, Lo, LoRHS);
4061 SDValue HiAnd = DAG.getNode(Opc, SL, MVT::i32, Hi, HiRHS);
4062
4063 // Re-visit the ands. It's possible we eliminated one of them and it could
4064 // simplify the vector.
4065 DCI.AddToWorklist(Lo.getNode());
4066 DCI.AddToWorklist(Hi.getNode());
4067
4068 SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {LoAnd, HiAnd});
4069 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
4070}
4071
4073 DAGCombinerInfo &DCI) const {
4074 EVT VT = N->getValueType(0);
4075 SDValue LHS = N->getOperand(0);
4076 SDValue RHS = N->getOperand(1);
4078 SDLoc SL(N);
4079 SelectionDAG &DAG = DCI.DAG;
4080
4081 unsigned RHSVal;
4082 if (CRHS) {
4083 RHSVal = CRHS->getZExtValue();
4084 if (!RHSVal)
4085 return LHS;
4086
4087 switch (LHS->getOpcode()) {
4088 default:
4089 break;
4090 case ISD::ZERO_EXTEND:
4091 case ISD::SIGN_EXTEND:
4092 case ISD::ANY_EXTEND: {
4093 SDValue X = LHS->getOperand(0);
4094
4095 if (VT == MVT::i32 && RHSVal == 16 && X.getValueType() == MVT::i16 &&
4096 isOperationLegal(ISD::BUILD_VECTOR, MVT::v2i16)) {
4097 // Prefer build_vector as the canonical form if packed types are legal.
4098 // (shl ([asz]ext i16:x), 16 -> build_vector 0, x
4099 SDValue Vec = DAG.getBuildVector(
4100 MVT::v2i16, SL,
4101 {DAG.getConstant(0, SL, MVT::i16), LHS->getOperand(0)});
4102 return DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
4103 }
4104
4105 // shl (ext x) => zext (shl x), if shift does not overflow int
4106 if (VT != MVT::i64)
4107 break;
4108 KnownBits Known = DAG.computeKnownBits(X);
4109 unsigned LZ = Known.countMinLeadingZeros();
4110 if (LZ < RHSVal)
4111 break;
4112 EVT XVT = X.getValueType();
4113 SDValue Shl = DAG.getNode(ISD::SHL, SL, XVT, X, SDValue(CRHS, 0));
4114 return DAG.getZExtOrTrunc(Shl, SL, VT);
4115 }
4116 }
4117 }
4118
4119 if (VT.getScalarType() != MVT::i64)
4120 return SDValue();
4121
4122 // i64 (shl x, C) -> (build_pair 0, (shl x, C - 32))
4123
4124 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
4125 // common case, splitting this into a move and a 32-bit shift is faster and
4126 // the same code size.
4127 KnownBits Known = DAG.computeKnownBits(RHS);
4128
4129 EVT ElementType = VT.getScalarType();
4130 EVT TargetScalarType = ElementType.getHalfSizedIntegerVT(*DAG.getContext());
4131 EVT TargetType = VT.isVector() ? VT.changeVectorElementType(TargetScalarType)
4132 : TargetScalarType;
4133
4134 if (Known.getMinValue().getZExtValue() < TargetScalarType.getSizeInBits())
4135 return SDValue();
4136 SDValue ShiftAmt;
4137
4138 if (CRHS) {
4139 ShiftAmt = DAG.getConstant(RHSVal - TargetScalarType.getSizeInBits(), SL,
4140 TargetType);
4141 } else {
4142 SDValue TruncShiftAmt = DAG.getNode(ISD::TRUNCATE, SL, TargetType, RHS);
4143 const SDValue ShiftMask =
4144 DAG.getConstant(TargetScalarType.getSizeInBits() - 1, SL, TargetType);
4145 // This AND instruction will clamp out of bounds shift values.
4146 // It will also be removed during later instruction selection.
4147 ShiftAmt = DAG.getNode(ISD::AND, SL, TargetType, TruncShiftAmt, ShiftMask);
4148 }
4149
4150 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, TargetType, LHS);
4151 SDValue NewShift =
4152 DAG.getNode(ISD::SHL, SL, TargetType, Lo, ShiftAmt, N->getFlags());
4153
4154 const SDValue Zero = DAG.getConstant(0, SL, TargetScalarType);
4155 SDValue Vec;
4156
4157 if (VT.isVector()) {
4158 EVT ConcatType = TargetType.getDoubleNumVectorElementsVT(*DAG.getContext());
4159 unsigned NElts = TargetType.getVectorNumElements();
4161 SmallVector<SDValue, 16> HiAndLoOps(NElts * 2, Zero);
4162
4163 DAG.ExtractVectorElements(NewShift, HiOps, 0, NElts);
4164 for (unsigned I = 0; I != NElts; ++I)
4165 HiAndLoOps[2 * I + 1] = HiOps[I];
4166 Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, ConcatType, HiAndLoOps);
4167 } else {
4168 EVT ConcatType = EVT::getVectorVT(*DAG.getContext(), TargetType, 2);
4169 Vec = DAG.getBuildVector(ConcatType, SL, {Zero, NewShift});
4170 }
4171 return DAG.getNode(ISD::BITCAST, SL, VT, Vec);
4172}
4173
4175 DAGCombinerInfo &DCI) const {
4176 SDValue RHS = N->getOperand(1);
4178 EVT VT = N->getValueType(0);
4179 SDValue LHS = N->getOperand(0);
4180 SelectionDAG &DAG = DCI.DAG;
4181 SDLoc SL(N);
4182
4183 if (VT.getScalarType() != MVT::i64)
4184 return SDValue();
4185
4186 // For C >= 32
4187 // i64 (sra x, C) -> (build_pair (sra hi_32(x), C - 32), sra hi_32(x), 31))
4188
4189 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
4190 // common case, splitting this into a move and a 32-bit shift is faster and
4191 // the same code size.
4192 KnownBits Known = DAG.computeKnownBits(RHS);
4193
4194 EVT ElementType = VT.getScalarType();
4195 EVT TargetScalarType = ElementType.getHalfSizedIntegerVT(*DAG.getContext());
4196 EVT TargetType = VT.isVector() ? VT.changeVectorElementType(TargetScalarType)
4197 : TargetScalarType;
4198
4199 if (Known.getMinValue().getZExtValue() < TargetScalarType.getSizeInBits())
4200 return SDValue();
4201
4202 SDValue ShiftFullAmt =
4203 DAG.getConstant(TargetScalarType.getSizeInBits() - 1, SL, TargetType);
4204 SDValue ShiftAmt;
4205 if (CRHS) {
4206 unsigned RHSVal = CRHS->getZExtValue();
4207 ShiftAmt = DAG.getConstant(RHSVal - TargetScalarType.getSizeInBits(), SL,
4208 TargetType);
4209 } else if (Known.getMinValue().getZExtValue() ==
4210 (ElementType.getSizeInBits() - 1)) {
4211 ShiftAmt = ShiftFullAmt;
4212 } else {
4213 SDValue truncShiftAmt = DAG.getNode(ISD::TRUNCATE, SL, TargetType, RHS);
4214 const SDValue ShiftMask =
4215 DAG.getConstant(TargetScalarType.getSizeInBits() - 1, SL, TargetType);
4216 // This AND instruction will clamp out of bounds shift values.
4217 // It will also be removed during later instruction selection.
4218 ShiftAmt = DAG.getNode(ISD::AND, SL, TargetType, truncShiftAmt, ShiftMask);
4219 }
4220
4221 EVT ConcatType;
4222 SDValue Hi;
4223 SDLoc LHSSL(LHS);
4224 // Bitcast LHS into ConcatType so hi-half of source can be extracted into Hi
4225 if (VT.isVector()) {
4226 unsigned NElts = TargetType.getVectorNumElements();
4227 ConcatType = TargetType.getDoubleNumVectorElementsVT(*DAG.getContext());
4228 SDValue SplitLHS = DAG.getNode(ISD::BITCAST, LHSSL, ConcatType, LHS);
4229 SmallVector<SDValue, 8> HiOps(NElts);
4230 SmallVector<SDValue, 16> HiAndLoOps;
4231
4232 DAG.ExtractVectorElements(SplitLHS, HiAndLoOps, 0, NElts * 2);
4233 for (unsigned I = 0; I != NElts; ++I) {
4234 HiOps[I] = HiAndLoOps[2 * I + 1];
4235 }
4236 Hi = DAG.getNode(ISD::BUILD_VECTOR, LHSSL, TargetType, HiOps);
4237 } else {
4238 const SDValue One = DAG.getConstant(1, LHSSL, TargetScalarType);
4239 ConcatType = EVT::getVectorVT(*DAG.getContext(), TargetType, 2);
4240 SDValue SplitLHS = DAG.getNode(ISD::BITCAST, LHSSL, ConcatType, LHS);
4241 Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, LHSSL, TargetType, SplitLHS, One);
4242 }
4243
4244 KnownBits KnownLHS = DAG.computeKnownBits(LHS);
4245 SDValue HiShift;
4246 if (KnownLHS.isNegative()) {
4247 HiShift = DAG.getAllOnesConstant(SL, TargetType);
4248 } else {
4249 Hi = DAG.getFreeze(Hi);
4250 HiShift = DAG.getNode(ISD::SRA, SL, TargetType, Hi, ShiftFullAmt);
4251 }
4252 SDValue NewShift =
4253 DAG.getNode(ISD::SRA, SL, TargetType, Hi, ShiftAmt, N->getFlags());
4254
4255 SDValue Vec;
4256 if (VT.isVector()) {
4257 unsigned NElts = TargetType.getVectorNumElements();
4260 SmallVector<SDValue, 16> HiAndLoOps(NElts * 2);
4261
4262 DAG.ExtractVectorElements(HiShift, HiOps, 0, NElts);
4263 DAG.ExtractVectorElements(NewShift, LoOps, 0, NElts);
4264 for (unsigned I = 0; I != NElts; ++I) {
4265 HiAndLoOps[2 * I + 1] = HiOps[I];
4266 HiAndLoOps[2 * I] = LoOps[I];
4267 }
4268 Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, ConcatType, HiAndLoOps);
4269 } else {
4270 Vec = DAG.getBuildVector(ConcatType, SL, {NewShift, HiShift});
4271 }
4272 return DAG.getNode(ISD::BITCAST, SL, VT, Vec);
4273}
4274
4276 DAGCombinerInfo &DCI) const {
4277 SDValue RHS = N->getOperand(1);
4279 EVT VT = N->getValueType(0);
4280 SDValue LHS = N->getOperand(0);
4281 SelectionDAG &DAG = DCI.DAG;
4282 SDLoc SL(N);
4283 unsigned RHSVal;
4284
4285 if (CRHS) {
4286 RHSVal = CRHS->getZExtValue();
4287
4288 // fold (srl (and x, c1 << c2), c2) -> (and (srl(x, c2), c1)
4289 // this improves the ability to match BFE patterns in isel.
4290 if (LHS.getOpcode() == ISD::AND) {
4291 if (auto *Mask = dyn_cast<ConstantSDNode>(LHS.getOperand(1))) {
4292 unsigned MaskIdx, MaskLen;
4293 if (Mask->getAPIntValue().isShiftedMask(MaskIdx, MaskLen) &&
4294 MaskIdx == RHSVal) {
4295 return DAG.getNode(ISD::AND, SL, VT,
4296 DAG.getNode(ISD::SRL, SL, VT, LHS.getOperand(0),
4297 N->getOperand(1)),
4298 DAG.getNode(ISD::SRL, SL, VT, LHS.getOperand(1),
4299 N->getOperand(1)));
4300 }
4301 }
4302 }
4303 }
4304
4305 if (VT.getScalarType() != MVT::i64)
4306 return SDValue();
4307
4308 // for C >= 32
4309 // i64 (srl x, C) -> (build_pair (srl hi_32(x), C - 32), 0)
4310
4311 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
4312 // common case, splitting this into a move and a 32-bit shift is faster and
4313 // the same code size.
4314 KnownBits Known = DAG.computeKnownBits(RHS);
4315
4316 EVT ElementType = VT.getScalarType();
4317 EVT TargetScalarType = ElementType.getHalfSizedIntegerVT(*DAG.getContext());
4318 EVT TargetType = VT.isVector() ? VT.changeVectorElementType(TargetScalarType)
4319 : TargetScalarType;
4320
4321 if (Known.getMinValue().getZExtValue() < TargetScalarType.getSizeInBits())
4322 return SDValue();
4323
4324 SDValue ShiftAmt;
4325 if (CRHS) {
4326 ShiftAmt = DAG.getConstant(RHSVal - TargetScalarType.getSizeInBits(), SL,
4327 TargetType);
4328 } else {
4329 SDValue TruncShiftAmt = DAG.getNode(ISD::TRUNCATE, SL, TargetType, RHS);
4330 const SDValue ShiftMask =
4331 DAG.getConstant(TargetScalarType.getSizeInBits() - 1, SL, TargetType);
4332 // This AND instruction will clamp out of bounds shift values.
4333 // It will also be removed during later instruction selection.
4334 ShiftAmt = DAG.getNode(ISD::AND, SL, TargetType, TruncShiftAmt, ShiftMask);
4335 }
4336
4337 const SDValue Zero = DAG.getConstant(0, SL, TargetScalarType);
4338 EVT ConcatType;
4339 SDValue Hi;
4340 SDLoc LHSSL(LHS);
4341 // Bitcast LHS into ConcatType so hi-half of source can be extracted into Hi
4342 if (VT.isVector()) {
4343 unsigned NElts = TargetType.getVectorNumElements();
4344 ConcatType = TargetType.getDoubleNumVectorElementsVT(*DAG.getContext());
4345 SDValue SplitLHS = DAG.getNode(ISD::BITCAST, LHSSL, ConcatType, LHS);
4346 SmallVector<SDValue, 8> HiOps(NElts);
4347 SmallVector<SDValue, 16> HiAndLoOps;
4348
4349 DAG.ExtractVectorElements(SplitLHS, HiAndLoOps, /*Start=*/0, NElts * 2);
4350 for (unsigned I = 0; I != NElts; ++I)
4351 HiOps[I] = HiAndLoOps[2 * I + 1];
4352 Hi = DAG.getNode(ISD::BUILD_VECTOR, LHSSL, TargetType, HiOps);
4353 } else {
4354 const SDValue One = DAG.getConstant(1, LHSSL, TargetScalarType);
4355 ConcatType = EVT::getVectorVT(*DAG.getContext(), TargetType, 2);
4356 SDValue SplitLHS = DAG.getNode(ISD::BITCAST, LHSSL, ConcatType, LHS);
4357 Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, LHSSL, TargetType, SplitLHS, One);
4358 }
4359
4360 SDValue NewShift =
4361 DAG.getNode(ISD::SRL, SL, TargetType, Hi, ShiftAmt, N->getFlags());
4362
4363 SDValue Vec;
4364 if (VT.isVector()) {
4365 unsigned NElts = TargetType.getVectorNumElements();
4367 SmallVector<SDValue, 16> HiAndLoOps(NElts * 2, Zero);
4368
4369 DAG.ExtractVectorElements(NewShift, LoOps, 0, NElts);
4370 for (unsigned I = 0; I != NElts; ++I)
4371 HiAndLoOps[2 * I] = LoOps[I];
4372 Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, ConcatType, HiAndLoOps);
4373 } else {
4374 Vec = DAG.getBuildVector(ConcatType, SL, {NewShift, Zero});
4375 }
4376 return DAG.getNode(ISD::BITCAST, SL, VT, Vec);
4377}
4378
4380 SDNode *N, DAGCombinerInfo &DCI) const {
4381 SDLoc SL(N);
4382 SelectionDAG &DAG = DCI.DAG;
4383 EVT VT = N->getValueType(0);
4384 SDValue Src = N->getOperand(0);
4385
4386 // vt1 (truncate (bitcast (build_vector vt0:x, ...))) -> vt1 (bitcast vt0:x)
4387 if (Src.getOpcode() == ISD::BITCAST && !VT.isVector()) {
4388 SDValue Vec = Src.getOperand(0);
4389 if (Vec.getOpcode() == ISD::BUILD_VECTOR) {
4390 SDValue Elt0 = Vec.getOperand(0);
4391 EVT EltVT = Elt0.getValueType();
4392 if (VT.getFixedSizeInBits() <= EltVT.getFixedSizeInBits()) {
4393 if (EltVT.isFloatingPoint()) {
4394 Elt0 = DAG.getNode(ISD::BITCAST, SL,
4395 EltVT.changeTypeToInteger(), Elt0);
4396 }
4397
4398 return DAG.getNode(ISD::TRUNCATE, SL, VT, Elt0);
4399 }
4400 }
4401 }
4402
4403 // Equivalent of above for accessing the high element of a vector as an
4404 // integer operation.
4405 // trunc (srl (bitcast (build_vector x, y))), 16 -> trunc (bitcast y)
4406 if (Src.getOpcode() == ISD::SRL && !VT.isVector()) {
4407 if (auto *K = isConstOrConstSplat(Src.getOperand(1))) {
4408 SDValue BV = stripBitcast(Src.getOperand(0));
4409 if (BV.getOpcode() == ISD::BUILD_VECTOR) {
4410 EVT SrcEltVT = BV.getOperand(0).getValueType();
4411 unsigned SrcEltSize = SrcEltVT.getSizeInBits();
4412 unsigned BitIndex = K->getZExtValue();
4413 unsigned PartIndex = BitIndex / SrcEltSize;
4414
4415 if (PartIndex * SrcEltSize == BitIndex &&
4416 PartIndex < BV.getNumOperands()) {
4417 if (SrcEltVT.getSizeInBits() == VT.getSizeInBits()) {
4418 SDValue SrcElt =
4419 DAG.getNode(ISD::BITCAST, SL, SrcEltVT.changeTypeToInteger(),
4420 BV.getOperand(PartIndex));
4421 return DAG.getNode(ISD::TRUNCATE, SL, VT, SrcElt);
4422 }
4423 }
4424 }
4425 }
4426 }
4427
4428 // Partially shrink 64-bit shifts to 32-bit if reduced to 16-bit.
4429 //
4430 // i16 (trunc (srl i64:x, K)), K <= 16 ->
4431 // i16 (trunc (srl (i32 (trunc x), K)))
4432 if (VT.getScalarSizeInBits() < 32) {
4433 EVT SrcVT = Src.getValueType();
4434 if (SrcVT.getScalarSizeInBits() > 32 &&
4435 (Src.getOpcode() == ISD::SRL ||
4436 Src.getOpcode() == ISD::SRA ||
4437 Src.getOpcode() == ISD::SHL)) {
4438 SDValue Amt = Src.getOperand(1);
4439 KnownBits Known = DAG.computeKnownBits(Amt);
4440
4441 // - For left shifts, do the transform as long as the shift
4442 // amount is still legal for i32, so when ShiftAmt < 32 (<= 31)
4443 // - For right shift, do it if ShiftAmt <= (32 - Size) to avoid
4444 // losing information stored in the high bits when truncating.
4445 const unsigned MaxCstSize =
4446 (Src.getOpcode() == ISD::SHL) ? 31 : (32 - VT.getScalarSizeInBits());
4447 if (Known.getMaxValue().ule(MaxCstSize)) {
4448 EVT MidVT = VT.isVector() ?
4449 EVT::getVectorVT(*DAG.getContext(), MVT::i32,
4450 VT.getVectorNumElements()) : MVT::i32;
4451
4452 EVT NewShiftVT = getShiftAmountTy(MidVT, DAG.getDataLayout());
4453 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SL, MidVT,
4454 Src.getOperand(0));
4455 DCI.AddToWorklist(Trunc.getNode());
4456
4457 if (Amt.getValueType() != NewShiftVT) {
4458 Amt = DAG.getZExtOrTrunc(Amt, SL, NewShiftVT);
4459 DCI.AddToWorklist(Amt.getNode());
4460 }
4461
4462 SDValue ShrunkShift = DAG.getNode(Src.getOpcode(), SL, MidVT,
4463 Trunc, Amt);
4464 return DAG.getNode(ISD::TRUNCATE, SL, VT, ShrunkShift);
4465 }
4466 }
4467 }
4468
4469 return SDValue();
4470}
4471
4472// We need to specifically handle i64 mul here to avoid unnecessary conversion
4473// instructions. If we only match on the legalized i64 mul expansion,
4474// SimplifyDemandedBits will be unable to remove them because there will be
4475// multiple uses due to the separate mul + mulh[su].
4476static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL,
4477 SDValue N0, SDValue N1, unsigned Size, bool Signed) {
4478 if (Size <= 32) {
4479 unsigned MulOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
4480 return DAG.getNode(MulOpc, SL, MVT::i32, N0, N1);
4481 }
4482
4483 unsigned MulLoOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
4484 unsigned MulHiOpc = Signed ? AMDGPUISD::MULHI_I24 : AMDGPUISD::MULHI_U24;
4485
4486 SDValue MulLo = DAG.getNode(MulLoOpc, SL, MVT::i32, N0, N1);
4487 SDValue MulHi = DAG.getNode(MulHiOpc, SL, MVT::i32, N0, N1);
4488
4489 return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64, MulLo, MulHi);
4490}
4491
4492/// If \p V is an add of a constant 1, returns the other operand. Otherwise
4493/// return SDValue().
4494static SDValue getAddOneOp(const SDNode *V) {
4495 if (V->getOpcode() != ISD::ADD)
4496 return SDValue();
4497
4498 return isOneConstant(V->getOperand(1)) ? V->getOperand(0) : SDValue();
4499}
4500
4502 DAGCombinerInfo &DCI) const {
4503 assert(N->getOpcode() == ISD::MUL);
4504 EVT VT = N->getValueType(0);
4505
4506 // Don't generate 24-bit multiplies on values that are in SGPRs, since
4507 // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4508 // unnecessarily). isDivergent() is used as an approximation of whether the
4509 // value is in an SGPR.
4510 if (!N->isDivergent())
4511 return SDValue();
4512
4513 unsigned Size = VT.getSizeInBits();
4514 if (VT.isVector() || Size > 64)
4515 return SDValue();
4516
4517 SelectionDAG &DAG = DCI.DAG;
4518 SDLoc DL(N);
4519
4520 SDValue N0 = N->getOperand(0);
4521 SDValue N1 = N->getOperand(1);
4522
4523 // Undo InstCombine canonicalize X * (Y + 1) -> X * Y + X to enable mad
4524 // matching.
4525
4526 // mul x, (add y, 1) -> add (mul x, y), x
4527 auto IsFoldableAdd = [](SDValue V) -> SDValue {
4528 SDValue AddOp = getAddOneOp(V.getNode());
4529 if (!AddOp)
4530 return SDValue();
4531
4532 if (V.hasOneUse() || all_of(V->users(), [](const SDNode *U) -> bool {
4533 return U->getOpcode() == ISD::MUL;
4534 }))
4535 return AddOp;
4536
4537 return SDValue();
4538 };
4539
4540 // FIXME: The selection pattern is not properly checking for commuted
4541 // operands, so we have to place the mul in the LHS
4542 if (SDValue MulOper = IsFoldableAdd(N0)) {
4543 SDValue MulVal = DAG.getNode(N->getOpcode(), DL, VT, N1, MulOper);
4544 return DAG.getNode(ISD::ADD, DL, VT, MulVal, N1);
4545 }
4546
4547 if (SDValue MulOper = IsFoldableAdd(N1)) {
4548 SDValue MulVal = DAG.getNode(N->getOpcode(), DL, VT, N0, MulOper);
4549 return DAG.getNode(ISD::ADD, DL, VT, MulVal, N0);
4550 }
4551
4552 // There are i16 integer mul/mad.
4553 if (Subtarget->has16BitInsts() && VT.getScalarType().bitsLE(MVT::i16))
4554 return SDValue();
4555
4556 // SimplifyDemandedBits has the annoying habit of turning useful zero_extends
4557 // in the source into any_extends if the result of the mul is truncated. Since
4558 // we can assume the high bits are whatever we want, use the underlying value
4559 // to avoid the unknown high bits from interfering.
4560 if (N0.getOpcode() == ISD::ANY_EXTEND)
4561 N0 = N0.getOperand(0);
4562
4563 if (N1.getOpcode() == ISD::ANY_EXTEND)
4564 N1 = N1.getOperand(0);
4565
4566 SDValue Mul;
4567
4568 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
4569 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
4570 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
4571 Mul = getMul24(DAG, DL, N0, N1, Size, false);
4572 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
4573 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
4574 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
4575 Mul = getMul24(DAG, DL, N0, N1, Size, true);
4576 } else {
4577 return SDValue();
4578 }
4579
4580 // We need to use sext even for MUL_U24, because MUL_U24 is used
4581 // for signed multiply of 8 and 16-bit types.
4582 return DAG.getSExtOrTrunc(Mul, DL, VT);
4583}
4584
4585SDValue
4587 DAGCombinerInfo &DCI) const {
4588 if (N->getValueType(0) != MVT::i32)
4589 return SDValue();
4590
4591 SelectionDAG &DAG = DCI.DAG;
4592 SDLoc DL(N);
4593
4594 bool Signed = N->getOpcode() == ISD::SMUL_LOHI;
4595 SDValue N0 = N->getOperand(0);
4596 SDValue N1 = N->getOperand(1);
4597
4598 // SimplifyDemandedBits has the annoying habit of turning useful zero_extends
4599 // in the source into any_extends if the result of the mul is truncated. Since
4600 // we can assume the high bits are whatever we want, use the underlying value
4601 // to avoid the unknown high bits from interfering.
4602 if (N0.getOpcode() == ISD::ANY_EXTEND)
4603 N0 = N0.getOperand(0);
4604 if (N1.getOpcode() == ISD::ANY_EXTEND)
4605 N1 = N1.getOperand(0);
4606
4607 // Try to use two fast 24-bit multiplies (one for each half of the result)
4608 // instead of one slow extending multiply.
4609 unsigned LoOpcode = 0;
4610 unsigned HiOpcode = 0;
4611 if (Signed) {
4612 if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
4613 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
4614 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
4615 LoOpcode = AMDGPUISD::MUL_I24;
4616 HiOpcode = AMDGPUISD::MULHI_I24;
4617 }
4618 } else {
4619 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
4620 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
4621 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
4622 LoOpcode = AMDGPUISD::MUL_U24;
4623 HiOpcode = AMDGPUISD::MULHI_U24;
4624 }
4625 }
4626 if (!LoOpcode)
4627 return SDValue();
4628
4629 SDValue Lo = DAG.getNode(LoOpcode, DL, MVT::i32, N0, N1);
4630 SDValue Hi = DAG.getNode(HiOpcode, DL, MVT::i32, N0, N1);
4631 DCI.CombineTo(N, Lo, Hi);
4632 return SDValue(N, 0);
4633}
4634
4636 DAGCombinerInfo &DCI) const {
4637 EVT VT = N->getValueType(0);
4638
4639 if (!Subtarget->hasMulI24() || VT.isVector())
4640 return SDValue();
4641
4642 // Don't generate 24-bit multiplies on values that are in SGPRs, since
4643 // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4644 // unnecessarily). isDivergent() is used as an approximation of whether the
4645 // value is in an SGPR.
4646 // This doesn't apply if no s_mul_hi is available (since we'll end up with a
4647 // valu op anyway)
4648 if (Subtarget->hasSMulHi() && !N->isDivergent())
4649 return SDValue();
4650
4651 SelectionDAG &DAG = DCI.DAG;
4652 SDLoc DL(N);
4653
4654 SDValue N0 = N->getOperand(0);
4655 SDValue N1 = N->getOperand(1);
4656
4657 if (!isI24(N0, DAG) || !isI24(N1, DAG))
4658 return SDValue();
4659
4660 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
4661 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
4662
4663 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_I24, DL, MVT::i32, N0, N1);
4664 DCI.AddToWorklist(Mulhi.getNode());
4665 return DAG.getSExtOrTrunc(Mulhi, DL, VT);
4666}
4667
4669 DAGCombinerInfo &DCI) const {
4670 EVT VT = N->getValueType(0);
4671
4672 if (!Subtarget->hasMulU24() || VT.isVector() || VT.getSizeInBits() > 32)
4673 return SDValue();
4674
4675 // Don't generate 24-bit multiplies on values that are in SGPRs, since
4676 // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4677 // unnecessarily). isDivergent() is used as an approximation of whether the
4678 // value is in an SGPR.
4679 // This doesn't apply if no s_mul_hi is available (since we'll end up with a
4680 // valu op anyway)
4681 if (Subtarget->hasSMulHi() && !N->isDivergent())
4682 return SDValue();
4683
4684 SelectionDAG &DAG = DCI.DAG;
4685 SDLoc DL(N);
4686
4687 SDValue N0 = N->getOperand(0);
4688 SDValue N1 = N->getOperand(1);
4689
4690 if (!isU24(N0, DAG) || !isU24(N1, DAG))
4691 return SDValue();
4692
4693 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
4694 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
4695
4696 SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_U24, DL, MVT::i32, N0, N1);
4697 DCI.AddToWorklist(Mulhi.getNode());
4698 return DAG.getZExtOrTrunc(Mulhi, DL, VT);
4699}
4700
4701SDValue AMDGPUTargetLowering::getFFBX_U32(SelectionDAG &DAG,
4702 SDValue Op,
4703 const SDLoc &DL,
4704 unsigned Opc) const {
4705 EVT VT = Op.getValueType();
4706 EVT LegalVT = getTypeToTransformTo(*DAG.getContext(), VT);
4707 if (LegalVT != MVT::i32 && (Subtarget->has16BitInsts() &&
4708 LegalVT != MVT::i16))
4709 return SDValue();
4710
4711 if (VT != MVT::i32)
4712 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Op);
4713
4714 SDValue FFBX = DAG.getNode(Opc, DL, MVT::i32, Op);
4715 if (VT != MVT::i32)
4716 FFBX = DAG.getNode(ISD::TRUNCATE, DL, VT, FFBX);
4717
4718 return FFBX;
4719}
4720
4721// The native instructions return -1 on 0 input. Optimize out a select that
4722// produces -1 on 0.
4723//
4724// TODO: If zero is not undef, we could also do this if the output is compared
4725// against the bitwidth.
4726//
4727// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
4729 SDValue LHS, SDValue RHS,
4730 DAGCombinerInfo &DCI) const {
4731 if (!isNullConstant(Cond.getOperand(1)))
4732 return SDValue();
4733
4734 SelectionDAG &DAG = DCI.DAG;
4735 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4736 SDValue CmpLHS = Cond.getOperand(0);
4737
4738 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
4739 // select (setcc x, 0, eq), -1, (cttz_zero_undef x) -> ffbl_u32 x
4740 if (CCOpcode == ISD::SETEQ &&
4741 (isCtlzOpc(RHS.getOpcode()) || isCttzOpc(RHS.getOpcode())) &&
4742 RHS.getOperand(0) == CmpLHS && isAllOnesConstant(LHS)) {
4743 unsigned Opc =
4745 return getFFBX_U32(DAG, CmpLHS, SL, Opc);
4746 }
4747
4748 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
4749 // select (setcc x, 0, ne), (cttz_zero_undef x), -1 -> ffbl_u32 x
4750 if (CCOpcode == ISD::SETNE &&
4751 (isCtlzOpc(LHS.getOpcode()) || isCttzOpc(LHS.getOpcode())) &&
4752 LHS.getOperand(0) == CmpLHS && isAllOnesConstant(RHS)) {
4753 unsigned Opc =
4755
4756 return getFFBX_U32(DAG, CmpLHS, SL, Opc);
4757 }
4758
4759 return SDValue();
4760}
4761
4763 unsigned Op,
4764 const SDLoc &SL,
4765 SDValue Cond,
4766 SDValue N1,
4767 SDValue N2) {
4768 SelectionDAG &DAG = DCI.DAG;
4769 EVT VT = N1.getValueType();
4770
4771 SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, VT, Cond,
4772 N1.getOperand(0), N2.getOperand(0));
4773 DCI.AddToWorklist(NewSelect.getNode());
4774 return DAG.getNode(Op, SL, VT, NewSelect);
4775}
4776
4777// Pull a free FP operation out of a select so it may fold into uses.
4778//
4779// select c, (fneg x), (fneg y) -> fneg (select c, x, y)
4780// select c, (fneg x), k -> fneg (select c, x, (fneg k))
4781//
4782// select c, (fabs x), (fabs y) -> fabs (select c, x, y)
4783// select c, (fabs x), +k -> fabs (select c, x, k)
4784SDValue
4786 SDValue N) const {
4787 SelectionDAG &DAG = DCI.DAG;
4788 SDValue Cond = N.getOperand(0);
4789 SDValue LHS = N.getOperand(1);
4790 SDValue RHS = N.getOperand(2);
4791
4792 EVT VT = N.getValueType();
4793 if ((LHS.getOpcode() == ISD::FABS && RHS.getOpcode() == ISD::FABS) ||
4794 (LHS.getOpcode() == ISD::FNEG && RHS.getOpcode() == ISD::FNEG)) {
4796 return SDValue();
4797
4798 return distributeOpThroughSelect(DCI, LHS.getOpcode(),
4799 SDLoc(N), Cond, LHS, RHS);
4800 }
4801
4802 bool Inv = false;
4803 if (RHS.getOpcode() == ISD::FABS || RHS.getOpcode() == ISD::FNEG) {
4804 std::swap(LHS, RHS);
4805 Inv = true;
4806 }
4807
4808 // TODO: Support vector constants.
4810 if ((LHS.getOpcode() == ISD::FNEG || LHS.getOpcode() == ISD::FABS) && CRHS &&
4811 !selectSupportsSourceMods(N.getNode())) {
4812 SDLoc SL(N);
4813 // If one side is an fneg/fabs and the other is a constant, we can push the
4814 // fneg/fabs down. If it's an fabs, the constant needs to be non-negative.
4815 SDValue NewLHS = LHS.getOperand(0);
4816 SDValue NewRHS = RHS;
4817
4818 // Careful: if the neg can be folded up, don't try to pull it back down.
4819 bool ShouldFoldNeg = true;
4820
4821 if (NewLHS.hasOneUse()) {
4822 unsigned Opc = NewLHS.getOpcode();
4823 if (LHS.getOpcode() == ISD::FNEG && fnegFoldsIntoOp(NewLHS.getNode()))
4824 ShouldFoldNeg = false;
4825 if (LHS.getOpcode() == ISD::FABS && Opc == ISD::FMUL)
4826 ShouldFoldNeg = false;
4827 }
4828
4829 if (ShouldFoldNeg) {
4830 if (LHS.getOpcode() == ISD::FABS && CRHS->isNegative())
4831 return SDValue();
4832
4833 // We're going to be forced to use a source modifier anyway, there's no
4834 // point to pulling the negate out unless we can get a size reduction by
4835 // negating the constant.
4836 //
4837 // TODO: Generalize to use getCheaperNegatedExpression which doesn't know
4838 // about cheaper constants.
4839 if (NewLHS.getOpcode() == ISD::FABS &&
4841 return SDValue();
4842
4844 return SDValue();
4845
4846 if (LHS.getOpcode() == ISD::FNEG)
4847 NewRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
4848
4849 if (Inv)
4850 std::swap(NewLHS, NewRHS);
4851
4852 SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, VT,
4853 Cond, NewLHS, NewRHS);
4854 DCI.AddToWorklist(NewSelect.getNode());
4855 return DAG.getNode(LHS.getOpcode(), SL, VT, NewSelect);
4856 }
4857 }
4858
4859 return SDValue();
4860}
4861
4863 DAGCombinerInfo &DCI) const {
4864 if (SDValue Folded = foldFreeOpFromSelect(DCI, SDValue(N, 0)))
4865 return Folded;
4866
4867 SDValue Cond = N->getOperand(0);
4868 if (Cond.getOpcode() != ISD::SETCC)
4869 return SDValue();
4870
4871 EVT VT = N->getValueType(0);
4872 SDValue LHS = Cond.getOperand(0);
4873 SDValue RHS = Cond.getOperand(1);
4874 SDValue CC = Cond.getOperand(2);
4875
4876 SDValue True = N->getOperand(1);
4877 SDValue False = N->getOperand(2);
4878
4879 if (Cond.hasOneUse()) { // TODO: Look for multiple select uses.
4880 SelectionDAG &DAG = DCI.DAG;
4881 if (DAG.isConstantValueOfAnyType(True) &&
4882 !DAG.isConstantValueOfAnyType(False)) {
4883 // Swap cmp + select pair to move constant to false input.
4884 // This will allow using VOPC cndmasks more often.
4885 // select (setcc x, y), k, x -> select (setccinv x, y), x, k
4886
4887 SDLoc SL(N);
4888 ISD::CondCode NewCC =
4889 getSetCCInverse(cast<CondCodeSDNode>(CC)->get(), LHS.getValueType());
4890
4891 SDValue NewCond = DAG.getSetCC(SL, Cond.getValueType(), LHS, RHS, NewCC);
4892 return DAG.getNode(ISD::SELECT, SL, VT, NewCond, False, True);
4893 }
4894
4895 if (VT == MVT::f32 && Subtarget->hasFminFmaxLegacy()) {
4897 = combineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
4898 // Revisit this node so we can catch min3/max3/med3 patterns.
4899 //DCI.AddToWorklist(MinMax.getNode());
4900 return MinMax;
4901 }
4902 }
4903
4904 // There's no reason to not do this if the condition has other uses.
4905 return performCtlz_CttzCombine(SDLoc(N), Cond, True, False, DCI);
4906}
4907
4908static bool isInv2Pi(const APFloat &APF) {
4909 static const APFloat KF16(APFloat::IEEEhalf(), APInt(16, 0x3118));
4910 static const APFloat KF32(APFloat::IEEEsingle(), APInt(32, 0x3e22f983));
4911 static const APFloat KF64(APFloat::IEEEdouble(), APInt(64, 0x3fc45f306dc9c882));
4912
4913 return APF.bitwiseIsEqual(KF16) ||
4914 APF.bitwiseIsEqual(KF32) ||
4915 APF.bitwiseIsEqual(KF64);
4916}
4917
4918// 0 and 1.0 / (0.5 * pi) do not have inline immmediates, so there is an
4919// additional cost to negate them.
4922 if (C->isZero())
4923 return C->isNegative() ? NegatibleCost::Cheaper : NegatibleCost::Expensive;
4924
4925 if (Subtarget->hasInv2PiInlineImm() && isInv2Pi(C->getValueAPF()))
4926 return C->isNegative() ? NegatibleCost::Cheaper : NegatibleCost::Expensive;
4927
4929}
4930
4936
4942
4943static unsigned inverseMinMax(unsigned Opc) {
4944 switch (Opc) {
4945 case ISD::FMAXNUM:
4946 return ISD::FMINNUM;
4947 case ISD::FMINNUM:
4948 return ISD::FMAXNUM;
4949 case ISD::FMAXNUM_IEEE:
4950 return ISD::FMINNUM_IEEE;
4951 case ISD::FMINNUM_IEEE:
4952 return ISD::FMAXNUM_IEEE;
4953 case ISD::FMAXIMUM:
4954 return ISD::FMINIMUM;
4955 case ISD::FMINIMUM:
4956 return ISD::FMAXIMUM;
4957 case ISD::FMAXIMUMNUM:
4958 return ISD::FMINIMUMNUM;
4959 case ISD::FMINIMUMNUM:
4960 return ISD::FMAXIMUMNUM;
4965 default:
4966 llvm_unreachable("invalid min/max opcode");
4967 }
4968}
4969
4970/// \return true if it's profitable to try to push an fneg into its source
4971/// instruction.
4973 // If the input has multiple uses and we can either fold the negate down, or
4974 // the other uses cannot, give up. This both prevents unprofitable
4975 // transformations and infinite loops: we won't repeatedly try to fold around
4976 // a negate that has no 'good' form.
4977 if (N0.hasOneUse()) {
4978 // This may be able to fold into the source, but at a code size cost. Don't
4979 // fold if the fold into the user is free.
4980 if (allUsesHaveSourceMods(N, 0))
4981 return false;
4982 } else {
4983 if (fnegFoldsIntoOp(N0.getNode()) &&
4985 return false;
4986 }
4987
4988 return true;
4989}
4990
4992 DAGCombinerInfo &DCI) const {
4993 SelectionDAG &DAG = DCI.DAG;
4994 SDValue N0 = N->getOperand(0);
4995 EVT VT = N->getValueType(0);
4996
4997 unsigned Opc = N0.getOpcode();
4998
4999 if (!shouldFoldFNegIntoSrc(N, N0))
5000 return SDValue();
5001
5002 SDLoc SL(N);
5003 switch (Opc) {
5004 case ISD::FADD: {
5005 if (!mayIgnoreSignedZero(N0))
5006 return SDValue();
5007
5008 // (fneg (fadd x, y)) -> (fadd (fneg x), (fneg y))
5009 SDValue LHS = N0.getOperand(0);
5010 SDValue RHS = N0.getOperand(1);
5011
5012 if (LHS.getOpcode() != ISD::FNEG)
5013 LHS = DAG.getNode(ISD::FNEG, SL, VT, LHS);
5014 else
5015 LHS = LHS.getOperand(0);
5016
5017 if (RHS.getOpcode() != ISD::FNEG)
5018 RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
5019 else
5020 RHS = RHS.getOperand(0);
5021
5022 SDValue Res = DAG.getNode(ISD::FADD, SL, VT, LHS, RHS, N0->getFlags());
5023 if (Res.getOpcode() != ISD::FADD)
5024 return SDValue(); // Op got folded away.
5025 if (!N0.hasOneUse())
5026 DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
5027 return Res;
5028 }
5029 case ISD::FMUL:
5031 // (fneg (fmul x, y)) -> (fmul x, (fneg y))
5032 // (fneg (fmul_legacy x, y)) -> (fmul_legacy x, (fneg y))
5033 SDValue LHS = N0.getOperand(0);
5034 SDValue RHS = N0.getOperand(1);
5035
5036 if (LHS.getOpcode() == ISD::FNEG)
5037 LHS = LHS.getOperand(0);
5038 else if (RHS.getOpcode() == ISD::FNEG)
5039 RHS = RHS.getOperand(0);
5040 else
5041 RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
5042
5043 SDValue Res = DAG.getNode(Opc, SL, VT, LHS, RHS, N0->getFlags());
5044 if (Res.getOpcode() != Opc)
5045 return SDValue(); // Op got folded away.
5046 if (!N0.hasOneUse())
5047 DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
5048 return Res;
5049 }
5050 case ISD::FMA:
5051 case ISD::FMAD: {
5052 // TODO: handle llvm.amdgcn.fma.legacy
5053 if (!mayIgnoreSignedZero(N0))
5054 return SDValue();
5055
5056 // (fneg (fma x, y, z)) -> (fma x, (fneg y), (fneg z))
5057 SDValue LHS = N0.getOperand(0);
5058 SDValue MHS = N0.getOperand(1);
5059 SDValue RHS = N0.getOperand(2);
5060
5061 if (LHS.getOpcode() == ISD::FNEG)
5062 LHS = LHS.getOperand(0);
5063 else if (MHS.getOpcode() == ISD::FNEG)
5064 MHS = MHS.getOperand(0);
5065 else
5066 MHS = DAG.getNode(ISD::FNEG, SL, VT, MHS);
5067
5068 if (RHS.getOpcode() != ISD::FNEG)
5069 RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
5070 else
5071 RHS = RHS.getOperand(0);
5072
5073 SDValue Res = DAG.getNode(Opc, SL, VT, LHS, MHS, RHS);
5074 if (Res.getOpcode() != Opc)
5075 return SDValue(); // Op got folded away.
5076 if (!N0.hasOneUse())
5077 DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
5078 return Res;
5079 }
5080 case ISD::FMAXNUM:
5081 case ISD::FMINNUM:
5082 case ISD::FMAXNUM_IEEE:
5083 case ISD::FMINNUM_IEEE:
5084 case ISD::FMINIMUM:
5085 case ISD::FMAXIMUM:
5086 case ISD::FMINIMUMNUM:
5087 case ISD::FMAXIMUMNUM:
5090 // fneg (fmaxnum x, y) -> fminnum (fneg x), (fneg y)
5091 // fneg (fminnum x, y) -> fmaxnum (fneg x), (fneg y)
5092 // fneg (fmax_legacy x, y) -> fmin_legacy (fneg x), (fneg y)
5093 // fneg (fmin_legacy x, y) -> fmax_legacy (fneg x), (fneg y)
5094
5095 SDValue LHS = N0.getOperand(0);
5096 SDValue RHS = N0.getOperand(1);
5097
5098 // 0 doesn't have a negated inline immediate.
5099 // TODO: This constant check should be generalized to other operations.
5101 return SDValue();
5102
5103 SDValue NegLHS = DAG.getNode(ISD::FNEG, SL, VT, LHS);
5104 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
5105 unsigned Opposite = inverseMinMax(Opc);
5106
5107 SDValue Res = DAG.getNode(Opposite, SL, VT, NegLHS, NegRHS, N0->getFlags());
5108 if (Res.getOpcode() != Opposite)
5109 return SDValue(); // Op got folded away.
5110 if (!N0.hasOneUse())
5111 DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
5112 return Res;
5113 }
5114 case AMDGPUISD::FMED3: {
5115 SDValue Ops[3];
5116 for (unsigned I = 0; I < 3; ++I)
5117 Ops[I] = DAG.getNode(ISD::FNEG, SL, VT, N0->getOperand(I), N0->getFlags());
5118
5119 SDValue Res = DAG.getNode(AMDGPUISD::FMED3, SL, VT, Ops, N0->getFlags());
5120 if (Res.getOpcode() != AMDGPUISD::FMED3)
5121 return SDValue(); // Op got folded away.
5122
5123 if (!N0.hasOneUse()) {
5124 SDValue Neg = DAG.getNode(ISD::FNEG, SL, VT, Res);
5125 DAG.ReplaceAllUsesWith(N0, Neg);
5126
5127 for (SDNode *U : Neg->users())
5128 DCI.AddToWorklist(U);
5129 }
5130
5131 return Res;
5132 }
5133 case ISD::FP_EXTEND:
5134 case ISD::FTRUNC:
5135 case ISD::FRINT:
5136 case ISD::FNEARBYINT: // XXX - Should fround be handled?
5137 case ISD::FROUNDEVEN:
5138 case ISD::FSIN:
5139 case ISD::FCANONICALIZE:
5140 case AMDGPUISD::RCP:
5143 case AMDGPUISD::SIN_HW: {
5144 SDValue CvtSrc = N0.getOperand(0);
5145 if (CvtSrc.getOpcode() == ISD::FNEG) {
5146 // (fneg (fp_extend (fneg x))) -> (fp_extend x)
5147 // (fneg (rcp (fneg x))) -> (rcp x)
5148 return DAG.getNode(Opc, SL, VT, CvtSrc.getOperand(0));
5149 }
5150
5151 if (!N0.hasOneUse())
5152 return SDValue();
5153
5154 // (fneg (fp_extend x)) -> (fp_extend (fneg x))
5155 // (fneg (rcp x)) -> (rcp (fneg x))
5156 SDValue Neg = DAG.getNode(ISD::FNEG, SL, CvtSrc.getValueType(), CvtSrc);
5157 return DAG.getNode(Opc, SL, VT, Neg, N0->getFlags());
5158 }
5159 case ISD::FP_ROUND: {
5160 SDValue CvtSrc = N0.getOperand(0);
5161
5162 if (CvtSrc.getOpcode() == ISD::FNEG) {
5163 // (fneg (fp_round (fneg x))) -> (fp_round x)
5164 return DAG.getNode(ISD::FP_ROUND, SL, VT,
5165 CvtSrc.getOperand(0), N0.getOperand(1));
5166 }
5167
5168 if (!N0.hasOneUse())
5169 return SDValue();
5170
5171 // (fneg (fp_round x)) -> (fp_round (fneg x))
5172 SDValue Neg = DAG.getNode(ISD::FNEG, SL, CvtSrc.getValueType(), CvtSrc);
5173 return DAG.getNode(ISD::FP_ROUND, SL, VT, Neg, N0.getOperand(1));
5174 }
5175 case ISD::FP16_TO_FP: {
5176 // v_cvt_f32_f16 supports source modifiers on pre-VI targets without legal
5177 // f16, but legalization of f16 fneg ends up pulling it out of the source.
5178 // Put the fneg back as a legal source operation that can be matched later.
5179 SDLoc SL(N);
5180
5181 SDValue Src = N0.getOperand(0);
5182 EVT SrcVT = Src.getValueType();
5183
5184 // fneg (fp16_to_fp x) -> fp16_to_fp (xor x, 0x8000)
5185 SDValue IntFNeg = DAG.getNode(ISD::XOR, SL, SrcVT, Src,
5186 DAG.getConstant(0x8000, SL, SrcVT));
5187 return DAG.getNode(ISD::FP16_TO_FP, SL, N->getValueType(0), IntFNeg);
5188 }
5189 case ISD::SELECT: {
5190 // fneg (select c, a, b) -> select c, (fneg a), (fneg b)
5191 // TODO: Invert conditions of foldFreeOpFromSelect
5192 return SDValue();
5193 }
5194 case ISD::BITCAST: {
5195 SDLoc SL(N);
5196 SDValue BCSrc = N0.getOperand(0);
5197 if (BCSrc.getOpcode() == ISD::BUILD_VECTOR) {
5198 SDValue HighBits = BCSrc.getOperand(BCSrc.getNumOperands() - 1);
5199 if (HighBits.getValueType().getSizeInBits() != 32 ||
5200 !fnegFoldsIntoOp(HighBits.getNode()))
5201 return SDValue();
5202
5203 // f64 fneg only really needs to operate on the high half of of the
5204 // register, so try to force it to an f32 operation to help make use of
5205 // source modifiers.
5206 //
5207 //
5208 // fneg (f64 (bitcast (build_vector x, y))) ->
5209 // f64 (bitcast (build_vector (bitcast i32:x to f32),
5210 // (fneg (bitcast i32:y to f32)))
5211
5212 SDValue CastHi = DAG.getNode(ISD::BITCAST, SL, MVT::f32, HighBits);
5213 SDValue NegHi = DAG.getNode(ISD::FNEG, SL, MVT::f32, CastHi);
5214 SDValue CastBack =
5215 DAG.getNode(ISD::BITCAST, SL, HighBits.getValueType(), NegHi);
5216
5218 Ops.back() = CastBack;
5219 DCI.AddToWorklist(NegHi.getNode());
5220 SDValue Build =
5221 DAG.getNode(ISD::BUILD_VECTOR, SL, BCSrc.getValueType(), Ops);
5222 SDValue Result = DAG.getNode(ISD::BITCAST, SL, VT, Build);
5223
5224 if (!N0.hasOneUse())
5225 DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Result));
5226 return Result;
5227 }
5228
5229 if (BCSrc.getOpcode() == ISD::SELECT && VT == MVT::f32 &&
5230 BCSrc.hasOneUse()) {
5231 // fneg (bitcast (f32 (select cond, i32:lhs, i32:rhs))) ->
5232 // select cond, (bitcast i32:lhs to f32), (bitcast i32:rhs to f32)
5233
5234 // TODO: Cast back result for multiple uses is beneficial in some cases.
5235
5236 SDValue LHS =
5237 DAG.getNode(ISD::BITCAST, SL, MVT::f32, BCSrc.getOperand(1));
5238 SDValue RHS =
5239 DAG.getNode(ISD::BITCAST, SL, MVT::f32, BCSrc.getOperand(2));
5240
5241 SDValue NegLHS = DAG.getNode(ISD::FNEG, SL, MVT::f32, LHS);
5242 SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, MVT::f32, RHS);
5243
5244 return DAG.getNode(ISD::SELECT, SL, MVT::f32, BCSrc.getOperand(0), NegLHS,
5245 NegRHS);
5246 }
5247
5248 return SDValue();
5249 }
5250 default:
5251 return SDValue();
5252 }
5253}
5254
5256 DAGCombinerInfo &DCI) const {
5257 SelectionDAG &DAG = DCI.DAG;
5258 SDValue N0 = N->getOperand(0);
5259
5260 if (!N0.hasOneUse())
5261 return SDValue();
5262
5263 switch (N0.getOpcode()) {
5264 case ISD::FP16_TO_FP: {
5265 assert(!Subtarget->has16BitInsts() && "should only see if f16 is illegal");
5266 SDLoc SL(N);
5267 SDValue Src = N0.getOperand(0);
5268 EVT SrcVT = Src.getValueType();
5269
5270 // fabs (fp16_to_fp x) -> fp16_to_fp (and x, 0x7fff)
5271 SDValue IntFAbs = DAG.getNode(ISD::AND, SL, SrcVT, Src,
5272 DAG.getConstant(0x7fff, SL, SrcVT));
5273 return DAG.getNode(ISD::FP16_TO_FP, SL, N->getValueType(0), IntFAbs);
5274 }
5275 default:
5276 return SDValue();
5277 }
5278}
5279
5281 DAGCombinerInfo &DCI) const {
5282 const auto *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
5283 if (!CFP)
5284 return SDValue();
5285
5286 // XXX - Should this flush denormals?
5287 const APFloat &Val = CFP->getValueAPF();
5288 APFloat One(Val.getSemantics(), "1.0");
5289 return DCI.DAG.getConstantFP(One / Val, SDLoc(N), N->getValueType(0));
5290}
5291
5293 DAGCombinerInfo &DCI) const {
5294 SelectionDAG &DAG = DCI.DAG;
5295 SDLoc DL(N);
5296
5297 switch(N->getOpcode()) {
5298 default:
5299 break;
5300 case ISD::BITCAST: {
5301 EVT DestVT = N->getValueType(0);
5302
5303 // Push casts through vector builds. This helps avoid emitting a large
5304 // number of copies when materializing floating point vector constants.
5305 //
5306 // vNt1 bitcast (vNt0 (build_vector t0:x, t0:y)) =>
5307 // vnt1 = build_vector (t1 (bitcast t0:x)), (t1 (bitcast t0:y))
5308 if (DestVT.isVector()) {
5309 SDValue Src = N->getOperand(0);
5310 if (Src.getOpcode() == ISD::BUILD_VECTOR &&
5313 EVT SrcVT = Src.getValueType();
5314 unsigned NElts = DestVT.getVectorNumElements();
5315
5316 if (SrcVT.getVectorNumElements() == NElts) {
5317 EVT DestEltVT = DestVT.getVectorElementType();
5318
5319 SmallVector<SDValue, 8> CastedElts;
5320 SDLoc SL(N);
5321 for (unsigned I = 0, E = SrcVT.getVectorNumElements(); I != E; ++I) {
5322 SDValue Elt = Src.getOperand(I);
5323 CastedElts.push_back(DAG.getNode(ISD::BITCAST, DL, DestEltVT, Elt));
5324 }
5325
5326 return DAG.getBuildVector(DestVT, SL, CastedElts);
5327 }
5328 }
5329 }
5330
5331 if (DestVT.getSizeInBits() != 64 || !DestVT.isVector())
5332 break;
5333
5334 // Fold bitcasts of constants.
5335 //
5336 // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
5337 // TODO: Generalize and move to DAGCombiner
5338 SDValue Src = N->getOperand(0);
5340 SDLoc SL(N);
5341 uint64_t CVal = C->getZExtValue();
5342 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
5343 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
5344 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
5345 return DAG.getNode(ISD::BITCAST, SL, DestVT, BV);
5346 }
5347
5349 const APInt &Val = C->getValueAPF().bitcastToAPInt();
5350 SDLoc SL(N);
5351 uint64_t CVal = Val.getZExtValue();
5352 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
5353 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
5354 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
5355
5356 return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
5357 }
5358
5359 break;
5360 }
5361 case ISD::SHL:
5362 case ISD::SRA:
5363 case ISD::SRL: {
5364 // Range metadata can be invalidated when loads are converted to legal types
5365 // (e.g. v2i64 -> v4i32).
5366 // Try to convert vector shl/sra/srl before type legalization so that range
5367 // metadata can be utilized.
5368 if (!(N->getValueType(0).isVector() &&
5371 break;
5372 if (N->getOpcode() == ISD::SHL)
5373 return performShlCombine(N, DCI);
5374 if (N->getOpcode() == ISD::SRA)
5375 return performSraCombine(N, DCI);
5376 return performSrlCombine(N, DCI);
5377 }
5378 case ISD::TRUNCATE:
5379 return performTruncateCombine(N, DCI);
5380 case ISD::MUL:
5381 return performMulCombine(N, DCI);
5382 case AMDGPUISD::MUL_U24:
5383 case AMDGPUISD::MUL_I24: {
5384 if (SDValue Simplified = simplifyMul24(N, DCI))
5385 return Simplified;
5386 break;
5387 }
5390 return simplifyMul24(N, DCI);
5391 case ISD::SMUL_LOHI:
5392 case ISD::UMUL_LOHI:
5393 return performMulLoHiCombine(N, DCI);
5394 case ISD::MULHS:
5395 return performMulhsCombine(N, DCI);
5396 case ISD::MULHU:
5397 return performMulhuCombine(N, DCI);
5398 case ISD::SELECT:
5399 return performSelectCombine(N, DCI);
5400 case ISD::FNEG:
5401 return performFNegCombine(N, DCI);
5402 case ISD::FABS:
5403 return performFAbsCombine(N, DCI);
5404 case AMDGPUISD::BFE_I32:
5405 case AMDGPUISD::BFE_U32: {
5406 assert(!N->getValueType(0).isVector() &&
5407 "Vector handling of BFE not implemented");
5408 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
5409 if (!Width)
5410 break;
5411
5412 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
5413 if (WidthVal == 0)
5414 return DAG.getConstant(0, DL, MVT::i32);
5415
5417 if (!Offset)
5418 break;
5419
5420 SDValue BitsFrom = N->getOperand(0);
5421 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
5422
5423 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
5424
5425 if (OffsetVal == 0) {
5426 // This is already sign / zero extended, so try to fold away extra BFEs.
5427 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
5428
5429 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
5430 if (OpSignBits >= SignBits)
5431 return BitsFrom;
5432
5433 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
5434 if (Signed) {
5435 // This is a sign_extend_inreg. Replace it to take advantage of existing
5436 // DAG Combines. If not eliminated, we will match back to BFE during
5437 // selection.
5438
5439 // TODO: The sext_inreg of extended types ends, although we can could
5440 // handle them in a single BFE.
5441 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
5442 DAG.getValueType(SmallVT));
5443 }
5444
5445 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
5446 }
5447
5448 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
5449 if (Signed) {
5450 return constantFoldBFE<int32_t>(DAG,
5451 CVal->getSExtValue(),
5452 OffsetVal,
5453 WidthVal,
5454 DL);
5455 }
5456
5457 return constantFoldBFE<uint32_t>(DAG,
5458 CVal->getZExtValue(),
5459 OffsetVal,
5460 WidthVal,
5461 DL);
5462 }
5463
5464 if ((OffsetVal + WidthVal) >= 32 &&
5465 !(Subtarget->hasSDWA() && OffsetVal == 16 && WidthVal == 16)) {
5466 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
5467 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
5468 BitsFrom, ShiftVal);
5469 }
5470
5471 if (BitsFrom.hasOneUse()) {
5472 APInt Demanded = APInt::getBitsSet(32,
5473 OffsetVal,
5474 OffsetVal + WidthVal);
5475
5476 KnownBits Known;
5478 !DCI.isBeforeLegalizeOps());
5479 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5480 if (TLI.ShrinkDemandedConstant(BitsFrom, Demanded, TLO) ||
5481 TLI.SimplifyDemandedBits(BitsFrom, Demanded, Known, TLO)) {
5482 DCI.CommitTargetLoweringOpt(TLO);
5483 }
5484 }
5485
5486 break;
5487 }
5488 case ISD::LOAD:
5489 return performLoadCombine(N, DCI);
5490 case ISD::STORE:
5491 return performStoreCombine(N, DCI);
5492 case AMDGPUISD::RCP:
5494 return performRcpCombine(N, DCI);
5495 case ISD::AssertZext:
5496 case ISD::AssertSext:
5497 return performAssertSZExtCombine(N, DCI);
5499 return performIntrinsicWOChainCombine(N, DCI);
5500 case AMDGPUISD::FMAD_FTZ: {
5501 SDValue N0 = N->getOperand(0);
5502 SDValue N1 = N->getOperand(1);
5503 SDValue N2 = N->getOperand(2);
5504 EVT VT = N->getValueType(0);
5505
5506 // FMAD_FTZ is a FMAD + flush denormals to zero.
5507 // We flush the inputs, the intermediate step, and the output.
5511 if (N0CFP && N1CFP && N2CFP) {
5512 const auto FTZ = [](const APFloat &V) {
5513 if (V.isDenormal()) {
5514 APFloat Zero(V.getSemantics(), 0);
5515 return V.isNegative() ? -Zero : Zero;
5516 }
5517 return V;
5518 };
5519
5520 APFloat V0 = FTZ(N0CFP->getValueAPF());
5521 APFloat V1 = FTZ(N1CFP->getValueAPF());
5522 APFloat V2 = FTZ(N2CFP->getValueAPF());
5524 V0 = FTZ(V0);
5526 return DAG.getConstantFP(FTZ(V0), DL, VT);
5527 }
5528 break;
5529 }
5530 }
5531 return SDValue();
5532}
5533
5534//===----------------------------------------------------------------------===//
5535// Helper functions
5536//===----------------------------------------------------------------------===//
5537
5539 const TargetRegisterClass *RC,
5540 Register Reg, EVT VT,
5541 const SDLoc &SL,
5542 bool RawReg) const {
5545 Register VReg;
5546
5547 if (!MRI.isLiveIn(Reg)) {
5548 VReg = MRI.createVirtualRegister(RC);
5549 MRI.addLiveIn(Reg, VReg);
5550 } else {
5551 VReg = MRI.getLiveInVirtReg(Reg);
5552 }
5553
5554 if (RawReg)
5555 return DAG.getRegister(VReg, VT);
5556
5557 return DAG.getCopyFromReg(DAG.getEntryNode(), SL, VReg, VT);
5558}
5559
5560// This may be called multiple times, and nothing prevents creating multiple
5561// objects at the same offset. See if we already defined this object.
5563 int64_t Offset) {
5564 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
5565 if (MFI.getObjectOffset(I) == Offset) {
5566 assert(MFI.getObjectSize(I) == Size);
5567 return I;
5568 }
5569 }
5570
5571 return MFI.CreateFixedObject(Size, Offset, true);
5572}
5573
5575 EVT VT,
5576 const SDLoc &SL,
5577 int64_t Offset) const {
5579 MachineFrameInfo &MFI = MF.getFrameInfo();
5580 int FI = getOrCreateFixedStackObject(MFI, VT.getStoreSize(), Offset);
5581
5582 auto SrcPtrInfo = MachinePointerInfo::getStack(MF, Offset);
5583 SDValue Ptr = DAG.getFrameIndex(FI, MVT::i32);
5584
5585 return DAG.getLoad(VT, SL, DAG.getEntryNode(), Ptr, SrcPtrInfo, Align(4),
5588}
5589
5591 const SDLoc &SL,
5592 SDValue Chain,
5593 SDValue ArgVal,
5594 int64_t Offset) const {
5598
5599 SDValue Ptr = DAG.getConstant(Offset, SL, MVT::i32);
5600 // Stores to the argument stack area are relative to the stack pointer.
5601 SDValue SP =
5602 DAG.getCopyFromReg(Chain, SL, Info->getStackPtrOffsetReg(), MVT::i32);
5603 Ptr = DAG.getNode(ISD::ADD, SL, MVT::i32, SP, Ptr);
5604 SDValue Store = DAG.getStore(Chain, SL, ArgVal, Ptr, DstInfo, Align(4),
5606 return Store;
5607}
5608
5610 const TargetRegisterClass *RC,
5611 EVT VT, const SDLoc &SL,
5612 const ArgDescriptor &Arg) const {
5613 assert(Arg && "Attempting to load missing argument");
5614
5615 SDValue V = Arg.isRegister() ?
5616 CreateLiveInRegister(DAG, RC, Arg.getRegister(), VT, SL) :
5617 loadStackInputValue(DAG, VT, SL, Arg.getStackOffset());
5618
5619 if (!Arg.isMasked())
5620 return V;
5621
5622 unsigned Mask = Arg.getMask();
5623 unsigned Shift = llvm::countr_zero<unsigned>(Mask);
5624 V = DAG.getNode(ISD::SRL, SL, VT, V,
5625 DAG.getShiftAmountConstant(Shift, VT, SL));
5626 return DAG.getNode(ISD::AND, SL, VT, V,
5627 DAG.getConstant(Mask >> Shift, SL, VT));
5628}
5629
5631 uint64_t ExplicitKernArgSize, const ImplicitParameter Param) const {
5632 unsigned ExplicitArgOffset = Subtarget->getExplicitKernelArgOffset();
5633 const Align Alignment = Subtarget->getAlignmentForImplicitArgPtr();
5634 uint64_t ArgOffset =
5635 alignTo(ExplicitKernArgSize, Alignment) + ExplicitArgOffset;
5636 switch (Param) {
5637 case FIRST_IMPLICIT:
5638 return ArgOffset;
5639 case PRIVATE_BASE:
5641 case SHARED_BASE:
5642 return ArgOffset + AMDGPU::ImplicitArg::SHARED_BASE_OFFSET;
5643 case QUEUE_PTR:
5644 return ArgOffset + AMDGPU::ImplicitArg::QUEUE_PTR_OFFSET;
5645 }
5646 llvm_unreachable("unexpected implicit parameter type");
5647}
5648
5654
5655#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
5656
5657const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
5658 switch ((AMDGPUISD::NodeType)Opcode) {
5659 case AMDGPUISD::FIRST_NUMBER: break;
5660 // AMDIL DAG nodes
5661 NODE_NAME_CASE(BRANCH_COND);
5662
5663 // AMDGPU DAG nodes
5664 NODE_NAME_CASE(IF)
5665 NODE_NAME_CASE(ELSE)
5666 NODE_NAME_CASE(LOOP)
5667 NODE_NAME_CASE(CALL)
5668 NODE_NAME_CASE(TC_RETURN)
5669 NODE_NAME_CASE(TC_RETURN_GFX)
5670 NODE_NAME_CASE(TC_RETURN_GFX_WholeWave)
5671 NODE_NAME_CASE(TC_RETURN_CHAIN)
5672 NODE_NAME_CASE(TC_RETURN_CHAIN_DVGPR)
5673 NODE_NAME_CASE(TRAP)
5674 NODE_NAME_CASE(RET_GLUE)
5675 NODE_NAME_CASE(WAVE_ADDRESS)
5676 NODE_NAME_CASE(RETURN_TO_EPILOG)
5677 NODE_NAME_CASE(ENDPGM)
5678 NODE_NAME_CASE(ENDPGM_TRAP)
5679 NODE_NAME_CASE(SIMULATED_TRAP)
5680 NODE_NAME_CASE(DWORDADDR)
5681 NODE_NAME_CASE(FRACT)
5682 NODE_NAME_CASE(SETCC)
5683 NODE_NAME_CASE(DENORM_MODE)
5684 NODE_NAME_CASE(FMA_W_CHAIN)
5685 NODE_NAME_CASE(FMUL_W_CHAIN)
5686 NODE_NAME_CASE(CLAMP)
5687 NODE_NAME_CASE(COS_HW)
5688 NODE_NAME_CASE(SIN_HW)
5689 NODE_NAME_CASE(FMAX_LEGACY)
5690 NODE_NAME_CASE(FMIN_LEGACY)
5691 NODE_NAME_CASE(FMAX3)
5692 NODE_NAME_CASE(SMAX3)
5693 NODE_NAME_CASE(UMAX3)
5694 NODE_NAME_CASE(FMIN3)
5695 NODE_NAME_CASE(SMIN3)
5696 NODE_NAME_CASE(UMIN3)
5697 NODE_NAME_CASE(FMED3)
5698 NODE_NAME_CASE(SMED3)
5699 NODE_NAME_CASE(UMED3)
5700 NODE_NAME_CASE(FMAXIMUM3)
5701 NODE_NAME_CASE(FMINIMUM3)
5702 NODE_NAME_CASE(FDOT2)
5703 NODE_NAME_CASE(URECIP)
5704 NODE_NAME_CASE(DIV_SCALE)
5705 NODE_NAME_CASE(DIV_FMAS)
5706 NODE_NAME_CASE(DIV_FIXUP)
5707 NODE_NAME_CASE(FMAD_FTZ)
5708 NODE_NAME_CASE(RCP)
5709 NODE_NAME_CASE(RSQ)
5710 NODE_NAME_CASE(RCP_LEGACY)
5711 NODE_NAME_CASE(RCP_IFLAG)
5712 NODE_NAME_CASE(LOG)
5713 NODE_NAME_CASE(EXP)
5714 NODE_NAME_CASE(FMUL_LEGACY)
5715 NODE_NAME_CASE(RSQ_CLAMP)
5716 NODE_NAME_CASE(FP_CLASS)
5717 NODE_NAME_CASE(DOT4)
5718 NODE_NAME_CASE(CARRY)
5719 NODE_NAME_CASE(BORROW)
5720 NODE_NAME_CASE(BFE_U32)
5721 NODE_NAME_CASE(BFE_I32)
5722 NODE_NAME_CASE(BFI)
5723 NODE_NAME_CASE(BFM)
5724 NODE_NAME_CASE(FFBH_U32)
5725 NODE_NAME_CASE(FFBH_I32)
5726 NODE_NAME_CASE(FFBL_B32)
5727 NODE_NAME_CASE(MUL_U24)
5728 NODE_NAME_CASE(MUL_I24)
5729 NODE_NAME_CASE(MULHI_U24)
5730 NODE_NAME_CASE(MULHI_I24)
5731 NODE_NAME_CASE(MAD_U24)
5732 NODE_NAME_CASE(MAD_I24)
5733 NODE_NAME_CASE(MAD_I64_I32)
5734 NODE_NAME_CASE(MAD_U64_U32)
5735 NODE_NAME_CASE(PERM)
5736 NODE_NAME_CASE(TEXTURE_FETCH)
5737 NODE_NAME_CASE(R600_EXPORT)
5738 NODE_NAME_CASE(CONST_ADDRESS)
5739 NODE_NAME_CASE(REGISTER_LOAD)
5740 NODE_NAME_CASE(REGISTER_STORE)
5741 NODE_NAME_CASE(CVT_F32_UBYTE0)
5742 NODE_NAME_CASE(CVT_F32_UBYTE1)
5743 NODE_NAME_CASE(CVT_F32_UBYTE2)
5744 NODE_NAME_CASE(CVT_F32_UBYTE3)
5745 NODE_NAME_CASE(CVT_PKRTZ_F16_F32)
5746 NODE_NAME_CASE(CVT_PKNORM_I16_F32)
5747 NODE_NAME_CASE(CVT_PKNORM_U16_F32)
5748 NODE_NAME_CASE(CVT_PK_I16_I32)
5749 NODE_NAME_CASE(CVT_PK_U16_U32)
5750 NODE_NAME_CASE(FP_TO_FP16)
5751 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
5752 NODE_NAME_CASE(CONST_DATA_PTR)
5753 NODE_NAME_CASE(PC_ADD_REL_OFFSET)
5754 NODE_NAME_CASE(PC_ADD_REL_OFFSET64)
5756 NODE_NAME_CASE(DUMMY_CHAIN)
5757 NODE_NAME_CASE(LOAD_D16_HI)
5758 NODE_NAME_CASE(LOAD_D16_LO)
5759 NODE_NAME_CASE(LOAD_D16_HI_I8)
5760 NODE_NAME_CASE(LOAD_D16_HI_U8)
5761 NODE_NAME_CASE(LOAD_D16_LO_I8)
5762 NODE_NAME_CASE(LOAD_D16_LO_U8)
5763 NODE_NAME_CASE(STORE_MSKOR)
5764 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
5765 NODE_NAME_CASE(TBUFFER_STORE_FORMAT_D16)
5766 NODE_NAME_CASE(TBUFFER_LOAD_FORMAT)
5767 NODE_NAME_CASE(TBUFFER_LOAD_FORMAT_D16)
5768 NODE_NAME_CASE(DS_ORDERED_COUNT)
5769 NODE_NAME_CASE(ATOMIC_CMP_SWAP)
5770 NODE_NAME_CASE(BUFFER_LOAD)
5771 NODE_NAME_CASE(BUFFER_LOAD_UBYTE)
5772 NODE_NAME_CASE(BUFFER_LOAD_USHORT)
5773 NODE_NAME_CASE(BUFFER_LOAD_BYTE)
5774 NODE_NAME_CASE(BUFFER_LOAD_SHORT)
5775 NODE_NAME_CASE(BUFFER_LOAD_TFE)
5776 NODE_NAME_CASE(BUFFER_LOAD_UBYTE_TFE)
5777 NODE_NAME_CASE(BUFFER_LOAD_USHORT_TFE)
5778 NODE_NAME_CASE(BUFFER_LOAD_BYTE_TFE)
5779 NODE_NAME_CASE(BUFFER_LOAD_SHORT_TFE)
5780 NODE_NAME_CASE(BUFFER_LOAD_FORMAT)
5781 NODE_NAME_CASE(BUFFER_LOAD_FORMAT_TFE)
5782 NODE_NAME_CASE(BUFFER_LOAD_FORMAT_D16)
5783 NODE_NAME_CASE(SBUFFER_LOAD)
5784 NODE_NAME_CASE(SBUFFER_LOAD_BYTE)
5785 NODE_NAME_CASE(SBUFFER_LOAD_UBYTE)
5786 NODE_NAME_CASE(SBUFFER_LOAD_SHORT)
5787 NODE_NAME_CASE(SBUFFER_LOAD_USHORT)
5788 NODE_NAME_CASE(SBUFFER_PREFETCH_DATA)
5789 NODE_NAME_CASE(BUFFER_STORE)
5790 NODE_NAME_CASE(BUFFER_STORE_BYTE)
5791 NODE_NAME_CASE(BUFFER_STORE_SHORT)
5792 NODE_NAME_CASE(BUFFER_STORE_FORMAT)
5793 NODE_NAME_CASE(BUFFER_STORE_FORMAT_D16)
5794 NODE_NAME_CASE(BUFFER_ATOMIC_SWAP)
5795 NODE_NAME_CASE(BUFFER_ATOMIC_ADD)
5796 NODE_NAME_CASE(BUFFER_ATOMIC_SUB)
5797 NODE_NAME_CASE(BUFFER_ATOMIC_SMIN)
5798 NODE_NAME_CASE(BUFFER_ATOMIC_UMIN)
5799 NODE_NAME_CASE(BUFFER_ATOMIC_SMAX)
5800 NODE_NAME_CASE(BUFFER_ATOMIC_UMAX)
5801 NODE_NAME_CASE(BUFFER_ATOMIC_AND)
5802 NODE_NAME_CASE(BUFFER_ATOMIC_OR)
5803 NODE_NAME_CASE(BUFFER_ATOMIC_XOR)
5804 NODE_NAME_CASE(BUFFER_ATOMIC_INC)
5805 NODE_NAME_CASE(BUFFER_ATOMIC_DEC)
5806 NODE_NAME_CASE(BUFFER_ATOMIC_CMPSWAP)
5807 NODE_NAME_CASE(BUFFER_ATOMIC_CSUB)
5808 NODE_NAME_CASE(BUFFER_ATOMIC_FADD)
5809 NODE_NAME_CASE(BUFFER_ATOMIC_FMIN)
5810 NODE_NAME_CASE(BUFFER_ATOMIC_FMAX)
5811 NODE_NAME_CASE(BUFFER_ATOMIC_COND_SUB_U32)
5812 NODE_NAME_CASE(WHOLE_WAVE_SETUP)
5813 NODE_NAME_CASE(WHOLE_WAVE_RETURN)
5814 }
5815 return nullptr;
5816}
5817
5819 SelectionDAG &DAG, int Enabled,
5820 int &RefinementSteps,
5821 bool &UseOneConstNR,
5822 bool Reciprocal) const {
5823 EVT VT = Operand.getValueType();
5824
5825 if (VT == MVT::f32) {
5826 RefinementSteps = 0;
5827 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
5828 }
5829
5830 // TODO: There is also f64 rsq instruction, but the documentation is less
5831 // clear on its precision.
5832
5833 return SDValue();
5834}
5835
5837 SelectionDAG &DAG, int Enabled,
5838 int &RefinementSteps) const {
5839 EVT VT = Operand.getValueType();
5840
5841 if (VT == MVT::f32) {
5842 // Reciprocal, < 1 ulp error.
5843 //
5844 // This reciprocal approximation converges to < 0.5 ulp error with one
5845 // newton rhapson performed with two fused multiple adds (FMAs).
5846
5847 RefinementSteps = 0;
5848 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
5849 }
5850
5851 // TODO: There is also f64 rcp instruction, but the documentation is less
5852 // clear on its precision.
5853
5854 return SDValue();
5855}
5856
5857static unsigned workitemIntrinsicDim(unsigned ID) {
5858 switch (ID) {
5859 case Intrinsic::amdgcn_workitem_id_x:
5860 return 0;
5861 case Intrinsic::amdgcn_workitem_id_y:
5862 return 1;
5863 case Intrinsic::amdgcn_workitem_id_z:
5864 return 2;
5865 default:
5866 llvm_unreachable("not a workitem intrinsic");
5867 }
5868}
5869
5871 const SDValue Op, KnownBits &Known,
5872 const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth) const {
5873
5874 Known.resetAll(); // Don't know anything.
5875
5876 unsigned Opc = Op.getOpcode();
5877
5878 switch (Opc) {
5879 default:
5880 break;
5881 case AMDGPUISD::CARRY:
5882 case AMDGPUISD::BORROW: {
5883 Known.Zero = APInt::getHighBitsSet(32, 31);
5884 break;
5885 }
5886
5887 case AMDGPUISD::BFE_I32:
5888 case AMDGPUISD::BFE_U32: {
5889 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
5890 if (!CWidth)
5891 return;
5892
5893 uint32_t Width = CWidth->getZExtValue() & 0x1f;
5894
5895 if (Opc == AMDGPUISD::BFE_U32)
5896 Known.Zero = APInt::getHighBitsSet(32, 32 - Width);
5897
5898 break;
5899 }
5900 case AMDGPUISD::FP_TO_FP16: {
5901 unsigned BitWidth = Known.getBitWidth();
5902
5903 // High bits are zero.
5905 break;
5906 }
5907 case AMDGPUISD::MUL_U24:
5908 case AMDGPUISD::MUL_I24: {
5909 KnownBits LHSKnown = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
5910 KnownBits RHSKnown = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
5911 unsigned TrailZ = LHSKnown.countMinTrailingZeros() +
5912 RHSKnown.countMinTrailingZeros();
5913 Known.Zero.setLowBits(std::min(TrailZ, 32u));
5914 // Skip extra check if all bits are known zeros.
5915 if (TrailZ >= 32)
5916 break;
5917
5918 // Truncate to 24 bits.
5919 LHSKnown = LHSKnown.trunc(24);
5920 RHSKnown = RHSKnown.trunc(24);
5921
5922 if (Opc == AMDGPUISD::MUL_I24) {
5923 unsigned LHSValBits = LHSKnown.countMaxSignificantBits();
5924 unsigned RHSValBits = RHSKnown.countMaxSignificantBits();
5925 unsigned MaxValBits = LHSValBits + RHSValBits;
5926 if (MaxValBits > 32)
5927 break;
5928 unsigned SignBits = 32 - MaxValBits + 1;
5929 bool LHSNegative = LHSKnown.isNegative();
5930 bool LHSNonNegative = LHSKnown.isNonNegative();
5931 bool LHSPositive = LHSKnown.isStrictlyPositive();
5932 bool RHSNegative = RHSKnown.isNegative();
5933 bool RHSNonNegative = RHSKnown.isNonNegative();
5934 bool RHSPositive = RHSKnown.isStrictlyPositive();
5935
5936 if ((LHSNonNegative && RHSNonNegative) || (LHSNegative && RHSNegative))
5937 Known.Zero.setHighBits(SignBits);
5938 else if ((LHSNegative && RHSPositive) || (LHSPositive && RHSNegative))
5939 Known.One.setHighBits(SignBits);
5940 } else {
5941 unsigned LHSValBits = LHSKnown.countMaxActiveBits();
5942 unsigned RHSValBits = RHSKnown.countMaxActiveBits();
5943 unsigned MaxValBits = LHSValBits + RHSValBits;
5944 if (MaxValBits >= 32)
5945 break;
5946 Known.Zero.setBitsFrom(MaxValBits);
5947 }
5948 break;
5949 }
5950 case AMDGPUISD::PERM: {
5951 ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Op.getOperand(2));
5952 if (!CMask)
5953 return;
5954
5955 KnownBits LHSKnown = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
5956 KnownBits RHSKnown = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
5957 unsigned Sel = CMask->getZExtValue();
5958
5959 for (unsigned I = 0; I < 32; I += 8) {
5960 unsigned SelBits = Sel & 0xff;
5961 if (SelBits < 4) {
5962 SelBits *= 8;
5963 Known.One |= ((RHSKnown.One.getZExtValue() >> SelBits) & 0xff) << I;
5964 Known.Zero |= ((RHSKnown.Zero.getZExtValue() >> SelBits) & 0xff) << I;
5965 } else if (SelBits < 7) {
5966 SelBits = (SelBits & 3) * 8;
5967 Known.One |= ((LHSKnown.One.getZExtValue() >> SelBits) & 0xff) << I;
5968 Known.Zero |= ((LHSKnown.Zero.getZExtValue() >> SelBits) & 0xff) << I;
5969 } else if (SelBits == 0x0c) {
5970 Known.Zero |= 0xFFull << I;
5971 } else if (SelBits > 0x0c) {
5972 Known.One |= 0xFFull << I;
5973 }
5974 Sel >>= 8;
5975 }
5976 break;
5977 }
5979 Known.Zero.setHighBits(24);
5980 break;
5981 }
5983 Known.Zero.setHighBits(16);
5984 break;
5985 }
5986 case AMDGPUISD::LDS: {
5987 auto *GA = cast<GlobalAddressSDNode>(Op.getOperand(0).getNode());
5988 Align Alignment = GA->getGlobal()->getPointerAlignment(DAG.getDataLayout());
5989
5990 Known.Zero.setHighBits(16);
5991 Known.Zero.setLowBits(Log2(Alignment));
5992 break;
5993 }
5994 case AMDGPUISD::SMIN3:
5995 case AMDGPUISD::SMAX3:
5996 case AMDGPUISD::SMED3:
5997 case AMDGPUISD::UMIN3:
5998 case AMDGPUISD::UMAX3:
5999 case AMDGPUISD::UMED3: {
6000 KnownBits Known2 = DAG.computeKnownBits(Op.getOperand(2), Depth + 1);
6001 if (Known2.isUnknown())
6002 break;
6003
6004 KnownBits Known1 = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
6005 if (Known1.isUnknown())
6006 break;
6007
6008 KnownBits Known0 = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
6009 if (Known0.isUnknown())
6010 break;
6011
6012 // TODO: Handle LeadZero/LeadOne from UMIN/UMAX handling.
6013 Known.Zero = Known0.Zero & Known1.Zero & Known2.Zero;
6014 Known.One = Known0.One & Known1.One & Known2.One;
6015 break;
6016 }
6018 unsigned IID = Op.getConstantOperandVal(0);
6019 switch (IID) {
6020 case Intrinsic::amdgcn_workitem_id_x:
6021 case Intrinsic::amdgcn_workitem_id_y:
6022 case Intrinsic::amdgcn_workitem_id_z: {
6023 unsigned MaxValue = Subtarget->getMaxWorkitemID(
6025 Known.Zero.setHighBits(llvm::countl_zero(MaxValue));
6026 break;
6027 }
6028 default:
6029 break;
6030 }
6031 }
6032 }
6033}
6034
6036 SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG,
6037 unsigned Depth) const {
6038 switch (Op.getOpcode()) {
6039 case AMDGPUISD::BFE_I32: {
6040 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
6041 if (!Width)
6042 return 1;
6043
6044 unsigned SignBits = 32 - Width->getZExtValue() + 1;
6045 if (!isNullConstant(Op.getOperand(1)))
6046 return SignBits;
6047
6048 // TODO: Could probably figure something out with non-0 offsets.
6049 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
6050 return std::max(SignBits, Op0SignBits);
6051 }
6052
6053 case AMDGPUISD::BFE_U32: {
6054 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
6055 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
6056 }
6057
6058 case AMDGPUISD::CARRY:
6059 case AMDGPUISD::BORROW:
6060 return 31;
6062 return 25;
6064 return 17;
6066 return 24;
6068 return 16;
6070 return 16;
6071 case AMDGPUISD::SMIN3:
6072 case AMDGPUISD::SMAX3:
6073 case AMDGPUISD::SMED3:
6074 case AMDGPUISD::UMIN3:
6075 case AMDGPUISD::UMAX3:
6076 case AMDGPUISD::UMED3: {
6077 unsigned Tmp2 = DAG.ComputeNumSignBits(Op.getOperand(2), Depth + 1);
6078 if (Tmp2 == 1)
6079 return 1; // Early out.
6080
6081 unsigned Tmp1 = DAG.ComputeNumSignBits(Op.getOperand(1), Depth + 1);
6082 if (Tmp1 == 1)
6083 return 1; // Early out.
6084
6085 unsigned Tmp0 = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
6086 if (Tmp0 == 1)
6087 return 1; // Early out.
6088
6089 return std::min({Tmp0, Tmp1, Tmp2});
6090 }
6091 default:
6092 return 1;
6093 }
6094}
6095
6097 GISelValueTracking &Analysis, Register R, const APInt &DemandedElts,
6098 const MachineRegisterInfo &MRI, unsigned Depth) const {
6099 const MachineInstr *MI = MRI.getVRegDef(R);
6100 if (!MI)
6101 return 1;
6102
6103 // TODO: Check range metadata on MMO.
6104 switch (MI->getOpcode()) {
6105 case AMDGPU::G_AMDGPU_BUFFER_LOAD_SBYTE:
6106 return 25;
6107 case AMDGPU::G_AMDGPU_BUFFER_LOAD_SSHORT:
6108 return 17;
6109 case AMDGPU::G_AMDGPU_BUFFER_LOAD_UBYTE:
6110 return 24;
6111 case AMDGPU::G_AMDGPU_BUFFER_LOAD_USHORT:
6112 return 16;
6113 case AMDGPU::G_AMDGPU_SMED3:
6114 case AMDGPU::G_AMDGPU_UMED3: {
6115 auto [Dst, Src0, Src1, Src2] = MI->getFirst4Regs();
6116 unsigned Tmp2 = Analysis.computeNumSignBits(Src2, DemandedElts, Depth + 1);
6117 if (Tmp2 == 1)
6118 return 1;
6119 unsigned Tmp1 = Analysis.computeNumSignBits(Src1, DemandedElts, Depth + 1);
6120 if (Tmp1 == 1)
6121 return 1;
6122 unsigned Tmp0 = Analysis.computeNumSignBits(Src0, DemandedElts, Depth + 1);
6123 if (Tmp0 == 1)
6124 return 1;
6125 return std::min({Tmp0, Tmp1, Tmp2});
6126 }
6127 default:
6128 return 1;
6129 }
6130}
6131
6133 SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG,
6134 bool PoisonOnly, bool ConsiderFlags, unsigned Depth) const {
6135 unsigned Opcode = Op.getOpcode();
6136 switch (Opcode) {
6137 case AMDGPUISD::BFE_I32:
6138 case AMDGPUISD::BFE_U32:
6139 return false;
6140 }
6142 Op, DemandedElts, DAG, PoisonOnly, ConsiderFlags, Depth);
6143}
6144
6146 SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG, bool SNaN,
6147 unsigned Depth) const {
6148 unsigned Opcode = Op.getOpcode();
6149 switch (Opcode) {
6152 if (SNaN)
6153 return true;
6154
6155 // TODO: Can check no nans on one of the operands for each one, but which
6156 // one?
6157 return false;
6158 }
6161 if (SNaN)
6162 return true;
6163 return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) &&
6164 DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1);
6165 }
6166 case AMDGPUISD::FMED3:
6167 case AMDGPUISD::FMIN3:
6168 case AMDGPUISD::FMAX3:
6171 case AMDGPUISD::FMAD_FTZ: {
6172 if (SNaN)
6173 return true;
6174 return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) &&
6175 DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
6176 DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1);
6177 }
6182 return true;
6183
6184 case AMDGPUISD::RCP:
6185 case AMDGPUISD::RSQ:
6187 case AMDGPUISD::RSQ_CLAMP: {
6188 if (SNaN)
6189 return true;
6190
6191 // TODO: Need is known positive check.
6192 return false;
6193 }
6194 case ISD::FLDEXP:
6195 case AMDGPUISD::FRACT: {
6196 if (SNaN)
6197 return true;
6198 return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1);
6199 }
6203 // TODO: Refine on operands.
6204 return SNaN;
6205 case AMDGPUISD::SIN_HW:
6206 case AMDGPUISD::COS_HW: {
6207 // TODO: Need check for infinity
6208 return SNaN;
6209 }
6211 unsigned IntrinsicID = Op.getConstantOperandVal(0);
6212 // TODO: Handle more intrinsics
6213 switch (IntrinsicID) {
6214 case Intrinsic::amdgcn_cubeid:
6215 case Intrinsic::amdgcn_cvt_off_f32_i4:
6216 return true;
6217
6218 case Intrinsic::amdgcn_frexp_mant: {
6219 if (SNaN)
6220 return true;
6221 return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1);
6222 }
6223 case Intrinsic::amdgcn_cvt_pkrtz: {
6224 if (SNaN)
6225 return true;
6226 return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
6227 DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1);
6228 }
6229 case Intrinsic::amdgcn_rcp:
6230 case Intrinsic::amdgcn_rsq:
6231 case Intrinsic::amdgcn_rcp_legacy:
6232 case Intrinsic::amdgcn_rsq_legacy:
6233 case Intrinsic::amdgcn_rsq_clamp:
6234 case Intrinsic::amdgcn_tanh: {
6235 if (SNaN)
6236 return true;
6237
6238 // TODO: Need is known positive check.
6239 return false;
6240 }
6241 case Intrinsic::amdgcn_trig_preop:
6242 case Intrinsic::amdgcn_fdot2:
6243 // TODO: Refine on operand
6244 return SNaN;
6245 case Intrinsic::amdgcn_fma_legacy:
6246 if (SNaN)
6247 return true;
6248 return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
6249 DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1) &&
6250 DAG.isKnownNeverNaN(Op.getOperand(3), SNaN, Depth + 1);
6251 default:
6252 return false;
6253 }
6254 }
6255 default:
6256 return false;
6257 }
6258}
6259
6261 Register N0, Register N1) const {
6262 return MRI.hasOneNonDBGUse(N0); // FIXME: handle regbanks
6263}
unsigned const MachineRegisterInfo * MRI
return SDValue()
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static LLVM_READONLY bool hasSourceMods(const MachineInstr &MI)
static bool isInv2Pi(const APFloat &APF)
static LLVM_READONLY bool opMustUseVOP3Encoding(const MachineInstr &MI, const MachineRegisterInfo &MRI)
returns true if the operation will definitely need to use a 64-bit encoding, and thus will use a VOP3...
static unsigned inverseMinMax(unsigned Opc)
static SDValue extractF64Exponent(SDValue Hi, const SDLoc &SL, SelectionDAG &DAG)
static unsigned workitemIntrinsicDim(unsigned ID)
static int getOrCreateFixedStackObject(MachineFrameInfo &MFI, unsigned Size, int64_t Offset)
static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0, uint32_t Offset, uint32_t Width, const SDLoc &DL)
static SDValue getMad(SelectionDAG &DAG, const SDLoc &SL, EVT VT, SDValue X, SDValue Y, SDValue C, SDNodeFlags Flags=SDNodeFlags())
static SDValue getAddOneOp(const SDNode *V)
If V is an add of a constant 1, returns the other operand.
#define NODE_NAME_CASE(node)
static LLVM_READONLY bool selectSupportsSourceMods(const SDNode *N)
Return true if v_cndmask_b32 will support fabs/fneg source modifiers for the type for ISD::SELECT.
static cl::opt< bool > AMDGPUBypassSlowDiv("amdgpu-bypass-slow-div", cl::desc("Skip 64-bit divide for dynamic 32-bit values"), cl::init(true))
static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL, SDValue N0, SDValue N1, unsigned Size, bool Signed)
static bool fnegFoldsIntoOp(const SDNode *N)
static bool isI24(SDValue Op, SelectionDAG &DAG)
static bool isCttzOpc(unsigned Opc)
static bool isU24(SDValue Op, SelectionDAG &DAG)
static SDValue peekFPSignOps(SDValue Val)
static bool valueIsKnownNeverF32Denorm(SDValue Src)
Return true if it's known that Src can never be an f32 denormal value.
static SDValue distributeOpThroughSelect(TargetLowering::DAGCombinerInfo &DCI, unsigned Op, const SDLoc &SL, SDValue Cond, SDValue N1, SDValue N2)
static SDValue peekFNeg(SDValue Val)
static SDValue simplifyMul24(SDNode *Node24, TargetLowering::DAGCombinerInfo &DCI)
static bool isCtlzOpc(unsigned Opc)
static LLVM_READNONE bool fnegFoldsIntoOpcode(unsigned Opc)
static bool hasVolatileUser(SDNode *Val)
Interface definition of the TargetLowering class that is common to all AMD GPUs.
Contains the definition of a TargetInstrInfo class that is common to all AMD GPUs.
AMDGPU promote alloca to vector or LDS
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
block Block Frequency Analysis
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< StatepointGC > D("statepoint-example", "an example strategy for statepoint")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
#define LLVM_READNONE
Definition Compiler.h:315
#define LLVM_READONLY
Definition Compiler.h:322
Provides analysis for querying information about KnownBits during GISel passes.
IRTranslator LLVM IR MI
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
static LVOptions Options
Definition LVOptions.cpp:25
#define I(x, y, z)
Definition MD5.cpp:58
#define G(x, y, z)
Definition MD5.cpp:56
static DebugLoc getDebugLoc(MachineBasicBlock::instr_iterator FirstMI, MachineBasicBlock::instr_iterator LastMI)
Return the first found DebugLoc that has a DILocation, given a range of instructions.
#define T
const SmallVectorImpl< MachineOperand > & Cond
#define CH(x, y, z)
Definition SHA256.cpp:34
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Value * RHS
Value * LHS
BinaryOperator * Mul
static CCAssignFn * CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg)
static CCAssignFn * CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg)
static std::optional< uint32_t > getLDSAbsoluteAddress(const GlobalValue &GV)
void recordNumNamedBarriers(uint32_t GVAddr, unsigned BarCnt)
unsigned allocateLDSGlobal(const DataLayout &DL, const GlobalVariable &GV)
static const AMDGPUSubtarget & get(const MachineFunction &MF)
static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG)
SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, SDValue True, SDValue False, SDValue CC, DAGCombinerInfo &DCI) const
Generate Min/Max node.
unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth=0) const override
This method can be implemented by targets that want to expose additional information about sign bits ...
SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const
EVT getTypeForExtReturn(LLVMContext &Context, EVT VT, ISD::NodeType ExtendKind) const override
Return the type that should be used to zero or sign extend a zeroext/signext integer return value.
SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const
Split a vector load into 2 loads of half the vector.
SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const
SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const
void analyzeFormalArgumentsCompute(CCState &State, const SmallVectorImpl< ISD::InputArg > &Ins) const
The SelectionDAGBuilder will automatically promote function arguments with illegal types.
SDValue LowerF64ToF16Safe(SDValue Src, const SDLoc &DL, SelectionDAG &DAG) const
SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const
SDValue storeStackInputValue(SelectionDAG &DAG, const SDLoc &SL, SDValue Chain, SDValue ArgVal, int64_t Offset) const
bool storeOfVectorConstantIsCheap(bool IsZero, EVT MemVT, unsigned NumElem, unsigned AS) const override
Return true if it is expected to be cheaper to do a store of vector constant with the given size and ...
SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const
void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known, const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth=0) const override
Determine which of the bits specified in Mask are known to be either zero or one and return them in t...
bool shouldCombineMemoryType(EVT VT) const
SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL, unsigned Opc, SDValue LHS, uint32_t ValLo, uint32_t ValHi) const
Split the 64-bit value LHS into two 32-bit components, and perform the binary operation Opc to it wit...
SDValue lowerUnhandledCall(CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals, StringRef Reason) const
SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const
bool isTruncateFree(EVT Src, EVT Dest) const override
bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override
SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const
TargetLowering::NegatibleCost getConstantNegateCost(const ConstantFPSDNode *C) const
SDValue LowerFLOGUnsafe(SDValue Op, const SDLoc &SL, SelectionDAG &DAG, bool IsLog10, SDNodeFlags Flags) const
bool canCreateUndefOrPoisonForTargetNode(SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG, bool PoisonOnly, bool ConsiderFlags, unsigned Depth) const override
Return true if Op can create undef or poison from non-undef & non-poison operands.
SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const
bool isSDNodeAlwaysUniform(const SDNode *N) const override
bool isDesirableToCommuteWithShift(const SDNode *N, CombineLevel Level) const override
Return true if it is profitable to move this shift by a constant amount through its operand,...
SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const
bool isCheapToSpeculateCtlz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic ctlz.
SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const
bool isFNegFree(EVT VT) const override
Return true if an fneg operation is free to the point where it is never worthwhile to replace it with...
SDValue LowerFLOG10(SDValue Op, SelectionDAG &DAG) const
SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const
unsigned computeNumSignBitsForTargetInstr(GISelValueTracking &Analysis, Register R, const APInt &DemandedElts, const MachineRegisterInfo &MRI, unsigned Depth=0) const override
This method can be implemented by targets that want to expose additional information about sign bits ...
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
This callback is invoked for operations that are unsupported by the target, which are registered to u...
SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const
SDValue addTokenForArgument(SDValue Chain, SelectionDAG &DAG, MachineFrameInfo &MFI, int ClobberedFI) const
bool isConstantCheaperToNegate(SDValue N) const
bool isReassocProfitable(MachineRegisterInfo &MRI, Register N0, Register N1) const override
bool isKnownNeverNaNForTargetNode(SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG, bool SNaN=false, unsigned Depth=0) const override
If SNaN is false,.
static bool needsDenormHandlingF32(const SelectionDAG &DAG, SDValue Src, SDNodeFlags Flags)
uint32_t getImplicitParameterOffset(const MachineFunction &MF, const ImplicitParameter Param) const
Helper function that returns the byte offset of the given type of implicit parameter.
SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const
SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const
virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op, SelectionDAG &DAG) const
bool isConstantCostlierToNegate(SDValue N) const
SDValue loadInputValue(SelectionDAG &DAG, const TargetRegisterClass *RC, EVT VT, const SDLoc &SL, const ArgDescriptor &Arg) const
SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const
SDValue lowerFEXP10Unsafe(SDValue Op, const SDLoc &SL, SelectionDAG &DAG, SDNodeFlags Flags) const
Emit approx-funcs appropriate lowering for exp10.
bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtType, EVT ExtVT, std::optional< unsigned > ByteOffset) const override
Return true if it is profitable to reduce a load to a smaller type.
SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const
bool isCheapToSpeculateCttz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic cttz.
SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS, SDValue RHS, DAGCombinerInfo &DCI) const
SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const
bool isSelectSupported(SelectSupportKind) const override
bool isZExtFree(Type *Src, Type *Dest) const override
Return true if any actual instruction that defines a value of type FromTy implicitly zero-extends the...
SDValue lowerFEXP2(SDValue Op, SelectionDAG &DAG) const
SDValue LowerCall(CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower calls into the specified DAG.
SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const
SDValue getIsLtSmallestNormal(SelectionDAG &DAG, SDValue Op, SDNodeFlags Flags) const
bool mayIgnoreSignedZero(SDValue Op) const
SDValue getIsFinite(SelectionDAG &DAG, SDValue Op, SDNodeFlags Flags) const
bool isLoadBitCastBeneficial(EVT, EVT, const SelectionDAG &DAG, const MachineMemOperand &MMO) const final
Return true if the following transform is beneficial: fold (conv (load x)) -> (load (conv*)x) On arch...
std::pair< SDValue, SDValue > splitVector(const SDValue &N, const SDLoc &DL, const EVT &LoVT, const EVT &HighVT, SelectionDAG &DAG) const
Split a vector value into two parts of types LoVT and HiVT.
SDValue LowerFLOGCommon(SDValue Op, SelectionDAG &DAG) const
SDValue foldFreeOpFromSelect(TargetLowering::DAGCombinerInfo &DCI, SDValue N) const
SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const
bool isFAbsFree(EVT VT) const override
Return true if an fabs operation is free to the point where it is never worthwhile to replace it with...
SDValue loadStackInputValue(SelectionDAG &DAG, EVT VT, const SDLoc &SL, int64_t Offset) const
Similar to CreateLiveInRegister, except value maybe loaded from a stack slot rather than passed in a ...
SDValue LowerFLOG2(SDValue Op, SelectionDAG &DAG) const
static EVT getEquivalentMemType(LLVMContext &Context, EVT VT)
SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &RefinementSteps, bool &UseOneConstNR, bool Reciprocal) const override
Hooks for building estimates in place of slower divisions and square roots.
SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const
static SDValue stripBitcast(SDValue Val)
SDValue CreateLiveInRegister(SelectionDAG &DAG, const TargetRegisterClass *RC, Register Reg, EVT VT, const SDLoc &SL, bool RawReg=false) const
Helper function that adds Reg to the LiveIn list of the DAG's MachineFunction.
SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const
Split a vector store into 2 stores of half the vector.
SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const
SDValue getNegatedExpression(SDValue Op, SelectionDAG &DAG, bool LegalOperations, bool ForCodeSize, NegatibleCost &Cost, unsigned Depth) const override
Return the newly negated expression if the cost is not expensive and set the cost in Cost to indicate...
std::pair< SDValue, SDValue > split64BitValue(SDValue Op, SelectionDAG &DAG) const
Return 64-bit value Op as two 32-bit integers.
SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &RefinementSteps) const override
Return a reciprocal estimate value for the input operand.
AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI)
SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const
const char * getTargetNodeName(unsigned Opcode) const override
This method returns the name of a target specific DAG node.
SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const
static CCAssignFn * CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg)
std::pair< SDValue, SDValue > getScaledLogInput(SelectionDAG &DAG, const SDLoc SL, SDValue Op, SDNodeFlags Flags) const
If denormal handling is required return the scaled input to FLOG2, and the check for denormal range.
static CCAssignFn * CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg)
Selects the correct CCAssignFn for a given CallingConvention value.
static bool allUsesHaveSourceMods(const SDNode *N, unsigned CostThreshold=4)
SDValue LowerFROUNDEVEN(SDValue Op, SelectionDAG &DAG) const
bool isFPImmLegal(const APFloat &Imm, EVT VT, bool ForCodeSize) const override
Returns true if the target can instruction select the specified FP immediate natively.
static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG)
SDValue lowerFEXPUnsafe(SDValue Op, const SDLoc &SL, SelectionDAG &DAG, SDNodeFlags Flags) const
SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const
SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
static bool allowApproxFunc(const SelectionDAG &DAG, SDNodeFlags Flags)
bool ShouldShrinkFPConstant(EVT VT) const override
If true, then instruction selection should seek to shrink the FP constant of the specified type to a ...
SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &DL, SelectionDAG &DAG) const override
This hook must be implemented to lower outgoing return values, described by the Outs array,...
SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const
void ReplaceNodeResults(SDNode *N, SmallVectorImpl< SDValue > &Results, SelectionDAG &DAG) const override
This callback is invoked when a node result type is illegal for the target, and the operation was reg...
SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const
SDValue lowerCTLZResults(SDValue Op, SelectionDAG &DAG) const
SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue LowerFP_TO_INT64(SDValue Op, SelectionDAG &DAG, bool Signed) const
static bool shouldFoldFNegIntoSrc(SDNode *FNeg, SDValue FNegSrc)
bool isNarrowingProfitable(SDNode *N, EVT SrcVT, EVT DestVT) const override
Return true if it's profitable to narrow operations of type SrcVT to DestVT.
SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const
SDValue performIntrinsicWOChainCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const
SDValue performMulLoHiCombine(SDNode *N, DAGCombinerInfo &DCI) const
SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override
This method will be invoked for all target nodes and for any target-independent nodes that the target...
void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results) const
SDValue WidenOrSplitVectorLoad(SDValue Op, SelectionDAG &DAG) const
Widen a suitably aligned v3 load.
std::pair< EVT, EVT > getSplitDestVTs(const EVT &VT, SelectionDAG &DAG) const
Split a vector type into two parts.
SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const
SDValue combineFMinMaxLegacyImpl(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, SDValue True, SDValue False, SDValue CC, DAGCombinerInfo &DCI) const
unsigned getVectorIdxWidth(const DataLayout &) const override
Returns the type to be used for the index operand vector operations.
bool bitwiseIsEqual(const APFloat &RHS) const
Definition APFloat.h:1414
opStatus add(const APFloat &RHS, roundingMode RM)
Definition APFloat.h:1181
const fltSemantics & getSemantics() const
Definition APFloat.h:1457
opStatus multiply(const APFloat &RHS, roundingMode RM)
Definition APFloat.h:1199
static APFloat getSmallestNormalized(const fltSemantics &Sem, bool Negative=false)
Returns the smallest (by magnitude) normalized finite number in the given semantics.
Definition APFloat.h:1158
static APFloat getInf(const fltSemantics &Sem, bool Negative=false)
Factory for Positive and Negative Infinity.
Definition APFloat.h:1098
Class for arbitrary precision integers.
Definition APInt.h:78
uint64_t getZExtValue() const
Get zero extended value.
Definition APInt.h:1540
void setHighBits(unsigned hiBits)
Set the top hiBits bits.
Definition APInt.h:1391
void setBitsFrom(unsigned loBit)
Set the top bits starting from loBit.
Definition APInt.h:1385
static APInt getBitsSet(unsigned numBits, unsigned loBit, unsigned hiBit)
Get a value with a block of bits set.
Definition APInt.h:258
bool ule(const APInt &RHS) const
Unsigned less or equal comparison.
Definition APInt.h:1150
static APInt getLowBitsSet(unsigned numBits, unsigned loBitsSet)
Constructs an APInt value that has the bottom loBitsSet bits set.
Definition APInt.h:306
static APInt getHighBitsSet(unsigned numBits, unsigned hiBitsSet)
Constructs an APInt value that has the top hiBitsSet bits set.
Definition APInt.h:296
void setLowBits(unsigned loBits)
Set the bottom loBits bits.
Definition APInt.h:1388
This class represents an incoming formal argument to a Function.
Definition Argument.h:32
CCState - This class holds information needed while lowering arguments and return values.
static CCValAssign getCustomMem(unsigned ValNo, MVT ValVT, int64_t Offset, MVT LocVT, LocInfo HTP)
const APFloat & getValueAPF() const
bool isNegative() const
Return true if the value is negative.
uint64_t getZExtValue() const
A parsed version of the target data layout string in and methods for querying it.
Definition DataLayout.h:63
Diagnostic information for unsupported feature in backend.
const DataLayout & getDataLayout() const
Get the data layout of the module this function belongs to.
Definition Function.cpp:363
iterator_range< arg_iterator > args()
Definition Function.h:890
CallingConv::ID getCallingConv() const
getCallingConv()/setCallingConv(CC) - These method get and set the calling convention of this functio...
Definition Function.h:270
Module * getParent()
Get the module that this global value is contained inside of...
Type * getValueType() const
This is an important class for using LLVM in a threaded context.
Definition LLVMContext.h:68
LLVM_ABI void diagnose(const DiagnosticInfo &DI)
Report a message to the currently installed diagnostic handler.
This class is used to represent ISD::LOAD nodes.
const SDValue & getBasePtr() const
Machine Value Type.
static auto integer_fixedlen_vector_valuetypes()
unsigned getVectorNumElements() const
bool isVector() const
Return true if this is a vector value type.
bool isInteger() const
Return true if this is an integer or a vector integer type.
static auto integer_valuetypes()
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
MVT getScalarType() const
If this is a vector, return the element type, otherwise return this.
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
LLVM_ABI int CreateFixedObject(uint64_t Size, int64_t SPOffset, bool IsImmutable, bool isAliased=false)
Create a new object at a fixed location on the stack.
int64_t getObjectSize(int ObjectIdx) const
Return the size of the specified object.
int64_t getObjectOffset(int ObjectIdx) const
Return the assigned stack offset of the specified object from the incoming stack pointer.
int getObjectIndexBegin() const
Return the minimum frame object index.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
DenormalMode getDenormalMode(const fltSemantics &FPType) const
Returns the denormal handling type for the default rounding mode of the function.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
Representation of each machine instruction.
A description of a memory reference used in the backend.
@ MODereferenceable
The memory access is dereferenceable (i.e., doesn't trap).
@ MOInvariant
The memory access always returns the same value (or traps).
Flags getFlags() const
Return the raw flags of the source value,.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
This is an abstract virtual class for memory operations.
unsigned getAddressSpace() const
Return the address space for the associated pointer.
Align getAlign() const
bool isSimple() const
Returns true if the memory operation is neither atomic or volatile.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
const SDValue & getChain() const
bool isInvariant() const
EVT getMemoryVT() const
Return the type of the in-memory value.
LLVMContext & getContext() const
Get the global data context.
Definition Module.h:285
Wrapper class representing virtual and physical registers.
Definition Register.h:19
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
const DebugLoc & getDebugLoc() const
Represents one node in the SelectionDAG.
ArrayRef< SDUse > ops() const
unsigned getOpcode() const
Return the SelectionDAG opcode value for this node.
bool hasOneUse() const
Return true if there is exactly one use of this node.
SDNodeFlags getFlags() const
SDVTList getVTList() const
const SDValue & getOperand(unsigned Num) const
uint64_t getConstantOperandVal(unsigned Num) const
Helper method returns the integer value of a ConstantSDNode operand.
iterator_range< user_iterator > users()
Represents a use of a SDNode.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
bool hasOneUse() const
Return true if there is exactly one node using value ResNo of Node.
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
TypeSize getValueSizeInBits() const
Returns the size of the value in bits.
const SDValue & getOperand(unsigned i) const
unsigned getOpcode() const
unsigned getNumOperands() const
This class keeps track of the SPI_SP_INPUT_ADDR config register, which tells the hardware which inter...
SIModeRegisterDefaults getMode() const
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI unsigned ComputeMaxSignificantBits(SDValue Op, unsigned Depth=0) const
Get the upper bound on bit size for this Value Op as a signed integer.
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI SDValue getShiftAmountConstant(uint64_t Val, EVT VT, const SDLoc &DL)
LLVM_ABI SDValue getAllOnesConstant(const SDLoc &DL, EVT VT, bool IsTarget=false, bool IsOpaque=false)
LLVM_ABI void ExtractVectorElements(SDValue Op, SmallVectorImpl< SDValue > &Args, unsigned Start=0, unsigned Count=0, EVT EltVT=EVT())
Append the extracted elements from Start to Count out of the vector Op in Args.
LLVM_ABI SDValue getFreeze(SDValue V)
Return a freeze using the SDLoc of the value operand.
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
LLVM_ABI SDValue getConstantFP(double Val, const SDLoc &DL, EVT VT, bool isTarget=false)
Create a ConstantFPSDNode wrapping a constant value.
LLVM_ABI SDValue getRegister(Register Reg, EVT VT)
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
LLVM_ABI SDValue getNOT(const SDLoc &DL, SDValue Val, EVT VT)
Create a bitwise NOT operation as (XOR Val, -1).
const TargetLowering & getTargetLoweringInfo() const
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
LLVM_ABI SDValue getBitcast(EVT VT, SDValue V)
Return a bitcast using the SDLoc of the value operand, and casting to the provided type.
SDValue getCopyFromReg(SDValue Chain, const SDLoc &dl, Register Reg, EVT VT)
SDValue getSelect(const SDLoc &DL, EVT VT, SDValue Cond, SDValue LHS, SDValue RHS, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build Select's if you just have operands and don't want to check...
LLVM_ABI SDValue getZeroExtendInReg(SDValue Op, const SDLoc &DL, EVT VT)
Return the expression required to zero extend the Op value assuming it was the smaller SrcTy value.
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
LLVM_ABI SDValue getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, EVT SVT, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI void ReplaceAllUsesWith(SDValue From, SDValue To)
Modify anything using 'From' to use 'To' instead.
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
bool isConstantValueOfAnyType(SDValue N) const
SDValue getSelectCC(const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode Cond, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build SelectCC's if you just have an ISD::CondCode instead of an...
LLVM_ABI SDValue getSExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either sign-extending or trunca...
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getValueType(EVT)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI bool isKnownNeverNaN(SDValue Op, const APInt &DemandedElts, bool SNaN=false, unsigned Depth=0) const
Test whether the given SDValue (or all elements of it, if it is a vector) is known to never be NaN in...
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI unsigned ComputeNumSignBits(SDValue Op, unsigned Depth=0) const
Return the number of times the sign bit of the register is replicated into the other bits.
LLVM_ABI SDValue getVectorIdxConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI void ReplaceAllUsesOfValueWith(SDValue From, SDValue To)
Replace any uses of From with To, leaving uses of other values produced by From.getNode() alone.
MachineFunction & getMachineFunction() const
SDValue getPOISON(EVT VT)
Return a POISON node. POISON does not have a useful SDLoc.
LLVM_ABI SDValue getFrameIndex(int FI, EVT VT, bool isTarget=false)
LLVM_ABI KnownBits computeKnownBits(SDValue Op, unsigned Depth=0) const
Determine which bits of Op are known to be either zero or one and return them in Known.
LLVM_ABI SDValue getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either zero-extending or trunca...
LLVM_ABI bool MaskedValueIsZero(SDValue Op, const APInt &Mask, unsigned Depth=0) const
Return true if 'Op & Mask' is known to be zero.
SDValue getObjectPtrOffset(const SDLoc &SL, SDValue Ptr, TypeSize Offset)
Create an add instruction with appropriate flags when used for addressing some offset of an object.
LLVMContext * getContext() const
const SDValue & setRoot(SDValue N)
Set the current root tag of the SelectionDAG.
LLVM_ABI SDNode * UpdateNodeOperands(SDNode *N, SDValue Op)
Mutate the specified node in-place to have the specified operands.
SDValue getEntryNode() const
Return the token chain corresponding to the entry of the function.
LLVM_ABI std::pair< SDValue, SDValue > SplitScalar(const SDValue &N, const SDLoc &DL, const EVT &LoVT, const EVT &HiVT)
Split the scalar node with EXTRACT_ELEMENT using the provided VTs and return the low/high part.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
This class is used to represent ISD::STORE nodes.
const SDValue & getBasePtr() const
const SDValue & getValue() const
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
void setOperationAction(unsigned Op, MVT VT, LegalizeAction Action)
Indicate that the specified operation does not work with the specified type and indicate what to do a...
void setMaxDivRemBitWidthSupported(unsigned SizeInBits)
Set the size in bits of the maximum div/rem the backend supports.
bool PredictableSelectIsExpensive
Tells the code generator that select is more expensive than a branch if the branch is usually predict...
virtual bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy, EVT NewVT, std::optional< unsigned > ByteOffset=std::nullopt) const
Return true if it is profitable to reduce a load to a smaller type.
unsigned MaxStoresPerMemcpyOptSize
Likewise for functions with the OptSize attribute.
const TargetMachine & getTargetMachine() const
virtual unsigned getNumRegistersForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain targets require unusual breakdowns of certain types.
unsigned MaxGluedStoresPerMemcpy
Specify max number of store instructions to glue in inlined memcpy.
virtual MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain combinations of ABIs, Targets and features require that types are legal for some operations a...
void addBypassSlowDiv(unsigned int SlowBitWidth, unsigned int FastBitWidth)
Tells the code generator which bitwidths to bypass.
void setMaxLargeFPConvertBitWidthSupported(unsigned SizeInBits)
Set the size in bits of the maximum fp to/from int conversion the backend supports.
void setMaxAtomicSizeInBitsSupported(unsigned SizeInBits)
Set the maximum atomic operation size supported by the backend.
SelectSupportKind
Enum that describes what type of support for selects the target has.
virtual bool allowsMisalignedMemoryAccesses(EVT, unsigned AddrSpace=0, Align Alignment=Align(1), MachineMemOperand::Flags Flags=MachineMemOperand::MONone, unsigned *=nullptr) const
Determine if the target supports unaligned memory accesses.
unsigned MaxStoresPerMemsetOptSize
Likewise for functions with the OptSize attribute.
EVT getShiftAmountTy(EVT LHSTy, const DataLayout &DL) const
Returns the type for the shift amount of a shift opcode.
unsigned MaxStoresPerMemmove
Specify maximum number of store instructions per memmove call.
virtual EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const
Return the ValueType of the result of SETCC operations.
virtual EVT getTypeToTransformTo(LLVMContext &Context, EVT VT) const
For types supported by the target, this is an identity function.
unsigned MaxStoresPerMemmoveOptSize
Likewise for functions with the OptSize attribute.
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
void setSupportsUnalignedAtomics(bool UnalignedSupported)
Sets whether unaligned atomic operations are supported.
bool isOperationLegal(unsigned Op, EVT VT) const
Return true if the specified operation is legal on this target.
unsigned MaxStoresPerMemset
Specify maximum number of store instructions per memset call.
void setTruncStoreAction(MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified truncating store does not work with the specified type and indicate what ...
void setMinCmpXchgSizeInBits(unsigned SizeInBits)
Sets the minimum cmpxchg or ll/sc size supported by the backend.
void AddPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
If Opc/OrigVT is specified as being promoted, the promotion code defaults to trying a larger integer/...
void setTargetDAGCombine(ArrayRef< ISD::NodeType > NTs)
Targets should invoke this method for each target independent node that they want to provide a custom...
void setLoadExtAction(unsigned ExtType, MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified load with extension does not work with the specified type and indicate wh...
unsigned GatherAllAliasesMaxDepth
Depth that GatherAllAliases should continue looking for chain dependencies when trying to find a more...
NegatibleCost
Enum that specifies when a float negation is beneficial.
bool allowsMemoryAccessForAlignment(LLVMContext &Context, const DataLayout &DL, EVT VT, unsigned AddrSpace=0, Align Alignment=Align(1), MachineMemOperand::Flags Flags=MachineMemOperand::MONone, unsigned *Fast=nullptr) const
This function returns true if the memory access is aligned or if the target allows this specific unal...
unsigned MaxStoresPerMemcpy
Specify maximum number of store instructions per memcpy call.
void setSchedulingPreference(Sched::Preference Pref)
Specify the target scheduling preference.
void setJumpIsExpensive(bool isExpensive=true)
Tells the code generator not to expand logic operations on comparison predicates into separate sequen...
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
SDValue scalarizeVectorStore(StoreSDNode *ST, SelectionDAG &DAG) const
SDValue SimplifyMultipleUseDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, SelectionDAG &DAG, unsigned Depth=0) const
More limited version of SimplifyDemandedBits that can be used to "lookthrough" ops that don't contrib...
SDValue expandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG) const
Expands an unaligned store to 2 half-size stores for integer values, and possibly more for vectors.
bool ShrinkDemandedConstant(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, TargetLoweringOpt &TLO) const
Check to see if the specified operand of the specified instruction is a constant integer.
std::pair< SDValue, SDValue > expandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG) const
Expands an unaligned load to 2 half-size loads for an integer, and possibly more for vectors.
virtual SDValue getNegatedExpression(SDValue Op, SelectionDAG &DAG, bool LegalOps, bool OptForSize, NegatibleCost &Cost, unsigned Depth=0) const
Return the newly negated expression if the cost is not expensive and set the cost in Cost to indicate...
std::pair< SDValue, SDValue > scalarizeVectorLoad(LoadSDNode *LD, SelectionDAG &DAG) const
Turn load of vector type into a load of the individual elements.
bool SimplifyDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, KnownBits &Known, TargetLoweringOpt &TLO, unsigned Depth=0, bool AssumeSingleUse=false) const
Look at Op.
TargetLowering(const TargetLowering &)=delete
virtual bool canCreateUndefOrPoisonForTargetNode(SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG, bool PoisonOnly, bool ConsiderFlags, unsigned Depth) const
Return true if Op can create undef or poison from non-undef & non-poison operands.
Primary interface to the complete machine description for the target machine.
TargetOptions Options
static constexpr TypeSize getFixed(ScalarTy ExactSize)
Definition TypeSize.h:343
The instances of the Type class are immutable: once they are created, they are never changed.
Definition Type.h:45
LLVM_ABI unsigned getScalarSizeInBits() const LLVM_READONLY
If this is a vector type, return the getPrimitiveSizeInBits value for the element type.
Definition Type.cpp:231
LLVM Value Representation.
Definition Value.h:75
LLVM_ABI StringRef getName() const
Return a constant reference to the value's name.
Definition Value.cpp:322
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ CONSTANT_ADDRESS_32BIT
Address space for 32-bit constant memory.
@ REGION_ADDRESS
Address space for region memory. (GDS)
@ LOCAL_ADDRESS
Address space for local memory.
@ CONSTANT_ADDRESS
Address space for constant memory (VTX2).
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
bool isIntrinsicAlwaysUniform(unsigned IntrID)
TargetExtType * isNamedBarrier(const GlobalVariable &GV)
bool isUniformMMO(const MachineMemOperand *MMO)
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_Gfx
Used for AMD graphics targets.
@ AMDGPU_CS_ChainPreserve
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ Cold
Attempts to make code in the caller as efficient as possible under the assumption that the call is no...
Definition CallingConv.h:47
@ SPIR_KERNEL
Used for SPIR kernel functions.
@ Fast
Attempts to make calls as fast as possible (e.g.
Definition CallingConv.h:41
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
Definition ISDOpcodes.h:41
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
Definition ISDOpcodes.h:801
@ CTLZ_ZERO_UNDEF
Definition ISDOpcodes.h:774
@ SMUL_LOHI
SMUL_LOHI/UMUL_LOHI - Multiply two integers of type iN, producing a signed/unsigned value of type i[2...
Definition ISDOpcodes.h:270
@ INSERT_SUBVECTOR
INSERT_SUBVECTOR(VECTOR1, VECTOR2, IDX) - Returns a vector with VECTOR2 inserted into VECTOR1.
Definition ISDOpcodes.h:587
@ BSWAP
Byte Swap and Counting operators.
Definition ISDOpcodes.h:765
@ ADDC
Carry-setting nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:289
@ FMAD
FMAD - Perform a * b + c, while getting the same result as the separately rounded operations.
Definition ISDOpcodes.h:515
@ ADD
Simple integer binary arithmetic operators.
Definition ISDOpcodes.h:259
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
Definition ISDOpcodes.h:835
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
Definition ISDOpcodes.h:511
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
Definition ISDOpcodes.h:862
@ CONCAT_VECTORS
CONCAT_VECTORS(VECTOR0, VECTOR1, ...) - Given a number of values of vector type with the same length ...
Definition ISDOpcodes.h:571
@ FADD
Simple binary floating point operators.
Definition ISDOpcodes.h:410
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
Definition ISDOpcodes.h:275
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
Definition ISDOpcodes.h:249
@ SIGN_EXTEND
Conversion operators.
Definition ISDOpcodes.h:826
@ CTTZ_ZERO_UNDEF
Bit counting operators with an undefined result for zero inputs.
Definition ISDOpcodes.h:773
@ FCANONICALIZE
Returns platform specific canonical encoding of a floating point number.
Definition ISDOpcodes.h:528
@ IS_FPCLASS
Performs a check of floating point class property, defined by IEEE-754.
Definition ISDOpcodes.h:535
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
Definition ISDOpcodes.h:778
@ EXTRACT_ELEMENT
EXTRACT_ELEMENT - This is used to get the lower or upper (determined by a Constant,...
Definition ISDOpcodes.h:242
@ MULHU
MULHU/MULHS - Multiply high - Multiply two integers of type iN, producing an unsigned/signed value of...
Definition ISDOpcodes.h:695
@ SHL
Shift and rotation operations.
Definition ISDOpcodes.h:756
@ VECTOR_SHUFFLE
VECTOR_SHUFFLE(VEC1, VEC2) - Returns a vector, of the same type as VEC1/VEC2.
Definition ISDOpcodes.h:636
@ EXTRACT_SUBVECTOR
EXTRACT_SUBVECTOR(VECTOR, IDX) - Returns a subvector from VECTOR.
Definition ISDOpcodes.h:601
@ EntryToken
EntryToken - This is the marker used to indicate the start of a region.
Definition ISDOpcodes.h:48
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
Definition ISDOpcodes.h:563
@ CopyToReg
CopyToReg - This node has three operands: a chain, a register number to set to this value,...
Definition ISDOpcodes.h:219
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
Definition ISDOpcodes.h:832
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
Definition ISDOpcodes.h:793
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
Definition ISDOpcodes.h:870
@ SMIN
[US]{MIN/MAX} - Binary minimum or maximum of signed or unsigned integers.
Definition ISDOpcodes.h:718
@ VSELECT
Select with a vector condition (op #0) and two vector operands (ops #1 and #2), returning a vector re...
Definition ISDOpcodes.h:787
@ UADDO_CARRY
Carry-using nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:323
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
Definition ISDOpcodes.h:908
@ AND
Bitwise operators - logical and, logical or, logical xor.
Definition ISDOpcodes.h:730
@ INTRINSIC_WO_CHAIN
RESULT = INTRINSIC_WO_CHAIN(INTRINSICID, arg1, arg2, ...) This node represents a target intrinsic fun...
Definition ISDOpcodes.h:200
@ ADDE
Carry-using nodes for multiple precision addition and subtraction.
Definition ISDOpcodes.h:299
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
Definition ISDOpcodes.h:552
@ TokenFactor
TokenFactor - This node takes multiple tokens as input and produces a single token result.
Definition ISDOpcodes.h:53
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
Definition ISDOpcodes.h:941
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
Definition ISDOpcodes.h:838
@ AssertSext
AssertSext, AssertZext - These nodes record if a register contains a value that has already been zero...
Definition ISDOpcodes.h:62
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
Definition ISDOpcodes.h:521
@ INTRINSIC_W_CHAIN
RESULT,OUTCHAIN = INTRINSIC_W_CHAIN(INCHAIN, INTRINSICID, arg1, ...) This node represents a target in...
Definition ISDOpcodes.h:208
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
Definition ISDOpcodes.h:543
bool isNormalStore(const SDNode *N)
Returns true if the specified node is a non-truncating and unindexed store.
CondCode
ISD::CondCode enum - These are ordered carefully to make the bitfields below work out,...
LoadExtType
LoadExtType enum - This enum defines the three variants of LOADEXT (load with extension).
bool isNormalLoad(const SDNode *N)
Returns true if the specified node is a non-extending and unindexed load.
initializer< Ty > init(const Ty &Val)
constexpr double ln2
Definition MathExtras.h:49
constexpr double ln10
Definition MathExtras.h:50
constexpr float log2ef
Definition MathExtras.h:66
constexpr double log2e
Definition MathExtras.h:51
This is an optimization pass for GlobalISel generic memory operations.
@ Offset
Definition DWP.cpp:477
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1727
MaybeAlign getAlign(const CallInst &I, unsigned Index)
InstructionCost Cost
LLVM_ABI bool isNullConstant(SDValue V)
Returns true if V is a constant integer zero.
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
Definition Casting.h:649
bool CCAssignFn(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State)
CCAssignFn - This function assigns a location for Val, updating State to reflect the change.
LLVM_ABI ConstantFPSDNode * isConstOrConstSplatFP(SDValue N, bool AllowUndefs=false)
Returns the SDNode if it is a constant splat BuildVector or constant float.
uint64_t PowerOf2Ceil(uint64_t A)
Returns the power of two which is greater than or equal to the given value.
Definition MathExtras.h:390
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
Definition bit.h:157
int countl_zero(T Val)
Count number of 0's from the most significant bit to the least stopping at the first 1.
Definition bit.h:203
decltype(auto) get(const PointerIntPair< PointerTy, IntBits, IntType, PtrTraits, Info > &Pair)
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
Definition MathExtras.h:159
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
Definition MathExtras.h:164
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
Definition Casting.h:548
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
CombineLevel
Definition DAGCombine.h:15
@ AfterLegalizeDAG
Definition DAGCombine.h:19
@ BeforeLegalizeTypes
Definition DAGCombine.h:16
@ AfterLegalizeTypes
Definition DAGCombine.h:17
To bit_cast(const From &from) noexcept
Definition bit.h:90
@ Mul
Product of integers.
@ Add
Sum of integers.
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
Definition Alignment.h:155
DWARFExpression::Operation Op
void ComputeValueVTs(const TargetLowering &TLI, const DataLayout &DL, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< EVT > *MemVTs, SmallVectorImpl< TypeSize > *Offsets=nullptr, TypeSize StartingOffset=TypeSize::getZero())
ComputeValueVTs - Given an LLVM IR type, compute a sequence of EVTs that represent all the individual...
Definition Analysis.cpp:119
LLVM_ABI ConstantSDNode * isConstOrConstSplat(SDValue N, bool AllowUndefs=false, bool AllowTruncation=false)
Returns the SDNode if it is a constant splat BuildVector or constant int.
constexpr unsigned BitWidth
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
Definition Casting.h:565
LLVM_ABI bool isOneConstant(SDValue V)
Returns true if V is a constant integer one.
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
Definition Alignment.h:212
static cl::opt< int > CostThreshold("sbvec-cost-threshold", cl::init(0), cl::Hidden, cl::desc("Vectorization cost threshold."))
APFloat neg(APFloat X)
Returns the negated value of the argument.
Definition APFloat.h:1569
unsigned Log2(Align A)
Returns the log2 of the alignment.
Definition Alignment.h:208
LLVM_ABI bool isAllOnesConstant(SDValue V)
Returns true if V is an integer constant with all bits set.
LLVM_ABI void reportFatalUsageError(Error Err)
Report a fatal error that does not indicate a bug in LLVM.
Definition Error.cpp:180
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
Definition BitVector.h:853
#define N
static LLVM_ABI const fltSemantics & IEEEsingle() LLVM_READNONE
Definition APFloat.cpp:266
static constexpr roundingMode rmNearestTiesToEven
Definition APFloat.h:304
static LLVM_ABI const fltSemantics & IEEEdouble() LLVM_READNONE
Definition APFloat.cpp:267
static LLVM_ABI const fltSemantics & IEEEhalf() LLVM_READNONE
Definition APFloat.cpp:264
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
MCRegister getRegister() const
unsigned getStackOffset() const
DenormalModeKind Input
Denormal treatment kind for floating point instruction inputs in the default floating-point environme...
@ PreserveSign
The sign of a flushed-to-zero number is preserved in the sign of 0.
static constexpr DenormalMode getPreserveSign()
Extended Value Type.
Definition ValueTypes.h:35
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
Definition ValueTypes.h:390
EVT getPow2VectorType(LLVMContext &Context) const
Widens the length of the given vector EVT up to the nearest power of 2 and returns that type.
Definition ValueTypes.h:472
bool isSimple() const
Test if the given EVT is simple (as opposed to being extended).
Definition ValueTypes.h:137
static EVT getVectorVT(LLVMContext &Context, EVT VT, unsigned NumElements, bool IsScalable=false)
Returns the EVT that represents a vector NumElements in length, where each element is of type VT.
Definition ValueTypes.h:74
EVT changeTypeToInteger() const
Return the type converted to an equivalently sized integer or vector with integer element type.
Definition ValueTypes.h:121
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
Definition ValueTypes.h:147
EVT getDoubleNumVectorElementsVT(LLVMContext &Context) const
Definition ValueTypes.h:458
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
Definition ValueTypes.h:368
bool isByteSized() const
Return true if the bit size is a multiple of 8.
Definition ValueTypes.h:238
uint64_t getScalarSizeInBits() const
Definition ValueTypes.h:380
EVT getHalfSizedIntegerVT(LLVMContext &Context) const
Finds the smallest simple value type that is greater than or equal to half the width of this EVT.
Definition ValueTypes.h:425
bool isPow2VectorType() const
Returns true if the given vector is a power of 2.
Definition ValueTypes.h:465
TypeSize getStoreSizeInBits() const
Return the number of bits overwritten by a store of the specified value type.
Definition ValueTypes.h:407
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
Definition ValueTypes.h:311
static EVT getIntegerVT(LLVMContext &Context, unsigned BitWidth)
Returns the EVT that represents an integer with the given number of bits.
Definition ValueTypes.h:65
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
Definition ValueTypes.h:376
EVT getRoundIntegerType(LLVMContext &Context) const
Rounds the bit-width of the given integer EVT up to the nearest power of two (and at least to eight),...
Definition ValueTypes.h:414
bool isVector() const
Return true if this is a vector value type.
Definition ValueTypes.h:168
EVT getScalarType() const
If this is a vector type, return the element type, otherwise return this.
Definition ValueTypes.h:318
bool bitsGE(EVT VT) const
Return true if this has no less bits than VT.
Definition ValueTypes.h:287
EVT getVectorElementType() const
Given a vector type, return the type of each element.
Definition ValueTypes.h:323
bool isExtended() const
Test if the given EVT is extended (as opposed to being simple).
Definition ValueTypes.h:142
EVT changeVectorElementType(EVT EltVT) const
Return a VT for a vector type whose attributes match ourselves with the exception of the element type...
Definition ValueTypes.h:102
LLVM_ABI const fltSemantics & getFltSemantics() const
Returns an APFloat semantics tag appropriate for the value type.
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
Definition ValueTypes.h:331
bool bitsLE(EVT VT) const
Return true if this has no more bits than VT.
Definition ValueTypes.h:303
bool isInteger() const
Return true if this is an integer or a vector integer type.
Definition ValueTypes.h:152
InputArg - This struct carries flags and type information about a single incoming (formal) argument o...
MVT VT
Legalized type of this argument part.
bool isNonNegative() const
Returns true if this value is known to be non-negative.
Definition KnownBits.h:101
unsigned countMinTrailingZeros() const
Returns the minimum number of trailing zero bits.
Definition KnownBits.h:235
bool isUnknown() const
Returns true if we don't know any bits.
Definition KnownBits.h:66
KnownBits trunc(unsigned BitWidth) const
Return known bits for a truncation of the value we're tracking.
Definition KnownBits.h:154
unsigned getBitWidth() const
Get the bit width of this value.
Definition KnownBits.h:44
void resetAll()
Resets the known state of all bits.
Definition KnownBits.h:74
unsigned countMaxActiveBits() const
Returns the maximum number of bits needed to represent all possible unsigned values with these known ...
Definition KnownBits.h:289
unsigned countMinLeadingZeros() const
Returns the minimum number of leading zero bits.
Definition KnownBits.h:241
APInt getMaxValue() const
Return the maximal unsigned value possible given these KnownBits.
Definition KnownBits.h:138
APInt getMinValue() const
Return the minimal unsigned value possible given these KnownBits.
Definition KnownBits.h:122
bool isStrictlyPositive() const
Returns true if this value is known to be positive.
Definition KnownBits.h:107
bool isNegative() const
Returns true if this value is known to be negative.
Definition KnownBits.h:98
unsigned countMaxSignificantBits() const
Returns the maximum number of bits needed to represent all possible signed values with these known bi...
Definition KnownBits.h:262
Matching combinators.
This class contains a discriminated union of information about pointers in memory operands,...
LLVM_ABI bool isDereferenceable(unsigned Size, LLVMContext &C, const DataLayout &DL) const
Return true if memory region [V, V+Offset+Size) is known to be dereferenceable.
static LLVM_ABI MachinePointerInfo getStack(MachineFunction &MF, int64_t Offset, uint8_t ID=0)
Stack pointer relative access.
MachinePointerInfo getWithOffset(int64_t O) const
These are IR-level optimization flags that may be propagated to SDNodes.
void setAllowContract(bool b)
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
DenormalMode FP32Denormals
If this is set, neither input or output denormals are flushed for most f32 instructions.
This structure contains all information that is necessary for lowering calls.
SmallVector< ISD::InputArg, 32 > Ins
LLVM_ABI void AddToWorklist(SDNode *N)
LLVM_ABI SDValue CombineTo(SDNode *N, ArrayRef< SDValue > To, bool AddTo=true)
LLVM_ABI void CommitTargetLoweringOpt(const TargetLoweringOpt &TLO)
A convenience struct that encapsulates a DAG, and two SDValues for returning information from TargetL...