LLVM 22.0.0git
ARMDisassembler.cpp
Go to the documentation of this file.
1//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA ---------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8
9#include "ARMBaseInstrInfo.h"
14#include "Utils/ARMBaseInfo.h"
15#include "llvm/MC/MCContext.h"
16#include "llvm/MC/MCDecoder.h"
19#include "llvm/MC/MCInst.h"
20#include "llvm/MC/MCInstrDesc.h"
21#include "llvm/MC/MCInstrInfo.h"
29#include <algorithm>
30#include <cassert>
31#include <cstdint>
32#include <vector>
33
34using namespace llvm;
35using namespace llvm::MCD;
36
37#define DEBUG_TYPE "arm-disassembler"
38
40
41namespace {
42
43// Handles the condition code status of instructions in IT blocks
44class ITStatus {
45public:
46 // Returns the condition code for instruction in IT block
47 unsigned getITCC() {
48 unsigned CC = ARMCC::AL;
49 if (instrInITBlock())
50 CC = ITStates.back();
51 return CC;
52 }
53
54 // Advances the IT block state to the next T or E
55 void advanceITState() { ITStates.pop_back(); }
56
57 // Returns true if the current instruction is in an IT block
58 bool instrInITBlock() { return !ITStates.empty(); }
59
60 // Returns true if current instruction is the last instruction in an IT block
61 bool instrLastInITBlock() { return ITStates.size() == 1; }
62
63 // Called when decoding an IT instruction. Sets the IT state for
64 // the following instructions that for the IT block. Firstcond
65 // corresponds to the field in the IT instruction encoding; Mask
66 // is in the MCOperand format in which 1 means 'else' and 0 'then'.
67 void setITState(char Firstcond, char Mask) {
68 // (3 - the number of trailing zeros) is the number of then / else.
69 unsigned NumTZ = llvm::countr_zero<uint8_t>(Mask);
70 unsigned char CCBits = static_cast<unsigned char>(Firstcond & 0xf);
71 assert(NumTZ <= 3 && "Invalid IT mask!");
72 // push condition codes onto the stack the correct order for the pops
73 for (unsigned Pos = NumTZ + 1; Pos <= 3; ++Pos) {
74 unsigned Else = (Mask >> Pos) & 1;
75 ITStates.push_back(CCBits ^ Else);
76 }
77 ITStates.push_back(CCBits);
78 }
79
80private:
81 std::vector<unsigned char> ITStates;
82};
83
84class VPTStatus {
85public:
86 unsigned getVPTPred() {
87 unsigned Pred = ARMVCC::None;
88 if (instrInVPTBlock())
89 Pred = VPTStates.back();
90 return Pred;
91 }
92
93 void advanceVPTState() { VPTStates.pop_back(); }
94
95 bool instrInVPTBlock() { return !VPTStates.empty(); }
96
97 bool instrLastInVPTBlock() { return VPTStates.size() == 1; }
98
99 void setVPTState(char Mask) {
100 // (3 - the number of trailing zeros) is the number of then / else.
101 unsigned NumTZ = llvm::countr_zero<uint8_t>(Mask);
102 assert(NumTZ <= 3 && "Invalid VPT mask!");
103 // push predicates onto the stack the correct order for the pops
104 for (unsigned Pos = NumTZ + 1; Pos <= 3; ++Pos) {
105 bool T = ((Mask >> Pos) & 1) == 0;
106 if (T)
107 VPTStates.push_back(ARMVCC::Then);
108 else
109 VPTStates.push_back(ARMVCC::Else);
110 }
111 VPTStates.push_back(ARMVCC::Then);
112 }
113
114private:
116};
117
118/// ARM disassembler for all ARM platforms.
119class ARMDisassembler : public MCDisassembler {
120public:
121 std::unique_ptr<const MCInstrInfo> MCII;
122
123 ARMDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx,
124 const MCInstrInfo *MCII)
125 : MCDisassembler(STI, Ctx), MCII(MCII) {
126 InstructionEndianness = STI.hasFeature(ARM::ModeBigEndianInstructions)
129 }
130
131 ~ARMDisassembler() override = default;
132
133 DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
134 ArrayRef<uint8_t> Bytes, uint64_t Address,
135 raw_ostream &CStream) const override;
136
137 uint64_t suggestBytesToSkip(ArrayRef<uint8_t> Bytes,
138 uint64_t Address) const override;
139
140private:
141 DecodeStatus getARMInstruction(MCInst &Instr, uint64_t &Size,
142 ArrayRef<uint8_t> Bytes, uint64_t Address,
143 raw_ostream &CStream) const;
144
145 DecodeStatus getThumbInstruction(MCInst &Instr, uint64_t &Size,
146 ArrayRef<uint8_t> Bytes, uint64_t Address,
147 raw_ostream &CStream) const;
148
149 mutable ITStatus ITBlock;
150 mutable VPTStatus VPTBlock;
151
152 void AddThumb1SBit(MCInst &MI, bool InITBlock) const;
153 bool isVectorPredicable(const MCInst &MI) const;
154 DecodeStatus AddThumbPredicate(MCInst&) const;
155 void UpdateThumbVFPPredicate(DecodeStatus &, MCInst&) const;
156
157 llvm::endianness InstructionEndianness;
158};
159
160} // end anonymous namespace
161
162// Forward declare these because the autogenerated code will reference them.
163// Definitions are further down.
164static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
165 uint64_t Address,
166 const MCDisassembler *Decoder);
167
168typedef DecodeStatus OperandDecoder(MCInst &Inst, unsigned Val,
169 uint64_t Address,
170 const MCDisassembler *Decoder);
171
172/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
173/// immediate Value in the MCInst. The immediate Value has had any PC
174/// adjustment made by the caller. If the instruction is a branch instruction
175/// then isBranch is true, else false. If the getOpInfo() function was set as
176/// part of the setupForSymbolicDisassembly() call then that function is called
177/// to get any symbolic information at the Address for this instruction. If
178/// that returns non-zero then the symbolic information it returns is used to
179/// create an MCExpr and that is added as an operand to the MCInst. If
180/// getOpInfo() returns zero and isBranch is true then a symbol look up for
181/// Value is done and if a symbol is found an MCExpr is created with that, else
182/// an MCExpr with Value is created. This function returns true if it adds an
183/// operand to the MCInst and false otherwise.
184static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
185 bool isBranch, uint64_t InstSize,
186 MCInst &MI,
187 const MCDisassembler *Decoder) {
188 // FIXME: Does it make sense for value to be negative?
189 return Decoder->tryAddingSymbolicOperand(MI, (uint32_t)Value, Address,
190 isBranch, /*Offset=*/0, /*OpSize=*/0,
191 InstSize);
192}
193
194/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
195/// referenced by a load instruction with the base register that is the Pc.
196/// These can often be values in a literal pool near the Address of the
197/// instruction. The Address of the instruction and its immediate Value are
198/// used as a possible literal pool entry. The SymbolLookUp call back will
199/// return the name of a symbol referenced by the literal pool's entry if
200/// the referenced address is that of a symbol. Or it will return a pointer to
201/// a literal 'C' string if the referenced address of the literal pool's entry
202/// is an address into a section with 'C' string literals.
204 const MCDisassembler *Decoder) {
205 Decoder->tryAddingPcLoadReferenceComment(Value, Address);
206}
207
208// Register class decoding functions.
209
210static const uint16_t GPRDecoderTable[] = {
211 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
212 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
213 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
214 ARM::R12, ARM::SP, ARM::LR, ARM::PC
215};
216
218 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
219 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
220 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
221 ARM::R12, 0, ARM::LR, ARM::APSR
222};
223
224static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
225 uint64_t Address,
226 const MCDisassembler *Decoder) {
227 if (RegNo > 15)
229
230 unsigned Register = GPRDecoderTable[RegNo];
233}
234
235static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst &Inst, unsigned RegNo,
236 uint64_t Address,
237 const MCDisassembler *Decoder) {
238 if (RegNo > 15)
240
241 unsigned Register = CLRMGPRDecoderTable[RegNo];
242 if (Register == 0)
244
247}
248
249static DecodeStatus DecodeGPRnopcRegisterClass(MCInst &Inst, unsigned RegNo,
250 uint64_t Address,
251 const MCDisassembler *Decoder) {
253
254 if (RegNo == 15)
256
257 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
258
259 return S;
260}
261
262static DecodeStatus DecodeGPRnospRegisterClass(MCInst &Inst, unsigned RegNo,
263 uint64_t Address,
264 const MCDisassembler *Decoder) {
266
267 if (RegNo == 13)
269
270 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
271
272 return S;
273}
274
275static DecodeStatus
276DecodeGPRwithAPSRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
277 const MCDisassembler *Decoder) {
279
280 if (RegNo == 15)
281 {
282 Inst.addOperand(MCOperand::createReg(ARM::APSR_NZCV));
284 }
285
286 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
287 return S;
288}
289
290static DecodeStatus
291DecodeGPRwithZRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
292 const MCDisassembler *Decoder) {
294
295 if (RegNo == 15)
296 {
297 Inst.addOperand(MCOperand::createReg(ARM::ZR));
299 }
300
301 if (RegNo == 13)
303
304 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
305 return S;
306}
307
308static DecodeStatus
309DecodeGPRwithZRnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
310 const MCDisassembler *Decoder) {
312 if (RegNo == 13)
314 Check(S, DecodeGPRwithZRRegisterClass(Inst, RegNo, Address, Decoder));
315 return S;
316}
317
318static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
319 uint64_t Address,
320 const MCDisassembler *Decoder) {
321 if (RegNo > 7)
323 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
324}
325
327 ARM::R0_R1, ARM::R2_R3, ARM::R4_R5, ARM::R6_R7,
328 ARM::R8_R9, ARM::R10_R11, ARM::R12_SP
329};
330
331static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo,
332 uint64_t Address,
333 const MCDisassembler *Decoder) {
335
336 // According to the Arm ARM RegNo = 14 is undefined, but we return fail
337 // rather than SoftFail as there is no GPRPair table entry for index 7.
338 if (RegNo > 13)
340
341 if (RegNo & 1)
343
344 unsigned RegisterPair = GPRPairDecoderTable[RegNo/2];
345 Inst.addOperand(MCOperand::createReg(RegisterPair));
346 return S;
347}
348
349static DecodeStatus
350DecodeGPRPairnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
351 const MCDisassembler *Decoder) {
352 if (RegNo > 13)
354
355 unsigned RegisterPair = GPRPairDecoderTable[RegNo/2];
356 Inst.addOperand(MCOperand::createReg(RegisterPair));
357
358 if ((RegNo & 1) || RegNo > 10)
361}
362
363static DecodeStatus DecodeGPRspRegisterClass(MCInst &Inst, unsigned RegNo,
364 uint64_t Address,
365 const MCDisassembler *Decoder) {
366 if (RegNo != 13)
368
369 unsigned Register = GPRDecoderTable[RegNo];
372}
373
374static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
375 uint64_t Address,
376 const MCDisassembler *Decoder) {
377 unsigned Register = 0;
378 switch (RegNo) {
379 case 0:
380 Register = ARM::R0;
381 break;
382 case 1:
383 Register = ARM::R1;
384 break;
385 case 2:
386 Register = ARM::R2;
387 break;
388 case 3:
389 Register = ARM::R3;
390 break;
391 case 9:
392 Register = ARM::R9;
393 break;
394 case 12:
395 Register = ARM::R12;
396 break;
397 default:
399 }
400
403}
404
405static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
406 uint64_t Address,
407 const MCDisassembler *Decoder) {
409
410 const FeatureBitset &featureBits =
411 Decoder->getSubtargetInfo().getFeatureBits();
412
413 if ((RegNo == 13 && !featureBits[ARM::HasV8Ops]) || RegNo == 15)
415
416 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
417 return S;
418}
419
420static const MCPhysReg SPRDecoderTable[] = {
421 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
422 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
423 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
424 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
425 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
426 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
427 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
428 ARM::S28, ARM::S29, ARM::S30, ARM::S31
429};
430
431static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
432 uint64_t Address,
433 const MCDisassembler *Decoder) {
434 if (RegNo > 31)
436
437 unsigned Register = SPRDecoderTable[RegNo];
440}
441
442static DecodeStatus DecodeHPRRegisterClass(MCInst &Inst, unsigned RegNo,
443 uint64_t Address,
444 const MCDisassembler *Decoder) {
445 return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
446}
447
448static const MCPhysReg DPRDecoderTable[] = {
449 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
450 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
451 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
452 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
453 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
454 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
455 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
456 ARM::D28, ARM::D29, ARM::D30, ARM::D31
457};
458
459// Does this instruction/subtarget permit use of registers d16-d31?
460static bool PermitsD32(const MCInst &Inst, const MCDisassembler *Decoder) {
461 if (Inst.getOpcode() == ARM::VSCCLRMD || Inst.getOpcode() == ARM::VSCCLRMS)
462 return true;
463 const FeatureBitset &featureBits =
464 Decoder->getSubtargetInfo().getFeatureBits();
465 return featureBits[ARM::FeatureD32];
466}
467
468static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
469 uint64_t Address,
470 const MCDisassembler *Decoder) {
471 if (RegNo > (PermitsD32(Inst, Decoder) ? 31u : 15u))
473
474 unsigned Register = DPRDecoderTable[RegNo];
477}
478
479static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
480 uint64_t Address,
481 const MCDisassembler *Decoder) {
482 if (RegNo > 7)
484 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
485}
486
487static DecodeStatus DecodeSPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
488 uint64_t Address,
489 const MCDisassembler *Decoder) {
490 if (RegNo > 15)
492 return DecodeSPRRegisterClass(Inst, RegNo, Address, Decoder);
493}
494
496 uint64_t Address,
497 const MCDisassembler *Decoder) {
498 if (RegNo > 15)
500 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
501}
502
503static const MCPhysReg QPRDecoderTable[] = {
504 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
505 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
506 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
507 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
508};
509
510static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
511 uint64_t Address,
512 const MCDisassembler *Decoder) {
513 if (RegNo > 31 || (RegNo & 1) != 0)
515 RegNo >>= 1;
516
517 unsigned Register = QPRDecoderTable[RegNo];
520}
521
522static const MCPhysReg DPairDecoderTable[] = {
523 ARM::Q0, ARM::D1_D2, ARM::Q1, ARM::D3_D4, ARM::Q2, ARM::D5_D6,
524 ARM::Q3, ARM::D7_D8, ARM::Q4, ARM::D9_D10, ARM::Q5, ARM::D11_D12,
525 ARM::Q6, ARM::D13_D14, ARM::Q7, ARM::D15_D16, ARM::Q8, ARM::D17_D18,
526 ARM::Q9, ARM::D19_D20, ARM::Q10, ARM::D21_D22, ARM::Q11, ARM::D23_D24,
527 ARM::Q12, ARM::D25_D26, ARM::Q13, ARM::D27_D28, ARM::Q14, ARM::D29_D30,
528 ARM::Q15
529};
530
531static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
532 uint64_t Address,
533 const MCDisassembler *Decoder) {
534 if (RegNo > 30)
536
537 unsigned Register = DPairDecoderTable[RegNo];
540}
541
543 ARM::D0_D2, ARM::D1_D3, ARM::D2_D4, ARM::D3_D5,
544 ARM::D4_D6, ARM::D5_D7, ARM::D6_D8, ARM::D7_D9,
545 ARM::D8_D10, ARM::D9_D11, ARM::D10_D12, ARM::D11_D13,
546 ARM::D12_D14, ARM::D13_D15, ARM::D14_D16, ARM::D15_D17,
547 ARM::D16_D18, ARM::D17_D19, ARM::D18_D20, ARM::D19_D21,
548 ARM::D20_D22, ARM::D21_D23, ARM::D22_D24, ARM::D23_D25,
549 ARM::D24_D26, ARM::D25_D27, ARM::D26_D28, ARM::D27_D29,
550 ARM::D28_D30, ARM::D29_D31
551};
552
553static DecodeStatus
554DecodeDPairSpacedRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address,
555 const MCDisassembler *Decoder) {
556 if (RegNo > 29)
558
559 unsigned Register = DPairSpacedDecoderTable[RegNo];
562}
563
564static DecodeStatus DecodeMQPRRegisterClass(MCInst &Inst, unsigned RegNo,
565 uint64_t Address,
566 const MCDisassembler *Decoder) {
567 if (RegNo > 7)
569
570 unsigned Register = QPRDecoderTable[RegNo];
573}
574
575static const MCPhysReg QQPRDecoderTable[] = {
576 ARM::Q0_Q1, ARM::Q1_Q2, ARM::Q2_Q3, ARM::Q3_Q4,
577 ARM::Q4_Q5, ARM::Q5_Q6, ARM::Q6_Q7
578};
579
580static DecodeStatus DecodeMQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
581 uint64_t Address,
582 const MCDisassembler *Decoder) {
583 if (RegNo > 6)
585
586 unsigned Register = QQPRDecoderTable[RegNo];
589}
590
592 ARM::Q0_Q1_Q2_Q3, ARM::Q1_Q2_Q3_Q4, ARM::Q2_Q3_Q4_Q5,
593 ARM::Q3_Q4_Q5_Q6, ARM::Q4_Q5_Q6_Q7
594};
595
596static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst &Inst, unsigned RegNo,
597 uint64_t Address,
598 const MCDisassembler *Decoder) {
599 if (RegNo > 4)
601
602 unsigned Register = QQQQPRDecoderTable[RegNo];
605}
606
607// Operand decoding functions.
608
609static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
610 uint64_t Address,
611 const MCDisassembler *Decoder) {
613 if (Val == 0xF) return MCDisassembler::Fail;
614 // AL predicate is not allowed on Thumb1 branches.
615 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
617 const MCInstrInfo *MCII =
618 static_cast<const ARMDisassembler *>(Decoder)->MCII.get();
619 if (Val != ARMCC::AL && !MCII->get(Inst.getOpcode()).isPredicable())
622 if (Val == ARMCC::AL) {
623 Inst.addOperand(MCOperand::createReg(ARM::NoRegister));
624 } else
625 Inst.addOperand(MCOperand::createReg(ARM::CPSR));
626 return S;
627}
628
629static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
630 uint64_t Address,
631 const MCDisassembler *Decoder) {
632 if (Val)
633 Inst.addOperand(MCOperand::createReg(ARM::CPSR));
634 else
635 Inst.addOperand(MCOperand::createReg(ARM::NoRegister));
637}
638
639static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Val,
640 uint64_t Address,
641 const MCDisassembler *Decoder) {
643
644 unsigned Rm = fieldFromInstruction(Val, 0, 4);
645 unsigned type = fieldFromInstruction(Val, 5, 2);
646 unsigned imm = fieldFromInstruction(Val, 7, 5);
647
648 // Register-immediate
649 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
651
653 switch (type) {
654 case 0:
655 Shift = ARM_AM::lsl;
656 break;
657 case 1:
658 Shift = ARM_AM::lsr;
659 break;
660 case 2:
661 Shift = ARM_AM::asr;
662 break;
663 case 3:
664 Shift = ARM_AM::ror;
665 break;
666 }
667
668 if (Shift == ARM_AM::ror && imm == 0)
669 Shift = ARM_AM::rrx;
670
671 unsigned Op = Shift | (imm << 3);
673
674 return S;
675}
676
677static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Val,
678 uint64_t Address,
679 const MCDisassembler *Decoder) {
681
682 unsigned Rm = fieldFromInstruction(Val, 0, 4);
683 unsigned type = fieldFromInstruction(Val, 5, 2);
684 unsigned Rs = fieldFromInstruction(Val, 8, 4);
685
686 // Register-register
687 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
689 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
691
693 switch (type) {
694 case 0:
695 Shift = ARM_AM::lsl;
696 break;
697 case 1:
698 Shift = ARM_AM::lsr;
699 break;
700 case 2:
701 Shift = ARM_AM::asr;
702 break;
703 case 3:
704 Shift = ARM_AM::ror;
705 break;
706 }
707
708 Inst.addOperand(MCOperand::createImm(Shift));
709
710 return S;
711}
712
713static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
714 uint64_t Address,
715 const MCDisassembler *Decoder) {
717
718 bool NeedDisjointWriteback = false;
719 MCRegister WritebackReg;
720 bool CLRM = false;
721 switch (Inst.getOpcode()) {
722 default:
723 break;
724 case ARM::LDMIA_UPD:
725 case ARM::LDMDB_UPD:
726 case ARM::LDMIB_UPD:
727 case ARM::LDMDA_UPD:
728 case ARM::t2LDMIA_UPD:
729 case ARM::t2LDMDB_UPD:
730 case ARM::t2STMIA_UPD:
731 case ARM::t2STMDB_UPD:
732 NeedDisjointWriteback = true;
733 WritebackReg = Inst.getOperand(0).getReg();
734 break;
735 case ARM::t2CLRM:
736 CLRM = true;
737 break;
738 }
739
740 // Empty register lists are not allowed.
741 if (Val == 0) return MCDisassembler::Fail;
742 for (unsigned i = 0; i < 16; ++i) {
743 if (Val & (1 << i)) {
744 if (CLRM) {
745 if (!Check(S, DecodeCLRMGPRRegisterClass(Inst, i, Address, Decoder))) {
747 }
748 } else {
749 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
751 // Writeback not allowed if Rn is in the target list.
752 if (NeedDisjointWriteback && WritebackReg == Inst.end()[-1].getReg())
754 }
755 }
756 }
757
758 return S;
759}
760
761static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
762 uint64_t Address,
763 const MCDisassembler *Decoder) {
765
766 unsigned Vd = fieldFromInstruction(Val, 8, 5);
767 unsigned regs = fieldFromInstruction(Val, 0, 8);
768
769 // In case of unpredictable encoding, tweak the operands.
770 if (regs == 0 || (Vd + regs) > 32) {
771 regs = Vd + regs > 32 ? 32 - Vd : regs;
772 regs = std::max( 1u, regs);
774 }
775
776 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
778 for (unsigned i = 0; i < (regs - 1); ++i) {
779 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
781 }
782
783 return S;
784}
785
786static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
787 uint64_t Address,
788 const MCDisassembler *Decoder) {
790
791 unsigned Vd = fieldFromInstruction(Val, 8, 5);
792 unsigned regs = fieldFromInstruction(Val, 1, 7);
793
794 // In case of unpredictable encoding, tweak the operands.
795 unsigned MaxReg = PermitsD32(Inst, Decoder) ? 32 : 16;
796 if (regs == 0 || (Vd + regs) > MaxReg) {
797 regs = Vd + regs > MaxReg ? MaxReg - Vd : regs;
798 regs = std::max( 1u, regs);
799 regs = std::min(MaxReg, regs);
801 }
802
803 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
805 for (unsigned i = 0; i < (regs - 1); ++i) {
806 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
808 }
809
810 return S;
811}
812
814 uint64_t Address,
815 const MCDisassembler *Decoder) {
816 // This operand encodes a mask of contiguous zeros between a specified MSB
817 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
818 // the mask of all bits LSB-and-lower, and then xor them to create
819 // the mask of that's all ones on [msb, lsb]. Finally we not it to
820 // create the final mask.
821 unsigned msb = fieldFromInstruction(Val, 5, 5);
822 unsigned lsb = fieldFromInstruction(Val, 0, 5);
823
825 if (lsb > msb) {
827 // The check above will cause the warning for the "potentially undefined
828 // instruction encoding" but we can't build a bad MCOperand value here
829 // with a lsb > msb or else printing the MCInst will cause a crash.
830 lsb = msb;
831 }
832
833 uint32_t msb_mask = 0xFFFFFFFF;
834 if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
835 uint32_t lsb_mask = (1U << lsb) - 1;
836
837 Inst.addOperand(MCOperand::createImm(~(msb_mask ^ lsb_mask)));
838 return S;
839}
840
841static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
842 uint64_t Address,
843 const MCDisassembler *Decoder) {
845
846 unsigned pred = fieldFromInstruction(Insn, 28, 4);
847 unsigned CRd = fieldFromInstruction(Insn, 12, 4);
848 unsigned coproc = fieldFromInstruction(Insn, 8, 4);
849 unsigned imm = fieldFromInstruction(Insn, 0, 8);
850 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
851 unsigned U = fieldFromInstruction(Insn, 23, 1);
852 const FeatureBitset &featureBits =
853 Decoder->getSubtargetInfo().getFeatureBits();
854
855 switch (Inst.getOpcode()) {
856 case ARM::LDC_OFFSET:
857 case ARM::LDC_PRE:
858 case ARM::LDC_POST:
859 case ARM::LDC_OPTION:
860 case ARM::LDCL_OFFSET:
861 case ARM::LDCL_PRE:
862 case ARM::LDCL_POST:
863 case ARM::LDCL_OPTION:
864 case ARM::STC_OFFSET:
865 case ARM::STC_PRE:
866 case ARM::STC_POST:
867 case ARM::STC_OPTION:
868 case ARM::STCL_OFFSET:
869 case ARM::STCL_PRE:
870 case ARM::STCL_POST:
871 case ARM::STCL_OPTION:
872 case ARM::t2LDC_OFFSET:
873 case ARM::t2LDC_PRE:
874 case ARM::t2LDC_POST:
875 case ARM::t2LDC_OPTION:
876 case ARM::t2LDCL_OFFSET:
877 case ARM::t2LDCL_PRE:
878 case ARM::t2LDCL_POST:
879 case ARM::t2LDCL_OPTION:
880 case ARM::t2STC_OFFSET:
881 case ARM::t2STC_PRE:
882 case ARM::t2STC_POST:
883 case ARM::t2STC_OPTION:
884 case ARM::t2STCL_OFFSET:
885 case ARM::t2STCL_PRE:
886 case ARM::t2STCL_POST:
887 case ARM::t2STCL_OPTION:
888 case ARM::t2LDC2_OFFSET:
889 case ARM::t2LDC2L_OFFSET:
890 case ARM::t2LDC2_PRE:
891 case ARM::t2LDC2L_PRE:
892 case ARM::t2STC2_OFFSET:
893 case ARM::t2STC2L_OFFSET:
894 case ARM::t2STC2_PRE:
895 case ARM::t2STC2L_PRE:
896 case ARM::LDC2_OFFSET:
897 case ARM::LDC2L_OFFSET:
898 case ARM::LDC2_PRE:
899 case ARM::LDC2L_PRE:
900 case ARM::STC2_OFFSET:
901 case ARM::STC2L_OFFSET:
902 case ARM::STC2_PRE:
903 case ARM::STC2L_PRE:
904 case ARM::t2LDC2_OPTION:
905 case ARM::t2STC2_OPTION:
906 case ARM::t2LDC2_POST:
907 case ARM::t2LDC2L_POST:
908 case ARM::t2STC2_POST:
909 case ARM::t2STC2L_POST:
910 case ARM::LDC2_POST:
911 case ARM::LDC2L_POST:
912 case ARM::STC2_POST:
913 case ARM::STC2L_POST:
914 if (coproc == 0xA || coproc == 0xB ||
915 (featureBits[ARM::HasV8_1MMainlineOps] &&
916 (coproc == 0x8 || coproc == 0x9 || coproc == 0xA || coproc == 0xB ||
917 coproc == 0xE || coproc == 0xF)))
919 break;
920 default:
921 break;
922 }
923
924 if (featureBits[ARM::HasV8Ops] && (coproc != 14))
926
927 Inst.addOperand(MCOperand::createImm(coproc));
929 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
931
932 switch (Inst.getOpcode()) {
933 case ARM::t2LDC2_OFFSET:
934 case ARM::t2LDC2L_OFFSET:
935 case ARM::t2LDC2_PRE:
936 case ARM::t2LDC2L_PRE:
937 case ARM::t2STC2_OFFSET:
938 case ARM::t2STC2L_OFFSET:
939 case ARM::t2STC2_PRE:
940 case ARM::t2STC2L_PRE:
941 case ARM::LDC2_OFFSET:
942 case ARM::LDC2L_OFFSET:
943 case ARM::LDC2_PRE:
944 case ARM::LDC2L_PRE:
945 case ARM::STC2_OFFSET:
946 case ARM::STC2L_OFFSET:
947 case ARM::STC2_PRE:
948 case ARM::STC2L_PRE:
949 case ARM::t2LDC_OFFSET:
950 case ARM::t2LDCL_OFFSET:
951 case ARM::t2LDC_PRE:
952 case ARM::t2LDCL_PRE:
953 case ARM::t2STC_OFFSET:
954 case ARM::t2STCL_OFFSET:
955 case ARM::t2STC_PRE:
956 case ARM::t2STCL_PRE:
957 case ARM::LDC_OFFSET:
958 case ARM::LDCL_OFFSET:
959 case ARM::LDC_PRE:
960 case ARM::LDCL_PRE:
961 case ARM::STC_OFFSET:
962 case ARM::STCL_OFFSET:
963 case ARM::STC_PRE:
964 case ARM::STCL_PRE:
965 imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
967 break;
968 case ARM::t2LDC2_POST:
969 case ARM::t2LDC2L_POST:
970 case ARM::t2STC2_POST:
971 case ARM::t2STC2L_POST:
972 case ARM::LDC2_POST:
973 case ARM::LDC2L_POST:
974 case ARM::STC2_POST:
975 case ARM::STC2L_POST:
976 case ARM::t2LDC_POST:
977 case ARM::t2LDCL_POST:
978 case ARM::t2STC_POST:
979 case ARM::t2STCL_POST:
980 case ARM::LDC_POST:
981 case ARM::LDCL_POST:
982 case ARM::STC_POST:
983 case ARM::STCL_POST:
984 imm |= U << 8;
985 [[fallthrough]];
986 default:
987 // The 'option' variant doesn't encode 'U' in the immediate since
988 // the immediate is unsigned [0,255].
990 break;
991 }
992
993 switch (Inst.getOpcode()) {
994 case ARM::LDC_OFFSET:
995 case ARM::LDC_PRE:
996 case ARM::LDC_POST:
997 case ARM::LDC_OPTION:
998 case ARM::LDCL_OFFSET:
999 case ARM::LDCL_PRE:
1000 case ARM::LDCL_POST:
1001 case ARM::LDCL_OPTION:
1002 case ARM::STC_OFFSET:
1003 case ARM::STC_PRE:
1004 case ARM::STC_POST:
1005 case ARM::STC_OPTION:
1006 case ARM::STCL_OFFSET:
1007 case ARM::STCL_PRE:
1008 case ARM::STCL_POST:
1009 case ARM::STCL_OPTION:
1010 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1011 return MCDisassembler::Fail;
1012 break;
1013 default:
1014 break;
1015 }
1016
1017 return S;
1018}
1019
1020static DecodeStatus
1021DecodeAddrMode2IdxInstruction(MCInst &Inst, unsigned Insn, uint64_t Address,
1022 const MCDisassembler *Decoder) {
1024
1025 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1026 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
1027 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1028 unsigned imm = fieldFromInstruction(Insn, 0, 12);
1029 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1030 unsigned reg = fieldFromInstruction(Insn, 25, 1);
1031 unsigned P = fieldFromInstruction(Insn, 24, 1);
1032 unsigned W = fieldFromInstruction(Insn, 21, 1);
1033
1034 // On stores, the writeback operand precedes Rt.
1035 switch (Inst.getOpcode()) {
1036 case ARM::STR_POST_IMM:
1037 case ARM::STR_POST_REG:
1038 case ARM::STRB_POST_IMM:
1039 case ARM::STRB_POST_REG:
1040 case ARM::STRT_POST_REG:
1041 case ARM::STRT_POST_IMM:
1042 case ARM::STRBT_POST_REG:
1043 case ARM::STRBT_POST_IMM:
1044 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1045 return MCDisassembler::Fail;
1046 break;
1047 default:
1048 break;
1049 }
1050
1051 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1052 return MCDisassembler::Fail;
1053
1054 // On loads, the writeback operand comes after Rt.
1055 switch (Inst.getOpcode()) {
1056 case ARM::LDR_POST_IMM:
1057 case ARM::LDR_POST_REG:
1058 case ARM::LDRB_POST_IMM:
1059 case ARM::LDRB_POST_REG:
1060 case ARM::LDRBT_POST_REG:
1061 case ARM::LDRBT_POST_IMM:
1062 case ARM::LDRT_POST_REG:
1063 case ARM::LDRT_POST_IMM:
1064 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1065 return MCDisassembler::Fail;
1066 break;
1067 default:
1068 break;
1069 }
1070
1071 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1072 return MCDisassembler::Fail;
1073
1075 if (!fieldFromInstruction(Insn, 23, 1))
1076 Op = ARM_AM::sub;
1077
1078 bool writeback = (P == 0) || (W == 1);
1079 unsigned idx_mode = 0;
1080 if (P && writeback)
1081 idx_mode = ARMII::IndexModePre;
1082 else if (!P && writeback)
1083 idx_mode = ARMII::IndexModePost;
1084
1085 if (writeback && (Rn == 15 || Rn == Rt))
1086 S = MCDisassembler::SoftFail; // UNPREDICTABLE
1087
1088 if (reg) {
1089 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1090 return MCDisassembler::Fail;
1092 switch( fieldFromInstruction(Insn, 5, 2)) {
1093 case 0:
1094 Opc = ARM_AM::lsl;
1095 break;
1096 case 1:
1097 Opc = ARM_AM::lsr;
1098 break;
1099 case 2:
1100 Opc = ARM_AM::asr;
1101 break;
1102 case 3:
1103 Opc = ARM_AM::ror;
1104 break;
1105 default:
1106 return MCDisassembler::Fail;
1107 }
1108 unsigned amt = fieldFromInstruction(Insn, 7, 5);
1109 if (Opc == ARM_AM::ror && amt == 0)
1110 Opc = ARM_AM::rrx;
1111 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1112
1114 } else {
1116 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1118 }
1119
1120 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1121 return MCDisassembler::Fail;
1122
1123 return S;
1124}
1125
1126static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Val,
1127 uint64_t Address,
1128 const MCDisassembler *Decoder) {
1130
1131 unsigned Rn = fieldFromInstruction(Val, 13, 4);
1132 unsigned Rm = fieldFromInstruction(Val, 0, 4);
1133 unsigned type = fieldFromInstruction(Val, 5, 2);
1134 unsigned imm = fieldFromInstruction(Val, 7, 5);
1135 unsigned U = fieldFromInstruction(Val, 12, 1);
1136
1138 switch (type) {
1139 case 0:
1140 ShOp = ARM_AM::lsl;
1141 break;
1142 case 1:
1143 ShOp = ARM_AM::lsr;
1144 break;
1145 case 2:
1146 ShOp = ARM_AM::asr;
1147 break;
1148 case 3:
1149 ShOp = ARM_AM::ror;
1150 break;
1151 }
1152
1153 if (ShOp == ARM_AM::ror && imm == 0)
1154 ShOp = ARM_AM::rrx;
1155
1156 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1157 return MCDisassembler::Fail;
1158 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1159 return MCDisassembler::Fail;
1160 unsigned shift;
1161 if (U)
1162 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1163 else
1164 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1165 Inst.addOperand(MCOperand::createImm(shift));
1166
1167 return S;
1168}
1169
1170static DecodeStatus DecodeTSBInstruction(MCInst &Inst, unsigned Insn,
1171 uint64_t Address,
1172 const MCDisassembler *Decoder) {
1173 if (Inst.getOpcode() != ARM::TSB && Inst.getOpcode() != ARM::t2TSB)
1174 return MCDisassembler::Fail;
1175
1176 // The "csync" operand is not encoded into the "tsb" instruction (as this is
1177 // the only available operand), but LLVM expects the instruction to have one
1178 // operand, so we need to add the csync when decoding.
1181}
1182
1184 uint64_t Address,
1185 const MCDisassembler *Decoder) {
1187
1188 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
1189 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1190 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1191 unsigned type = fieldFromInstruction(Insn, 22, 1);
1192 unsigned imm = fieldFromInstruction(Insn, 8, 4);
1193 unsigned U = ((~fieldFromInstruction(Insn, 23, 1)) & 1) << 8;
1194 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1195 unsigned W = fieldFromInstruction(Insn, 21, 1);
1196 unsigned P = fieldFromInstruction(Insn, 24, 1);
1197 unsigned Rt2 = Rt + 1;
1198
1199 bool writeback = (W == 1) | (P == 0);
1200
1201 // For {LD,ST}RD, Rt must be even, else undefined.
1202 switch (Inst.getOpcode()) {
1203 case ARM::STRD:
1204 case ARM::STRD_PRE:
1205 case ARM::STRD_POST:
1206 case ARM::LDRD:
1207 case ARM::LDRD_PRE:
1208 case ARM::LDRD_POST:
1209 if (Rt & 0x1) S = MCDisassembler::SoftFail;
1210 break;
1211 default:
1212 break;
1213 }
1214 switch (Inst.getOpcode()) {
1215 case ARM::STRD:
1216 case ARM::STRD_PRE:
1217 case ARM::STRD_POST:
1218 if (P == 0 && W == 1)
1220
1221 if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1223 if (type && Rm == 15)
1225 if (Rt2 == 15)
1227 if (!type && fieldFromInstruction(Insn, 8, 4))
1229 break;
1230 case ARM::STRH:
1231 case ARM::STRH_PRE:
1232 case ARM::STRH_POST:
1233 if (Rt == 15)
1235 if (writeback && (Rn == 15 || Rn == Rt))
1237 if (!type && Rm == 15)
1239 break;
1240 case ARM::LDRD:
1241 case ARM::LDRD_PRE:
1242 case ARM::LDRD_POST:
1243 if (type && Rn == 15) {
1244 if (Rt2 == 15)
1246 break;
1247 }
1248 if (P == 0 && W == 1)
1250 if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1252 if (!type && writeback && Rn == 15)
1254 if (writeback && (Rn == Rt || Rn == Rt2))
1256 break;
1257 case ARM::LDRH:
1258 case ARM::LDRH_PRE:
1259 case ARM::LDRH_POST:
1260 if (type && Rn == 15) {
1261 if (Rt == 15)
1263 break;
1264 }
1265 if (Rt == 15)
1267 if (!type && Rm == 15)
1269 if (!type && writeback && (Rn == 15 || Rn == Rt))
1271 break;
1272 case ARM::LDRSH:
1273 case ARM::LDRSH_PRE:
1274 case ARM::LDRSH_POST:
1275 case ARM::LDRSB:
1276 case ARM::LDRSB_PRE:
1277 case ARM::LDRSB_POST:
1278 if (type && Rn == 15) {
1279 if (Rt == 15)
1281 break;
1282 }
1283 if (type && (Rt == 15 || (writeback && Rn == Rt)))
1285 if (!type && (Rt == 15 || Rm == 15))
1287 if (!type && writeback && (Rn == 15 || Rn == Rt))
1289 break;
1290 default:
1291 break;
1292 }
1293
1294 if (writeback) { // Writeback
1295 if (P)
1296 U |= ARMII::IndexModePre << 9;
1297 else
1298 U |= ARMII::IndexModePost << 9;
1299
1300 // On stores, the writeback operand precedes Rt.
1301 switch (Inst.getOpcode()) {
1302 case ARM::STRD:
1303 case ARM::STRD_PRE:
1304 case ARM::STRD_POST:
1305 case ARM::STRH:
1306 case ARM::STRH_PRE:
1307 case ARM::STRH_POST:
1308 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1309 return MCDisassembler::Fail;
1310 break;
1311 default:
1312 break;
1313 }
1314 }
1315
1316 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1317 return MCDisassembler::Fail;
1318 switch (Inst.getOpcode()) {
1319 case ARM::STRD:
1320 case ARM::STRD_PRE:
1321 case ARM::STRD_POST:
1322 case ARM::LDRD:
1323 case ARM::LDRD_PRE:
1324 case ARM::LDRD_POST:
1325 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1326 return MCDisassembler::Fail;
1327 break;
1328 default:
1329 break;
1330 }
1331
1332 if (writeback) {
1333 // On loads, the writeback operand comes after Rt.
1334 switch (Inst.getOpcode()) {
1335 case ARM::LDRD:
1336 case ARM::LDRD_PRE:
1337 case ARM::LDRD_POST:
1338 case ARM::LDRH:
1339 case ARM::LDRH_PRE:
1340 case ARM::LDRH_POST:
1341 case ARM::LDRSH:
1342 case ARM::LDRSH_PRE:
1343 case ARM::LDRSH_POST:
1344 case ARM::LDRSB:
1345 case ARM::LDRSB_PRE:
1346 case ARM::LDRSB_POST:
1347 case ARM::LDRHTr:
1348 case ARM::LDRSBTr:
1349 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1350 return MCDisassembler::Fail;
1351 break;
1352 default:
1353 break;
1354 }
1355 }
1356
1357 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1358 return MCDisassembler::Fail;
1359
1360 if (type) {
1362 Inst.addOperand(MCOperand::createImm(U | (imm << 4) | Rm));
1363 } else {
1364 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1365 return MCDisassembler::Fail;
1367 }
1368
1369 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1370 return MCDisassembler::Fail;
1371
1372 return S;
1373}
1374
1375static DecodeStatus DecodeRFEInstruction(MCInst &Inst, unsigned Insn,
1376 uint64_t Address,
1377 const MCDisassembler *Decoder) {
1379
1380 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1381 unsigned mode = fieldFromInstruction(Insn, 23, 2);
1382
1383 switch (mode) {
1384 case 0:
1385 mode = ARM_AM::da;
1386 break;
1387 case 1:
1388 mode = ARM_AM::ia;
1389 break;
1390 case 2:
1391 mode = ARM_AM::db;
1392 break;
1393 case 3:
1394 mode = ARM_AM::ib;
1395 break;
1396 }
1397
1399 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1400 return MCDisassembler::Fail;
1401
1402 return S;
1403}
1404
1405static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
1406 uint64_t Address,
1407 const MCDisassembler *Decoder) {
1408 unsigned imod = fieldFromInstruction(Insn, 18, 2);
1409 unsigned M = fieldFromInstruction(Insn, 17, 1);
1410 unsigned iflags = fieldFromInstruction(Insn, 6, 3);
1411 unsigned mode = fieldFromInstruction(Insn, 0, 5);
1412
1414
1415 // This decoder is called from multiple location that do not check
1416 // the full encoding is valid before they do.
1417 if (fieldFromInstruction(Insn, 5, 1) != 0 ||
1418 fieldFromInstruction(Insn, 16, 1) != 0 ||
1419 fieldFromInstruction(Insn, 20, 8) != 0x10)
1420 return MCDisassembler::Fail;
1421
1422 // imod == '01' --> UNPREDICTABLE
1423 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1424 // return failure here. The '01' imod value is unprintable, so there's
1425 // nothing useful we could do even if we returned UNPREDICTABLE.
1426
1427 if (imod == 1) return MCDisassembler::Fail;
1428
1429 if (imod && M) {
1430 Inst.setOpcode(ARM::CPS3p);
1431 Inst.addOperand(MCOperand::createImm(imod));
1432 Inst.addOperand(MCOperand::createImm(iflags));
1434 } else if (imod && !M) {
1435 Inst.setOpcode(ARM::CPS2p);
1436 Inst.addOperand(MCOperand::createImm(imod));
1437 Inst.addOperand(MCOperand::createImm(iflags));
1439 } else if (!imod && M) {
1440 Inst.setOpcode(ARM::CPS1p);
1442 if (iflags) S = MCDisassembler::SoftFail;
1443 } else {
1444 // imod == '00' && M == '0' --> UNPREDICTABLE
1445 Inst.setOpcode(ARM::CPS1p);
1448 }
1449
1450 return S;
1451}
1452
1453static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn,
1454 uint64_t Address,
1455 const MCDisassembler *Decoder) {
1457
1458 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
1459 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1460 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1461 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1462
1463 if (pred == 0xF)
1464 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1465
1466 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1467 return MCDisassembler::Fail;
1468 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1469 return MCDisassembler::Fail;
1470 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1471 return MCDisassembler::Fail;
1472 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1473 return MCDisassembler::Fail;
1474 return S;
1475}
1476
1477static DecodeStatus
1479 uint64_t Address,
1480 const MCDisassembler *Decoder) {
1482
1483 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1484 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1485 unsigned reglist = fieldFromInstruction(Insn, 0, 16);
1486
1487 if (pred == 0xF) {
1488 // Ambiguous with RFE and SRS
1489 switch (Inst.getOpcode()) {
1490 case ARM::LDMDA:
1491 Inst.setOpcode(ARM::RFEDA);
1492 break;
1493 case ARM::LDMDA_UPD:
1494 Inst.setOpcode(ARM::RFEDA_UPD);
1495 break;
1496 case ARM::LDMDB:
1497 Inst.setOpcode(ARM::RFEDB);
1498 break;
1499 case ARM::LDMDB_UPD:
1500 Inst.setOpcode(ARM::RFEDB_UPD);
1501 break;
1502 case ARM::LDMIA:
1503 Inst.setOpcode(ARM::RFEIA);
1504 break;
1505 case ARM::LDMIA_UPD:
1506 Inst.setOpcode(ARM::RFEIA_UPD);
1507 break;
1508 case ARM::LDMIB:
1509 Inst.setOpcode(ARM::RFEIB);
1510 break;
1511 case ARM::LDMIB_UPD:
1512 Inst.setOpcode(ARM::RFEIB_UPD);
1513 break;
1514 case ARM::STMDA:
1515 Inst.setOpcode(ARM::SRSDA);
1516 break;
1517 case ARM::STMDA_UPD:
1518 Inst.setOpcode(ARM::SRSDA_UPD);
1519 break;
1520 case ARM::STMDB:
1521 Inst.setOpcode(ARM::SRSDB);
1522 break;
1523 case ARM::STMDB_UPD:
1524 Inst.setOpcode(ARM::SRSDB_UPD);
1525 break;
1526 case ARM::STMIA:
1527 Inst.setOpcode(ARM::SRSIA);
1528 break;
1529 case ARM::STMIA_UPD:
1530 Inst.setOpcode(ARM::SRSIA_UPD);
1531 break;
1532 case ARM::STMIB:
1533 Inst.setOpcode(ARM::SRSIB);
1534 break;
1535 case ARM::STMIB_UPD:
1536 Inst.setOpcode(ARM::SRSIB_UPD);
1537 break;
1538 default:
1539 return MCDisassembler::Fail;
1540 }
1541
1542 // For stores (which become SRS's, the only operand is the mode.
1543 if (fieldFromInstruction(Insn, 20, 1) == 0) {
1544 // Check SRS encoding constraints
1545 if (!(fieldFromInstruction(Insn, 22, 1) == 1 &&
1546 fieldFromInstruction(Insn, 20, 1) == 0))
1547 return MCDisassembler::Fail;
1548
1549 Inst.addOperand(
1551 return S;
1552 }
1553
1554 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1555 }
1556
1557 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1558 return MCDisassembler::Fail;
1559 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1560 return MCDisassembler::Fail; // Tied
1561 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1562 return MCDisassembler::Fail;
1563 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1564 return MCDisassembler::Fail;
1565
1566 return S;
1567}
1568
1569// Check for UNPREDICTABLE predicated ESB instruction
1570static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn,
1571 uint64_t Address,
1572 const MCDisassembler *Decoder) {
1573 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1574 unsigned imm8 = fieldFromInstruction(Insn, 0, 8);
1575 const FeatureBitset &FeatureBits =
1576 Decoder->getSubtargetInfo().getFeatureBits();
1577
1579
1580 Inst.addOperand(MCOperand::createImm(imm8));
1581
1582 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1583 return MCDisassembler::Fail;
1584
1585 // ESB is unpredictable if pred != AL. Without the RAS extension, it is a NOP,
1586 // so all predicates should be allowed.
1587 if (imm8 == 0x10 && pred != 0xe && ((FeatureBits[ARM::FeatureRAS]) != 0))
1589
1590 return S;
1591}
1592
1593static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
1594 uint64_t Address,
1595 const MCDisassembler *Decoder) {
1596 unsigned imod = fieldFromInstruction(Insn, 9, 2);
1597 unsigned M = fieldFromInstruction(Insn, 8, 1);
1598 unsigned iflags = fieldFromInstruction(Insn, 5, 3);
1599 unsigned mode = fieldFromInstruction(Insn, 0, 5);
1600
1602
1603 // imod == '01' --> UNPREDICTABLE
1604 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1605 // return failure here. The '01' imod value is unprintable, so there's
1606 // nothing useful we could do even if we returned UNPREDICTABLE.
1607
1608 if (imod == 1) return MCDisassembler::Fail;
1609
1610 if (imod && M) {
1611 Inst.setOpcode(ARM::t2CPS3p);
1612 Inst.addOperand(MCOperand::createImm(imod));
1613 Inst.addOperand(MCOperand::createImm(iflags));
1615 } else if (imod && !M) {
1616 Inst.setOpcode(ARM::t2CPS2p);
1617 Inst.addOperand(MCOperand::createImm(imod));
1618 Inst.addOperand(MCOperand::createImm(iflags));
1620 } else if (!imod && M) {
1621 Inst.setOpcode(ARM::t2CPS1p);
1623 if (iflags) S = MCDisassembler::SoftFail;
1624 } else {
1625 // imod == '00' && M == '0' --> this is a HINT instruction
1626 int imm = fieldFromInstruction(Insn, 0, 8);
1627 // HINT are defined only for immediate in [0..4]
1628 if(imm > 4) return MCDisassembler::Fail;
1629 Inst.setOpcode(ARM::t2HINT);
1631 }
1632
1633 return S;
1634}
1635
1636static DecodeStatus
1637DecodeT2HintSpaceInstruction(MCInst &Inst, unsigned Insn, uint64_t Address,
1638 const MCDisassembler *Decoder) {
1639 unsigned imm = fieldFromInstruction(Insn, 0, 8);
1640
1641 unsigned Opcode = ARM::t2HINT;
1642
1643 if (imm == 0x0D) {
1644 Opcode = ARM::t2PACBTI;
1645 } else if (imm == 0x1D) {
1646 Opcode = ARM::t2PAC;
1647 } else if (imm == 0x2D) {
1648 Opcode = ARM::t2AUT;
1649 } else if (imm == 0x0F) {
1650 Opcode = ARM::t2BTI;
1651 }
1652
1653 Inst.setOpcode(Opcode);
1654 if (Opcode == ARM::t2HINT) {
1656 }
1657
1659}
1660
1662 uint64_t Address,
1663 const MCDisassembler *Decoder) {
1665
1666 unsigned Rd = fieldFromInstruction(Insn, 8, 4);
1667 unsigned imm = 0;
1668
1669 imm |= (fieldFromInstruction(Insn, 0, 8) << 0);
1670 imm |= (fieldFromInstruction(Insn, 12, 3) << 8);
1671 imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
1672 imm |= (fieldFromInstruction(Insn, 26, 1) << 11);
1673
1674 if (Inst.getOpcode() == ARM::t2MOVTi16)
1675 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1676 return MCDisassembler::Fail;
1677 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1678 return MCDisassembler::Fail;
1679
1680 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1682
1683 return S;
1684}
1685
1687 uint64_t Address,
1688 const MCDisassembler *Decoder) {
1690
1691 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
1692 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1693 unsigned imm = 0;
1694
1695 imm |= (fieldFromInstruction(Insn, 0, 12) << 0);
1696 imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
1697
1698 if (Inst.getOpcode() == ARM::MOVTi16)
1699 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1700 return MCDisassembler::Fail;
1701
1702 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1703 return MCDisassembler::Fail;
1704
1705 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1707
1708 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1709 return MCDisassembler::Fail;
1710
1711 return S;
1712}
1713
1714static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
1715 uint64_t Address,
1716 const MCDisassembler *Decoder) {
1718
1719 unsigned Rd = fieldFromInstruction(Insn, 16, 4);
1720 unsigned Rn = fieldFromInstruction(Insn, 0, 4);
1721 unsigned Rm = fieldFromInstruction(Insn, 8, 4);
1722 unsigned Ra = fieldFromInstruction(Insn, 12, 4);
1723 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1724
1725 if (pred == 0xF)
1726 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1727
1728 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1729 return MCDisassembler::Fail;
1730 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1731 return MCDisassembler::Fail;
1732 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1733 return MCDisassembler::Fail;
1734 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1735 return MCDisassembler::Fail;
1736
1737 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1738 return MCDisassembler::Fail;
1739
1740 return S;
1741}
1742
1743static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn,
1744 uint64_t Address,
1745 const MCDisassembler *Decoder) {
1747
1748 unsigned Imm = fieldFromInstruction(Insn, 9, 1);
1749
1750 const FeatureBitset &FeatureBits =
1751 Decoder->getSubtargetInfo().getFeatureBits();
1752
1753 if (!FeatureBits[ARM::HasV8_1aOps] ||
1754 !FeatureBits[ARM::HasV8Ops])
1755 return MCDisassembler::Fail;
1756
1757 // Decoder can be called from DecodeTST, which does not check the full
1758 // encoding is valid.
1759 if (fieldFromInstruction(Insn, 20,12) != 0xf11 ||
1760 fieldFromInstruction(Insn, 4,4) != 0)
1761 return MCDisassembler::Fail;
1762 if (fieldFromInstruction(Insn, 10,10) != 0 ||
1763 fieldFromInstruction(Insn, 0,4) != 0)
1765
1766 Inst.setOpcode(ARM::SETPAN);
1768
1769 return S;
1770}
1771
1772static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn,
1773 uint64_t Address,
1774 const MCDisassembler *Decoder) {
1776
1777 unsigned Pred = fieldFromInstruction(Insn, 28, 4);
1778 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1779 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1780
1781 if (Pred == 0xF)
1782 return DecodeSETPANInstruction(Inst, Insn, Address, Decoder);
1783
1784 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1785 return MCDisassembler::Fail;
1786 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1787 return MCDisassembler::Fail;
1788 if (!Check(S, DecodePredicateOperand(Inst, Pred, Address, Decoder)))
1789 return MCDisassembler::Fail;
1790
1791 return S;
1792}
1793
1795 uint64_t Address,
1796 const MCDisassembler *Decoder) {
1798
1799 unsigned add = fieldFromInstruction(Val, 12, 1);
1800 unsigned imm = fieldFromInstruction(Val, 0, 12);
1801 unsigned Rn = fieldFromInstruction(Val, 13, 4);
1802
1803 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1804 return MCDisassembler::Fail;
1805
1806 if (!add) imm *= -1;
1807 if (imm == 0 && !add) imm = INT32_MIN;
1809 if (Rn == 15)
1810 tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
1811
1812 return S;
1813}
1814
1815static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
1816 uint64_t Address,
1817 const MCDisassembler *Decoder) {
1819
1820 unsigned Rn = fieldFromInstruction(Val, 9, 4);
1821 // U == 1 to add imm, 0 to subtract it.
1822 unsigned U = fieldFromInstruction(Val, 8, 1);
1823 unsigned imm = fieldFromInstruction(Val, 0, 8);
1824
1825 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1826 return MCDisassembler::Fail;
1827
1828 if (U)
1830 else
1832
1833 return S;
1834}
1835
1837 uint64_t Address,
1838 const MCDisassembler *Decoder) {
1840
1841 unsigned Rn = fieldFromInstruction(Val, 9, 4);
1842 // U == 1 to add imm, 0 to subtract it.
1843 unsigned U = fieldFromInstruction(Val, 8, 1);
1844 unsigned imm = fieldFromInstruction(Val, 0, 8);
1845
1846 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1847 return MCDisassembler::Fail;
1848
1849 if (U)
1851 else
1853
1854 return S;
1855}
1856
1857static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
1858 uint64_t Address,
1859 const MCDisassembler *Decoder) {
1860 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1861}
1862
1863static DecodeStatus DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
1864 uint64_t Address,
1865 const MCDisassembler *Decoder) {
1867
1868 // Note the J1 and J2 values are from the encoded instruction. So here
1869 // change them to I1 and I2 values via as documented:
1870 // I1 = NOT(J1 EOR S);
1871 // I2 = NOT(J2 EOR S);
1872 // and build the imm32 with one trailing zero as documented:
1873 // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
1874 unsigned S = fieldFromInstruction(Insn, 26, 1);
1875 unsigned J1 = fieldFromInstruction(Insn, 13, 1);
1876 unsigned J2 = fieldFromInstruction(Insn, 11, 1);
1877 unsigned I1 = !(J1 ^ S);
1878 unsigned I2 = !(J2 ^ S);
1879 unsigned imm10 = fieldFromInstruction(Insn, 16, 10);
1880 unsigned imm11 = fieldFromInstruction(Insn, 0, 11);
1881 unsigned tmp = (S << 23) | (I1 << 22) | (I2 << 21) | (imm10 << 11) | imm11;
1882 int imm32 = SignExtend32<25>(tmp << 1);
1883 if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
1884 true, 4, Inst, Decoder))
1885 Inst.addOperand(MCOperand::createImm(imm32));
1886
1887 return Status;
1888}
1889
1891 uint64_t Address,
1892 const MCDisassembler *Decoder) {
1894
1895 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1896 unsigned imm = fieldFromInstruction(Insn, 0, 24) << 2;
1897
1898 if (pred == 0xF) {
1899 Inst.setOpcode(ARM::BLXi);
1900 imm |= fieldFromInstruction(Insn, 24, 1) << 1;
1901 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
1902 true, 4, Inst, Decoder))
1904 return S;
1905 }
1906
1907 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
1908 true, 4, Inst, Decoder))
1910
1911 // We already have BL_pred for BL w/ predicate, no need to add addition
1912 // predicate opreands for BL
1913 if (Inst.getOpcode() != ARM::BL)
1914 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1915 return MCDisassembler::Fail;
1916
1917 return S;
1918}
1919
1920static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
1921 uint64_t Address,
1922 const MCDisassembler *Decoder) {
1924
1925 unsigned Rm = fieldFromInstruction(Val, 0, 4);
1926 unsigned align = fieldFromInstruction(Val, 4, 2);
1927
1928 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1929 return MCDisassembler::Fail;
1930 if (!align)
1932 else
1933 Inst.addOperand(MCOperand::createImm(4 << align));
1934
1935 return S;
1936}
1937
1938static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Insn,
1939 uint64_t Address,
1940 const MCDisassembler *Decoder) {
1942
1943 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
1944 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
1945 unsigned wb = fieldFromInstruction(Insn, 16, 4);
1946 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1947 Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
1948 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1949
1950 // First output register
1951 switch (Inst.getOpcode()) {
1952 case ARM::VLD1q16: case ARM::VLD1q32: case ARM::VLD1q64: case ARM::VLD1q8:
1953 case ARM::VLD1q16wb_fixed: case ARM::VLD1q16wb_register:
1954 case ARM::VLD1q32wb_fixed: case ARM::VLD1q32wb_register:
1955 case ARM::VLD1q64wb_fixed: case ARM::VLD1q64wb_register:
1956 case ARM::VLD1q8wb_fixed: case ARM::VLD1q8wb_register:
1957 case ARM::VLD2d16: case ARM::VLD2d32: case ARM::VLD2d8:
1958 case ARM::VLD2d16wb_fixed: case ARM::VLD2d16wb_register:
1959 case ARM::VLD2d32wb_fixed: case ARM::VLD2d32wb_register:
1960 case ARM::VLD2d8wb_fixed: case ARM::VLD2d8wb_register:
1961 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
1962 return MCDisassembler::Fail;
1963 break;
1964 case ARM::VLD2b16:
1965 case ARM::VLD2b32:
1966 case ARM::VLD2b8:
1967 case ARM::VLD2b16wb_fixed:
1968 case ARM::VLD2b16wb_register:
1969 case ARM::VLD2b32wb_fixed:
1970 case ARM::VLD2b32wb_register:
1971 case ARM::VLD2b8wb_fixed:
1972 case ARM::VLD2b8wb_register:
1973 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
1974 return MCDisassembler::Fail;
1975 break;
1976 default:
1977 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1978 return MCDisassembler::Fail;
1979 }
1980
1981 // Second output register
1982 switch (Inst.getOpcode()) {
1983 case ARM::VLD3d8:
1984 case ARM::VLD3d16:
1985 case ARM::VLD3d32:
1986 case ARM::VLD3d8_UPD:
1987 case ARM::VLD3d16_UPD:
1988 case ARM::VLD3d32_UPD:
1989 case ARM::VLD4d8:
1990 case ARM::VLD4d16:
1991 case ARM::VLD4d32:
1992 case ARM::VLD4d8_UPD:
1993 case ARM::VLD4d16_UPD:
1994 case ARM::VLD4d32_UPD:
1995 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1996 return MCDisassembler::Fail;
1997 break;
1998 case ARM::VLD3q8:
1999 case ARM::VLD3q16:
2000 case ARM::VLD3q32:
2001 case ARM::VLD3q8_UPD:
2002 case ARM::VLD3q16_UPD:
2003 case ARM::VLD3q32_UPD:
2004 case ARM::VLD4q8:
2005 case ARM::VLD4q16:
2006 case ARM::VLD4q32:
2007 case ARM::VLD4q8_UPD:
2008 case ARM::VLD4q16_UPD:
2009 case ARM::VLD4q32_UPD:
2010 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2011 return MCDisassembler::Fail;
2012 break;
2013 default:
2014 break;
2015 }
2016
2017 // Third output register
2018 switch(Inst.getOpcode()) {
2019 case ARM::VLD3d8:
2020 case ARM::VLD3d16:
2021 case ARM::VLD3d32:
2022 case ARM::VLD3d8_UPD:
2023 case ARM::VLD3d16_UPD:
2024 case ARM::VLD3d32_UPD:
2025 case ARM::VLD4d8:
2026 case ARM::VLD4d16:
2027 case ARM::VLD4d32:
2028 case ARM::VLD4d8_UPD:
2029 case ARM::VLD4d16_UPD:
2030 case ARM::VLD4d32_UPD:
2031 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2032 return MCDisassembler::Fail;
2033 break;
2034 case ARM::VLD3q8:
2035 case ARM::VLD3q16:
2036 case ARM::VLD3q32:
2037 case ARM::VLD3q8_UPD:
2038 case ARM::VLD3q16_UPD:
2039 case ARM::VLD3q32_UPD:
2040 case ARM::VLD4q8:
2041 case ARM::VLD4q16:
2042 case ARM::VLD4q32:
2043 case ARM::VLD4q8_UPD:
2044 case ARM::VLD4q16_UPD:
2045 case ARM::VLD4q32_UPD:
2046 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2047 return MCDisassembler::Fail;
2048 break;
2049 default:
2050 break;
2051 }
2052
2053 // Fourth output register
2054 switch (Inst.getOpcode()) {
2055 case ARM::VLD4d8:
2056 case ARM::VLD4d16:
2057 case ARM::VLD4d32:
2058 case ARM::VLD4d8_UPD:
2059 case ARM::VLD4d16_UPD:
2060 case ARM::VLD4d32_UPD:
2061 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2062 return MCDisassembler::Fail;
2063 break;
2064 case ARM::VLD4q8:
2065 case ARM::VLD4q16:
2066 case ARM::VLD4q32:
2067 case ARM::VLD4q8_UPD:
2068 case ARM::VLD4q16_UPD:
2069 case ARM::VLD4q32_UPD:
2070 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2071 return MCDisassembler::Fail;
2072 break;
2073 default:
2074 break;
2075 }
2076
2077 // Writeback operand
2078 switch (Inst.getOpcode()) {
2079 case ARM::VLD1d8wb_fixed:
2080 case ARM::VLD1d16wb_fixed:
2081 case ARM::VLD1d32wb_fixed:
2082 case ARM::VLD1d64wb_fixed:
2083 case ARM::VLD1d8wb_register:
2084 case ARM::VLD1d16wb_register:
2085 case ARM::VLD1d32wb_register:
2086 case ARM::VLD1d64wb_register:
2087 case ARM::VLD1q8wb_fixed:
2088 case ARM::VLD1q16wb_fixed:
2089 case ARM::VLD1q32wb_fixed:
2090 case ARM::VLD1q64wb_fixed:
2091 case ARM::VLD1q8wb_register:
2092 case ARM::VLD1q16wb_register:
2093 case ARM::VLD1q32wb_register:
2094 case ARM::VLD1q64wb_register:
2095 case ARM::VLD1d8Twb_fixed:
2096 case ARM::VLD1d8Twb_register:
2097 case ARM::VLD1d16Twb_fixed:
2098 case ARM::VLD1d16Twb_register:
2099 case ARM::VLD1d32Twb_fixed:
2100 case ARM::VLD1d32Twb_register:
2101 case ARM::VLD1d64Twb_fixed:
2102 case ARM::VLD1d64Twb_register:
2103 case ARM::VLD1d8Qwb_fixed:
2104 case ARM::VLD1d8Qwb_register:
2105 case ARM::VLD1d16Qwb_fixed:
2106 case ARM::VLD1d16Qwb_register:
2107 case ARM::VLD1d32Qwb_fixed:
2108 case ARM::VLD1d32Qwb_register:
2109 case ARM::VLD1d64Qwb_fixed:
2110 case ARM::VLD1d64Qwb_register:
2111 case ARM::VLD2d8wb_fixed:
2112 case ARM::VLD2d16wb_fixed:
2113 case ARM::VLD2d32wb_fixed:
2114 case ARM::VLD2q8wb_fixed:
2115 case ARM::VLD2q16wb_fixed:
2116 case ARM::VLD2q32wb_fixed:
2117 case ARM::VLD2d8wb_register:
2118 case ARM::VLD2d16wb_register:
2119 case ARM::VLD2d32wb_register:
2120 case ARM::VLD2q8wb_register:
2121 case ARM::VLD2q16wb_register:
2122 case ARM::VLD2q32wb_register:
2123 case ARM::VLD2b8wb_fixed:
2124 case ARM::VLD2b16wb_fixed:
2125 case ARM::VLD2b32wb_fixed:
2126 case ARM::VLD2b8wb_register:
2127 case ARM::VLD2b16wb_register:
2128 case ARM::VLD2b32wb_register:
2130 break;
2131 case ARM::VLD3d8_UPD:
2132 case ARM::VLD3d16_UPD:
2133 case ARM::VLD3d32_UPD:
2134 case ARM::VLD3q8_UPD:
2135 case ARM::VLD3q16_UPD:
2136 case ARM::VLD3q32_UPD:
2137 case ARM::VLD4d8_UPD:
2138 case ARM::VLD4d16_UPD:
2139 case ARM::VLD4d32_UPD:
2140 case ARM::VLD4q8_UPD:
2141 case ARM::VLD4q16_UPD:
2142 case ARM::VLD4q32_UPD:
2143 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2144 return MCDisassembler::Fail;
2145 break;
2146 default:
2147 break;
2148 }
2149
2150 // AddrMode6 Base (register+alignment)
2151 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2152 return MCDisassembler::Fail;
2153
2154 // AddrMode6 Offset (register)
2155 switch (Inst.getOpcode()) {
2156 default:
2157 // The below have been updated to have explicit am6offset split
2158 // between fixed and register offset. For those instructions not
2159 // yet updated, we need to add an additional reg0 operand for the
2160 // fixed variant.
2161 //
2162 // The fixed offset encodes as Rm == 0xd, so we check for that.
2163 if (Rm == 0xd) {
2165 break;
2166 }
2167 // Fall through to handle the register offset variant.
2168 [[fallthrough]];
2169 case ARM::VLD1d8wb_fixed:
2170 case ARM::VLD1d16wb_fixed:
2171 case ARM::VLD1d32wb_fixed:
2172 case ARM::VLD1d64wb_fixed:
2173 case ARM::VLD1d8Twb_fixed:
2174 case ARM::VLD1d16Twb_fixed:
2175 case ARM::VLD1d32Twb_fixed:
2176 case ARM::VLD1d64Twb_fixed:
2177 case ARM::VLD1d8Qwb_fixed:
2178 case ARM::VLD1d16Qwb_fixed:
2179 case ARM::VLD1d32Qwb_fixed:
2180 case ARM::VLD1d64Qwb_fixed:
2181 case ARM::VLD1d8wb_register:
2182 case ARM::VLD1d16wb_register:
2183 case ARM::VLD1d32wb_register:
2184 case ARM::VLD1d64wb_register:
2185 case ARM::VLD1q8wb_fixed:
2186 case ARM::VLD1q16wb_fixed:
2187 case ARM::VLD1q32wb_fixed:
2188 case ARM::VLD1q64wb_fixed:
2189 case ARM::VLD1q8wb_register:
2190 case ARM::VLD1q16wb_register:
2191 case ARM::VLD1q32wb_register:
2192 case ARM::VLD1q64wb_register:
2193 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2194 // variant encodes Rm == 0xf. Anything else is a register offset post-
2195 // increment and we need to add the register operand to the instruction.
2196 if (Rm != 0xD && Rm != 0xF &&
2197 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2198 return MCDisassembler::Fail;
2199 break;
2200 case ARM::VLD2d8wb_fixed:
2201 case ARM::VLD2d16wb_fixed:
2202 case ARM::VLD2d32wb_fixed:
2203 case ARM::VLD2b8wb_fixed:
2204 case ARM::VLD2b16wb_fixed:
2205 case ARM::VLD2b32wb_fixed:
2206 case ARM::VLD2q8wb_fixed:
2207 case ARM::VLD2q16wb_fixed:
2208 case ARM::VLD2q32wb_fixed:
2209 break;
2210 }
2211
2212 return S;
2213}
2214
2215static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Insn,
2216 uint64_t Address,
2217 const MCDisassembler *Decoder) {
2219
2220 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2221 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2222 unsigned wb = fieldFromInstruction(Insn, 16, 4);
2223 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2224 Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
2225 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2226
2227 // Writeback Operand
2228 switch (Inst.getOpcode()) {
2229 case ARM::VST1d8wb_fixed:
2230 case ARM::VST1d16wb_fixed:
2231 case ARM::VST1d32wb_fixed:
2232 case ARM::VST1d64wb_fixed:
2233 case ARM::VST1d8wb_register:
2234 case ARM::VST1d16wb_register:
2235 case ARM::VST1d32wb_register:
2236 case ARM::VST1d64wb_register:
2237 case ARM::VST1q8wb_fixed:
2238 case ARM::VST1q16wb_fixed:
2239 case ARM::VST1q32wb_fixed:
2240 case ARM::VST1q64wb_fixed:
2241 case ARM::VST1q8wb_register:
2242 case ARM::VST1q16wb_register:
2243 case ARM::VST1q32wb_register:
2244 case ARM::VST1q64wb_register:
2245 case ARM::VST1d8Twb_fixed:
2246 case ARM::VST1d16Twb_fixed:
2247 case ARM::VST1d32Twb_fixed:
2248 case ARM::VST1d64Twb_fixed:
2249 case ARM::VST1d8Twb_register:
2250 case ARM::VST1d16Twb_register:
2251 case ARM::VST1d32Twb_register:
2252 case ARM::VST1d64Twb_register:
2253 case ARM::VST1d8Qwb_fixed:
2254 case ARM::VST1d16Qwb_fixed:
2255 case ARM::VST1d32Qwb_fixed:
2256 case ARM::VST1d64Qwb_fixed:
2257 case ARM::VST1d8Qwb_register:
2258 case ARM::VST1d16Qwb_register:
2259 case ARM::VST1d32Qwb_register:
2260 case ARM::VST1d64Qwb_register:
2261 case ARM::VST2d8wb_fixed:
2262 case ARM::VST2d16wb_fixed:
2263 case ARM::VST2d32wb_fixed:
2264 case ARM::VST2d8wb_register:
2265 case ARM::VST2d16wb_register:
2266 case ARM::VST2d32wb_register:
2267 case ARM::VST2q8wb_fixed:
2268 case ARM::VST2q16wb_fixed:
2269 case ARM::VST2q32wb_fixed:
2270 case ARM::VST2q8wb_register:
2271 case ARM::VST2q16wb_register:
2272 case ARM::VST2q32wb_register:
2273 case ARM::VST2b8wb_fixed:
2274 case ARM::VST2b16wb_fixed:
2275 case ARM::VST2b32wb_fixed:
2276 case ARM::VST2b8wb_register:
2277 case ARM::VST2b16wb_register:
2278 case ARM::VST2b32wb_register:
2279 if (Rm == 0xF)
2280 return MCDisassembler::Fail;
2282 break;
2283 case ARM::VST3d8_UPD:
2284 case ARM::VST3d16_UPD:
2285 case ARM::VST3d32_UPD:
2286 case ARM::VST3q8_UPD:
2287 case ARM::VST3q16_UPD:
2288 case ARM::VST3q32_UPD:
2289 case ARM::VST4d8_UPD:
2290 case ARM::VST4d16_UPD:
2291 case ARM::VST4d32_UPD:
2292 case ARM::VST4q8_UPD:
2293 case ARM::VST4q16_UPD:
2294 case ARM::VST4q32_UPD:
2295 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2296 return MCDisassembler::Fail;
2297 break;
2298 default:
2299 break;
2300 }
2301
2302 // AddrMode6 Base (register+alignment)
2303 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2304 return MCDisassembler::Fail;
2305
2306 // AddrMode6 Offset (register)
2307 switch (Inst.getOpcode()) {
2308 default:
2309 if (Rm == 0xD)
2311 else if (Rm != 0xF) {
2312 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2313 return MCDisassembler::Fail;
2314 }
2315 break;
2316 case ARM::VST1d8wb_fixed:
2317 case ARM::VST1d16wb_fixed:
2318 case ARM::VST1d32wb_fixed:
2319 case ARM::VST1d64wb_fixed:
2320 case ARM::VST1q8wb_fixed:
2321 case ARM::VST1q16wb_fixed:
2322 case ARM::VST1q32wb_fixed:
2323 case ARM::VST1q64wb_fixed:
2324 case ARM::VST1d8Twb_fixed:
2325 case ARM::VST1d16Twb_fixed:
2326 case ARM::VST1d32Twb_fixed:
2327 case ARM::VST1d64Twb_fixed:
2328 case ARM::VST1d8Qwb_fixed:
2329 case ARM::VST1d16Qwb_fixed:
2330 case ARM::VST1d32Qwb_fixed:
2331 case ARM::VST1d64Qwb_fixed:
2332 case ARM::VST2d8wb_fixed:
2333 case ARM::VST2d16wb_fixed:
2334 case ARM::VST2d32wb_fixed:
2335 case ARM::VST2q8wb_fixed:
2336 case ARM::VST2q16wb_fixed:
2337 case ARM::VST2q32wb_fixed:
2338 case ARM::VST2b8wb_fixed:
2339 case ARM::VST2b16wb_fixed:
2340 case ARM::VST2b32wb_fixed:
2341 break;
2342 }
2343
2344 // First input register
2345 switch (Inst.getOpcode()) {
2346 case ARM::VST1q16:
2347 case ARM::VST1q32:
2348 case ARM::VST1q64:
2349 case ARM::VST1q8:
2350 case ARM::VST1q16wb_fixed:
2351 case ARM::VST1q16wb_register:
2352 case ARM::VST1q32wb_fixed:
2353 case ARM::VST1q32wb_register:
2354 case ARM::VST1q64wb_fixed:
2355 case ARM::VST1q64wb_register:
2356 case ARM::VST1q8wb_fixed:
2357 case ARM::VST1q8wb_register:
2358 case ARM::VST2d16:
2359 case ARM::VST2d32:
2360 case ARM::VST2d8:
2361 case ARM::VST2d16wb_fixed:
2362 case ARM::VST2d16wb_register:
2363 case ARM::VST2d32wb_fixed:
2364 case ARM::VST2d32wb_register:
2365 case ARM::VST2d8wb_fixed:
2366 case ARM::VST2d8wb_register:
2367 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2368 return MCDisassembler::Fail;
2369 break;
2370 case ARM::VST2b16:
2371 case ARM::VST2b32:
2372 case ARM::VST2b8:
2373 case ARM::VST2b16wb_fixed:
2374 case ARM::VST2b16wb_register:
2375 case ARM::VST2b32wb_fixed:
2376 case ARM::VST2b32wb_register:
2377 case ARM::VST2b8wb_fixed:
2378 case ARM::VST2b8wb_register:
2379 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2380 return MCDisassembler::Fail;
2381 break;
2382 default:
2383 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2384 return MCDisassembler::Fail;
2385 }
2386
2387 // Second input register
2388 switch (Inst.getOpcode()) {
2389 case ARM::VST3d8:
2390 case ARM::VST3d16:
2391 case ARM::VST3d32:
2392 case ARM::VST3d8_UPD:
2393 case ARM::VST3d16_UPD:
2394 case ARM::VST3d32_UPD:
2395 case ARM::VST4d8:
2396 case ARM::VST4d16:
2397 case ARM::VST4d32:
2398 case ARM::VST4d8_UPD:
2399 case ARM::VST4d16_UPD:
2400 case ARM::VST4d32_UPD:
2401 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2402 return MCDisassembler::Fail;
2403 break;
2404 case ARM::VST3q8:
2405 case ARM::VST3q16:
2406 case ARM::VST3q32:
2407 case ARM::VST3q8_UPD:
2408 case ARM::VST3q16_UPD:
2409 case ARM::VST3q32_UPD:
2410 case ARM::VST4q8:
2411 case ARM::VST4q16:
2412 case ARM::VST4q32:
2413 case ARM::VST4q8_UPD:
2414 case ARM::VST4q16_UPD:
2415 case ARM::VST4q32_UPD:
2416 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2417 return MCDisassembler::Fail;
2418 break;
2419 default:
2420 break;
2421 }
2422
2423 // Third input register
2424 switch (Inst.getOpcode()) {
2425 case ARM::VST3d8:
2426 case ARM::VST3d16:
2427 case ARM::VST3d32:
2428 case ARM::VST3d8_UPD:
2429 case ARM::VST3d16_UPD:
2430 case ARM::VST3d32_UPD:
2431 case ARM::VST4d8:
2432 case ARM::VST4d16:
2433 case ARM::VST4d32:
2434 case ARM::VST4d8_UPD:
2435 case ARM::VST4d16_UPD:
2436 case ARM::VST4d32_UPD:
2437 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2438 return MCDisassembler::Fail;
2439 break;
2440 case ARM::VST3q8:
2441 case ARM::VST3q16:
2442 case ARM::VST3q32:
2443 case ARM::VST3q8_UPD:
2444 case ARM::VST3q16_UPD:
2445 case ARM::VST3q32_UPD:
2446 case ARM::VST4q8:
2447 case ARM::VST4q16:
2448 case ARM::VST4q32:
2449 case ARM::VST4q8_UPD:
2450 case ARM::VST4q16_UPD:
2451 case ARM::VST4q32_UPD:
2452 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2453 return MCDisassembler::Fail;
2454 break;
2455 default:
2456 break;
2457 }
2458
2459 // Fourth input register
2460 switch (Inst.getOpcode()) {
2461 case ARM::VST4d8:
2462 case ARM::VST4d16:
2463 case ARM::VST4d32:
2464 case ARM::VST4d8_UPD:
2465 case ARM::VST4d16_UPD:
2466 case ARM::VST4d32_UPD:
2467 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2468 return MCDisassembler::Fail;
2469 break;
2470 case ARM::VST4q8:
2471 case ARM::VST4q16:
2472 case ARM::VST4q32:
2473 case ARM::VST4q8_UPD:
2474 case ARM::VST4q16_UPD:
2475 case ARM::VST4q32_UPD:
2476 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2477 return MCDisassembler::Fail;
2478 break;
2479 default:
2480 break;
2481 }
2482
2483 return S;
2484}
2485
2486static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Insn,
2487 uint64_t Address,
2488 const MCDisassembler *Decoder) {
2489 unsigned type = fieldFromInstruction(Insn, 8, 4);
2490 unsigned align = fieldFromInstruction(Insn, 4, 2);
2491 if (type == 6 && (align & 2)) return MCDisassembler::Fail;
2492 if (type == 7 && (align & 2)) return MCDisassembler::Fail;
2493 if (type == 10 && align == 3) return MCDisassembler::Fail;
2494
2495 unsigned load = fieldFromInstruction(Insn, 21, 1);
2496 return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2497 : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2498}
2499
2500static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Insn,
2501 uint64_t Address,
2502 const MCDisassembler *Decoder) {
2503 unsigned size = fieldFromInstruction(Insn, 6, 2);
2504 if (size == 3) return MCDisassembler::Fail;
2505
2506 unsigned type = fieldFromInstruction(Insn, 8, 4);
2507 unsigned align = fieldFromInstruction(Insn, 4, 2);
2508 if (type == 8 && align == 3) return MCDisassembler::Fail;
2509 if (type == 9 && align == 3) return MCDisassembler::Fail;
2510
2511 unsigned load = fieldFromInstruction(Insn, 21, 1);
2512 return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2513 : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2514}
2515
2516static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Insn,
2517 uint64_t Address,
2518 const MCDisassembler *Decoder) {
2519 unsigned size = fieldFromInstruction(Insn, 6, 2);
2520 if (size == 3) return MCDisassembler::Fail;
2521
2522 unsigned align = fieldFromInstruction(Insn, 4, 2);
2523 if (align & 2) return MCDisassembler::Fail;
2524
2525 unsigned load = fieldFromInstruction(Insn, 21, 1);
2526 return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2527 : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2528}
2529
2530static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Insn,
2531 uint64_t Address,
2532 const MCDisassembler *Decoder) {
2533 unsigned size = fieldFromInstruction(Insn, 6, 2);
2534 if (size == 3) return MCDisassembler::Fail;
2535
2536 unsigned load = fieldFromInstruction(Insn, 21, 1);
2537 return load ? DecodeVLDInstruction(Inst, Insn, Address, Decoder)
2538 : DecodeVSTInstruction(Inst, Insn, Address, Decoder);
2539}
2540
2542 uint64_t Address,
2543 const MCDisassembler *Decoder) {
2545
2546 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2547 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2548 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2549 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2550 unsigned align = fieldFromInstruction(Insn, 4, 1);
2551 unsigned size = fieldFromInstruction(Insn, 6, 2);
2552
2553 if (size == 0 && align == 1)
2554 return MCDisassembler::Fail;
2555 align *= (1 << size);
2556
2557 switch (Inst.getOpcode()) {
2558 case ARM::VLD1DUPq16: case ARM::VLD1DUPq32: case ARM::VLD1DUPq8:
2559 case ARM::VLD1DUPq16wb_fixed: case ARM::VLD1DUPq16wb_register:
2560 case ARM::VLD1DUPq32wb_fixed: case ARM::VLD1DUPq32wb_register:
2561 case ARM::VLD1DUPq8wb_fixed: case ARM::VLD1DUPq8wb_register:
2562 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2563 return MCDisassembler::Fail;
2564 break;
2565 default:
2566 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2567 return MCDisassembler::Fail;
2568 break;
2569 }
2570 if (Rm != 0xF) {
2571 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2572 return MCDisassembler::Fail;
2573 }
2574
2575 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2576 return MCDisassembler::Fail;
2577 Inst.addOperand(MCOperand::createImm(align));
2578
2579 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2580 // variant encodes Rm == 0xf. Anything else is a register offset post-
2581 // increment and we need to add the register operand to the instruction.
2582 if (Rm != 0xD && Rm != 0xF &&
2583 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2584 return MCDisassembler::Fail;
2585
2586 return S;
2587}
2588
2590 uint64_t Address,
2591 const MCDisassembler *Decoder) {
2593
2594 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2595 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2596 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2597 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2598 unsigned align = fieldFromInstruction(Insn, 4, 1);
2599 unsigned size = 1 << fieldFromInstruction(Insn, 6, 2);
2600 align *= 2*size;
2601
2602 switch (Inst.getOpcode()) {
2603 case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
2604 case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
2605 case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
2606 case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
2607 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2608 return MCDisassembler::Fail;
2609 break;
2610 case ARM::VLD2DUPd16x2: case ARM::VLD2DUPd32x2: case ARM::VLD2DUPd8x2:
2611 case ARM::VLD2DUPd16x2wb_fixed: case ARM::VLD2DUPd16x2wb_register:
2612 case ARM::VLD2DUPd32x2wb_fixed: case ARM::VLD2DUPd32x2wb_register:
2613 case ARM::VLD2DUPd8x2wb_fixed: case ARM::VLD2DUPd8x2wb_register:
2614 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2615 return MCDisassembler::Fail;
2616 break;
2617 default:
2618 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2619 return MCDisassembler::Fail;
2620 break;
2621 }
2622
2623 if (Rm != 0xF)
2625
2626 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2627 return MCDisassembler::Fail;
2628 Inst.addOperand(MCOperand::createImm(align));
2629
2630 if (Rm != 0xD && Rm != 0xF) {
2631 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2632 return MCDisassembler::Fail;
2633 }
2634
2635 return S;
2636}
2637
2639 uint64_t Address,
2640 const MCDisassembler *Decoder) {
2642
2643 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2644 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2645 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2646 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2647 unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
2648
2649 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2650 return MCDisassembler::Fail;
2651 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2652 return MCDisassembler::Fail;
2653 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2654 return MCDisassembler::Fail;
2655 if (Rm != 0xF) {
2656 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2657 return MCDisassembler::Fail;
2658 }
2659
2660 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2661 return MCDisassembler::Fail;
2663
2664 if (Rm == 0xD)
2666 else if (Rm != 0xF) {
2667 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2668 return MCDisassembler::Fail;
2669 }
2670
2671 return S;
2672}
2673
2675 uint64_t Address,
2676 const MCDisassembler *Decoder) {
2678
2679 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2680 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2681 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2682 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2683 unsigned size = fieldFromInstruction(Insn, 6, 2);
2684 unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
2685 unsigned align = fieldFromInstruction(Insn, 4, 1);
2686
2687 if (size == 0x3) {
2688 if (align == 0)
2689 return MCDisassembler::Fail;
2690 align = 16;
2691 } else {
2692 if (size == 2) {
2693 align *= 8;
2694 } else {
2695 size = 1 << size;
2696 align *= 4*size;
2697 }
2698 }
2699
2700 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2701 return MCDisassembler::Fail;
2702 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2703 return MCDisassembler::Fail;
2704 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2705 return MCDisassembler::Fail;
2706 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2707 return MCDisassembler::Fail;
2708 if (Rm != 0xF) {
2709 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2710 return MCDisassembler::Fail;
2711 }
2712
2713 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2714 return MCDisassembler::Fail;
2715 Inst.addOperand(MCOperand::createImm(align));
2716
2717 if (Rm == 0xD)
2719 else if (Rm != 0xF) {
2720 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2721 return MCDisassembler::Fail;
2722 }
2723
2724 return S;
2725}
2726
2728 uint64_t Address,
2729 const MCDisassembler *Decoder) {
2731
2732 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2733 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2734 unsigned imm = fieldFromInstruction(Insn, 0, 4);
2735 imm |= fieldFromInstruction(Insn, 16, 3) << 4;
2736 imm |= fieldFromInstruction(Insn, 24, 1) << 7;
2737 imm |= fieldFromInstruction(Insn, 8, 4) << 8;
2738 imm |= fieldFromInstruction(Insn, 5, 1) << 12;
2739 unsigned Q = fieldFromInstruction(Insn, 6, 1);
2740
2741 if (Q) {
2742 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2743 return MCDisassembler::Fail;
2744 } else {
2745 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2746 return MCDisassembler::Fail;
2747 }
2748
2750
2751 switch (Inst.getOpcode()) {
2752 case ARM::VORRiv4i16:
2753 case ARM::VORRiv2i32:
2754 case ARM::VBICiv4i16:
2755 case ARM::VBICiv2i32:
2756 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2757 return MCDisassembler::Fail;
2758 break;
2759 case ARM::VORRiv8i16:
2760 case ARM::VORRiv4i32:
2761 case ARM::VBICiv8i16:
2762 case ARM::VBICiv4i32:
2763 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2764 return MCDisassembler::Fail;
2765 break;
2766 default:
2767 break;
2768 }
2769
2770 return S;
2771}
2772
2774 uint64_t Address,
2775 const MCDisassembler *Decoder) {
2777
2778 unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
2779 fieldFromInstruction(Insn, 13, 3));
2780 unsigned cmode = fieldFromInstruction(Insn, 8, 4);
2781 unsigned imm = fieldFromInstruction(Insn, 0, 4);
2782 imm |= fieldFromInstruction(Insn, 16, 3) << 4;
2783 imm |= fieldFromInstruction(Insn, 28, 1) << 7;
2784 imm |= cmode << 8;
2785 imm |= fieldFromInstruction(Insn, 5, 1) << 12;
2786
2787 if (cmode == 0xF && Inst.getOpcode() == ARM::MVE_VMVNimmi32)
2788 return MCDisassembler::Fail;
2789
2790 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
2791 return MCDisassembler::Fail;
2792
2794
2798
2799 return S;
2800}
2801
2803 uint64_t Address,
2804 const MCDisassembler *Decoder) {
2806
2807 unsigned Qd = fieldFromInstruction(Insn, 13, 3);
2808 Qd |= fieldFromInstruction(Insn, 22, 1) << 3;
2809 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
2810 return MCDisassembler::Fail;
2811 Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
2812
2813 unsigned Qn = fieldFromInstruction(Insn, 17, 3);
2814 Qn |= fieldFromInstruction(Insn, 7, 1) << 3;
2815 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
2816 return MCDisassembler::Fail;
2817 unsigned Qm = fieldFromInstruction(Insn, 1, 3);
2818 Qm |= fieldFromInstruction(Insn, 5, 1) << 3;
2819 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
2820 return MCDisassembler::Fail;
2821 if (!fieldFromInstruction(Insn, 12, 1)) // I bit clear => need input FPSCR
2822 Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
2824
2825 return S;
2826}
2827
2829 uint64_t Address,
2830 const MCDisassembler *Decoder) {
2832
2833 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2834 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2835 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2836 Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
2837 unsigned size = fieldFromInstruction(Insn, 18, 2);
2838
2839 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2840 return MCDisassembler::Fail;
2841 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2842 return MCDisassembler::Fail;
2844
2845 return S;
2846}
2847
2848static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
2849 uint64_t Address,
2850 const MCDisassembler *Decoder) {
2851 Inst.addOperand(MCOperand::createImm(8 - Val));
2853}
2854
2855static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
2856 uint64_t Address,
2857 const MCDisassembler *Decoder) {
2858 Inst.addOperand(MCOperand::createImm(16 - Val));
2860}
2861
2862static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
2863 uint64_t Address,
2864 const MCDisassembler *Decoder) {
2865 Inst.addOperand(MCOperand::createImm(32 - Val));
2867}
2868
2869static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
2870 uint64_t Address,
2871 const MCDisassembler *Decoder) {
2872 Inst.addOperand(MCOperand::createImm(64 - Val));
2874}
2875
2876static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
2877 uint64_t Address,
2878 const MCDisassembler *Decoder) {
2880
2881 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2882 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2883 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2884 Rn |= fieldFromInstruction(Insn, 7, 1) << 4;
2885 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2886 Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
2887 unsigned op = fieldFromInstruction(Insn, 6, 1);
2888
2889 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2890 return MCDisassembler::Fail;
2891 if (op) {
2892 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2893 return MCDisassembler::Fail; // Writeback
2894 }
2895
2896 switch (Inst.getOpcode()) {
2897 case ARM::VTBL2:
2898 case ARM::VTBX2:
2899 if (!Check(S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
2900 return MCDisassembler::Fail;
2901 break;
2902 default:
2903 if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
2904 return MCDisassembler::Fail;
2905 }
2906
2907 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2908 return MCDisassembler::Fail;
2909
2910 return S;
2911}
2912
2914 uint64_t Address,
2915 const MCDisassembler *Decoder) {
2917
2918 unsigned dst = fieldFromInstruction(Insn, 8, 3);
2919 unsigned imm = fieldFromInstruction(Insn, 0, 8);
2920
2921 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2922 return MCDisassembler::Fail;
2923
2924 switch(Inst.getOpcode()) {
2925 default:
2926 return MCDisassembler::Fail;
2927 case ARM::tADR:
2928 break; // tADR does not explicitly represent the PC as an operand.
2929 case ARM::tADDrSPi:
2930 Inst.addOperand(MCOperand::createReg(ARM::SP));
2931 break;
2932 }
2933
2935 return S;
2936}
2937
2938static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
2939 uint64_t Address,
2940 const MCDisassembler *Decoder) {
2941 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<12>(Val<<1) + 4,
2942 true, 2, Inst, Decoder))
2945}
2946
2947static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
2948 uint64_t Address,
2949 const MCDisassembler *Decoder) {
2950 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<21>(Val) + 4,
2951 true, 4, Inst, Decoder))
2954}
2955
2957 uint64_t Address,
2958 const MCDisassembler *Decoder) {
2959 if (!tryAddingSymbolicOperand(Address, Address + (Val<<1) + 4,
2960 true, 2, Inst, Decoder))
2961 Inst.addOperand(MCOperand::createImm(Val << 1));
2963}
2964
2965static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
2966 uint64_t Address,
2967 const MCDisassembler *Decoder) {
2969
2970 unsigned Rn = fieldFromInstruction(Val, 0, 3);
2971 unsigned Rm = fieldFromInstruction(Val, 3, 3);
2972
2973 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2974 return MCDisassembler::Fail;
2975 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2976 return MCDisassembler::Fail;
2977
2978 return S;
2979}
2980
2981static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
2982 uint64_t Address,
2983 const MCDisassembler *Decoder) {
2985
2986 unsigned Rn = fieldFromInstruction(Val, 0, 3);
2987 unsigned imm = fieldFromInstruction(Val, 3, 5);
2988
2989 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2990 return MCDisassembler::Fail;
2992
2993 return S;
2994}
2995
2996static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
2997 uint64_t Address,
2998 const MCDisassembler *Decoder) {
2999 unsigned imm = Val << 2;
3000
3002 tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
3003
3005}
3006
3007static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
3008 uint64_t Address,
3009 const MCDisassembler *Decoder) {
3010 Inst.addOperand(MCOperand::createReg(ARM::SP));
3012
3014}
3015
3016static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
3017 uint64_t Address,
3018 const MCDisassembler *Decoder) {
3020
3021 unsigned Rn = fieldFromInstruction(Val, 6, 4);
3022 unsigned Rm = fieldFromInstruction(Val, 2, 4);
3023 unsigned imm = fieldFromInstruction(Val, 0, 2);
3024
3025 // Thumb stores cannot use PC as dest register.
3026 switch (Inst.getOpcode()) {
3027 case ARM::t2STRHs:
3028 case ARM::t2STRBs:
3029 case ARM::t2STRs:
3030 if (Rn == 15)
3031 return MCDisassembler::Fail;
3032 break;
3033 default:
3034 break;
3035 }
3036
3037 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3038 return MCDisassembler::Fail;
3039 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3040 return MCDisassembler::Fail;
3042
3043 return S;
3044}
3045
3046static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn,
3047 uint64_t Address,
3048 const MCDisassembler *Decoder) {
3050
3051 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3052 unsigned U = fieldFromInstruction(Insn, 23, 1);
3053 int imm = fieldFromInstruction(Insn, 0, 12);
3054
3055 const FeatureBitset &featureBits =
3056 Decoder->getSubtargetInfo().getFeatureBits();
3057
3058 bool hasV7Ops = featureBits[ARM::HasV7Ops];
3059
3060 if (Rt == 15) {
3061 switch (Inst.getOpcode()) {
3062 case ARM::t2LDRBpci:
3063 case ARM::t2LDRHpci:
3064 Inst.setOpcode(ARM::t2PLDpci);
3065 break;
3066 case ARM::t2LDRSBpci:
3067 Inst.setOpcode(ARM::t2PLIpci);
3068 break;
3069 case ARM::t2LDRSHpci:
3070 return MCDisassembler::Fail;
3071 default:
3072 break;
3073 }
3074 }
3075
3076 switch(Inst.getOpcode()) {
3077 case ARM::t2PLDpci:
3078 break;
3079 case ARM::t2PLIpci:
3080 if (!hasV7Ops)
3081 return MCDisassembler::Fail;
3082 break;
3083 default:
3084 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3085 return MCDisassembler::Fail;
3086 }
3087
3088 if (!U) {
3089 // Special case for #-0.
3090 if (imm == 0)
3091 imm = INT32_MIN;
3092 else
3093 imm = -imm;
3094 }
3096
3097 return S;
3098}
3099
3100static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Insn,
3101 uint64_t Address,
3102 const MCDisassembler *Decoder) {
3104
3105 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3106 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3107
3108 const FeatureBitset &featureBits =
3109 Decoder->getSubtargetInfo().getFeatureBits();
3110
3111 bool hasMP = featureBits[ARM::FeatureMP];
3112 bool hasV7Ops = featureBits[ARM::HasV7Ops];
3113
3114 if (Rn == 15) {
3115 switch (Inst.getOpcode()) {
3116 case ARM::t2LDRBs:
3117 Inst.setOpcode(ARM::t2LDRBpci);
3118 break;
3119 case ARM::t2LDRHs:
3120 Inst.setOpcode(ARM::t2LDRHpci);
3121 break;
3122 case ARM::t2LDRSHs:
3123 Inst.setOpcode(ARM::t2LDRSHpci);
3124 break;
3125 case ARM::t2LDRSBs:
3126 Inst.setOpcode(ARM::t2LDRSBpci);
3127 break;
3128 case ARM::t2LDRs:
3129 Inst.setOpcode(ARM::t2LDRpci);
3130 break;
3131 case ARM::t2PLDs:
3132 Inst.setOpcode(ARM::t2PLDpci);
3133 break;
3134 case ARM::t2PLIs:
3135 Inst.setOpcode(ARM::t2PLIpci);
3136 break;
3137 default:
3138 return MCDisassembler::Fail;
3139 }
3140
3141 return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3142 }
3143
3144 if (Rt == 15) {
3145 switch (Inst.getOpcode()) {
3146 case ARM::t2LDRSHs:
3147 return MCDisassembler::Fail;
3148 case ARM::t2LDRHs:
3149 Inst.setOpcode(ARM::t2PLDWs);
3150 break;
3151 case ARM::t2LDRSBs:
3152 Inst.setOpcode(ARM::t2PLIs);
3153 break;
3154 default:
3155 break;
3156 }
3157 }
3158
3159 switch (Inst.getOpcode()) {
3160 case ARM::t2PLDs:
3161 break;
3162 case ARM::t2PLIs:
3163 if (!hasV7Ops)
3164 return MCDisassembler::Fail;
3165 break;
3166 case ARM::t2PLDWs:
3167 if (!hasV7Ops || !hasMP)
3168 return MCDisassembler::Fail;
3169 break;
3170 default:
3171 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3172 return MCDisassembler::Fail;
3173 }
3174
3175 unsigned addrmode = fieldFromInstruction(Insn, 4, 2);
3176 addrmode |= fieldFromInstruction(Insn, 0, 4) << 2;
3177 addrmode |= fieldFromInstruction(Insn, 16, 4) << 6;
3178 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3179 return MCDisassembler::Fail;
3180
3181 return S;
3182}
3183
3184static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn,
3185 uint64_t Address,
3186 const MCDisassembler *Decoder) {
3188
3189 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3190 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3191 unsigned U = fieldFromInstruction(Insn, 9, 1);
3192 unsigned imm = fieldFromInstruction(Insn, 0, 8);
3193 imm |= (U << 8);
3194 imm |= (Rn << 9);
3195 unsigned add = fieldFromInstruction(Insn, 9, 1);
3196
3197 const FeatureBitset &featureBits =
3198 Decoder->getSubtargetInfo().getFeatureBits();
3199
3200 bool hasMP = featureBits[ARM::FeatureMP];
3201 bool hasV7Ops = featureBits[ARM::HasV7Ops];
3202
3203 if (Rn == 15) {
3204 switch (Inst.getOpcode()) {
3205 case ARM::t2LDRi8:
3206 Inst.setOpcode(ARM::t2LDRpci);
3207 break;
3208 case ARM::t2LDRBi8:
3209 Inst.setOpcode(ARM::t2LDRBpci);
3210 break;
3211 case ARM::t2LDRSBi8:
3212 Inst.setOpcode(ARM::t2LDRSBpci);
3213 break;
3214 case ARM::t2LDRHi8:
3215 Inst.setOpcode(ARM::t2LDRHpci);
3216 break;
3217 case ARM::t2LDRSHi8:
3218 Inst.setOpcode(ARM::t2LDRSHpci);
3219 break;
3220 case ARM::t2PLDi8:
3221 Inst.setOpcode(ARM::t2PLDpci);
3222 break;
3223 case ARM::t2PLIi8:
3224 Inst.setOpcode(ARM::t2PLIpci);
3225 break;
3226 default:
3227 return MCDisassembler::Fail;
3228 }
3229 return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3230 }
3231
3232 if (Rt == 15) {
3233 switch (Inst.getOpcode()) {
3234 case ARM::t2LDRSHi8:
3235 return MCDisassembler::Fail;
3236 case ARM::t2LDRHi8:
3237 if (!add)
3238 Inst.setOpcode(ARM::t2PLDWi8);
3239 break;
3240 case ARM::t2LDRSBi8:
3241 Inst.setOpcode(ARM::t2PLIi8);
3242 break;
3243 default:
3244 break;
3245 }
3246 }
3247
3248 switch (Inst.getOpcode()) {
3249 case ARM::t2PLDi8:
3250 break;
3251 case ARM::t2PLIi8:
3252 if (!hasV7Ops)
3253 return MCDisassembler::Fail;
3254 break;
3255 case ARM::t2PLDWi8:
3256 if (!hasV7Ops || !hasMP)
3257 return MCDisassembler::Fail;
3258 break;
3259 default:
3260 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3261 return MCDisassembler::Fail;
3262 }
3263
3264 if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3265 return MCDisassembler::Fail;
3266 return S;
3267}
3268
3269static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
3270 uint64_t Address,
3271 const MCDisassembler *Decoder) {
3273
3274 unsigned Rn = fieldFromInstruction(Val, 13, 4);
3275 unsigned imm = fieldFromInstruction(Val, 0, 12);
3276
3277 // Thumb stores cannot use PC as dest register.
3278 switch (Inst.getOpcode()) {
3279 case ARM::t2STRi12:
3280 case ARM::t2STRBi12:
3281 case ARM::t2STRHi12:
3282 if (Rn == 15)
3283 return MCDisassembler::Fail;
3284 break;
3285 default:
3286 break;
3287 }
3288
3289 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3290 return MCDisassembler::Fail;
3292
3293 return S;
3294}
3295
3296static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn,
3297 uint64_t Address,
3298 const MCDisassembler *Decoder) {
3300
3301 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3302 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3303 unsigned imm = fieldFromInstruction(Insn, 0, 12);
3304 imm |= (Rn << 13);
3305
3306 const FeatureBitset &featureBits =
3307 Decoder->getSubtargetInfo().getFeatureBits();
3308
3309 bool hasMP = featureBits[ARM::FeatureMP];
3310 bool hasV7Ops = featureBits[ARM::HasV7Ops];
3311
3312 if (Rn == 15) {
3313 switch (Inst.getOpcode()) {
3314 case ARM::t2LDRi12:
3315 Inst.setOpcode(ARM::t2LDRpci);
3316 break;
3317 case ARM::t2LDRHi12:
3318 Inst.setOpcode(ARM::t2LDRHpci);
3319 break;
3320 case ARM::t2LDRSHi12:
3321 Inst.setOpcode(ARM::t2LDRSHpci);
3322 break;
3323 case ARM::t2LDRBi12:
3324 Inst.setOpcode(ARM::t2LDRBpci);
3325 break;
3326 case ARM::t2LDRSBi12:
3327 Inst.setOpcode(ARM::t2LDRSBpci);
3328 break;
3329 case ARM::t2PLDi12:
3330 Inst.setOpcode(ARM::t2PLDpci);
3331 break;
3332 case ARM::t2PLIi12:
3333 Inst.setOpcode(ARM::t2PLIpci);
3334 break;
3335 default:
3336 return MCDisassembler::Fail;
3337 }
3338 return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3339 }
3340
3341 if (Rt == 15) {
3342 switch (Inst.getOpcode()) {
3343 case ARM::t2LDRSHi12:
3344 return MCDisassembler::Fail;
3345 case ARM::t2LDRHi12:
3346 Inst.setOpcode(ARM::t2PLDWi12);
3347 break;
3348 case ARM::t2LDRSBi12:
3349 Inst.setOpcode(ARM::t2PLIi12);
3350 break;
3351 default:
3352 break;
3353 }
3354 }
3355
3356 switch (Inst.getOpcode()) {
3357 case ARM::t2PLDi12:
3358 break;
3359 case ARM::t2PLIi12:
3360 if (!hasV7Ops)
3361 return MCDisassembler::Fail;
3362 break;
3363 case ARM::t2PLDWi12:
3364 if (!hasV7Ops || !hasMP)
3365 return MCDisassembler::Fail;
3366 break;
3367 default:
3368 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3369 return MCDisassembler::Fail;
3370 }
3371
3372 if (!Check(S, DecodeT2AddrModeImm12(Inst, imm, Address, Decoder)))
3373 return MCDisassembler::Fail;
3374 return S;
3375}
3376
3377static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn, uint64_t Address,
3378 const MCDisassembler *Decoder) {
3380
3381 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3382 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3383 unsigned imm = fieldFromInstruction(Insn, 0, 8);
3384 imm |= (Rn << 9);
3385
3386 if (Rn == 15) {
3387 switch (Inst.getOpcode()) {
3388 case ARM::t2LDRT:
3389 Inst.setOpcode(ARM::t2LDRpci);
3390 break;
3391 case ARM::t2LDRBT:
3392 Inst.setOpcode(ARM::t2LDRBpci);
3393 break;
3394 case ARM::t2LDRHT:
3395 Inst.setOpcode(ARM::t2LDRHpci);
3396 break;
3397 case ARM::t2LDRSBT:
3398 Inst.setOpcode(ARM::t2LDRSBpci);
3399 break;
3400 case ARM::t2LDRSHT:
3401 Inst.setOpcode(ARM::t2LDRSHpci);
3402 break;
3403 default:
3404 return MCDisassembler::Fail;
3405 }
3406 return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3407 }
3408
3409 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3410 return MCDisassembler::Fail;
3411 if (!Check(S, DecodeT2AddrModeImm8(Inst, imm, Address, Decoder)))
3412 return MCDisassembler::Fail;
3413 return S;
3414}
3415
3416static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val, uint64_t Address,
3417 const MCDisassembler *Decoder) {
3418 if (Val == 0)
3419 Inst.addOperand(MCOperand::createImm(INT32_MIN));
3420 else {
3421 int imm = Val & 0xFF;
3422
3423 if (!(Val & 0x100)) imm *= -1;
3424 Inst.addOperand(MCOperand::createImm(imm * 4));
3425 }
3426
3428}
3429
3430static DecodeStatus DecodeT2Imm7S4(MCInst &Inst, unsigned Val, uint64_t Address,
3431 const MCDisassembler *Decoder) {
3432 if (Val == 0)
3433 Inst.addOperand(MCOperand::createImm(INT32_MIN));
3434 else {
3435 int imm = Val & 0x7F;
3436
3437 if (!(Val & 0x80))
3438 imm *= -1;
3439 Inst.addOperand(MCOperand::createImm(imm * 4));
3440 }
3441
3443}
3444
3445static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
3446 uint64_t Address,
3447 const MCDisassembler *Decoder) {
3449
3450 unsigned Rn = fieldFromInstruction(Val, 9, 4);
3451 unsigned imm = fieldFromInstruction(Val, 0, 9);
3452
3453 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3454 return MCDisassembler::Fail;
3455 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3456 return MCDisassembler::Fail;
3457
3458 return S;
3459}
3460
3461static DecodeStatus DecodeT2AddrModeImm7s4(MCInst &Inst, unsigned Val,
3462 uint64_t Address,
3463 const MCDisassembler *Decoder) {
3465
3466 unsigned Rn = fieldFromInstruction(Val, 8, 4);
3467 unsigned imm = fieldFromInstruction(Val, 0, 8);
3468
3469 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3470 return MCDisassembler::Fail;
3471 if (!Check(S, DecodeT2Imm7S4(Inst, imm, Address, Decoder)))
3472 return MCDisassembler::Fail;
3473
3474 return S;
3475}
3476
3478 uint64_t Address,
3479 const MCDisassembler *Decoder) {
3481
3482 unsigned Rn = fieldFromInstruction(Val, 8, 4);
3483 unsigned imm = fieldFromInstruction(Val, 0, 8);
3484
3485 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3486 return MCDisassembler::Fail;
3487
3489
3490 return S;
3491}
3492
3493static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val, uint64_t Address,
3494 const MCDisassembler *Decoder) {
3495 int imm = Val & 0xFF;
3496 if (Val == 0)
3497 imm = INT32_MIN;
3498 else if (!(Val & 0x100))
3499 imm *= -1;
3501
3503}
3504
3505template <int shift>
3506static DecodeStatus DecodeT2Imm7(MCInst &Inst, unsigned Val, uint64_t Address,
3507 const MCDisassembler *Decoder) {
3508 int imm = Val & 0x7F;
3509 if (Val == 0)
3510 imm = INT32_MIN;
3511 else if (!(Val & 0x80))
3512 imm *= -1;
3513 if (imm != INT32_MIN)
3514 imm *= (1U << shift);
3516
3518}
3519
3520static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
3521 uint64_t Address,
3522 const MCDisassembler *Decoder) {
3524
3525 unsigned Rn = fieldFromInstruction(Val, 9, 4);
3526 unsigned imm = fieldFromInstruction(Val, 0, 9);
3527
3528 // Thumb stores cannot use PC as dest register.
3529 switch (Inst.getOpcode()) {
3530 case ARM::t2STRT:
3531 case ARM::t2STRBT:
3532 case ARM::t2STRHT:
3533 case ARM::t2STRi8:
3534 case ARM::t2STRHi8:
3535 case ARM::t2STRBi8:
3536 if (Rn == 15)
3537 return MCDisassembler::Fail;
3538 break;
3539 default:
3540 break;
3541 }
3542
3543 // Some instructions always use an additive offset.
3544 switch (Inst.getOpcode()) {
3545 case ARM::t2LDRT:
3546 case ARM::t2LDRBT:
3547 case ARM::t2LDRHT:
3548 case ARM::t2LDRSBT:
3549 case ARM::t2LDRSHT:
3550 case ARM::t2STRT:
3551 case ARM::t2STRBT:
3552 case ARM::t2STRHT:
3553 imm |= 0x100;
3554 break;
3555 default:
3556 break;
3557 }
3558
3559 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3560 return MCDisassembler::Fail;
3561 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
3562 return MCDisassembler::Fail;
3563
3564 return S;
3565}
3566
3567template <int shift>
3568static DecodeStatus DecodeTAddrModeImm7(MCInst &Inst, unsigned Val,
3569 uint64_t Address,
3570 const MCDisassembler *Decoder) {
3572
3573 unsigned Rn = fieldFromInstruction(Val, 8, 3);
3574 unsigned imm = fieldFromInstruction(Val, 0, 8);
3575
3576 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3577 return MCDisassembler::Fail;
3578 if (!Check(S, DecodeT2Imm7<shift>(Inst, imm, Address, Decoder)))
3579 return MCDisassembler::Fail;
3580
3581 return S;
3582}
3583
3584template <int shift, int WriteBack>
3585static DecodeStatus DecodeT2AddrModeImm7(MCInst &Inst, unsigned Val,
3586 uint64_t Address,
3587 const MCDisassembler *Decoder) {
3589
3590 unsigned Rn = fieldFromInstruction(Val, 8, 4);
3591 unsigned imm = fieldFromInstruction(Val, 0, 8);
3592 if (WriteBack) {
3593 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
3594 return MCDisassembler::Fail;
3595 } else if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3596 return MCDisassembler::Fail;
3597 if (!Check(S, DecodeT2Imm7<shift>(Inst, imm, Address, Decoder)))
3598 return MCDisassembler::Fail;
3599
3600 return S;
3601}
3602
3603static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Insn,
3604 uint64_t Address,
3605 const MCDisassembler *Decoder) {
3607
3608 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3609 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3610 unsigned addr = fieldFromInstruction(Insn, 0, 8);
3611 addr |= fieldFromInstruction(Insn, 9, 1) << 8;
3612 addr |= Rn << 9;
3613 unsigned load = fieldFromInstruction(Insn, 20, 1);
3614
3615 if (Rn == 15) {
3616 switch (Inst.getOpcode()) {
3617 case ARM::t2LDR_PRE:
3618 case ARM::t2LDR_POST:
3619 Inst.setOpcode(ARM::t2LDRpci);
3620 break;
3621 case ARM::t2LDRB_PRE:
3622 case ARM::t2LDRB_POST:
3623 Inst.setOpcode(ARM::t2LDRBpci);
3624 break;
3625 case ARM::t2LDRH_PRE:
3626 case ARM::t2LDRH_POST:
3627 Inst.setOpcode(ARM::t2LDRHpci);
3628 break;
3629 case ARM::t2LDRSB_PRE:
3630 case ARM::t2LDRSB_POST:
3631 if (Rt == 15)
3632 Inst.setOpcode(ARM::t2PLIpci);
3633 else
3634 Inst.setOpcode(ARM::t2LDRSBpci);
3635 break;
3636 case ARM::t2LDRSH_PRE:
3637 case ARM::t2LDRSH_POST:
3638 Inst.setOpcode(ARM::t2LDRSHpci);
3639 break;
3640 default:
3641 return MCDisassembler::Fail;
3642 }
3643 return DecodeT2LoadLabel(Inst, Insn, Address, Decoder);
3644 }
3645
3646 if (!load) {
3647 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3648 return MCDisassembler::Fail;
3649 }
3650
3651 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3652 return MCDisassembler::Fail;
3653
3654 if (load) {
3655 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3656 return MCDisassembler::Fail;
3657 }
3658
3659 if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
3660 return MCDisassembler::Fail;
3661
3662 return S;
3663}
3664
3666 uint64_t Address,
3667 const MCDisassembler *Decoder) {
3668 unsigned imm = fieldFromInstruction(Insn, 0, 7);
3669
3670 Inst.addOperand(MCOperand::createReg(ARM::SP));
3671 Inst.addOperand(MCOperand::createReg(ARM::SP));
3673
3675}
3676
3678 uint64_t Address,
3679 const MCDisassembler *Decoder) {
3681
3682 if (Inst.getOpcode() == ARM::tADDrSP) {
3683 unsigned Rdm = fieldFromInstruction(Insn, 0, 3);
3684 Rdm |= fieldFromInstruction(Insn, 7, 1) << 3;
3685
3686 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3687 return MCDisassembler::Fail;
3688 Inst.addOperand(MCOperand::createReg(ARM::SP));
3689 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3690 return MCDisassembler::Fail;
3691 } else if (Inst.getOpcode() == ARM::tADDspr) {
3692 unsigned Rm = fieldFromInstruction(Insn, 3, 4);
3693
3694 Inst.addOperand(MCOperand::createReg(ARM::SP));
3695 Inst.addOperand(MCOperand::createReg(ARM::SP));
3696 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3697 return MCDisassembler::Fail;
3698 }
3699
3700 return S;
3701}
3702
3704 uint64_t Address,
3705 const MCDisassembler *Decoder) {
3706 unsigned imod = fieldFromInstruction(Insn, 4, 1) | 0x2;
3707 unsigned flags = fieldFromInstruction(Insn, 0, 3);
3708
3709 Inst.addOperand(MCOperand::createImm(imod));
3710 Inst.addOperand(MCOperand::createImm(flags));
3711
3713}
3714
3715static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
3716 uint64_t Address,
3717 const MCDisassembler *Decoder) {
3719 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3720 unsigned add = fieldFromInstruction(Insn, 4, 1);
3721
3722 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
3723 return MCDisassembler::Fail;
3725
3726 return S;
3727}
3728
3729static DecodeStatus DecodeMveAddrModeRQ(MCInst &Inst, unsigned Insn,
3730 uint64_t Address,
3731 const MCDisassembler *Decoder) {
3733 unsigned Rn = fieldFromInstruction(Insn, 3, 4);
3734 unsigned Qm = fieldFromInstruction(Insn, 0, 3);
3735
3736 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3737 return MCDisassembler::Fail;
3738 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3739 return MCDisassembler::Fail;
3740
3741 return S;
3742}
3743
3744template <int shift>
3745static DecodeStatus DecodeMveAddrModeQ(MCInst &Inst, unsigned Insn,
3746 uint64_t Address,
3747 const MCDisassembler *Decoder) {
3749 unsigned Qm = fieldFromInstruction(Insn, 8, 3);
3750 int imm = fieldFromInstruction(Insn, 0, 7);
3751
3752 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
3753 return MCDisassembler::Fail;
3754
3755 if(!fieldFromInstruction(Insn, 7, 1)) {
3756 if (imm == 0)
3757 imm = INT32_MIN; // indicate -0
3758 else
3759 imm *= -1;
3760 }
3761 if (imm != INT32_MIN)
3762 imm *= (1U << shift);
3764
3765 return S;
3766}
3767
3768static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Val,
3769 uint64_t Address,
3770 const MCDisassembler *Decoder) {
3771 // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
3772 // Note only one trailing zero not two. Also the J1 and J2 values are from
3773 // the encoded instruction. So here change to I1 and I2 values via:
3774 // I1 = NOT(J1 EOR S);
3775 // I2 = NOT(J2 EOR S);
3776 // and build the imm32 with two trailing zeros as documented:
3777 // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
3778 unsigned S = (Val >> 23) & 1;
3779 unsigned J1 = (Val >> 22) & 1;
3780 unsigned J2 = (Val >> 21) & 1;
3781 unsigned I1 = !(J1 ^ S);
3782 unsigned I2 = !(J2 ^ S);
3783 unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
3784 int imm32 = SignExtend32<25>(tmp << 1);
3785
3786 if (!tryAddingSymbolicOperand(Address,
3787 (Address & ~2u) + imm32 + 4,
3788 true, 4, Inst, Decoder))
3789 Inst.addOperand(MCOperand::createImm(imm32));
3791}
3792
3793static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Val,
3794 uint64_t Address,
3795 const MCDisassembler *Decoder) {
3796 if (Val == 0xA || Val == 0xB)
3797 return MCDisassembler::Fail;
3798
3799 const FeatureBitset &featureBits =
3800 Decoder->getSubtargetInfo().getFeatureBits();
3801
3802 if (!isValidCoprocessorNumber(Val, featureBits))
3803 return MCDisassembler::Fail;
3804
3807}
3808
3809static DecodeStatus DecodeThumbTableBranch(MCInst &Inst, unsigned Insn,
3810 uint64_t Address,
3811 const MCDisassembler *Decoder) {
3812 const FeatureBitset &FeatureBits =
3813 Decoder->getSubtargetInfo().getFeatureBits();
3815
3816 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3817 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3818
3819 if (Rn == 13 && !FeatureBits[ARM::HasV8Ops]) S = MCDisassembler::SoftFail;
3820 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3821 return MCDisassembler::Fail;
3822 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3823 return MCDisassembler::Fail;
3824 return S;
3825}
3826
3827static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Val,
3828 uint64_t Address,
3829 const MCDisassembler *Decoder) {
3830 if (Val & ~0xf)
3831 return MCDisassembler::Fail;
3832
3835}
3836
3838 uint64_t Address,
3839 const MCDisassembler *Decoder) {
3841
3842 unsigned pred = fieldFromInstruction(Insn, 22, 4);
3843 if (pred == 0xE || pred == 0xF) {
3844 unsigned opc = fieldFromInstruction(Insn, 4, 28);
3845 switch (opc) {
3846 default:
3847 return MCDisassembler::Fail;
3848 case 0xf3bf8f4:
3849 Inst.setOpcode(ARM::t2DSB);
3850 break;
3851 case 0xf3bf8f5:
3852 Inst.setOpcode(ARM::t2DMB);
3853 break;
3854 case 0xf3bf8f6:
3855 Inst.setOpcode(ARM::t2ISB);
3856 break;
3857 }
3858
3859 unsigned imm = fieldFromInstruction(Insn, 0, 4);
3860 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
3861 }
3862
3863 unsigned brtarget = fieldFromInstruction(Insn, 0, 11) << 1;
3864 brtarget |= fieldFromInstruction(Insn, 11, 1) << 19;
3865 brtarget |= fieldFromInstruction(Insn, 13, 1) << 18;
3866 brtarget |= fieldFromInstruction(Insn, 16, 6) << 12;
3867 brtarget |= fieldFromInstruction(Insn, 26, 1) << 20;
3868
3869 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
3870 return MCDisassembler::Fail;
3871 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3872 return MCDisassembler::Fail;
3873
3874 return S;
3875}
3876
3877// Decode a shifted immediate operand. These basically consist
3878// of an 8-bit value, and a 4-bit directive that specifies either
3879// a splat operation or a rotation.
3880static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val, uint64_t Address,
3881 const MCDisassembler *Decoder) {
3882 unsigned ctrl = fieldFromInstruction(Val, 10, 2);
3883 if (ctrl == 0) {
3884 unsigned byte = fieldFromInstruction(Val, 8, 2);
3885 unsigned imm = fieldFromInstruction(Val, 0, 8);
3886 switch (byte) {
3887 case 0:
3889 break;
3890 case 1:
3891 Inst.addOperand(MCOperand::createImm((imm << 16) | imm));
3892 break;
3893 case 2:
3894 Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 8)));
3895 break;
3896 case 3:
3897 Inst.addOperand(MCOperand::createImm((imm << 24) | (imm << 16) |
3898 (imm << 8) | imm));
3899 break;
3900 }
3901 } else {
3902 unsigned unrot = fieldFromInstruction(Val, 0, 7) | 0x80;
3903 unsigned rot = fieldFromInstruction(Val, 7, 5);
3904 unsigned imm = llvm::rotr<uint32_t>(unrot, rot);
3906 }
3907
3909}
3910
3912 uint64_t Address,
3913 const MCDisassembler *Decoder) {
3914 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<9>(Val<<1) + 4,
3915 true, 2, Inst, Decoder))
3918}
3919
3921 uint64_t Address,
3922 const MCDisassembler *Decoder) {
3923 // Val is passed in as S:J1:J2:imm10:imm11
3924 // Note no trailing zero after imm11. Also the J1 and J2 values are from
3925 // the encoded instruction. So here change to I1 and I2 values via:
3926 // I1 = NOT(J1 EOR S);
3927 // I2 = NOT(J2 EOR S);
3928 // and build the imm32 with one trailing zero as documented:
3929 // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
3930 unsigned S = (Val >> 23) & 1;
3931 unsigned J1 = (Val >> 22) & 1;
3932 unsigned J2 = (Val >> 21) & 1;
3933 unsigned I1 = !(J1 ^ S);
3934 unsigned I2 = !(J2 ^ S);
3935 unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
3936 int imm32 = SignExtend32<25>(tmp << 1);
3937
3938 if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
3939 true, 4, Inst, Decoder))
3940 Inst.addOperand(MCOperand::createImm(imm32));
3942}
3943
3945 uint64_t Address,
3946 const MCDisassembler *Decoder) {
3947 if (Val & ~0xf)
3948 return MCDisassembler::Fail;
3949
3952}
3953
3954static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Val, uint64_t Address,
3955 const MCDisassembler *Decoder) {
3957 const FeatureBitset &FeatureBits =
3958 Decoder->getSubtargetInfo().getFeatureBits();
3959
3960 if (FeatureBits[ARM::FeatureMClass]) {
3961 unsigned ValLow = Val & 0xff;
3962
3963 // Validate the SYSm value first.
3964 switch (ValLow) {
3965 case 0: // apsr
3966 case 1: // iapsr
3967 case 2: // eapsr
3968 case 3: // xpsr
3969 case 5: // ipsr
3970 case 6: // epsr
3971 case 7: // iepsr
3972 case 8: // msp
3973 case 9: // psp
3974 case 16: // primask
3975 case 20: // control
3976 break;
3977 case 17: // basepri
3978 case 18: // basepri_max
3979 case 19: // faultmask
3980 if (!(FeatureBits[ARM::HasV7Ops]))
3981 // Values basepri, basepri_max and faultmask are only valid for v7m.
3982 return MCDisassembler::Fail;
3983 break;
3984 case 0x8a: // msplim_ns
3985 case 0x8b: // psplim_ns
3986 case 0x91: // basepri_ns
3987 case 0x93: // faultmask_ns
3988 if (!(FeatureBits[ARM::HasV8MMainlineOps]))
3989 return MCDisassembler::Fail;
3990 [[fallthrough]];
3991 case 10: // msplim
3992 case 11: // psplim
3993 case 0x88: // msp_ns
3994 case 0x89: // psp_ns
3995 case 0x90: // primask_ns
3996 case 0x94: // control_ns
3997 case 0x98: // sp_ns
3998 if (!(FeatureBits[ARM::Feature8MSecExt]))
3999 return MCDisassembler::Fail;
4000 break;
4001 case 0x20: // pac_key_p_0
4002 case 0x21: // pac_key_p_1
4003 case 0x22: // pac_key_p_2
4004 case 0x23: // pac_key_p_3
4005 case 0x24: // pac_key_u_0
4006 case 0x25: // pac_key_u_1
4007 case 0x26: // pac_key_u_2
4008 case 0x27: // pac_key_u_3
4009 case 0xa0: // pac_key_p_0_ns
4010 case 0xa1: // pac_key_p_1_ns
4011 case 0xa2: // pac_key_p_2_ns
4012 case 0xa3: // pac_key_p_3_ns
4013 case 0xa4: // pac_key_u_0_ns
4014 case 0xa5: // pac_key_u_1_ns
4015 case 0xa6: // pac_key_u_2_ns
4016 case 0xa7: // pac_key_u_3_ns
4017 if (!(FeatureBits[ARM::FeaturePACBTI]))
4018 return MCDisassembler::Fail;
4019 break;
4020 default:
4021 // Architecturally defined as unpredictable
4023 break;
4024 }
4025
4026 if (Inst.getOpcode() == ARM::t2MSR_M) {
4027 unsigned Mask = fieldFromInstruction(Val, 10, 2);
4028 if (!(FeatureBits[ARM::HasV7Ops])) {
4029 // The ARMv6-M MSR bits {11-10} can be only 0b10, other values are
4030 // unpredictable.
4031 if (Mask != 2)
4033 }
4034 else {
4035 // The ARMv7-M architecture stores an additional 2-bit mask value in
4036 // MSR bits {11-10}. The mask is used only with apsr, iapsr, eapsr and
4037 // xpsr, it has to be 0b10 in other cases. Bit mask{1} indicates if
4038 // the NZCVQ bits should be moved by the instruction. Bit mask{0}
4039 // indicates the move for the GE{3:0} bits, the mask{0} bit can be set
4040 // only if the processor includes the DSP extension.
4041 if (Mask == 0 || (Mask != 2 && ValLow > 3) ||
4042 (!(FeatureBits[ARM::FeatureDSP]) && (Mask & 1)))
4044 }
4045 }
4046 } else {
4047 // A/R class
4048 if (Val == 0)
4049 return MCDisassembler::Fail;
4050 }
4052 return S;
4053}
4054
4055static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Val,
4056 uint64_t Address,
4057 const MCDisassembler *Decoder) {
4058 unsigned R = fieldFromInstruction(Val, 5, 1);
4059 unsigned SysM = fieldFromInstruction(Val, 0, 5);
4060
4061 // The table of encodings for these banked registers comes from B9.2.3 of the
4062 // ARM ARM. There are patterns, but nothing regular enough to make this logic
4063 // neater. So by fiat, these values are UNPREDICTABLE:
4064 if (!ARMBankedReg::lookupBankedRegByEncoding((R << 5) | SysM))
4065 return MCDisassembler::Fail;
4066
4069}
4070
4071static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
4072 uint64_t Address,
4073 const MCDisassembler *Decoder) {
4075
4076 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4077 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4078 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4079
4080 if (Rn == 0xF)
4082
4083 if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4084 return MCDisassembler::Fail;
4085 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4086 return MCDisassembler::Fail;
4087 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4088 return MCDisassembler::Fail;
4089
4090 return S;
4091}
4092
4093static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
4094 uint64_t Address,
4095 const MCDisassembler *Decoder) {
4097
4098 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4099 unsigned Rt = fieldFromInstruction(Insn, 0, 4);
4100 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4101 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4102
4103 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
4104 return MCDisassembler::Fail;
4105
4106 if (Rn == 0xF || Rd == Rn || Rd == Rt || Rd == Rt+1)
4108
4109 if (!Check(S, DecodeGPRPairRegisterClass(Inst, Rt, Address, Decoder)))
4110 return MCDisassembler::Fail;
4111 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4112 return MCDisassembler::Fail;
4113 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4114 return MCDisassembler::Fail;
4115
4116 return S;
4117}
4118
4119static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
4120 uint64_t Address,
4121 const MCDisassembler *Decoder) {
4123
4124 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4125 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4126 unsigned imm = fieldFromInstruction(Insn, 0, 12);
4127 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
4128 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
4129 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4130
4131 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
4132
4133 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4134 return MCDisassembler::Fail;
4135 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4136 return MCDisassembler::Fail;
4137 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4138 return MCDisassembler::Fail;
4139 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4140 return MCDisassembler::Fail;
4141
4142 return S;
4143}
4144
4145static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
4146 uint64_t Address,
4147 const MCDisassembler *Decoder) {
4149
4150 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4151 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4152 unsigned imm = fieldFromInstruction(Insn, 0, 12);
4153 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
4154 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
4155 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4156 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4157
4158 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
4159 if (Rm == 0xF) S = MCDisassembler::SoftFail;
4160
4161 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4162 return MCDisassembler::Fail;
4163 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4164 return MCDisassembler::Fail;
4165 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4166 return MCDisassembler::Fail;
4167 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4168 return MCDisassembler::Fail;
4169
4170 return S;
4171}
4172
4173static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
4174 uint64_t Address,
4175 const MCDisassembler *Decoder) {
4177
4178 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4179 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4180 unsigned imm = fieldFromInstruction(Insn, 0, 12);
4181 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
4182 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
4183 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4184
4185 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
4186
4187 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4188 return MCDisassembler::Fail;
4189 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4190 return MCDisassembler::Fail;
4191 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
4192 return MCDisassembler::Fail;
4193 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4194 return MCDisassembler::Fail;
4195
4196 return S;
4197}
4198
4199static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
4200 uint64_t Address,
4201 const MCDisassembler *Decoder) {
4203
4204 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4205 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4206 unsigned imm = fieldFromInstruction(Insn, 0, 12);
4207 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
4208 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
4209 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4210
4211 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
4212
4213 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4214 return MCDisassembler::Fail;
4215 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
4216 return MCDisassembler::Fail;
4217 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
4218 return MCDisassembler::Fail;
4219 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4220 return MCDisassembler::Fail;
4221
4222 return S;
4223}
4224
4225static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4226 const MCDisassembler *Decoder) {
4228
4229 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4230 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4231 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4232 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4233 unsigned size = fieldFromInstruction(Insn, 10, 2);
4234
4235 unsigned align = 0;
4236 unsigned index = 0;
4237 switch (size) {
4238 default:
4239 return MCDisassembler::Fail;
4240 case 0:
4241 if (fieldFromInstruction(Insn, 4, 1))
4242 return MCDisassembler::Fail; // UNDEFINED
4243 index = fieldFromInstruction(Insn, 5, 3);
4244 break;
4245 case 1:
4246 if (fieldFromInstruction(Insn, 5, 1))
4247 return MCDisassembler::Fail; // UNDEFINED
4248 index = fieldFromInstruction(Insn, 6, 2);
4249 if (fieldFromInstruction(Insn, 4, 1))
4250 align = 2;
4251 break;
4252 case 2:
4253 if (fieldFromInstruction(Insn, 6, 1))
4254 return MCDisassembler::Fail; // UNDEFINED
4255 index = fieldFromInstruction(Insn, 7, 1);
4256
4257 switch (fieldFromInstruction(Insn, 4, 2)) {
4258 case 0 :
4259 align = 0; break;
4260 case 3:
4261 align = 4; break;
4262 default:
4263 return MCDisassembler::Fail;
4264 }
4265 break;
4266 }
4267
4268 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4269 return MCDisassembler::Fail;
4270 if (Rm != 0xF) { // Writeback
4271 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4272 return MCDisassembler::Fail;
4273 }
4274 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4275 return MCDisassembler::Fail;
4276 Inst.addOperand(MCOperand::createImm(align));
4277 if (Rm != 0xF) {
4278 if (Rm != 0xD) {
4279 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4280 return MCDisassembler::Fail;
4281 } else
4283 }
4284
4285 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4286 return MCDisassembler::Fail;
4287 Inst.addOperand(MCOperand::createImm(index));
4288
4289 return S;
4290}
4291
4292static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4293 const MCDisassembler *Decoder) {
4295
4296 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4297 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4298 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4299 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4300 unsigned size = fieldFromInstruction(Insn, 10, 2);
4301
4302 unsigned align = 0;
4303 unsigned index = 0;
4304 switch (size) {
4305 default:
4306 return MCDisassembler::Fail;
4307 case 0:
4308 if (fieldFromInstruction(Insn, 4, 1))
4309 return MCDisassembler::Fail; // UNDEFINED
4310 index = fieldFromInstruction(Insn, 5, 3);
4311 break;
4312 case 1:
4313 if (fieldFromInstruction(Insn, 5, 1))
4314 return MCDisassembler::Fail; // UNDEFINED
4315 index = fieldFromInstruction(Insn, 6, 2);
4316 if (fieldFromInstruction(Insn, 4, 1))
4317 align = 2;
4318 break;
4319 case 2:
4320 if (fieldFromInstruction(Insn, 6, 1))
4321 return MCDisassembler::Fail; // UNDEFINED
4322 index = fieldFromInstruction(Insn, 7, 1);
4323
4324 switch (fieldFromInstruction(Insn, 4, 2)) {
4325 case 0:
4326 align = 0; break;
4327 case 3:
4328 align = 4; break;
4329 default:
4330 return MCDisassembler::Fail;
4331 }
4332 break;
4333 }
4334
4335 if (Rm != 0xF) { // Writeback
4336 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4337 return MCDisassembler::Fail;
4338 }
4339 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4340 return MCDisassembler::Fail;
4341 Inst.addOperand(MCOperand::createImm(align));
4342 if (Rm != 0xF) {
4343 if (Rm != 0xD) {
4344 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4345 return MCDisassembler::Fail;
4346 } else
4348 }
4349
4350 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4351 return MCDisassembler::Fail;
4352 Inst.addOperand(MCOperand::createImm(index));
4353
4354 return S;
4355}
4356
4357static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4358 const MCDisassembler *Decoder) {
4360
4361 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4362 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4363 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4364 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4365 unsigned size = fieldFromInstruction(Insn, 10, 2);
4366
4367 unsigned align = 0;
4368 unsigned index = 0;
4369 unsigned inc = 1;
4370 switch (size) {
4371 default:
4372 return MCDisassembler::Fail;
4373 case 0:
4374 index = fieldFromInstruction(Insn, 5, 3);
4375 if (fieldFromInstruction(Insn, 4, 1))
4376 align = 2;
4377 break;
4378 case 1:
4379 index = fieldFromInstruction(Insn, 6, 2);
4380 if (fieldFromInstruction(Insn, 4, 1))
4381 align = 4;
4382 if (fieldFromInstruction(Insn, 5, 1))
4383 inc = 2;
4384 break;
4385 case 2:
4386 if (fieldFromInstruction(Insn, 5, 1))
4387 return MCDisassembler::Fail; // UNDEFINED
4388 index = fieldFromInstruction(Insn, 7, 1);
4389 if (fieldFromInstruction(Insn, 4, 1) != 0)
4390 align = 8;
4391 if (fieldFromInstruction(Insn, 6, 1))
4392 inc = 2;
4393 break;
4394 }
4395
4396 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4397 return MCDisassembler::Fail;
4398 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4399 return MCDisassembler::Fail;
4400 if (Rm != 0xF) { // Writeback
4401 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4402 return MCDisassembler::Fail;
4403 }
4404 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4405 return MCDisassembler::Fail;
4406 Inst.addOperand(MCOperand::createImm(align));
4407 if (Rm != 0xF) {
4408 if (Rm != 0xD) {
4409 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4410 return MCDisassembler::Fail;
4411 } else
4413 }
4414
4415 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4416 return MCDisassembler::Fail;
4417 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4418 return MCDisassembler::Fail;
4419 Inst.addOperand(MCOperand::createImm(index));
4420
4421 return S;
4422}
4423
4424static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4425 const MCDisassembler *Decoder) {
4427
4428 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4429 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4430 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4431 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4432 unsigned size = fieldFromInstruction(Insn, 10, 2);
4433
4434 unsigned align = 0;
4435 unsigned index = 0;
4436 unsigned inc = 1;
4437 switch (size) {
4438 default:
4439 return MCDisassembler::Fail;
4440 case 0:
4441 index = fieldFromInstruction(Insn, 5, 3);
4442 if (fieldFromInstruction(Insn, 4, 1))
4443 align = 2;
4444 break;
4445 case 1:
4446 index = fieldFromInstruction(Insn, 6, 2);
4447 if (fieldFromInstruction(Insn, 4, 1))
4448 align = 4;
4449 if (fieldFromInstruction(Insn, 5, 1))
4450 inc = 2;
4451 break;
4452 case 2:
4453 if (fieldFromInstruction(Insn, 5, 1))
4454 return MCDisassembler::Fail; // UNDEFINED
4455 index = fieldFromInstruction(Insn, 7, 1);
4456 if (fieldFromInstruction(Insn, 4, 1) != 0)
4457 align = 8;
4458 if (fieldFromInstruction(Insn, 6, 1))
4459 inc = 2;
4460 break;
4461 }
4462
4463 if (Rm != 0xF) { // Writeback
4464 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4465 return MCDisassembler::Fail;
4466 }
4467 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4468 return MCDisassembler::Fail;
4469 Inst.addOperand(MCOperand::createImm(align));
4470 if (Rm != 0xF) {
4471 if (Rm != 0xD) {
4472 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4473 return MCDisassembler::Fail;
4474 } else
4476 }
4477
4478 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4479 return MCDisassembler::Fail;
4480 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4481 return MCDisassembler::Fail;
4482 Inst.addOperand(MCOperand::createImm(index));
4483
4484 return S;
4485}
4486
4487static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4488 const MCDisassembler *Decoder) {
4490
4491 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4492 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4493 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4494 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4495 unsigned size = fieldFromInstruction(Insn, 10, 2);
4496
4497 unsigned align = 0;
4498 unsigned index = 0;
4499 unsigned inc = 1;
4500 switch (size) {
4501 default:
4502 return MCDisassembler::Fail;
4503 case 0:
4504 if (fieldFromInstruction(Insn, 4, 1))
4505 return MCDisassembler::Fail; // UNDEFINED
4506 index = fieldFromInstruction(Insn, 5, 3);
4507 break;
4508 case 1:
4509 if (fieldFromInstruction(Insn, 4, 1))
4510 return MCDisassembler::Fail; // UNDEFINED
4511 index = fieldFromInstruction(Insn, 6, 2);
4512 if (fieldFromInstruction(Insn, 5, 1))
4513 inc = 2;
4514 break;
4515 case 2:
4516 if (fieldFromInstruction(Insn, 4, 2))
4517 return MCDisassembler::Fail; // UNDEFINED
4518 index = fieldFromInstruction(Insn, 7, 1);
4519 if (fieldFromInstruction(Insn, 6, 1))
4520 inc = 2;
4521 break;
4522 }
4523
4524 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4525 return MCDisassembler::Fail;
4526 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4527 return MCDisassembler::Fail;
4528 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4529 return MCDisassembler::Fail;
4530
4531 if (Rm != 0xF) { // Writeback
4532 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4533 return MCDisassembler::Fail;
4534 }
4535 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4536 return MCDisassembler::Fail;
4537 Inst.addOperand(MCOperand::createImm(align));
4538 if (Rm != 0xF) {
4539 if (Rm != 0xD) {
4540 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4541 return MCDisassembler::Fail;
4542 } else
4544 }
4545
4546 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4547 return MCDisassembler::Fail;
4548 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4549 return MCDisassembler::Fail;
4550 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4551 return MCDisassembler::Fail;
4552 Inst.addOperand(MCOperand::createImm(index));
4553
4554 return S;
4555}
4556
4557static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4558 const MCDisassembler *Decoder) {
4560
4561 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4562 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4563 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4564 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4565 unsigned size = fieldFromInstruction(Insn, 10, 2);
4566
4567 unsigned align = 0;
4568 unsigned index = 0;
4569 unsigned inc = 1;
4570 switch (size) {
4571 default:
4572 return MCDisassembler::Fail;
4573 case 0:
4574 if (fieldFromInstruction(Insn, 4, 1))
4575 return MCDisassembler::Fail; // UNDEFINED
4576 index = fieldFromInstruction(Insn, 5, 3);
4577 break;
4578 case 1:
4579 if (fieldFromInstruction(Insn, 4, 1))
4580 return MCDisassembler::Fail; // UNDEFINED
4581 index = fieldFromInstruction(Insn, 6, 2);
4582 if (fieldFromInstruction(Insn, 5, 1))
4583 inc = 2;
4584 break;
4585 case 2:
4586 if (fieldFromInstruction(Insn, 4, 2))
4587 return MCDisassembler::Fail; // UNDEFINED
4588 index = fieldFromInstruction(Insn, 7, 1);
4589 if (fieldFromInstruction(Insn, 6, 1))
4590 inc = 2;
4591 break;
4592 }
4593
4594 if (Rm != 0xF) { // Writeback
4595 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4596 return MCDisassembler::Fail;
4597 }
4598 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4599 return MCDisassembler::Fail;
4600 Inst.addOperand(MCOperand::createImm(align));
4601 if (Rm != 0xF) {
4602 if (Rm != 0xD) {
4603 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4604 return MCDisassembler::Fail;
4605 } else
4607 }
4608
4609 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4610 return MCDisassembler::Fail;
4611 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4612 return MCDisassembler::Fail;
4613 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4614 return MCDisassembler::Fail;
4615 Inst.addOperand(MCOperand::createImm(index));
4616
4617 return S;
4618}
4619
4620static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4621 const MCDisassembler *Decoder) {
4623
4624 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4625 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4626 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4627 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4628 unsigned size = fieldFromInstruction(Insn, 10, 2);
4629
4630 unsigned align = 0;
4631 unsigned index = 0;
4632 unsigned inc = 1;
4633 switch (size) {
4634 default:
4635 return MCDisassembler::Fail;
4636 case 0:
4637 if (fieldFromInstruction(Insn, 4, 1))
4638 align = 4;
4639 index = fieldFromInstruction(Insn, 5, 3);
4640 break;
4641 case 1:
4642 if (fieldFromInstruction(Insn, 4, 1))
4643 align = 8;
4644 index = fieldFromInstruction(Insn, 6, 2);
4645 if (fieldFromInstruction(Insn, 5, 1))
4646 inc = 2;
4647 break;
4648 case 2:
4649 switch (fieldFromInstruction(Insn, 4, 2)) {
4650 case 0:
4651 align = 0; break;
4652 case 3:
4653 return MCDisassembler::Fail;
4654 default:
4655 align = 4 << fieldFromInstruction(Insn, 4, 2); break;
4656 }
4657
4658 index = fieldFromInstruction(Insn, 7, 1);
4659 if (fieldFromInstruction(Insn, 6, 1))
4660 inc = 2;
4661 break;
4662 }
4663
4664 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4665 return MCDisassembler::Fail;
4666 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4667 return MCDisassembler::Fail;
4668 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4669 return MCDisassembler::Fail;
4670 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4671 return MCDisassembler::Fail;
4672
4673 if (Rm != 0xF) { // Writeback
4674 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4675 return MCDisassembler::Fail;
4676 }
4677 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4678 return MCDisassembler::Fail;
4679 Inst.addOperand(MCOperand::createImm(align));
4680 if (Rm != 0xF) {
4681 if (Rm != 0xD) {
4682 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4683 return MCDisassembler::Fail;
4684 } else
4686 }
4687
4688 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4689 return MCDisassembler::Fail;
4690 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4691 return MCDisassembler::Fail;
4692 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4693 return MCDisassembler::Fail;
4694 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4695 return MCDisassembler::Fail;
4696 Inst.addOperand(MCOperand::createImm(index));
4697
4698 return S;
4699}
4700
4701static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn, uint64_t Address,
4702 const MCDisassembler *Decoder) {
4704
4705 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4706 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4707 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4708 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4709 unsigned size = fieldFromInstruction(Insn, 10, 2);
4710
4711 unsigned align = 0;
4712 unsigned index = 0;
4713 unsigned inc = 1;
4714 switch (size) {
4715 default:
4716 return MCDisassembler::Fail;
4717 case 0:
4718 if (fieldFromInstruction(Insn, 4, 1))
4719 align = 4;
4720 index = fieldFromInstruction(Insn, 5, 3);
4721 break;
4722 case 1:
4723 if (fieldFromInstruction(Insn, 4, 1))
4724 align = 8;
4725 index = fieldFromInstruction(Insn, 6, 2);
4726 if (fieldFromInstruction(Insn, 5, 1))
4727 inc = 2;
4728 break;
4729 case 2:
4730 switch (fieldFromInstruction(Insn, 4, 2)) {
4731 case 0:
4732 align = 0; break;
4733 case 3:
4734 return MCDisassembler::Fail;
4735 default:
4736 align = 4 << fieldFromInstruction(Insn, 4, 2); break;
4737 }
4738
4739 index = fieldFromInstruction(Insn, 7, 1);
4740 if (fieldFromInstruction(Insn, 6, 1))
4741 inc = 2;
4742 break;
4743 }
4744
4745 if (Rm != 0xF) { // Writeback
4746 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4747 return MCDisassembler::Fail;
4748 }
4749 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4750 return MCDisassembler::Fail;
4751 Inst.addOperand(MCOperand::createImm(align));
4752 if (Rm != 0xF) {
4753 if (Rm != 0xD) {
4754 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4755 return MCDisassembler::Fail;
4756 } else
4758 }
4759
4760 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4761 return MCDisassembler::Fail;
4762 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4763 return MCDisassembler::Fail;
4764 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4765 return MCDisassembler::Fail;
4766 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4767 return MCDisassembler::Fail;
4768 Inst.addOperand(MCOperand::createImm(index));
4769
4770 return S;
4771}
4772
4773static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn, uint64_t Address,
4774 const MCDisassembler *Decoder) {
4776 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4777 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
4778 unsigned Rm = fieldFromInstruction(Insn, 5, 1);
4779 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4780 Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
4781
4782 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
4784
4785 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
4786 return MCDisassembler::Fail;
4787 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4788 return MCDisassembler::Fail;
4789 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4790 return MCDisassembler::Fail;
4791 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4792 return MCDisassembler::Fail;
4793 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4794 return MCDisassembler::Fail;
4795
4796 return S;
4797}
4798
4799static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn, uint64_t Address,
4800 const MCDisassembler *Decoder) {
4802 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4803 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
4804 unsigned Rm = fieldFromInstruction(Insn, 5, 1);
4805 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4806 Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
4807
4808 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
4810
4811 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4812 return MCDisassembler::Fail;
4813 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4814 return MCDisassembler::Fail;
4815 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
4816 return MCDisassembler::Fail;
4817 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4818 return MCDisassembler::Fail;
4819 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4820 return MCDisassembler::Fail;
4821
4822 return S;
4823}
4824
4825static DecodeStatus DecodeIT(MCInst &Inst, unsigned Insn, uint64_t Address,
4826 const MCDisassembler *Decoder) {
4828 unsigned pred = fieldFromInstruction(Insn, 4, 4);
4829 unsigned mask = fieldFromInstruction(Insn, 0, 4);
4830
4831 if (pred == 0xF) {
4832 pred = 0xE;
4834 }
4835
4836 if (mask == 0x0)
4837 return MCDisassembler::Fail;
4838
4839 // IT masks are encoded as a sequence of replacement low-order bits
4840 // for the condition code. So if the low bit of the starting
4841 // condition code is 1, then we have to flip all the bits above the
4842 // terminating bit (which is the lowest 1 bit).
4843 if (pred & 1) {
4844 unsigned LowBit = mask & -mask;
4845 unsigned BitsAboveLowBit = 0xF & (-LowBit << 1);
4846 mask ^= BitsAboveLowBit;
4847 }
4848
4849 Inst.addOperand(MCOperand::createImm(pred));
4850 Inst.addOperand(MCOperand::createImm(mask));
4851 return S;
4852}
4853
4855 uint64_t Address,
4856 const MCDisassembler *Decoder) {
4858
4859 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4860 unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
4861 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4862 unsigned addr = fieldFromInstruction(Insn, 0, 8);
4863 unsigned W = fieldFromInstruction(Insn, 21, 1);
4864 unsigned U = fieldFromInstruction(Insn, 23, 1);
4865 unsigned P = fieldFromInstruction(Insn, 24, 1);
4866 bool writeback = (W == 1) | (P == 0);
4867
4868 addr |= (U << 8) | (Rn << 9);
4869
4870 if (writeback && (Rn == Rt || Rn == Rt2))
4872 if (Rt == Rt2)
4874
4875 // Rt
4876 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4877 return MCDisassembler::Fail;
4878 // Rt2
4879 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4880 return MCDisassembler::Fail;
4881 // Writeback operand
4882 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4883 return MCDisassembler::Fail;
4884 // addr
4885 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4886 return MCDisassembler::Fail;
4887
4888 return S;
4889}
4890
4892 uint64_t Address,
4893 const MCDisassembler *Decoder) {
4895
4896 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4897 unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
4898 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4899 unsigned addr = fieldFromInstruction(Insn, 0, 8);
4900 unsigned W = fieldFromInstruction(Insn, 21, 1);
4901 unsigned U = fieldFromInstruction(Insn, 23, 1);
4902 unsigned P = fieldFromInstruction(Insn, 24, 1);
4903 bool writeback = (W == 1) | (P == 0);
4904
4905 addr |= (U << 8) | (Rn << 9);
4906
4907 if (writeback && (Rn == Rt || Rn == Rt2))
4909
4910 // Writeback operand
4911 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4912 return MCDisassembler::Fail;
4913 // Rt
4914 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4915 return MCDisassembler::Fail;
4916 // Rt2
4917 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4918 return MCDisassembler::Fail;
4919 // addr
4920 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4921 return MCDisassembler::Fail;
4922
4923 return S;
4924}
4925
4927 const MCDisassembler *Decoder) {
4928 unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
4929 unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
4930 if (sign1 != sign2) return MCDisassembler::Fail;
4931 const unsigned Rd = fieldFromInstruction(Insn, 8, 4);
4932 assert(Inst.getNumOperands() == 0 && "We should receive an empty Inst");
4933 DecodeStatus S = DecoderGPRRegisterClass(Inst, Rd, Address, Decoder);
4934
4935 unsigned Val = fieldFromInstruction(Insn, 0, 8);
4936 Val |= fieldFromInstruction(Insn, 12, 3) << 8;
4937 Val |= fieldFromInstruction(Insn, 26, 1) << 11;
4938 // If sign, then it is decreasing the address.
4939 if (sign1) {
4940 // Following ARMv7 Architecture Manual, when the offset
4941 // is zero, it is decoded as a subw, not as a adr.w
4942 if (!Val) {
4943 Inst.setOpcode(ARM::t2SUBri12);
4944 Inst.addOperand(MCOperand::createReg(ARM::PC));
4945 } else
4946 Val = -Val;
4947 }
4949 return S;
4950}
4951
4953 uint64_t Address,
4954 const MCDisassembler *Decoder) {
4956
4957 // Shift of "asr #32" is not allowed in Thumb2 mode.
4958 if (Val == 0x20) S = MCDisassembler::Fail;
4960 return S;
4961}
4962
4963static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn, uint64_t Address,
4964 const MCDisassembler *Decoder) {
4965 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4966 unsigned Rt2 = fieldFromInstruction(Insn, 0, 4);
4967 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4968 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4969
4970 if (pred == 0xF)
4971 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
4972
4974
4975 if (Rt == Rn || Rn == Rt2)
4977
4978 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4979 return MCDisassembler::Fail;
4980 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4981 return MCDisassembler::Fail;
4982 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4983 return MCDisassembler::Fail;
4984 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4985 return MCDisassembler::Fail;
4986
4987 return S;
4988}
4989
4990static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn, uint64_t Address,
4991 const MCDisassembler *Decoder) {
4992 const FeatureBitset &featureBits =
4993 Decoder->getSubtargetInfo().getFeatureBits();
4994 bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
4995
4996 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
4997 Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
4998 unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
4999 Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
5000 unsigned imm = fieldFromInstruction(Insn, 16, 6);
5001 unsigned cmode = fieldFromInstruction(Insn, 8, 4);
5002 unsigned op = fieldFromInstruction(Insn, 5, 1);
5003
5005
5006 // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5007 if (!(imm & 0x38)) {
5008 if (cmode == 0xF) {
5009 if (op == 1) return MCDisassembler::Fail;
5010 Inst.setOpcode(ARM::VMOVv2f32);
5011 }
5012 if (hasFullFP16) {
5013 if (cmode == 0xE) {
5014 if (op == 1) {
5015 Inst.setOpcode(ARM::VMOVv1i64);
5016 } else {
5017 Inst.setOpcode(ARM::VMOVv8i8);
5018 }
5019 }
5020 if (cmode == 0xD) {
5021 if (op == 1) {
5022 Inst.setOpcode(ARM::VMVNv2i32);
5023 } else {
5024 Inst.setOpcode(ARM::VMOVv2i32);
5025 }
5026 }
5027 if (cmode == 0xC) {
5028 if (op == 1) {
5029 Inst.setOpcode(ARM::VMVNv2i32);
5030 } else {
5031 Inst.setOpcode(ARM::VMOVv2i32);
5032 }
5033 }
5034 }
5035 return DecodeVMOVModImmInstruction(Inst, Insn, Address, Decoder);
5036 }
5037
5038 if (!(imm & 0x20)) return MCDisassembler::Fail;
5039
5040 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
5041 return MCDisassembler::Fail;
5042 if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5043 return MCDisassembler::Fail;
5044 Inst.addOperand(MCOperand::createImm(64 - imm));
5045
5046 return S;
5047}
5048
5049static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn, uint64_t Address,
5050 const MCDisassembler *Decoder) {
5051 const FeatureBitset &featureBits =
5052 Decoder->getSubtargetInfo().getFeatureBits();
5053 bool hasFullFP16 = featureBits[ARM::FeatureFullFP16];
5054
5055 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
5056 Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
5057 unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
5058 Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
5059 unsigned imm = fieldFromInstruction(Insn, 16, 6);
5060 unsigned cmode = fieldFromInstruction(Insn, 8, 4);
5061 unsigned op = fieldFromInstruction(Insn, 5, 1);
5062
5064
5065 // If the top 3 bits of imm are clear, this is a VMOV (immediate)
5066 if (!(imm & 0x38)) {
5067 if (cmode == 0xF) {
5068 if (op == 1) return MCDisassembler::Fail;
5069 Inst.setOpcode(ARM::VMOVv4f32);
5070 }
5071 if (hasFullFP16) {
5072 if (cmode == 0xE) {
5073 if (op == 1) {
5074 Inst.setOpcode(ARM::VMOVv2i64);
5075 } else {
5076 Inst.setOpcode(ARM::VMOVv16i8);
5077 }
5078 }
5079 if (cmode == 0xD) {
5080 if (op == 1) {
5081 Inst.setOpcode(ARM::VMVNv4i32);
5082 } else {
5083 Inst.setOpcode(ARM::VMOVv4i32);
5084 }
5085 }
5086 if (cmode == 0xC) {
5087 if (op == 1) {
5088 Inst.setOpcode(ARM::VMVNv4i32);
5089 } else {
5090 Inst.setOpcode(ARM::VMOVv4i32);
5091 }
5092 }
5093 }
5094 return DecodeVMOVModImmInstruction(Inst, Insn, Address, Decoder);
5095 }
5096
5097 if (!(imm & 0x20)) return MCDisassembler::Fail;
5098
5099 if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
5100 return MCDisassembler::Fail;
5101 if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
5102 return MCDisassembler::Fail;
5103 Inst.addOperand(MCOperand::createImm(64 - imm));
5104
5105 return S;
5106}
5107
5108static DecodeStatus
5110 uint64_t Address,
5111 const MCDisassembler *Decoder) {
5112 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
5113 Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
5114 unsigned Vn = (fieldFromInstruction(Insn, 16, 4) << 0);
5115 Vn |= (fieldFromInstruction(Insn, 7, 1) << 4);
5116 unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
5117 Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
5118 unsigned q = (fieldFromInstruction(Insn, 6, 1) << 0);
5119 unsigned rotate = (fieldFromInstruction(Insn, 20, 2) << 0);
5120
5122
5123 auto DestRegDecoder = q ? DecodeQPRRegisterClass : DecodeDPRRegisterClass;
5124
5125 if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
5126 return MCDisassembler::Fail;
5127 if (!Check(S, DestRegDecoder(Inst, Vd, Address, Decoder)))
5128 return MCDisassembler::Fail;
5129 if (!Check(S, DestRegDecoder(Inst, Vn, Address, Decoder)))
5130 return MCDisassembler::Fail;
5131 if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
5132 return MCDisassembler::Fail;
5133 // The lane index does not have any bits in the encoding, because it can only
5134 // be 0.
5136 Inst.addOperand(MCOperand::createImm(rotate));
5137
5138 return S;
5139}
5140
5141static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val, uint64_t Address,
5142 const MCDisassembler *Decoder) {
5144
5145 unsigned Rn = fieldFromInstruction(Val, 16, 4);
5146 unsigned Rt = fieldFromInstruction(Val, 12, 4);
5147 unsigned Rm = fieldFromInstruction(Val, 0, 4);
5148 Rm |= (fieldFromInstruction(Val, 23, 1) << 4);
5149 unsigned Cond = fieldFromInstruction(Val, 28, 4);
5150
5151 if (fieldFromInstruction(Val, 8, 4) != 0 || Rn == Rt)
5153
5154 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5155 return MCDisassembler::Fail;
5156 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5157 return MCDisassembler::Fail;
5158 if (!Check(S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
5159 return MCDisassembler::Fail;
5160 if (!Check(S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
5161 return MCDisassembler::Fail;
5162 if (!Check(S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
5163 return MCDisassembler::Fail;
5164
5165 return S;
5166}
5167
5169 uint64_t Address,
5170 const MCDisassembler *Decoder) {
5172
5173 unsigned CRm = fieldFromInstruction(Val, 0, 4);
5174 unsigned opc1 = fieldFromInstruction(Val, 4, 4);
5175 unsigned cop = fieldFromInstruction(Val, 8, 4);
5176 unsigned Rt = fieldFromInstruction(Val, 12, 4);
5177 unsigned Rt2 = fieldFromInstruction(Val, 16, 4);
5178
5179 if ((cop & ~0x1) == 0xa)
5180 return MCDisassembler::Fail;
5181
5182 if (Rt == Rt2)
5184
5185 // We have to check if the instruction is MRRC2
5186 // or MCRR2 when constructing the operands for
5187 // Inst. Reason is because MRRC2 stores to two
5188 // registers so it's tablegen desc has two
5189 // outputs whereas MCRR doesn't store to any
5190 // registers so all of it's operands are listed
5191 // as inputs, therefore the operand order for
5192 // MRRC2 needs to be [Rt, Rt2, cop, opc1, CRm]
5193 // and MCRR2 operand order is [cop, opc1, Rt, Rt2, CRm]
5194
5195 if (Inst.getOpcode() == ARM::MRRC2) {
5196 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5197 return MCDisassembler::Fail;
5198 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5199 return MCDisassembler::Fail;
5200 }
5202 Inst.addOperand(MCOperand::createImm(opc1));
5203 if (Inst.getOpcode() == ARM::MCRR2) {
5204 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
5205 return MCDisassembler::Fail;
5206 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
5207 return MCDisassembler::Fail;
5208 }
5210
5211 return S;
5212}
5213
5214static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val,
5215 uint64_t Address,
5216 const MCDisassembler *Decoder) {
5217 const FeatureBitset &featureBits =
5218 Decoder->getSubtargetInfo().getFeatureBits();
5220
5221 // Add explicit operand for the destination sysreg, for cases where
5222 // we have to model it for code generation purposes.
5223 switch (Inst.getOpcode()) {
5224 case ARM::VMSR_FPSCR_NZCVQC:
5225 Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
5226 break;
5227 case ARM::VMSR_P0:
5228 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5229 break;
5230 }
5231
5232 if (Inst.getOpcode() != ARM::FMSTAT) {
5233 unsigned Rt = fieldFromInstruction(Val, 12, 4);
5234
5235 if (featureBits[ARM::ModeThumb] && !featureBits[ARM::HasV8Ops]) {
5236 if (Rt == 13 || Rt == 15)
5238 Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
5239 } else
5240 Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder));
5241 }
5242
5243 // Add explicit operand for the source sysreg, similarly to above.
5244 switch (Inst.getOpcode()) {
5245 case ARM::VMRS_FPSCR_NZCVQC:
5246 Inst.addOperand(MCOperand::createReg(ARM::FPSCR_NZCV));
5247 break;
5248 case ARM::VMRS_P0:
5249 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5250 break;
5251 }
5252
5253 if (featureBits[ARM::ModeThumb]) {
5256 } else {
5257 unsigned pred = fieldFromInstruction(Val, 28, 4);
5258 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
5259 return MCDisassembler::Fail;
5260 }
5261
5262 return S;
5263}
5264
5265template <bool isSigned, bool isNeg, bool zeroPermitted, int size>
5266static DecodeStatus DecodeBFLabelOperand(MCInst &Inst, unsigned Val,
5267 uint64_t Address,
5268 const MCDisassembler *Decoder) {
5270 if (Val == 0 && !zeroPermitted)
5272
5273 uint64_t DecVal;
5274 if (isSigned)
5275 DecVal = SignExtend32<size + 1>(Val << 1);
5276 else
5277 DecVal = (Val << 1);
5278
5279 if (!tryAddingSymbolicOperand(Address, Address + DecVal + 4, true, 4, Inst,
5280 Decoder))
5281 Inst.addOperand(MCOperand::createImm(isNeg ? -DecVal : DecVal));
5282 return S;
5283}
5284
5286 uint64_t Address,
5287 const MCDisassembler *Decoder) {
5288
5289 uint64_t LocImm = Inst.getOperand(0).getImm();
5290 Val = LocImm + (2 << Val);
5291 if (!tryAddingSymbolicOperand(Address, Address + Val + 4, true, 4, Inst,
5292 Decoder))
5295}
5296
5297static DecodeStatus DecodePredNoALOperand(MCInst &Inst, unsigned Val,
5298 uint64_t Address,
5299 const MCDisassembler *Decoder) {
5300 if (Val >= ARMCC::AL) // also exclude the non-condition NV
5301 return MCDisassembler::Fail;
5304}
5305
5306static DecodeStatus DecodeLOLoop(MCInst &Inst, unsigned Insn, uint64_t Address,
5307 const MCDisassembler *Decoder) {
5309
5310 if (Inst.getOpcode() == ARM::MVE_LCTP)
5311 return S;
5312
5313 unsigned Imm = fieldFromInstruction(Insn, 11, 1) |
5314 fieldFromInstruction(Insn, 1, 10) << 1;
5315 switch (Inst.getOpcode()) {
5316 case ARM::t2LEUpdate:
5317 case ARM::MVE_LETP:
5318 Inst.addOperand(MCOperand::createReg(ARM::LR));
5319 Inst.addOperand(MCOperand::createReg(ARM::LR));
5320 [[fallthrough]];
5321 case ARM::t2LE:
5323 Inst, Imm, Address, Decoder)))
5324 return MCDisassembler::Fail;
5325 break;
5326 case ARM::t2WLS:
5327 case ARM::MVE_WLSTP_8:
5328 case ARM::MVE_WLSTP_16:
5329 case ARM::MVE_WLSTP_32:
5330 case ARM::MVE_WLSTP_64:
5331 Inst.addOperand(MCOperand::createReg(ARM::LR));
5332 if (!Check(S,
5334 Address, Decoder)) ||
5336 Inst, Imm, Address, Decoder)))
5337 return MCDisassembler::Fail;
5338 break;
5339 case ARM::t2DLS:
5340 case ARM::MVE_DLSTP_8:
5341 case ARM::MVE_DLSTP_16:
5342 case ARM::MVE_DLSTP_32:
5343 case ARM::MVE_DLSTP_64:
5344 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
5345 if (Rn == 0xF) {
5346 // Enforce all the rest of the instruction bits in LCTP, which
5347 // won't have been reliably checked based on LCTP's own tablegen
5348 // record, because we came to this decode by a roundabout route.
5349 uint32_t CanonicalLCTP = 0xF00FE001, SBZMask = 0x00300FFE;
5350 if ((Insn & ~SBZMask) != CanonicalLCTP)
5351 return MCDisassembler::Fail; // a mandatory bit is wrong: hard fail
5352 if (Insn != CanonicalLCTP)
5353 Check(S, MCDisassembler::SoftFail); // an SBZ bit is wrong: soft fail
5354
5355 Inst.setOpcode(ARM::MVE_LCTP);
5356 } else {
5357 Inst.addOperand(MCOperand::createReg(ARM::LR));
5358 if (!Check(S, DecoderGPRRegisterClass(Inst,
5359 fieldFromInstruction(Insn, 16, 4),
5360 Address, Decoder)))
5361 return MCDisassembler::Fail;
5362 }
5363 break;
5364 }
5365 return S;
5366}
5367
5368static DecodeStatus DecodeLongShiftOperand(MCInst &Inst, unsigned Val,
5369 uint64_t Address,
5370 const MCDisassembler *Decoder) {
5372
5373 if (Val == 0)
5374 Val = 32;
5375
5377
5378 return S;
5379}
5380
5382 uint64_t Address,
5383 const MCDisassembler *Decoder) {
5384 if ((RegNo) + 1 > 11)
5385 return MCDisassembler::Fail;
5386
5387 unsigned Register = GPRDecoderTable[(RegNo) + 1];
5390}
5391
5393 uint64_t Address,
5394 const MCDisassembler *Decoder) {
5395 if ((RegNo) > 14)
5396 return MCDisassembler::Fail;
5397
5398 unsigned Register = GPRDecoderTable[(RegNo)];
5401}
5402
5403static DecodeStatus
5405 uint64_t Address,
5406 const MCDisassembler *Decoder) {
5407 if (RegNo == 15) {
5408 Inst.addOperand(MCOperand::createReg(ARM::APSR_NZCV));
5410 }
5411
5412 unsigned Register = GPRDecoderTable[RegNo];
5414
5415 if (RegNo == 13)
5417
5419}
5420
5421static DecodeStatus DecodeVSCCLRM(MCInst &Inst, unsigned Insn, uint64_t Address,
5422 const MCDisassembler *Decoder) {
5424
5427 unsigned regs = fieldFromInstruction(Insn, 0, 8);
5428 if (regs == 0) {
5429 // Register list contains only VPR
5430 } else if (Inst.getOpcode() == ARM::VSCCLRMD) {
5431 unsigned reglist = regs | (fieldFromInstruction(Insn, 12, 4) << 8) |
5432 (fieldFromInstruction(Insn, 22, 1) << 12);
5433 if (!Check(S, DecodeDPRRegListOperand(Inst, reglist, Address, Decoder))) {
5434 return MCDisassembler::Fail;
5435 }
5436 } else {
5437 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 1) |
5438 fieldFromInstruction(Insn, 22, 1);
5439 // Registers past s31 are permitted and treated as being half of a d
5440 // register, though both halves of each d register must be present.
5441 unsigned max_reg = Vd + regs;
5442 if (max_reg > 64 || (max_reg > 32 && (max_reg & 1)))
5444 unsigned max_sreg = std::min(32u, max_reg);
5445 unsigned max_dreg = std::min(32u, max_reg / 2);
5446 for (unsigned i = Vd; i < max_sreg; ++i)
5447 if (!Check(S, DecodeSPRRegisterClass(Inst, i, Address, Decoder)))
5448 return MCDisassembler::Fail;
5449 for (unsigned i = 16; i < max_dreg; ++i)
5450 if (!Check(S, DecodeDPRRegisterClass(Inst, i, Address, Decoder)))
5451 return MCDisassembler::Fail;
5452 }
5453 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5454
5455 return S;
5456}
5457
5458static DecodeStatus DecodeVPTMaskOperand(MCInst &Inst, unsigned Val,
5459 uint64_t Address,
5460 const MCDisassembler *Decoder) {
5462
5463 // Parse VPT mask and encode it in the MCInst as an immediate with the same
5464 // format as the it_mask. That is, from the second 'e|t' encode 'e' as 1 and
5465 // 't' as 0 and finish with a 1.
5466 unsigned Imm = 0;
5467 // We always start with a 't'.
5468 unsigned CurBit = 0;
5469 for (int i = 3; i >= 0; --i) {
5470 // If the bit we are looking at is not the same as last one, invert the
5471 // CurBit, if it is the same leave it as is.
5472 CurBit ^= (Val >> i) & 1U;
5473
5474 // Encode the CurBit at the right place in the immediate.
5475 Imm |= (CurBit << i);
5476
5477 // If we are done, finish the encoding with a 1.
5478 if ((Val & ~(~0U << i)) == 0) {
5479 Imm |= 1U << i;
5480 break;
5481 }
5482 }
5483
5485
5486 return S;
5487}
5488
5489static DecodeStatus DecodeVpredROperand(MCInst &Inst, unsigned RegNo,
5490 uint64_t Address,
5491 const MCDisassembler *Decoder) {
5492 // The vpred_r operand type includes an MQPR register field derived
5493 // from the encoding. But we don't actually want to add an operand
5494 // to the MCInst at this stage, because AddThumbPredicate will do it
5495 // later, and will infer the register number from the TIED_TO
5496 // constraint. So this is a deliberately empty decoder method that
5497 // will inhibit the auto-generated disassembly code from adding an
5498 // operand at all.
5500}
5501
5502[[maybe_unused]] static DecodeStatus
5503DecodeVpredNOperand(MCInst &Inst, unsigned RegNo, uint64_t Address,
5504 const MCDisassembler *Decoder) {
5505 // Similar to above, we want to ensure that no operands are added for the
5506 // vpred operands. (This is marked "maybe_unused" for the moment; because
5507 // DecoderEmitter currently (wrongly) omits operands with no instruction bits,
5508 // the decoder doesn't actually call it yet. That will be addressed in a
5509 // future change.)
5511}
5512
5513static DecodeStatus
5515 const MCDisassembler *Decoder) {
5516 Inst.addOperand(MCOperand::createImm((Val & 0x1) == 0 ? ARMCC::EQ : ARMCC::NE));
5518}
5519
5520static DecodeStatus
5522 const MCDisassembler *Decoder) {
5523 unsigned Code;
5524 switch (Val & 0x3) {
5525 case 0:
5526 Code = ARMCC::GE;
5527 break;
5528 case 1:
5529 Code = ARMCC::LT;
5530 break;
5531 case 2:
5532 Code = ARMCC::GT;
5533 break;
5534 case 3:
5535 Code = ARMCC::LE;
5536 break;
5537 }
5538 Inst.addOperand(MCOperand::createImm(Code));
5540}
5541
5542static DecodeStatus
5544 const MCDisassembler *Decoder) {
5545 Inst.addOperand(MCOperand::createImm((Val & 0x1) == 0 ? ARMCC::HS : ARMCC::HI));
5547}
5548
5549static DecodeStatus
5551 const MCDisassembler *Decoder) {
5552 unsigned Code;
5553 switch (Val) {
5554 default:
5555 return MCDisassembler::Fail;
5556 case 0:
5557 Code = ARMCC::EQ;
5558 break;
5559 case 1:
5560 Code = ARMCC::NE;
5561 break;
5562 case 4:
5563 Code = ARMCC::GE;
5564 break;
5565 case 5:
5566 Code = ARMCC::LT;
5567 break;
5568 case 6:
5569 Code = ARMCC::GT;
5570 break;
5571 case 7:
5572 Code = ARMCC::LE;
5573 break;
5574 }
5575
5576 Inst.addOperand(MCOperand::createImm(Code));
5578}
5579
5580static DecodeStatus DecodeVCVTImmOperand(MCInst &Inst, unsigned Val,
5581 uint64_t Address,
5582 const MCDisassembler *Decoder) {
5584
5585 unsigned DecodedVal = 64 - Val;
5586
5587 switch (Inst.getOpcode()) {
5588 case ARM::MVE_VCVTf16s16_fix:
5589 case ARM::MVE_VCVTs16f16_fix:
5590 case ARM::MVE_VCVTf16u16_fix:
5591 case ARM::MVE_VCVTu16f16_fix:
5592 if (DecodedVal > 16)
5593 return MCDisassembler::Fail;
5594 break;
5595 case ARM::MVE_VCVTf32s32_fix:
5596 case ARM::MVE_VCVTs32f32_fix:
5597 case ARM::MVE_VCVTf32u32_fix:
5598 case ARM::MVE_VCVTu32f32_fix:
5599 if (DecodedVal > 32)
5600 return MCDisassembler::Fail;
5601 break;
5602 }
5603
5604 Inst.addOperand(MCOperand::createImm(64 - Val));
5605
5606 return S;
5607}
5608
5609static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode) {
5610 switch (Opcode) {
5611 case ARM::VSTR_P0_off:
5612 case ARM::VSTR_P0_pre:
5613 case ARM::VSTR_P0_post:
5614 case ARM::VLDR_P0_off:
5615 case ARM::VLDR_P0_pre:
5616 case ARM::VLDR_P0_post:
5617 return ARM::P0;
5618 case ARM::VSTR_FPSCR_NZCVQC_off:
5619 case ARM::VSTR_FPSCR_NZCVQC_pre:
5620 case ARM::VSTR_FPSCR_NZCVQC_post:
5621 case ARM::VLDR_FPSCR_NZCVQC_off:
5622 case ARM::VLDR_FPSCR_NZCVQC_pre:
5623 case ARM::VLDR_FPSCR_NZCVQC_post:
5624 return ARM::FPSCR;
5625 default:
5626 return 0;
5627 }
5628}
5629
5630template <bool Writeback>
5631static DecodeStatus DecodeVSTRVLDR_SYSREG(MCInst &Inst, unsigned Val,
5632 uint64_t Address,
5633 const MCDisassembler *Decoder) {
5634 switch (Inst.getOpcode()) {
5635 case ARM::VSTR_FPSCR_pre:
5636 case ARM::VSTR_FPSCR_NZCVQC_pre:
5637 case ARM::VLDR_FPSCR_pre:
5638 case ARM::VLDR_FPSCR_NZCVQC_pre:
5639 case ARM::VSTR_FPSCR_off:
5640 case ARM::VSTR_FPSCR_NZCVQC_off:
5641 case ARM::VLDR_FPSCR_off:
5642 case ARM::VLDR_FPSCR_NZCVQC_off:
5643 case ARM::VSTR_FPSCR_post:
5644 case ARM::VSTR_FPSCR_NZCVQC_post:
5645 case ARM::VLDR_FPSCR_post:
5646 case ARM::VLDR_FPSCR_NZCVQC_post:
5647 const FeatureBitset &featureBits =
5648 Decoder->getSubtargetInfo().getFeatureBits();
5649
5650 if (!featureBits[ARM::HasMVEIntegerOps] && !featureBits[ARM::FeatureVFP2])
5651 return MCDisassembler::Fail;
5652 }
5653
5655 if (unsigned Sysreg = FixedRegForVSTRVLDR_SYSREG(Inst.getOpcode()))
5656 Inst.addOperand(MCOperand::createReg(Sysreg));
5657 unsigned Rn = fieldFromInstruction(Val, 16, 4);
5658 unsigned addr = fieldFromInstruction(Val, 0, 7) |
5659 (fieldFromInstruction(Val, 23, 1) << 7) | (Rn << 8);
5660
5661 if (Writeback) {
5662 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
5663 return MCDisassembler::Fail;
5664 }
5665 if (!Check(S, DecodeT2AddrModeImm7s4(Inst, addr, Address, Decoder)))
5666 return MCDisassembler::Fail;
5667
5670
5671 return S;
5672}
5673
5674static inline DecodeStatus
5675DecodeMVE_MEM_pre(MCInst &Inst, unsigned Val, uint64_t Address,
5676 const MCDisassembler *Decoder, unsigned Rn,
5677 OperandDecoder RnDecoder, OperandDecoder AddrDecoder) {
5679
5680 unsigned Qd = fieldFromInstruction(Val, 13, 3);
5681 unsigned addr = fieldFromInstruction(Val, 0, 7) |
5682 (fieldFromInstruction(Val, 23, 1) << 7) | (Rn << 8);
5683
5684 if (!Check(S, RnDecoder(Inst, Rn, Address, Decoder)))
5685 return MCDisassembler::Fail;
5686 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
5687 return MCDisassembler::Fail;
5688 if (!Check(S, AddrDecoder(Inst, addr, Address, Decoder)))
5689 return MCDisassembler::Fail;
5690
5691 return S;
5692}
5693
5694template <int shift>
5695static DecodeStatus DecodeMVE_MEM_1_pre(MCInst &Inst, unsigned Val,
5696 uint64_t Address,
5697 const MCDisassembler *Decoder) {
5698 return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
5699 fieldFromInstruction(Val, 16, 3),
5702}
5703
5704template <int shift>
5705static DecodeStatus DecodeMVE_MEM_2_pre(MCInst &Inst, unsigned Val,
5706 uint64_t Address,
5707 const MCDisassembler *Decoder) {
5708 return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
5709 fieldFromInstruction(Val, 16, 4),
5712}
5713
5714template <int shift>
5715static DecodeStatus DecodeMVE_MEM_3_pre(MCInst &Inst, unsigned Val,
5716 uint64_t Address,
5717 const MCDisassembler *Decoder) {
5718 return DecodeMVE_MEM_pre(Inst, Val, Address, Decoder,
5719 fieldFromInstruction(Val, 17, 3),
5722}
5723
5724template <unsigned MinLog, unsigned MaxLog>
5725static DecodeStatus DecodePowerTwoOperand(MCInst &Inst, unsigned Val,
5726 uint64_t Address,
5727 const MCDisassembler *Decoder) {
5729
5730 if (Val < MinLog || Val > MaxLog)
5731 return MCDisassembler::Fail;
5732
5733 Inst.addOperand(MCOperand::createImm(1LL << Val));
5734 return S;
5735}
5736
5737template <unsigned start>
5738static DecodeStatus
5740 const MCDisassembler *Decoder) {
5742
5743 Inst.addOperand(MCOperand::createImm(start + Val));
5744
5745 return S;
5746}
5747
5748static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst &Inst, unsigned Insn,
5749 uint64_t Address,
5750 const MCDisassembler *Decoder) {
5752 unsigned Rt = fieldFromInstruction(Insn, 0, 4);
5753 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
5754 unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
5755 fieldFromInstruction(Insn, 13, 3));
5756 unsigned index = fieldFromInstruction(Insn, 4, 1);
5757
5758 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5759 return MCDisassembler::Fail;
5760 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5761 return MCDisassembler::Fail;
5762 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
5763 return MCDisassembler::Fail;
5764 if (!Check(S, DecodeMVEPairVectorIndexOperand<2>(Inst, index, Address, Decoder)))
5765 return MCDisassembler::Fail;
5766 if (!Check(S, DecodeMVEPairVectorIndexOperand<0>(Inst, index, Address, Decoder)))
5767 return MCDisassembler::Fail;
5768
5769 return S;
5770}
5771
5772static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst &Inst, unsigned Insn,
5773 uint64_t Address,
5774 const MCDisassembler *Decoder) {
5776 unsigned Rt = fieldFromInstruction(Insn, 0, 4);
5777 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
5778 unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
5779 fieldFromInstruction(Insn, 13, 3));
5780 unsigned index = fieldFromInstruction(Insn, 4, 1);
5781
5782 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
5783 return MCDisassembler::Fail;
5784 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
5785 return MCDisassembler::Fail;
5786 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
5787 return MCDisassembler::Fail;
5788 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2, Address, Decoder)))
5789 return MCDisassembler::Fail;
5790 if (!Check(S, DecodeMVEPairVectorIndexOperand<2>(Inst, index, Address, Decoder)))
5791 return MCDisassembler::Fail;
5792 if (!Check(S, DecodeMVEPairVectorIndexOperand<0>(Inst, index, Address, Decoder)))
5793 return MCDisassembler::Fail;
5794
5795 return S;
5796}
5797
5798static DecodeStatus
5799DecodeMVEOverlappingLongShift(MCInst &Inst, unsigned Insn, uint64_t Address,
5800 const MCDisassembler *Decoder) {
5802
5803 unsigned RdaLo = fieldFromInstruction(Insn, 17, 3) << 1;
5804 unsigned RdaHi = fieldFromInstruction(Insn, 9, 3) << 1;
5805 unsigned Rm = fieldFromInstruction(Insn, 12, 4);
5806
5807 if (RdaHi == 14) {
5808 // This value of RdaHi (really indicating pc, because RdaHi has to
5809 // be an odd-numbered register, so the low bit will be set by the
5810 // decode function below) indicates that we must decode as SQRSHR
5811 // or UQRSHL, which both have a single Rda register field with all
5812 // four bits.
5813 unsigned Rda = fieldFromInstruction(Insn, 16, 4);
5814
5815 switch (Inst.getOpcode()) {
5816 case ARM::MVE_ASRLr:
5817 case ARM::MVE_SQRSHRL:
5818 Inst.setOpcode(ARM::MVE_SQRSHR);
5819 break;
5820 case ARM::MVE_LSLLr:
5821 case ARM::MVE_UQRSHLL:
5822 Inst.setOpcode(ARM::MVE_UQRSHL);
5823 break;
5824 default:
5825 llvm_unreachable("Unexpected starting opcode!");
5826 }
5827
5828 // Rda as output parameter
5829 if (!Check(S, DecoderGPRRegisterClass(Inst, Rda, Address, Decoder)))
5830 return MCDisassembler::Fail;
5831
5832 // Rda again as input parameter
5833 if (!Check(S, DecoderGPRRegisterClass(Inst, Rda, Address, Decoder)))
5834 return MCDisassembler::Fail;
5835
5836 // Rm, the amount to shift by
5837 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
5838 return MCDisassembler::Fail;
5839
5840 if (fieldFromInstruction (Insn, 6, 3) != 4)
5842
5843 if (Rda == Rm)
5845
5846 return S;
5847 }
5848
5849 // Otherwise, we decode as whichever opcode our caller has already
5850 // put into Inst. Those all look the same:
5851
5852 // RdaLo,RdaHi as output parameters
5853 if (!Check(S, DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
5854 return MCDisassembler::Fail;
5855 if (!Check(S, DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
5856 return MCDisassembler::Fail;
5857
5858 // RdaLo,RdaHi again as input parameters
5859 if (!Check(S, DecodetGPREvenRegisterClass(Inst, RdaLo, Address, Decoder)))
5860 return MCDisassembler::Fail;
5861 if (!Check(S, DecodetGPROddRegisterClass(Inst, RdaHi, Address, Decoder)))
5862 return MCDisassembler::Fail;
5863
5864 // Rm, the amount to shift by
5865 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
5866 return MCDisassembler::Fail;
5867
5868 if (Inst.getOpcode() == ARM::MVE_SQRSHRL ||
5869 Inst.getOpcode() == ARM::MVE_UQRSHLL) {
5870 unsigned Saturate = fieldFromInstruction(Insn, 7, 1);
5871 // Saturate, the bit position for saturation
5872 Inst.addOperand(MCOperand::createImm(Saturate));
5873 }
5874
5875 return S;
5876}
5877
5878static DecodeStatus DecodeMVEVCVTt1fp(MCInst &Inst, unsigned Insn,
5879 uint64_t Address,
5880 const MCDisassembler *Decoder) {
5882 unsigned Qd = ((fieldFromInstruction(Insn, 22, 1) << 3) |
5883 fieldFromInstruction(Insn, 13, 3));
5884 unsigned Qm = ((fieldFromInstruction(Insn, 5, 1) << 3) |
5885 fieldFromInstruction(Insn, 1, 3));
5886 unsigned imm6 = fieldFromInstruction(Insn, 16, 6);
5887
5888 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qd, Address, Decoder)))
5889 return MCDisassembler::Fail;
5890 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
5891 return MCDisassembler::Fail;
5892 if (!Check(S, DecodeVCVTImmOperand(Inst, imm6, Address, Decoder)))
5893 return MCDisassembler::Fail;
5894
5895 return S;
5896}
5897
5898template <bool scalar, OperandDecoder predicate_decoder>
5899static DecodeStatus DecodeMVEVCMP(MCInst &Inst, unsigned Insn, uint64_t Address,
5900 const MCDisassembler *Decoder) {
5902 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5903 unsigned Qn = fieldFromInstruction(Insn, 17, 3);
5904 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qn, Address, Decoder)))
5905 return MCDisassembler::Fail;
5906
5907 unsigned fc;
5908
5909 if (scalar) {
5910 fc = fieldFromInstruction(Insn, 12, 1) << 2 |
5911 fieldFromInstruction(Insn, 7, 1) |
5912 fieldFromInstruction(Insn, 5, 1) << 1;
5913 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
5914 if (!Check(S, DecodeGPRwithZRRegisterClass(Inst, Rm, Address, Decoder)))
5915 return MCDisassembler::Fail;
5916 } else {
5917 fc = fieldFromInstruction(Insn, 12, 1) << 2 |
5918 fieldFromInstruction(Insn, 7, 1) |
5919 fieldFromInstruction(Insn, 0, 1) << 1;
5920 unsigned Qm = fieldFromInstruction(Insn, 5, 1) << 4 |
5921 fieldFromInstruction(Insn, 1, 3);
5922 if (!Check(S, DecodeMQPRRegisterClass(Inst, Qm, Address, Decoder)))
5923 return MCDisassembler::Fail;
5924 }
5925
5926 if (!Check(S, predicate_decoder(Inst, fc, Address, Decoder)))
5927 return MCDisassembler::Fail;
5928
5932
5933 return S;
5934}
5935
5936static DecodeStatus DecodeMveVCTP(MCInst &Inst, unsigned Insn, uint64_t Address,
5937 const MCDisassembler *Decoder) {
5939 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5940 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
5941 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
5942 return MCDisassembler::Fail;
5943 return S;
5944}
5945
5946static DecodeStatus DecodeMVEVPNOT(MCInst &Inst, unsigned Insn,
5947 uint64_t Address,
5948 const MCDisassembler *Decoder) {
5950 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5951 Inst.addOperand(MCOperand::createReg(ARM::VPR));
5952 return S;
5953}
5954
5955static DecodeStatus DecodeT2AddSubSPImm(MCInst &Inst, unsigned Insn,
5956 uint64_t Address,
5957 const MCDisassembler *Decoder) {
5958 const unsigned Rd = fieldFromInstruction(Insn, 8, 4);
5959 const unsigned Rn = fieldFromInstruction(Insn, 16, 4);
5960 const unsigned Imm12 = fieldFromInstruction(Insn, 26, 1) << 11 |
5961 fieldFromInstruction(Insn, 12, 3) << 8 |
5962 fieldFromInstruction(Insn, 0, 8);
5963 const unsigned TypeT3 = fieldFromInstruction(Insn, 25, 1);
5964 unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
5965 unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
5966 unsigned S = fieldFromInstruction(Insn, 20, 1);
5967 if (sign1 != sign2)
5968 return MCDisassembler::Fail;
5969
5970 // T3 does a zext of imm12, where T2 does a ThumbExpandImm (T2SOImm)
5972 if ((!Check(DS,
5973 DecodeGPRspRegisterClass(Inst, Rd, Address, Decoder))) || // dst
5974 (!Check(DS, DecodeGPRspRegisterClass(Inst, Rn, Address, Decoder))))
5975 return MCDisassembler::Fail;
5976 if (TypeT3) {
5977 Inst.setOpcode(sign1 ? ARM::t2SUBspImm12 : ARM::t2ADDspImm12);
5978 Inst.addOperand(MCOperand::createImm(Imm12)); // zext imm12
5979 } else {
5980 Inst.setOpcode(sign1 ? ARM::t2SUBspImm : ARM::t2ADDspImm);
5981 if (!Check(DS, DecodeT2SOImm(Inst, Imm12, Address, Decoder))) // imm12
5982 return MCDisassembler::Fail;
5983 if (!Check(DS, DecodeCCOutOperand(Inst, S, Address, Decoder))) // cc_out
5984 return MCDisassembler::Fail;
5985 }
5986
5987 return DS;
5988}
5989
5990static DecodeStatus DecodeLazyLoadStoreMul(MCInst &Inst, unsigned Insn,
5991 uint64_t Address,
5992 const MCDisassembler *Decoder) {
5994
5995 const unsigned Rn = fieldFromInstruction(Insn, 16, 4);
5996 // Adding Rn, holding memory location to save/load to/from, the only argument
5997 // that is being encoded.
5998 // '$Rn' in the assembly.
5999 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
6000 return MCDisassembler::Fail;
6001 // An optional predicate, '$p' in the assembly.
6002 DecodePredicateOperand(Inst, ARMCC::AL, Address, Decoder);
6003 // An immediate that represents a floating point registers list. '$regs' in
6004 // the assembly.
6005 Inst.addOperand(MCOperand::createImm(0)); // Arbitrary value, has no effect.
6006
6007 return S;
6008}
6009
6010#include "ARMGenDisassemblerTables.inc"
6011
6012// Post-decoding checks
6014 uint64_t Address, raw_ostream &CS,
6015 uint32_t Insn,
6016 DecodeStatus Result) {
6017 switch (MI.getOpcode()) {
6018 case ARM::HVC: {
6019 // HVC is undefined if condition = 0xf otherwise upredictable
6020 // if condition != 0xe
6021 uint32_t Cond = (Insn >> 28) & 0xF;
6022 if (Cond == 0xF)
6023 return MCDisassembler::Fail;
6024 if (Cond != 0xE)
6026 return Result;
6027 }
6028 case ARM::t2ADDri:
6029 case ARM::t2ADDri12:
6030 case ARM::t2ADDrr:
6031 case ARM::t2ADDrs:
6032 case ARM::t2SUBri:
6033 case ARM::t2SUBri12:
6034 case ARM::t2SUBrr:
6035 case ARM::t2SUBrs:
6036 if (MI.getOperand(0).getReg() == ARM::SP &&
6037 MI.getOperand(1).getReg() != ARM::SP)
6039 return Result;
6040 default: return Result;
6041 }
6042}
6043
6044uint64_t ARMDisassembler::suggestBytesToSkip(ArrayRef<uint8_t> Bytes,
6045 uint64_t Address) const {
6046 // In Arm state, instructions are always 4 bytes wide, so there's no
6047 // point in skipping any smaller number of bytes if an instruction
6048 // can't be decoded.
6049 if (!STI.hasFeature(ARM::ModeThumb))
6050 return 4;
6051
6052 // In a Thumb instruction stream, a halfword is a standalone 2-byte
6053 // instruction if and only if its value is less than 0xE800.
6054 // Otherwise, it's the first halfword of a 4-byte instruction.
6055 //
6056 // So, if we can see the upcoming halfword, we can judge on that
6057 // basis, and maybe skip a whole 4-byte instruction that we don't
6058 // know how to decode, without accidentally trying to interpret its
6059 // second half as something else.
6060 //
6061 // If we don't have the instruction data available, we just have to
6062 // recommend skipping the minimum sensible distance, which is 2
6063 // bytes.
6064 if (Bytes.size() < 2)
6065 return 2;
6066
6067 uint16_t Insn16 = llvm::support::endian::read<uint16_t>(
6068 Bytes.data(), InstructionEndianness);
6069 return Insn16 < 0xE800 ? 2 : 4;
6070}
6071
6072DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
6073 ArrayRef<uint8_t> Bytes,
6074 uint64_t Address,
6075 raw_ostream &CS) const {
6076 if (STI.hasFeature(ARM::ModeThumb))
6077 return getThumbInstruction(MI, Size, Bytes, Address, CS);
6078 return getARMInstruction(MI, Size, Bytes, Address, CS);
6079}
6080
6081DecodeStatus ARMDisassembler::getARMInstruction(MCInst &MI, uint64_t &Size,
6082 ArrayRef<uint8_t> Bytes,
6083 uint64_t Address,
6084 raw_ostream &CS) const {
6085 CommentStream = &CS;
6086
6087 assert(!STI.hasFeature(ARM::ModeThumb) &&
6088 "Asked to disassemble an ARM instruction but Subtarget is in Thumb "
6089 "mode!");
6090
6091 // We want to read exactly 4 bytes of data.
6092 if (Bytes.size() < 4) {
6093 Size = 0;
6094 return MCDisassembler::Fail;
6095 }
6096
6097 // Encoded as a 32-bit word in the stream.
6098 uint32_t Insn = llvm::support::endian::read<uint32_t>(Bytes.data(),
6099 InstructionEndianness);
6100
6101 // Calling the auto-generated decoder function.
6103 decodeInstruction(DecoderTableARM32, MI, Insn, Address, this, STI);
6104 if (Result != MCDisassembler::Fail) {
6105 Size = 4;
6106 return checkDecodedInstruction(MI, Size, Address, CS, Insn, Result);
6107 }
6108
6109 struct DecodeTable {
6110 const uint8_t *P;
6111 bool DecodePred;
6112 };
6113
6114 const DecodeTable Tables[] = {
6115 {DecoderTableVFP32, false}, {DecoderTableVFPV832, false},
6116 {DecoderTableNEONData32, true}, {DecoderTableNEONLoadStore32, true},
6117 {DecoderTableNEONDup32, true}, {DecoderTablev8NEON32, false},
6118 {DecoderTablev8Crypto32, false},
6119 };
6120
6121 for (auto Table : Tables) {
6122 Result = decodeInstruction(Table.P, MI, Insn, Address, this, STI);
6123 if (Result != MCDisassembler::Fail) {
6124 Size = 4;
6125 // Add a fake predicate operand, because we share these instruction
6126 // definitions with Thumb2 where these instructions are predicable.
6127 if (Table.DecodePred && !DecodePredicateOperand(MI, 0xE, Address, this))
6128 return MCDisassembler::Fail;
6129 return Result;
6130 }
6131 }
6132
6133 Result =
6134 decodeInstruction(DecoderTableCoProc32, MI, Insn, Address, this, STI);
6135 if (Result != MCDisassembler::Fail) {
6136 Size = 4;
6137 return checkDecodedInstruction(MI, Size, Address, CS, Insn, Result);
6138 }
6139
6140 Size = 4;
6141 return MCDisassembler::Fail;
6142}
6143
6144// Thumb1 instructions don't have explicit S bits. Rather, they
6145// implicitly set CPSR. Since it's not represented in the encoding, the
6146// auto-generated decoder won't inject the CPSR operand. We need to fix
6147// that as a post-pass.
6148void ARMDisassembler::AddThumb1SBit(MCInst &MI, bool InITBlock) const {
6149 const MCInstrDesc &MCID = MCII->get(MI.getOpcode());
6150 MCInst::iterator I = MI.begin();
6151 for (unsigned i = 0; i < MCID.NumOperands; ++i, ++I) {
6152 if (I == MI.end()) break;
6153 if (MCID.operands()[i].isOptionalDef() &&
6154 MCID.operands()[i].RegClass == ARM::CCRRegClassID) {
6155 if (i > 0 && MCID.operands()[i - 1].isPredicate())
6156 continue;
6157 MI.insert(I,
6158 MCOperand::createReg(InITBlock ? ARM::NoRegister : ARM::CPSR));
6159 return;
6160 }
6161 }
6162
6163 MI.insert(I, MCOperand::createReg(InITBlock ? ARM::NoRegister : ARM::CPSR));
6164}
6165
6166bool ARMDisassembler::isVectorPredicable(const MCInst &MI) const {
6167 const MCInstrDesc &MCID = MCII->get(MI.getOpcode());
6168 for (unsigned i = 0; i < MCID.NumOperands; ++i) {
6169 if (ARM::isVpred(MCID.operands()[i].OperandType))
6170 return true;
6171 }
6172 return false;
6173}
6174
6175// Most Thumb instructions don't have explicit predicates in the
6176// encoding, but rather get their predicates from IT context. We need
6177// to fix up the predicate operands using this context information as a
6178// post-pass.
6180ARMDisassembler::AddThumbPredicate(MCInst &MI) const {
6182
6183 const FeatureBitset &FeatureBits = getSubtargetInfo().getFeatureBits();
6184
6185 // A few instructions actually have predicates encoded in them. Don't
6186 // try to overwrite it if we're seeing one of those.
6187 switch (MI.getOpcode()) {
6188 case ARM::tBcc:
6189 case ARM::t2Bcc:
6190 case ARM::tCBZ:
6191 case ARM::tCBNZ:
6192 case ARM::tCPS:
6193 case ARM::t2CPS3p:
6194 case ARM::t2CPS2p:
6195 case ARM::t2CPS1p:
6196 case ARM::t2CSEL:
6197 case ARM::t2CSINC:
6198 case ARM::t2CSINV:
6199 case ARM::t2CSNEG:
6200 case ARM::tMOVSr:
6201 case ARM::tSETEND:
6202 // Some instructions (mostly conditional branches) are not
6203 // allowed in IT blocks.
6204 if (ITBlock.instrInITBlock())
6205 S = SoftFail;
6206 else
6207 return Success;
6208 break;
6209 case ARM::t2HINT:
6210 if (MI.getOperand(0).getImm() == 0x10 && (FeatureBits[ARM::FeatureRAS]) != 0)
6211 S = SoftFail;
6212 break;
6213 case ARM::tB:
6214 case ARM::t2B:
6215 case ARM::t2TBB:
6216 case ARM::t2TBH:
6217 // Some instructions (mostly unconditional branches) can
6218 // only appears at the end of, or outside of, an IT.
6219 if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
6220 S = SoftFail;
6221 break;
6222 default:
6223 break;
6224 }
6225
6226 // Warn on non-VPT predicable instruction in a VPT block and a VPT
6227 // predicable instruction in an IT block
6228 if ((!isVectorPredicable(MI) && VPTBlock.instrInVPTBlock()) ||
6229 (isVectorPredicable(MI) && ITBlock.instrInITBlock()))
6230 S = SoftFail;
6231
6232 // If we're in an IT/VPT block, base the predicate on that. Otherwise,
6233 // assume a predicate of AL.
6234 unsigned CC = ARMCC::AL;
6235 unsigned VCC = ARMVCC::None;
6236 if (ITBlock.instrInITBlock()) {
6237 CC = ITBlock.getITCC();
6238 ITBlock.advanceITState();
6239 } else if (VPTBlock.instrInVPTBlock()) {
6240 VCC = VPTBlock.getVPTPred();
6241 VPTBlock.advanceVPTState();
6242 }
6243
6244 const MCInstrDesc &MCID = MCII->get(MI.getOpcode());
6245
6246 MCInst::iterator CCI = MI.begin();
6247 for (unsigned i = 0; i < MCID.NumOperands; ++i, ++CCI) {
6248 if (MCID.operands()[i].isPredicate() || CCI == MI.end())
6249 break;
6250 }
6251
6252 if (MCID.isPredicable()) {
6253 CCI = MI.insert(CCI, MCOperand::createImm(CC));
6254 ++CCI;
6255 if (CC == ARMCC::AL)
6256 MI.insert(CCI, MCOperand::createReg(ARM::NoRegister));
6257 else
6258 MI.insert(CCI, MCOperand::createReg(ARM::CPSR));
6259 } else if (CC != ARMCC::AL) {
6260 Check(S, SoftFail);
6261 }
6262
6263 MCInst::iterator VCCI = MI.begin();
6264 unsigned VCCPos;
6265 for (VCCPos = 0; VCCPos < MCID.NumOperands; ++VCCPos, ++VCCI) {
6266 if (ARM::isVpred(MCID.operands()[VCCPos].OperandType) || VCCI == MI.end())
6267 break;
6268 }
6269
6270 if (isVectorPredicable(MI)) {
6271 VCCI = MI.insert(VCCI, MCOperand::createImm(VCC));
6272 ++VCCI;
6273 if (VCC == ARMVCC::None)
6274 VCCI = MI.insert(VCCI, MCOperand::createReg(0));
6275 else
6276 VCCI = MI.insert(VCCI, MCOperand::createReg(ARM::P0));
6277 ++VCCI;
6278 VCCI = MI.insert(VCCI, MCOperand::createReg(0));
6279 ++VCCI;
6280 if (MCID.operands()[VCCPos].OperandType == ARM::OPERAND_VPRED_R) {
6281 int TiedOp = MCID.getOperandConstraint(VCCPos + 3, MCOI::TIED_TO);
6282 assert(TiedOp >= 0 &&
6283 "Inactive register in vpred_r is not tied to an output!");
6284 // Copy the operand to ensure it's not invalidated when MI grows.
6285 MI.insert(VCCI, MCOperand(MI.getOperand(TiedOp)));
6286 }
6287 } else if (VCC != ARMVCC::None) {
6288 Check(S, SoftFail);
6289 }
6290
6291 return S;
6292}
6293
6294// Thumb VFP instructions are a special case. Because we share their
6295// encodings between ARM and Thumb modes, and they are predicable in ARM
6296// mode, the auto-generated decoder will give them an (incorrect)
6297// predicate operand. We need to rewrite these operands based on the IT
6298// context as a post-pass.
6299void ARMDisassembler::UpdateThumbVFPPredicate(
6300 DecodeStatus &S, MCInst &MI) const {
6301 unsigned CC;
6302 CC = ITBlock.getITCC();
6303 if (CC == 0xF)
6304 CC = ARMCC::AL;
6305 if (ITBlock.instrInITBlock())
6306 ITBlock.advanceITState();
6307 else if (VPTBlock.instrInVPTBlock()) {
6308 CC = VPTBlock.getVPTPred();
6309 VPTBlock.advanceVPTState();
6310 }
6311
6312 const MCInstrDesc &MCID = MCII->get(MI.getOpcode());
6313 ArrayRef<MCOperandInfo> OpInfo = MCID.operands();
6314 MCInst::iterator I = MI.begin();
6315 unsigned short NumOps = MCID.NumOperands;
6316 for (unsigned i = 0; i < NumOps; ++i, ++I) {
6317 if (OpInfo[i].isPredicate() ) {
6318 if (CC != ARMCC::AL && !MCID.isPredicable())
6319 Check(S, SoftFail);
6320 I->setImm(CC);
6321 ++I;
6322 if (CC == ARMCC::AL)
6323 I->setReg(ARM::NoRegister);
6324 else
6325 I->setReg(ARM::CPSR);
6326 return;
6327 }
6328 }
6329}
6330
6331DecodeStatus ARMDisassembler::getThumbInstruction(MCInst &MI, uint64_t &Size,
6332 ArrayRef<uint8_t> Bytes,
6333 uint64_t Address,
6334 raw_ostream &CS) const {
6335 CommentStream = &CS;
6336
6337 assert(STI.hasFeature(ARM::ModeThumb) &&
6338 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
6339
6340 // We want to read exactly 2 bytes of data.
6341 if (Bytes.size() < 2) {
6342 Size = 0;
6343 return MCDisassembler::Fail;
6344 }
6345
6346 uint16_t Insn16 = llvm::support::endian::read<uint16_t>(
6347 Bytes.data(), InstructionEndianness);
6349 decodeInstruction(DecoderTableThumb16, MI, Insn16, Address, this, STI);
6350 if (Result != MCDisassembler::Fail) {
6351 Size = 2;
6352 Check(Result, AddThumbPredicate(MI));
6353 return Result;
6354 }
6355
6356 Result = decodeInstruction(DecoderTableThumbSBit16, MI, Insn16, Address, this,
6357 STI);
6358 if (Result) {
6359 Size = 2;
6360 bool InITBlock = ITBlock.instrInITBlock();
6361 Check(Result, AddThumbPredicate(MI));
6362 AddThumb1SBit(MI, InITBlock);
6363 return Result;
6364 }
6365
6366 Result =
6367 decodeInstruction(DecoderTableThumb216, MI, Insn16, Address, this, STI);
6368 if (Result != MCDisassembler::Fail) {
6369 Size = 2;
6370
6371 // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
6372 // the Thumb predicate.
6373 if (MI.getOpcode() == ARM::t2IT && ITBlock.instrInITBlock())
6375
6376 Check(Result, AddThumbPredicate(MI));
6377
6378 // If we find an IT instruction, we need to parse its condition
6379 // code and mask operands so that we can apply them correctly
6380 // to the subsequent instructions.
6381 if (MI.getOpcode() == ARM::t2IT) {
6382 unsigned Firstcond = MI.getOperand(0).getImm();
6383 unsigned Mask = MI.getOperand(1).getImm();
6384 ITBlock.setITState(Firstcond, Mask);
6385
6386 // An IT instruction that would give a 'NV' predicate is unpredictable.
6387 if (Firstcond == ARMCC::AL && !isPowerOf2_32(Mask))
6388 CS << "unpredictable IT predicate sequence";
6389 }
6390
6391 return Result;
6392 }
6393
6394 // We want to read exactly 4 bytes of data.
6395 if (Bytes.size() < 4) {
6396 Size = 0;
6397 return MCDisassembler::Fail;
6398 }
6399
6400 uint32_t Insn32 =
6401 (uint32_t(Insn16) << 16) | llvm::support::endian::read<uint16_t>(
6402 Bytes.data() + 2, InstructionEndianness);
6403
6404 Result =
6405 decodeInstruction(DecoderTableMVE32, MI, Insn32, Address, this, STI);
6406 if (Result != MCDisassembler::Fail) {
6407 Size = 4;
6408
6409 // Nested VPT blocks are UNPREDICTABLE. Must be checked before we add
6410 // the VPT predicate.
6411 if (isVPTOpcode(MI.getOpcode()) && VPTBlock.instrInVPTBlock())
6413
6414 Check(Result, AddThumbPredicate(MI));
6415
6416 if (isVPTOpcode(MI.getOpcode())) {
6417 unsigned Mask = MI.getOperand(0).getImm();
6418 VPTBlock.setVPTState(Mask);
6419 }
6420
6421 return Result;
6422 }
6423
6424 Result =
6425 decodeInstruction(DecoderTableThumb32, MI, Insn32, Address, this, STI);
6426 if (Result != MCDisassembler::Fail) {
6427 Size = 4;
6428 bool InITBlock = ITBlock.instrInITBlock();
6429 Check(Result, AddThumbPredicate(MI));
6430 AddThumb1SBit(MI, InITBlock);
6431 return Result;
6432 }
6433
6434 Result =
6435 decodeInstruction(DecoderTableThumb232, MI, Insn32, Address, this, STI);
6436 if (Result != MCDisassembler::Fail) {
6437 Size = 4;
6438 Check(Result, AddThumbPredicate(MI));
6439 return checkDecodedInstruction(MI, Size, Address, CS, Insn32, Result);
6440 }
6441
6442 if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
6443 Result =
6444 decodeInstruction(DecoderTableVFP32, MI, Insn32, Address, this, STI);
6445 if (Result != MCDisassembler::Fail) {
6446 Size = 4;
6447 UpdateThumbVFPPredicate(Result, MI);
6448 return Result;
6449 }
6450 }
6451
6452 Result =
6453 decodeInstruction(DecoderTableVFPV832, MI, Insn32, Address, this, STI);
6454 if (Result != MCDisassembler::Fail) {
6455 Size = 4;
6456 return Result;
6457 }
6458
6459 if (fieldFromInstruction(Insn32, 28, 4) == 0xE) {
6460 Result = decodeInstruction(DecoderTableNEONDup32, MI, Insn32, Address, this,
6461 STI);
6462 if (Result != MCDisassembler::Fail) {
6463 Size = 4;
6464 Check(Result, AddThumbPredicate(MI));
6465 return Result;
6466 }
6467 }
6468
6469 if (fieldFromInstruction(Insn32, 24, 8) == 0xF9) {
6470 uint32_t NEONLdStInsn = Insn32;
6471 NEONLdStInsn &= 0xF0FFFFFF;
6472 NEONLdStInsn |= 0x04000000;
6473 Result = decodeInstruction(DecoderTableNEONLoadStore32, MI, NEONLdStInsn,
6474 Address, this, STI);
6475 if (Result != MCDisassembler::Fail) {
6476 Size = 4;
6477 Check(Result, AddThumbPredicate(MI));
6478 return Result;
6479 }
6480 }
6481
6482 if (fieldFromInstruction(Insn32, 24, 4) == 0xF) {
6483 uint32_t NEONDataInsn = Insn32;
6484 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
6485 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
6486 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
6487 Result = decodeInstruction(DecoderTableNEONData32, MI, NEONDataInsn,
6488 Address, this, STI);
6489 if (Result != MCDisassembler::Fail) {
6490 Size = 4;
6491 Check(Result, AddThumbPredicate(MI));
6492 return Result;
6493 }
6494
6495 uint32_t NEONCryptoInsn = Insn32;
6496 NEONCryptoInsn &= 0xF0FFFFFF; // Clear bits 27-24
6497 NEONCryptoInsn |= (NEONCryptoInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
6498 NEONCryptoInsn |= 0x12000000; // Set bits 28 and 25
6499 Result = decodeInstruction(DecoderTablev8Crypto32, MI, NEONCryptoInsn,
6500 Address, this, STI);
6501 if (Result != MCDisassembler::Fail) {
6502 Size = 4;
6503 return Result;
6504 }
6505
6506 uint32_t NEONv8Insn = Insn32;
6507 NEONv8Insn &= 0xF3FFFFFF; // Clear bits 27-26
6508 Result = decodeInstruction(DecoderTablev8NEON32, MI, NEONv8Insn, Address,
6509 this, STI);
6510 if (Result != MCDisassembler::Fail) {
6511 Size = 4;
6512 return Result;
6513 }
6514 }
6515
6516 uint32_t Coproc = fieldFromInstruction(Insn32, 8, 4);
6517 const uint8_t *DecoderTable = ARM::isCDECoproc(Coproc, STI)
6518 ? DecoderTableThumb2CDE32
6519 : DecoderTableThumb2CoProc32;
6520 Result =
6521 decodeInstruction(DecoderTable, MI, Insn32, Address, this, STI);
6522 if (Result != MCDisassembler::Fail) {
6523 Size = 4;
6524 Check(Result, AddThumbPredicate(MI));
6525 return Result;
6526 }
6527
6528 // Advance IT state to prevent next instruction inheriting
6529 // the wrong IT state.
6530 if (ITBlock.instrInITBlock())
6531 ITBlock.advanceITState();
6532 Size = 0;
6533 return MCDisassembler::Fail;
6534}
6535
6537 const MCSubtargetInfo &STI,
6538 MCContext &Ctx) {
6539 return new ARMDisassembler(STI, Ctx, T.createMCInstrInfo());
6540}
6541
6542extern "C" LLVM_ABI LLVM_EXTERNAL_VISIBILITY void
#define SoftFail
MCDisassembler::DecodeStatus DecodeStatus
#define Success
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
AMDGPU Mark last scratch load
static bool isVectorPredicable(const MCInstrDesc &MCID)
static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static const uint16_t GPRPairDecoderTable[]
static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRPairnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2LoadT(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVPNOT(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVCMP(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVMOVDRegtoQ(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode5FP16Operand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg QQPRDecoderTable[]
static DecodeStatus DecodeT2LoadLabel(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecoderForMRRC2AndMCRR2(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEPairVectorIndexOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRnopcRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeTAddrModeImm7(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeBranchImmInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm7s4(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value, const MCDisassembler *Decoder)
tryAddingPcLoadReferenceComment - trys to add a comment as to what is being referenced by a load inst...
static DecodeStatus DecodeGPRwithAPSRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
LLVM_ABI LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMDisassembler()
static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg DPairDecoderTable[]
static DecodeStatus DecodeTSBInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVE_MEM_1_pre(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodePowerTwoOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2Imm7S4(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeQADDInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg DPairSpacedDecoderTable[]
static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRestrictedIPredicateOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSETPANInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMQQQQPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddSubSPImm(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static MCDisassembler * createARMDisassembler(const Target &T, const MCSubtargetInfo &STI, MCContext &Ctx)
static DecodeStatus DecodeT2LoadImm12(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static unsigned FixedRegForVSTRVLDR_SYSREG(unsigned Opcode)
static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg QPRDecoderTable[]
static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg SPRDecoderTable[]
static DecodeStatus DecodeBFAfterTargetOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRestrictedUPredicateOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeCLRMGPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMQQPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRwithAPSR_NZCVnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
DecodeStatus OperandDecoder(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode3Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRwithZRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbBCCTargetOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVE_MEM_3_pre(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2STRDPreInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static bool PermitsD32(const MCInst &Inst, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static const uint16_t CLRMGPRDecoderTable[]
static const MCPhysReg DPRDecoderTable[]
static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2LDRDPreInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, uint32_t Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVpredROperand(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRestrictedSPredicateOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRPairRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMQPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value, bool isBranch, uint64_t InstSize, MCInst &MI, const MCDisassembler *Decoder)
tryAddingSymbolicOperand - trys to add a symbolic operand in place of the immediate Value in the MCIn...
static DecodeStatus DecodeT2LoadImm8(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLDST3Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRwithZRnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static const uint16_t GPRDecoderTable[]
static DecodeStatus DecodeMveAddrModeQ(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2Imm7(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVpredNOperand(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVE_MEM_2_pre(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVCVTt1fp(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVCVTImmOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVMOVQtoDReg(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static const MCPhysReg QQQQPRDecoderTable[]
static DecodeStatus DecodeLongShiftOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMveAddrModeRQ(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEModImmInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeIT(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRspRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLDST4Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVE_MEM_pre(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder, unsigned Rn, OperandDecoder RnDecoder, OperandDecoder AddrDecoder)
static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbTableBranch(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMveVCTP(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus checkDecodedInstruction(MCInst &MI, uint64_t &Size, uint64_t Address, raw_ostream &CS, uint32_t Insn, DecodeStatus Result)
static DecodeStatus DecodeVSTRVLDR_SYSREG(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeNEONComplexLane64Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodePredNoALOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVPTMaskOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEOverlappingLongShift(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2AddrModeImm7(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLDST2Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeTSTInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2HintSpaceInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeBFLabelOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeHPRRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVMOVModImmInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRestrictedFPPredicateOperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeHINTInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVSCCLRM(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMVEVADCInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeRFEInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2BInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2Adr(MCInst &Inst, uint32_t Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodetGPREvenRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeBankedReg(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodetGPROddRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeGPRnospRegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVLDST1Instruction(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeSPR_8RegisterClass(MCInst &Inst, unsigned RegNo, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeLazyLoadStoreMul(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeForVMRSandVMSR(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeInstSyncBarrierOption(MCInst &Inst, unsigned Val, uint64_t Address, const MCDisassembler *Decoder)
static DecodeStatus DecodeLOLoop(MCInst &Inst, unsigned Insn, uint64_t Address, const MCDisassembler *Decoder)
#define LLVM_ABI
Definition Compiler.h:213
#define LLVM_EXTERNAL_VISIBILITY
Definition Compiler.h:132
static bool isNeg(Value *V)
Returns true if the operation is a negation of V, and it works for both integers and floats.
static bool isSigned(unsigned int Opcode)
#define Check(C,...)
#define op(i)
amode Optimize addressing mode
IRTranslator LLVM IR MI
const size_t AbstractManglingParser< Derived, Alloc >::NumOps
#define I(x, y, z)
Definition MD5.cpp:58
#define T
#define P(N)
static bool isBranch(unsigned Opcode)
const SmallVectorImpl< MachineOperand > & Cond
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition ArrayRef.h:41
size_t size() const
size - Get the array size.
Definition ArrayRef.h:147
const T * data() const
Definition ArrayRef.h:144
Container class for subtarget features.
Context object for machine code objects.
Definition MCContext.h:83
Superclass for all disassemblers.
bool tryAddingSymbolicOperand(MCInst &Inst, int64_t Value, uint64_t Address, bool IsBranch, uint64_t Offset, uint64_t OpSize, uint64_t InstSize) const
const MCSubtargetInfo & getSubtargetInfo() const
void tryAddingPcLoadReferenceComment(int64_t Value, uint64_t Address) const
DecodeStatus
Ternary decode status.
Instances of this class represent a single low-level machine instruction.
Definition MCInst.h:188
unsigned getNumOperands() const
Definition MCInst.h:212
SmallVectorImpl< MCOperand >::iterator iterator
Definition MCInst.h:220
unsigned getOpcode() const
Definition MCInst.h:202
void addOperand(const MCOperand Op)
Definition MCInst.h:215
iterator end()
Definition MCInst.h:229
void setOpcode(unsigned Op)
Definition MCInst.h:201
const MCOperand & getOperand(unsigned i) const
Definition MCInst.h:210
ArrayRef< MCOperandInfo > operands() const
unsigned short NumOperands
int getOperandConstraint(unsigned OpNum, MCOI::OperandConstraint Constraint) const
Returns the value of the specified operand constraint if it is present.
bool isPredicable() const
Return true if this instruction has a predicate operand that controls execution.
Interface to description of machine instruction set.
Definition MCInstrInfo.h:27
const MCInstrDesc & get(unsigned Opcode) const
Return the machine instruction descriptor that corresponds to the specified instruction opcode.
Definition MCInstrInfo.h:64
int64_t getImm() const
Definition MCInst.h:84
static MCOperand createReg(MCRegister Reg)
Definition MCInst.h:138
static MCOperand createImm(int64_t Val)
Definition MCInst.h:145
MCRegister getReg() const
Returns the register number.
Definition MCInst.h:73
Wrapper class representing physical registers. Should be passed by value.
Definition MCRegister.h:33
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
const FeatureBitset & getFeatureBits() const
Wrapper class representing virtual and physical registers.
Definition Register.h:19
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Target - Wrapper for Target specific information.
LLVM Value Representation.
Definition Value.h:75
This class implements an extremely fast bulk output stream that can only output to a stream.
Definition raw_ostream.h:53
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned getAM2Opc(AddrOpc Opc, unsigned Imm12, ShiftOpc SO, unsigned IdxMode=0)
unsigned getAM5Opc(AddrOpc Opc, unsigned char Offset)
getAM5Opc - This function encodes the addrmode5 opc field.
unsigned getAM5FP16Opc(AddrOpc Opc, unsigned char Offset)
getAM5FP16Opc - This function encodes the addrmode5fp16 opc field.
bool isVpred(OperandType op)
bool isCDECoproc(size_t Coproc, const MCSubtargetInfo &STI)
@ D16
Only 16 D registers.
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
std::enable_if_t< std::is_integral_v< IntType >, IntType > fieldFromInstruction(const IntType &Insn, unsigned StartBit, unsigned NumBits)
Definition MCDecoder.h:37
value_type read(const void *memory, endianness endian)
Read a value of a particular endianness from memory.
Definition Endian.h:58
This is an optimization pass for GlobalISel generic memory operations.
constexpr T rotr(T V, int R)
Definition bit.h:350
auto size(R &&Range, std::enable_if_t< std::is_base_of< std::random_access_iterator_tag, typename std::iterator_traits< decltype(Range.begin())>::iterator_category >::value, void > *=nullptr)
Get the size of a range.
Definition STLExtras.h:1685
Target & getTheThumbBETarget()
static bool isVPTOpcode(int Opc)
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
Definition bit.h:157
constexpr bool isPowerOf2_32(uint32_t Value)
Return true if the argument is a power of two > 0.
Definition MathExtras.h:288
static bool isValidCoprocessorNumber(unsigned Num, const FeatureBitset &featureBits)
isValidCoprocessorNumber - decide whether an explicit coprocessor number is legal in generic instruct...
uint16_t MCPhysReg
An unsigned integer type large enough to represent all physical registers, but not necessarily virtua...
Definition MCRegister.h:21
DWARFExpression::Operation Op
ArrayRef(const T &OneElt) -> ArrayRef< T >
constexpr int32_t SignExtend32(uint32_t X)
Sign-extend the number in the bottom B bits of X to a 32-bit integer.
Definition MathExtras.h:559
endianness
Definition bit.h:71
Target & getTheARMLETarget()
Target & getTheARMBETarget()
Target & getTheThumbLETarget()
static void RegisterMCDisassembler(Target &T, Target::MCDisassemblerCtorTy Fn)
RegisterMCDisassembler - Register a MCDisassembler implementation for the given target.