LLVM 22.0.0git
BPFISelLowering.h
Go to the documentation of this file.
1//===-- BPFISelLowering.h - BPF DAG Lowering Interface ----------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that BPF uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_BPF_BPFISELLOWERING_H
15#define LLVM_LIB_TARGET_BPF_BPFISELLOWERING_H
16
17#include "BPF.h"
20
21namespace llvm {
22class BPFSubtarget;
34
36public:
37 explicit BPFTargetLowering(const TargetMachine &TM, const BPFSubtarget &STI);
38
39 // Provide custom lowering hooks for some operations.
40 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
41
42 // This method returns the name of a target specific DAG node.
43 const char *getTargetNodeName(unsigned Opcode) const override;
44
45 // This method decides whether folding a constant offset
46 // with the given GlobalAddress is legal.
47 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
48
50 getConstraintType(StringRef Constraint) const override;
51
52 std::pair<unsigned, const TargetRegisterClass *>
54 StringRef Constraint, MVT VT) const override;
55
58 MachineBasicBlock *BB) const override;
59
60 bool getHasAlu32() const { return HasAlu32; }
61 bool getHasJmp32() const { return HasJmp32; }
62 bool getHasJmpExt() const { return HasJmpExt; }
63
65 EVT VT) const override;
66
67 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
68
69 unsigned getJumpTableEncoding() const override;
70
71private:
72 // Control Instruction Selection Features
73 bool HasAlu32;
74 bool HasJmp32;
75 bool HasJmpExt;
76 bool HasMovsx;
77
78 SDValue LowerSDIVSREM(SDValue Op, SelectionDAG &DAG) const;
83 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
84 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
85 SDValue LowerTRAP(SDValue Op, SelectionDAG &DAG) const;
86 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
87 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
88
89 template <class NodeTy>
90 SDValue getAddr(NodeTy *N, SelectionDAG &DAG, unsigned Flags = 0) const;
91
92 // Lower the result values of a call, copying them out of physregs into vregs
94 CallingConv::ID CallConv, bool IsVarArg,
96 const SDLoc &DL, SelectionDAG &DAG,
97 SmallVectorImpl<SDValue> &InVals) const;
98
99 // Maximum number of arguments to a call
100 static const size_t MaxArgs;
101
102 // Lower a call into CALLSEQ_START - BPFISD:CALL - CALLSEQ_END chain
104 SmallVectorImpl<SDValue> &InVals) const override;
105
106 // Lower incoming arguments, copy physregs into vregs
107 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
108 bool IsVarArg,
110 const SDLoc &DL, SelectionDAG &DAG,
111 SmallVectorImpl<SDValue> &InVals) const override;
112
113 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
115 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
116 SelectionDAG &DAG) const override;
117
118 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
119 SelectionDAG &DAG) const override;
120
121 EVT getOptimalMemOpType(LLVMContext &Context, const MemOp &Op,
122 const AttributeList &FuncAttributes) const override {
123 return Op.size() >= 8 ? MVT::i64 : MVT::i32;
124 }
125
126 bool isIntDivCheap(EVT VT, AttributeList Attr) const override {
127 return false;
128 }
129
130 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
131 Type *Ty) const override {
132 return true;
133 }
134
135 // Prevent reducing load width during SelectionDag phase.
136 // Otherwise, we may transform the following
137 // ctx = ctx + reloc_offset
138 // ... (*(u32 *)ctx) & 0x8000...
139 // to
140 // ctx = ctx + reloc_offset
141 // ... (*(u8 *)(ctx + 1)) & 0x80 ...
142 // which will be rejected by the verifier.
143 bool
144 shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy, EVT NewVT,
145 std::optional<unsigned> ByteOffset) const override {
146 return false;
147 }
148
149 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
150 Type *Ty, unsigned AS,
151 Instruction *I = nullptr) const override;
152
153 // isTruncateFree - Return true if it's free to truncate a value of
154 // type Ty1 to type Ty2. e.g. On BPF at alu32 mode, it's free to truncate
155 // a i64 value in register R1 to i32 by referencing its sub-register W1.
156 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
157 bool isTruncateFree(EVT VT1, EVT VT2) const override;
158
159 // For 32bit ALU result zext to 64bit is free.
160 bool isZExtFree(Type *Ty1, Type *Ty2) const override;
161 bool isZExtFree(EVT VT1, EVT VT2) const override;
162 bool isZExtFree(SDValue Val, EVT VT2) const override;
163
164 unsigned EmitSubregExt(MachineInstr &MI, MachineBasicBlock *BB, unsigned Reg,
165 bool isSigned) const;
166
167 MachineBasicBlock * EmitInstrWithCustomInserterMemcpy(MachineInstr &MI,
168 MachineBasicBlock *BB)
169 const;
170 MachineBasicBlock *
171 EmitInstrWithCustomInserterLDimm64(MachineInstr &MI,
172 MachineBasicBlock *BB) const;
173};
174}
175
176#endif
return SDValue()
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
static bool isSigned(unsigned int Opcode)
IRTranslator LLVM IR MI
#define I(x, y, z)
Definition MD5.cpp:58
Register Reg
Register const TargetRegisterInfo * TRI
static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG, const SparcSubtarget *Subtarget)
static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad, bool isV9, bool is64Bit)
static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG)
static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG, const SparcTargetLowering &TLI, bool hasHardQuad, bool isV9, bool is64Bit)
This file describes how to lower LLVM code to machine code.
static SDValue LowerCallResult(SDValue Chain, SDValue InGlue, const SmallVectorImpl< CCValAssign > &RVLocs, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals)
LowerCallResult - Lower the result values of a call into the appropriate copies out of appropriate ph...
BPFTargetLowering::ConstraintType getConstraintType(StringRef Constraint) const override
Given a constraint, return the type of constraint it is for this target.
unsigned getJumpTableEncoding() const override
Return the entry encoding for a jump table in the current function.
const char * getTargetNodeName(unsigned Opcode) const override
This method returns the name of a target specific DAG node.
bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override
Return true if folding a constant offset with the given GlobalAddress is legal.
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const override
Return the ValueType of the result of SETCC operations.
BPFTargetLowering(const TargetMachine &TM, const BPFSubtarget &STI)
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
This callback is invoked for operations that are unsupported by the target, which are registered to u...
MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr &MI, MachineBasicBlock *BB) const override
This method should be implemented by targets that mark instructions with the 'usesCustomInserter' fla...
MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override
Return the type to use for a scalar shift opcode, given the shifted amount type.
std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const override
Given a physical register constraint (e.g.
A parsed version of the target data layout string in and methods for querying it.
Definition DataLayout.h:63
This is an important class for using LLVM in a threaded context.
Definition LLVMContext.h:68
Machine Value Type.
Representation of each machine instruction.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
Represents one node in the SelectionDAG.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
TargetLowering(const TargetLowering &)=delete
Primary interface to the complete machine description for the target machine.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ BUILTIN_OP_END
BUILTIN_OP_END - This must be the last enum value in this list.
LoadExtType
LoadExtType enum - This enum defines the three variants of LOADEXT (load with extension).
This is an optimization pass for GlobalISel generic memory operations.
DWARFExpression::Operation Op
#define N
Extended Value Type.
Definition ValueTypes.h:35
This represents an addressing mode of: BaseGV + BaseOffs + BaseReg + Scale*ScaleReg + ScalableOffset*...
This structure contains all information that is necessary for lowering calls.