LLVM 22.0.0git
CSKYAsmBackend.cpp
Go to the documentation of this file.
1//===-- CSKYAsmBackend.cpp - CSKY Assembler Backend -----------------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8
9#include "CSKYAsmBackend.h"
11#include "llvm/ADT/DenseMap.h"
12#include "llvm/MC/MCAssembler.h"
13#include "llvm/MC/MCContext.h"
15#include "llvm/MC/MCValue.h"
16#include "llvm/Support/Debug.h"
17
18#define DEBUG_TYPE "csky-asmbackend"
19
20using namespace llvm;
21
22std::unique_ptr<MCObjectTargetWriter>
25}
26
28
30 {CSKY::Fixups::fixup_csky_addr32, {"fixup_csky_addr32", 0, 32, 0}},
31 {CSKY::Fixups::fixup_csky_addr_hi16, {"fixup_csky_addr_hi16", 0, 32, 0}},
32 {CSKY::Fixups::fixup_csky_addr_lo16, {"fixup_csky_addr_lo16", 0, 32, 0}},
34 {"fixup_csky_pcrel_imm16_scale2", 0, 32, 0}},
36 {"fixup_csky_pcrel_uimm16_scale4", 0, 32, 0}},
38 {"fixup_csky_pcrel_uimm8_scale4", 0, 32, 0}},
40 {"fixup_csky_pcrel_imm26_scale2", 0, 32, 0}},
42 {"fixup_csky_pcrel_imm18_scale2", 0, 32, 0}},
43 {CSKY::Fixups::fixup_csky_got32, {"fixup_csky_got32", 0, 32, 0}},
45 {"fixup_csky_got_imm18_scale4", 0, 32, 0}},
46 {CSKY::Fixups::fixup_csky_gotoff, {"fixup_csky_gotoff", 0, 32, 0}},
47 {CSKY::Fixups::fixup_csky_gotpc, {"fixup_csky_gotpc", 0, 32, 0}},
48 {CSKY::Fixups::fixup_csky_plt32, {"fixup_csky_plt32", 0, 32, 0}},
50 {"fixup_csky_plt_imm18_scale4", 0, 32, 0}},
52 {"fixup_csky_pcrel_imm10_scale2", 0, 16, 0}},
54 {"fixup_csky_pcrel_uimm7_scale4", 0, 16, 0}},
56 {"fixup_csky_doffset_imm18", 0, 18, 0}},
58 {"fixup_csky_doffset_imm18_scale2", 0, 18, 0}},
60 {"fixup_csky_doffset_imm18_scale4", 0, 18, 0}}};
61
63 "Not all fixup kinds added to Infos array");
64
65 if (mc::isRelocation(Kind))
66 return {};
67 if (Kind < FirstTargetFixupKind)
69 return Infos[Kind];
70}
71
73 MCContext &Ctx) {
74 switch (Fixup.getKind()) {
75 default:
76 llvm_unreachable("Unknown fixup kind!");
83 llvm_unreachable("Relocation should be unconditionally forced\n");
84 case FK_Data_1:
85 case FK_Data_2:
86 case FK_Data_4:
87 case FK_Data_8:
88 return Value;
90 return Value & 0xffffffff;
92 if (!isIntN(17, Value))
93 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
94 if (Value & 0x1)
95 Ctx.reportError(Fixup.getLoc(), "fixup value must be 2-byte aligned.");
96
97 return (Value >> 1) & 0xffff;
99 if (!isUIntN(18, Value))
100 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
101 if (Value & 0x3)
102 Ctx.reportError(Fixup.getLoc(), "fixup value must be 4-byte aligned.");
103
104 return (Value >> 2) & 0xffff;
106 if (!isIntN(27, Value))
107 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
108 if (Value & 0x1)
109 Ctx.reportError(Fixup.getLoc(), "fixup value must be 2-byte aligned.");
110
111 return (Value >> 1) & 0x3ffffff;
113 if (!isIntN(19, Value))
114 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
115 if (Value & 0x1)
116 Ctx.reportError(Fixup.getLoc(), "fixup value must be 2-byte aligned.");
117
118 return (Value >> 1) & 0x3ffff;
120 if (!isUIntN(10, Value))
121 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
122 if (Value & 0x3)
123 Ctx.reportError(Fixup.getLoc(), "fixup value must be 4-byte aligned.");
124
125 unsigned IMM4L = (Value >> 2) & 0xf;
126 unsigned IMM4H = (Value >> 6) & 0xf;
127
128 Value = (IMM4H << 21) | (IMM4L << 4);
129 return Value;
130 }
132 if (!isIntN(11, Value))
133 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
134 if (Value & 0x1)
135 Ctx.reportError(Fixup.getLoc(), "fixup value must be 2-byte aligned.");
136
137 return (Value >> 1) & 0x3ff;
139 if ((Value >> 2) > 0xfe)
140 Ctx.reportError(Fixup.getLoc(), "out of range pc-relative fixup value.");
141 if (Value & 0x3)
142 Ctx.reportError(Fixup.getLoc(), "fixup value must be 4-byte aligned.");
143
144 if ((Value >> 2) <= 0x7f) {
145 unsigned IMM5L = (Value >> 2) & 0x1f;
146 unsigned IMM2H = (Value >> 7) & 0x3;
147
148 Value = (1 << 12) | (IMM2H << 8) | IMM5L;
149 } else {
150 unsigned IMM5L = (~Value >> 2) & 0x1f;
151 unsigned IMM2H = (~Value >> 7) & 0x3;
152
153 Value = (IMM2H << 8) | IMM5L;
154 }
155
156 return Value;
157 }
158}
159
161 const MCFixup &Fixup,
162 const MCValue &,
164 bool Resolved) const {
165 // Return true if the symbol is unresolved.
166 if (!Resolved)
167 return true;
168
169 int64_t Offset = int64_t(Value);
170 switch (Fixup.getKind()) {
171 default:
172 return false;
174 return !isShiftedInt<10, 1>(Offset);
176 return !isShiftedInt<16, 1>(Offset);
178 return !isShiftedInt<26, 1>(Offset);
180 return ((Value >> 2) > 0xfe) || (Value & 0x3);
181 }
182}
183
184std::optional<bool> CSKYAsmBackend::evaluateFixup(const MCFragment &F,
186 uint64_t &Value) {
187 // For a few PC-relative fixups, offsets need to be aligned down. We
188 // compensate here because the default handler's `Value` decrement doesn't
189 // account for this alignment.
190 switch (Fixup.getKind()) {
194 Value = (Asm->getFragmentOffset(F) + Fixup.getOffset()) % 4;
195 }
196 return {};
197}
198
200 const MCValue &Target, uint8_t *Data,
201 uint64_t Value, bool IsResolved) {
202 if (IsResolved && shouldForceRelocation(Fixup, Target))
203 IsResolved = false;
204 maybeAddReloc(F, Fixup, Target, Value, IsResolved);
205
206 MCFixupKind Kind = Fixup.getKind();
207 if (mc::isRelocation(Kind))
208 return;
209 MCContext &Ctx = getContext();
211 if (!Value)
212 return; // Doesn't change encoding.
213 // Apply any target-specific value adjustments.
215
216 // Shift the value into position.
217 Value <<= Info.TargetOffset;
218
219 unsigned NumBytes = alignTo(Info.TargetSize + Info.TargetOffset, 8) / 8;
220
221 assert(Fixup.getOffset() + NumBytes <= F.getSize() &&
222 "Invalid fixup offset!");
223
224 // For each byte of the fragment that the fixup touches, mask in the
225 // bits from the fixup value.
226 bool IsLittleEndian = (Endian == llvm::endianness::little);
227 bool IsInstFixup = (Kind >= FirstTargetFixupKind);
228
229 if (IsLittleEndian && IsInstFixup && (NumBytes == 4)) {
230 Data[0] |= uint8_t((Value >> 16) & 0xff);
231 Data[1] |= uint8_t((Value >> 24) & 0xff);
232 Data[2] |= uint8_t(Value & 0xff);
233 Data[3] |= uint8_t((Value >> 8) & 0xff);
234 } else {
235 for (unsigned I = 0; I != NumBytes; I++) {
236 unsigned Idx = IsLittleEndian ? I : (NumBytes - 1 - I);
237 Data[Idx] |= uint8_t((Value >> (I * 8)) & 0xff);
238 }
239 }
240}
241
243 const MCSubtargetInfo &STI) const {
244 switch (Opcode) {
245 default:
246 return false;
247 case CSKY::JBR32:
248 case CSKY::JBT32:
249 case CSKY::JBF32:
250 case CSKY::JBSR32:
251 if (!STI.hasFeature(CSKY::Has2E3))
252 return false;
253 return true;
254 case CSKY::JBR16:
255 case CSKY::JBT16:
256 case CSKY::JBF16:
257 case CSKY::LRW16:
258 case CSKY::BR16:
259 return true;
260 }
261}
262
264 const MCValue &Target /*STI*/) {
265 if (Target.getSpecifier())
266 return true;
267 switch (Fixup.getKind()) {
268 default:
269 break;
273 return true;
274 }
275
276 return false;
277}
278
280 uint64_t Value) const {
281 return false;
282}
283
285 const MCSubtargetInfo &STI) const {
286 MCInst Res;
287
288 switch (Inst.getOpcode()) {
289 default:
290 LLVM_DEBUG(Inst.dump());
291 llvm_unreachable("Opcode not expected!");
292 case CSKY::LRW16:
293 Res.setOpcode(CSKY::LRW32);
294 Res.addOperand(Inst.getOperand(0));
295 Res.addOperand(Inst.getOperand(1));
296 break;
297 case CSKY::BR16:
298 Res.setOpcode(CSKY::BR32);
299 Res.addOperand(Inst.getOperand(0));
300 break;
301 case CSKY::JBSR32:
302 Res.setOpcode(CSKY::JSRI32);
303 Res.addOperand(Inst.getOperand(1));
304 break;
305 case CSKY::JBR32:
306 Res.setOpcode(CSKY::JMPI32);
307 Res.addOperand(Inst.getOperand(1));
308 break;
309 case CSKY::JBT32:
310 case CSKY::JBF32:
311 Res.setOpcode(Inst.getOpcode() == CSKY::JBT32 ? CSKY::JBT_E : CSKY::JBF_E);
312 Res.addOperand(Inst.getOperand(0));
313 Res.addOperand(Inst.getOperand(1));
314 Res.addOperand(Inst.getOperand(2));
315 break;
316 case CSKY::JBR16:
317 Res.setOpcode(CSKY::JBR32);
318 Res.addOperand(Inst.getOperand(0));
319 Res.addOperand(Inst.getOperand(1));
320 break;
321 case CSKY::JBT16:
322 case CSKY::JBF16:
323 // ck801
324 unsigned opcode;
325 if (STI.hasFeature(CSKY::HasE2))
326 opcode = Inst.getOpcode() == CSKY::JBT16 ? CSKY::JBT32 : CSKY::JBF32;
327 else
328 opcode = Inst.getOpcode() == CSKY::JBT16 ? CSKY::JBT_E : CSKY::JBF_E;
329
330 Res.setOpcode(opcode);
331 Res.addOperand(Inst.getOperand(0));
332 Res.addOperand(Inst.getOperand(1));
333 Res.addOperand(Inst.getOperand(2));
334 break;
335 }
336 Inst = std::move(Res);
337}
338
340 const MCSubtargetInfo *STI) const {
341 OS.write_zeros(Count);
342 return true;
343}
344
346 const MCSubtargetInfo &STI,
347 const MCRegisterInfo &MRI,
348 const MCTargetOptions &Options) {
349 return new CSKYAsmBackend(STI, Options);
350}
unsigned const MachineRegisterInfo * MRI
static uint64_t adjustFixupValue(const MCFixup &Fixup, const MCValue &Target, uint64_t Value, MCContext &Ctx, const Triple &TheTriple, bool IsResolved)
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
Analysis containing CSE Info
Definition: CSEInfo.cpp:27
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
This file defines the DenseMap class.
static LVOptions Options
Definition: LVOptions.cpp:25
#define F(x, y, z)
Definition: MD5.cpp:55
#define I(x, y, z)
Definition: MD5.cpp:58
PowerPC TLS Dynamic Call Fixup
raw_pwrite_stream & OS
#define LLVM_DEBUG(...)
Definition: Debug.h:119
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition: ArrayRef.h:41
bool shouldForceRelocation(const MCFixup &Fixup, const MCValue &Target)
MCFixupKindInfo getFixupKindInfo(MCFixupKind Kind) const override
Get information on a fixup kind.
bool fixupNeedsRelaxationAdvanced(const MCFragment &, const MCFixup &, const MCValue &, uint64_t, bool) const override
Target specific predicate for whether a given fixup requires the associated instruction to be relaxed...
bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value) const override
Simple predicate for targets where !Resolved implies requiring relaxation.
std::optional< bool > evaluateFixup(const MCFragment &, MCFixup &, MCValue &, uint64_t &) override
bool mayNeedRelaxation(unsigned Opcode, ArrayRef< MCOperand > Operands, const MCSubtargetInfo &STI) const override
Check whether the given instruction (encoded as Opcode+Operands) may need relaxation.
void applyFixup(const MCFragment &, const MCFixup &, const MCValue &Target, uint8_t *Data, uint64_t Value, bool IsResolved) override
void relaxInstruction(MCInst &Inst, const MCSubtargetInfo &STI) const override
Relax the instruction in the given fragment to the next wider instruction.
std::unique_ptr< MCObjectTargetWriter > createObjectTargetWriter() const override
bool writeNopData(raw_ostream &OS, uint64_t Count, const MCSubtargetInfo *STI) const override
Write an (optimal) nop sequence of Count bytes to the given output.
unsigned size() const
Definition: DenseMap.h:120
Generic interface to target specific assembler backends.
Definition: MCAsmBackend.h:55
const llvm::endianness Endian
Definition: MCAsmBackend.h:69
virtual MCFixupKindInfo getFixupKindInfo(MCFixupKind Kind) const
Get information on a fixup kind.
MCAssembler * Asm
Definition: MCAsmBackend.h:59
MCContext & getContext() const
void maybeAddReloc(const MCFragment &, const MCFixup &, const MCValue &, uint64_t &Value, bool IsResolved)
uint64_t getFragmentOffset(const MCFragment &F) const
Definition: MCAssembler.h:139
Context object for machine code objects.
Definition: MCContext.h:83
LLVM_ABI void reportError(SMLoc L, const Twine &Msg)
Definition: MCContext.cpp:1115
Encode information on a single operation to perform on a byte sequence (e.g., an encoded instruction)...
Definition: MCFixup.h:61
Instances of this class represent a single low-level machine instruction.
Definition: MCInst.h:188
unsigned getOpcode() const
Definition: MCInst.h:202
LLVM_ABI void dump() const
Definition: MCInst.cpp:112
void addOperand(const MCOperand Op)
Definition: MCInst.h:215
void setOpcode(unsigned Op)
Definition: MCInst.h:201
const MCOperand & getOperand(unsigned i) const
Definition: MCInst.h:210
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
Target - Wrapper for Target specific information.
LLVM Value Representation.
Definition: Value.h:75
This class implements an extremely fast bulk output stream that can only output to a stream.
Definition: raw_ostream.h:53
raw_ostream & write_zeros(unsigned NumZeros)
write_zeros - Insert 'NumZeros' nulls.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ fixup_csky_pcrel_imm10_scale2
@ fixup_csky_pcrel_uimm7_scale4
@ fixup_csky_doffset_imm18_scale2
@ fixup_csky_pcrel_imm16_scale2
@ fixup_csky_pcrel_imm18_scale2
@ fixup_csky_doffset_imm18_scale4
@ fixup_csky_pcrel_uimm16_scale4
@ fixup_csky_plt_imm18_scale4
@ fixup_csky_pcrel_imm26_scale2
@ fixup_csky_got_imm18_scale4
@ fixup_csky_pcrel_uimm8_scale4
@ fixup_csky_addr_hi16
@ fixup_csky_addr_lo16
@ fixup_csky_doffset_imm18
bool isRelocation(MCFixupKind FixupKind)
Definition: MCFixup.h:130
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
@ Offset
Definition: DWP.cpp:477
@ FirstTargetFixupKind
Definition: MCFixup.h:44
@ FK_Data_8
A eight-byte fixup.
Definition: MCFixup.h:37
@ FK_Data_1
A one-byte fixup.
Definition: MCFixup.h:34
@ FK_Data_4
A four-byte fixup.
Definition: MCFixup.h:36
@ FK_Data_2
A two-byte fixup.
Definition: MCFixup.h:35
MCAsmBackend * createCSKYAsmBackend(const Target &T, const MCSubtargetInfo &STI, const MCRegisterInfo &MRI, const MCTargetOptions &Options)
std::unique_ptr< MCObjectTargetWriter > createCSKYELFObjectWriter()
constexpr bool isUIntN(unsigned N, uint64_t x)
Checks if an unsigned integer fits into the given (dynamic) bit width.
Definition: MathExtras.h:252
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
Definition: Alignment.h:155
constexpr bool isIntN(unsigned N, int64_t x)
Checks if an signed integer fits into the given (dynamic) bit width.
Definition: MathExtras.h:257
Target independent information on a fixup kind.
Definition: MCAsmBackend.h:38