LLVM 22.0.0git
CombinerHelper.h
Go to the documentation of this file.
1//===-- llvm/CodeGen/GlobalISel/CombinerHelper.h --------------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===--------------------------------------------------------------------===//
8/// \file
9/// This contains common combine transformations that may be used in a combine
10/// pass,or by the target elsewhere.
11/// Targets can pick individual opcode transformations from the helper or use
12/// tryCombine which invokes all transformations. All of the transformations
13/// return true if the MachineInstruction changed and false otherwise.
14///
15//===--------------------------------------------------------------------===//
16
17#ifndef LLVM_CODEGEN_GLOBALISEL_COMBINERHELPER_H
18#define LLVM_CODEGEN_GLOBALISEL_COMBINERHELPER_H
19
20#include "llvm/ADT/DenseMap.h"
26#include "llvm/IR/InstrTypes.h"
27#include <functional>
28
29namespace llvm {
30
31class GISelChangeObserver;
32class APInt;
33class ConstantFP;
34class GPtrAdd;
35class GZExtLoad;
36class MachineIRBuilder;
37class MachineInstrBuilder;
38class MachineRegisterInfo;
39class MachineInstr;
40class MachineOperand;
41class GISelValueTracking;
42class MachineDominatorTree;
43class LegalizerInfo;
44struct LegalityQuery;
45class RegisterBank;
46class RegisterBankInfo;
47class TargetLowering;
48class TargetRegisterInfo;
49
51 LLT Ty; // The result type of the extend.
52 unsigned ExtendOpcode; // G_ANYEXT/G_SEXT/G_ZEXT
54};
55
60 bool RematOffset = false; // True if Offset is a constant that needs to be
61 // rematerialized before the new load/store.
62 bool IsPre = false;
63};
64
66 int64_t Imm;
69 unsigned Flags;
70};
71
74 int64_t Imm;
75};
76
82};
83
84using BuildFnTy = std::function<void(MachineIRBuilder &)>;
85
87 SmallVector<std::function<void(MachineInstrBuilder &)>, 4>;
89 unsigned Opcode = 0; /// The opcode for the produced instruction.
90 OperandBuildSteps OperandFns; /// Operands to be added to the instruction.
94};
95
97 /// Describes instructions to be built during a combine.
101 std::initializer_list<InstructionBuildSteps> InstrsToBuild)
103};
104
106protected:
116
117public:
119 bool IsPreLegalize, GISelValueTracking *VT = nullptr,
120 MachineDominatorTree *MDT = nullptr,
121 const LegalizerInfo *LI = nullptr);
122
124
126 return Builder;
127 }
128
129 const TargetLowering &getTargetLowering() const;
130
131 const MachineFunction &getMachineFunction() const;
132
133 const DataLayout &getDataLayout() const;
134
135 LLVMContext &getContext() const;
136
137 /// \returns true if the combiner is running pre-legalization.
138 bool isPreLegalize() const;
139
140 /// \returns true if \p Query is legal on the target.
141 bool isLegal(const LegalityQuery &Query) const;
142
143 /// \return true if the combine is running prior to legalization, or if \p
144 /// Query is legal on the target.
145 bool isLegalOrBeforeLegalizer(const LegalityQuery &Query) const;
146
147 /// \return true if \p Query is legal on the target, or if \p Query will
148 /// perform WidenScalar action on the target.
149 bool isLegalOrHasWidenScalar(const LegalityQuery &Query) const;
150
151 /// \return true if the combine is running prior to legalization, or if \p Ty
152 /// is a legal integer constant type on the target.
153 bool isConstantLegalOrBeforeLegalizer(const LLT Ty) const;
154
155 /// MachineRegisterInfo::replaceRegWith() and inform the observer of the changes
156 void replaceRegWith(MachineRegisterInfo &MRI, Register FromReg, Register ToReg) const;
157
158 /// Replace a single register operand with a new register and inform the
159 /// observer of the changes.
161 Register ToReg) const;
162
163 /// Replace the opcode in instruction with a new opcode and inform the
164 /// observer of the changes.
165 void replaceOpcodeWith(MachineInstr &FromMI, unsigned ToOpcode) const;
166
167 /// Get the register bank of \p Reg.
168 /// If Reg has not been assigned a register, a register class,
169 /// or a register bank, then this returns nullptr.
170 ///
171 /// \pre Reg.isValid()
172 const RegisterBank *getRegBank(Register Reg) const;
173
174 /// Set the register bank of \p Reg.
175 /// Does nothing if the RegBank is null.
176 /// This is the counterpart to getRegBank.
177 void setRegBank(Register Reg, const RegisterBank *RegBank) const;
178
179 /// If \p MI is COPY, try to combine it.
180 /// Returns true if MI changed.
181 bool tryCombineCopy(MachineInstr &MI) const;
182 bool matchCombineCopy(MachineInstr &MI) const;
183 void applyCombineCopy(MachineInstr &MI) const;
184
185 /// Returns true if \p DefMI precedes \p UseMI or they are the same
186 /// instruction. Both must be in the same basic block.
187 bool isPredecessor(const MachineInstr &DefMI,
188 const MachineInstr &UseMI) const;
189
190 /// Returns true if \p DefMI dominates \p UseMI. By definition an
191 /// instruction dominates itself.
192 ///
193 /// If we haven't been provided with a MachineDominatorTree during
194 /// construction, this function returns a conservative result that tracks just
195 /// a single basic block.
196 bool dominates(const MachineInstr &DefMI, const MachineInstr &UseMI) const;
197
198 /// If \p MI is extend that consumes the result of a load, try to combine it.
199 /// Returns true if MI changed.
202 PreferredTuple &MatchInfo) const;
204 PreferredTuple &MatchInfo) const;
205
206 /// Match (and (load x), mask) -> zextload x
208 BuildFnTy &MatchInfo) const;
209
210 /// Combine a G_EXTRACT_VECTOR_ELT of a load into a narrowed
211 /// load.
213 BuildFnTy &MatchInfo) const;
214
216 IndexedLoadStoreMatchInfo &MatchInfo) const;
218 IndexedLoadStoreMatchInfo &MatchInfo) const;
219
222
223 /// Match sext_inreg(load p), imm -> sextload p
225 std::tuple<Register, unsigned> &MatchInfo) const;
227 std::tuple<Register, unsigned> &MatchInfo) const;
228
229 /// Try to combine G_[SU]DIV and G_[SU]REM into a single G_[SU]DIVREM
230 /// when their source operands are identical.
231 bool matchCombineDivRem(MachineInstr &MI, MachineInstr *&OtherMI) const;
232 void applyCombineDivRem(MachineInstr &MI, MachineInstr *&OtherMI) const;
233
234 /// If a brcond's true block is not the fallthrough, make it so by inverting
235 /// the condition and swapping operands.
237 MachineInstr *&BrCond) const;
239 MachineInstr *&BrCond) const;
240
241 /// If \p MI is G_CONCAT_VECTORS, try to combine it.
242 /// Returns true if MI changed.
243 /// Right now, we support:
244 /// - concat_vector(undef, undef) => undef
245 /// - concat_vector(build_vector(A, B), build_vector(C, D)) =>
246 /// build_vector(A, B, C, D)
247 /// ==========================================================
248 /// Check if the G_CONCAT_VECTORS \p MI is undef or if it
249 /// can be flattened into a build_vector.
250 /// In the first case \p Ops will be empty
251 /// In the second case \p Ops will contain the operands
252 /// needed to produce the flattened build_vector.
253 ///
254 /// \pre MI.getOpcode() == G_CONCAT_VECTORS.
256 SmallVector<Register> &Ops) const;
257 /// Replace \p MI with a flattened build_vector with \p Ops
258 /// or an implicit_def if \p Ops is empty.
260 SmallVector<Register> &Ops) const;
261
263 SmallVector<Register> &Ops) const;
264 /// Replace \p MI with a flattened build_vector with \p Ops
265 /// or an implicit_def if \p Ops is empty.
267 SmallVector<Register> &Ops) const;
268
269 /// Replace \p MI with a build_vector.
272
273 /// Try to combine G_SHUFFLE_VECTOR into G_CONCAT_VECTORS.
274 /// Returns true if MI changed.
275 ///
276 /// \pre MI.getOpcode() == G_SHUFFLE_VECTOR.
278 /// Check if the G_SHUFFLE_VECTOR \p MI can be replaced by a
279 /// concat_vectors.
280 /// \p Ops will contain the operands needed to produce the flattened
281 /// concat_vectors.
282 ///
283 /// \pre MI.getOpcode() == G_SHUFFLE_VECTOR.
285 SmallVectorImpl<Register> &Ops) const;
286 /// Replace \p MI with a concat_vectors with \p Ops.
288 const ArrayRef<Register> Ops) const;
291
292 /// Optimize memcpy intrinsics et al, e.g. constant len calls.
293 /// /p MaxLen if non-zero specifies the max length of a mem libcall to inline.
294 ///
295 /// For example (pre-indexed):
296 ///
297 /// $addr = G_PTR_ADD $base, $offset
298 /// [...]
299 /// $val = G_LOAD $addr
300 /// [...]
301 /// $whatever = COPY $addr
302 ///
303 /// -->
304 ///
305 /// $val, $addr = G_INDEXED_LOAD $base, $offset, 1 (IsPre)
306 /// [...]
307 /// $whatever = COPY $addr
308 ///
309 /// or (post-indexed):
310 ///
311 /// G_STORE $val, $base
312 /// [...]
313 /// $addr = G_PTR_ADD $base, $offset
314 /// [...]
315 /// $whatever = COPY $addr
316 ///
317 /// -->
318 ///
319 /// $addr = G_INDEXED_STORE $val, $base, $offset
320 /// [...]
321 /// $whatever = COPY $addr
322 bool tryCombineMemCpyFamily(MachineInstr &MI, unsigned MaxLen = 0) const;
323
324 bool matchPtrAddImmedChain(MachineInstr &MI, PtrAddChain &MatchInfo) const;
325 void applyPtrAddImmedChain(MachineInstr &MI, PtrAddChain &MatchInfo) const;
326
327 /// Fold (shift (shift base, x), y) -> (shift base (x+y))
328 bool matchShiftImmedChain(MachineInstr &MI, RegisterImmPair &MatchInfo) const;
329 void applyShiftImmedChain(MachineInstr &MI, RegisterImmPair &MatchInfo) const;
330
331 /// If we have a shift-by-constant of a bitwise logic op that itself has a
332 /// shift-by-constant operand with identical opcode, we may be able to convert
333 /// that into 2 independent shifts followed by the logic op.
335 ShiftOfShiftedLogic &MatchInfo) const;
337 ShiftOfShiftedLogic &MatchInfo) const;
338
339 bool matchCommuteShift(MachineInstr &MI, BuildFnTy &MatchInfo) const;
340
341 /// Transform a multiply by a power-of-2 value to a left shift.
342 bool matchCombineMulToShl(MachineInstr &MI, unsigned &ShiftVal) const;
343 void applyCombineMulToShl(MachineInstr &MI, unsigned &ShiftVal) const;
344
345 // Transform a G_SUB with constant on the RHS to G_ADD.
346 bool matchCombineSubToAdd(MachineInstr &MI, BuildFnTy &MatchInfo) const;
347
348 // Transform a G_SHL with an extended source into a narrower shift if
349 // possible.
351 RegisterImmPair &MatchData) const;
353 const RegisterImmPair &MatchData) const;
354
355 /// Fold away a merge of an unmerge of the corresponding values.
356 bool matchCombineMergeUnmerge(MachineInstr &MI, Register &MatchInfo) const;
357
358 /// Reduce a shift by a constant to an unmerge and a shift on a half sized
359 /// type. This will not produce a shift smaller than \p TargetShiftSize.
360 bool matchCombineShiftToUnmerge(MachineInstr &MI, unsigned TargetShiftSize,
361 unsigned &ShiftVal) const;
363 const unsigned &ShiftVal) const;
365 unsigned TargetShiftAmount) const;
366
367 /// Transform <ty,...> G_UNMERGE(G_MERGE ty X, Y, Z) -> ty X, Y, Z.
372
373 /// Transform G_UNMERGE Constant -> Constant1, Constant2, ...
375 SmallVectorImpl<APInt> &Csts) const;
377 SmallVectorImpl<APInt> &Csts) const;
378
379 /// Transform G_UNMERGE G_IMPLICIT_DEF -> G_IMPLICIT_DEF, G_IMPLICIT_DEF, ...
382 std::function<void(MachineIRBuilder &)> &MatchInfo) const;
383
384 /// Transform X, Y<dead> = G_UNMERGE Z -> X = G_TRUNC Z.
387
388 /// Transform X, Y = G_UNMERGE(G_ZEXT(Z)) -> X = G_ZEXT(Z); Y = G_CONSTANT 0
391
392 /// Transform fp_instr(cst) to constant result of the fp operation.
394 const ConstantFP *Cst) const;
395
396 /// Transform IntToPtr(PtrToInt(x)) to x if cast is in the same address space.
399
400 /// Transform PtrToInt(IntToPtr(x)) to x.
402
403 /// Transform G_ADD (G_PTRTOINT x), y -> G_PTRTOINT (G_PTR_ADD x, y)
404 /// Transform G_ADD y, (G_PTRTOINT x) -> G_PTRTOINT (G_PTR_ADD x, y)
405 bool
407 std::pair<Register, bool> &PtrRegAndCommute) const;
408 void
410 std::pair<Register, bool> &PtrRegAndCommute) const;
411
412 // Transform G_PTR_ADD (G_PTRTOINT C1), C2 -> C1 + C2
415
416 /// Transform anyext(trunc(x)) to x.
418
419 /// Transform zext(trunc(x)) to x.
421
422 /// Transform trunc (shl x, K) to shl (trunc x), K
423 /// if K < VT.getScalarSizeInBits().
424 ///
425 /// Transforms trunc ([al]shr x, K) to (trunc ([al]shr (MidVT (trunc x)), K))
426 /// if K <= (MidVT.getScalarSizeInBits() - VT.getScalarSizeInBits())
427 /// MidVT is obtained by finding a legal type between the trunc's src and dst
428 /// types.
429 bool
431 std::pair<MachineInstr *, LLT> &MatchInfo) const;
432 void
434 std::pair<MachineInstr *, LLT> &MatchInfo) const;
435
436 /// Return true if any explicit use operand on \p MI is defined by a
437 /// G_IMPLICIT_DEF.
439
440 /// Return true if all register explicit use operands on \p MI are defined by
441 /// a G_IMPLICIT_DEF.
443
444 /// Return true if a G_SHUFFLE_VECTOR instruction \p MI has an undef mask.
446
447 /// Return true if a G_STORE instruction \p MI is storing an undef value.
448 bool matchUndefStore(MachineInstr &MI) const;
449
450 /// Return true if a G_SELECT instruction \p MI has an undef comparison.
452
453 /// Return true if a G_{EXTRACT,INSERT}_VECTOR_ELT has an out of range index.
455
456 /// Return true if a G_SELECT instruction \p MI has a constant comparison. If
457 /// true, \p OpIdx will store the operand index of the known selected value.
458 bool matchConstantSelectCmp(MachineInstr &MI, unsigned &OpIdx) const;
459
460 /// Replace an instruction with a G_FCONSTANT with value \p C.
461 void replaceInstWithFConstant(MachineInstr &MI, double C) const;
462
463 /// Replace an instruction with an G_FCONSTANT with value \p CFP.
465
466 /// Replace an instruction with a G_CONSTANT with value \p C.
467 void replaceInstWithConstant(MachineInstr &MI, int64_t C) const;
468
469 /// Replace an instruction with a G_CONSTANT with value \p C.
471
472 /// Replace an instruction with a G_IMPLICIT_DEF.
474
475 /// Delete \p MI and replace all of its uses with its \p OpIdx-th operand.
477
478 /// Delete \p MI and replace all of its uses with \p Replacement.
480 Register Replacement) const;
481
482 /// @brief Replaces the shift amount in \p MI with ShiftAmt % BW
483 /// @param MI
485
486 /// Return true if \p MOP1 and \p MOP2 are register operands are defined by
487 /// equivalent instructions.
488 bool matchEqualDefs(const MachineOperand &MOP1,
489 const MachineOperand &MOP2) const;
490
491 /// Return true if \p MOP is defined by a G_CONSTANT or splat with a value equal to
492 /// \p C.
493 bool matchConstantOp(const MachineOperand &MOP, int64_t C) const;
494
495 /// Return true if \p MOP is defined by a G_FCONSTANT or splat with a value exactly
496 /// equal to \p C.
497 bool matchConstantFPOp(const MachineOperand &MOP, double C) const;
498
499 /// @brief Checks if constant at \p ConstIdx is larger than \p MI 's bitwidth
500 /// @param ConstIdx Index of the constant
501 bool matchConstantLargerBitWidth(MachineInstr &MI, unsigned ConstIdx) const;
502
503 /// Optimize (cond ? x : x) -> x
505
506 /// Optimize (x op x) -> x
507 bool matchBinOpSameVal(MachineInstr &MI) const;
508
509 /// Check if operand \p OpIdx is zero.
510 bool matchOperandIsZero(MachineInstr &MI, unsigned OpIdx) const;
511
512 /// Check if operand \p OpIdx is undef.
513 bool matchOperandIsUndef(MachineInstr &MI, unsigned OpIdx) const;
514
515 /// Check if operand \p OpIdx is known to be a power of 2.
517 unsigned OpIdx) const;
518
519 /// Erase \p MI
520 void eraseInst(MachineInstr &MI) const;
521
522 /// Return true if MI is a G_ADD which can be simplified to a G_SUB.
524 std::tuple<Register, Register> &MatchInfo) const;
526 std::tuple<Register, Register> &MatchInfo) const;
527
528 /// Match (logic_op (op x...), (op y...)) -> (op (logic_op x, y))
530 MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) const;
531
532 /// Replace \p MI with a series of instructions described in \p MatchInfo.
534 InstructionStepsMatchInfo &MatchInfo) const;
535
536 /// Match ashr (shl x, C), C -> sext_inreg (C)
538 std::tuple<Register, int64_t> &MatchInfo) const;
540 std::tuple<Register, int64_t> &MatchInfo) const;
541
542 /// Fold and(and(x, C1), C2) -> C1&C2 ? and(x, C1&C2) : 0
543 bool matchOverlappingAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const;
544
545 /// \return true if \p MI is a G_AND instruction whose operands are x and y
546 /// where x & y == x or x & y == y. (E.g., one of operands is all-ones value.)
547 ///
548 /// \param [in] MI - The G_AND instruction.
549 /// \param [out] Replacement - A register the G_AND should be replaced with on
550 /// success.
551 bool matchRedundantAnd(MachineInstr &MI, Register &Replacement) const;
552
553 /// \return true if \p MI is a G_OR instruction whose operands are x and y
554 /// where x | y == x or x | y == y. (E.g., one of operands is all-zeros
555 /// value.)
556 ///
557 /// \param [in] MI - The G_OR instruction.
558 /// \param [out] Replacement - A register the G_OR should be replaced with on
559 /// success.
560 bool matchRedundantOr(MachineInstr &MI, Register &Replacement) const;
561
562 /// \return true if \p MI is a G_SEXT_INREG that can be erased.
564
565 /// Combine inverting a result of a compare into the opposite cond code.
567 SmallVectorImpl<Register> &RegsToNegate) const;
569 SmallVectorImpl<Register> &RegsToNegate) const;
570
571 /// Fold (xor (and x, y), y) -> (and (not x), y)
572 ///{
574 std::pair<Register, Register> &MatchInfo) const;
576 std::pair<Register, Register> &MatchInfo) const;
577 ///}
578
579 /// Combine G_PTR_ADD with nullptr to G_INTTOPTR
580 bool matchPtrAddZero(MachineInstr &MI) const;
581 void applyPtrAddZero(MachineInstr &MI) const;
582
583 /// Combine G_UREM x, (known power of 2) to an add and bitmasking.
585
586 /// Push a binary operator through a select on constants.
587 ///
588 /// binop (select cond, K0, K1), K2 ->
589 /// select cond, (binop K0, K2), (binop K1, K2)
590 bool matchFoldBinOpIntoSelect(MachineInstr &MI, unsigned &SelectOpNo) const;
592 const unsigned &SelectOpNo) const;
593
595 SmallVectorImpl<Register> &MatchInfo) const;
596
598 SmallVectorImpl<Register> &MatchInfo) const;
599
600 /// Match expression trees of the form
601 ///
602 /// \code
603 /// sN *a = ...
604 /// sM val = a[0] | (a[1] << N) | (a[2] << 2N) | (a[3] << 3N) ...
605 /// \endcode
606 ///
607 /// And check if the tree can be replaced with a M-bit load + possibly a
608 /// bswap.
609 bool matchLoadOrCombine(MachineInstr &MI, BuildFnTy &MatchInfo) const;
610
613
616
619 SmallVectorImpl<std::pair<Register, MachineInstr *>> &MatchInfo) const;
622 SmallVectorImpl<std::pair<Register, MachineInstr *>> &MatchInfo) const;
623
624 /// Use a function which takes in a MachineIRBuilder to perform a combine.
625 /// By default, it erases the instruction \p MI from the function.
626 void applyBuildFn(MachineInstr &MI, BuildFnTy &MatchInfo) const;
627 /// Use a function which takes in a MachineIRBuilder to perform a combine.
628 /// This variant does not erase \p MI after calling the build function.
629 void applyBuildFnNoErase(MachineInstr &MI, BuildFnTy &MatchInfo) const;
630
631 bool matchOrShiftToFunnelShift(MachineInstr &MI, BuildFnTy &MatchInfo) const;
636
637 bool matchUseVectorTruncate(MachineInstr &MI, Register &MatchInfo) const;
638 void applyUseVectorTruncate(MachineInstr &MI, Register &MatchInfo) const;
639
640 /// \returns true if a G_ICMP instruction \p MI can be replaced with a true
641 /// or false constant based off of KnownBits information.
643 int64_t &MatchInfo) const;
644
645 /// \returns true if a G_ICMP \p MI can be replaced with its LHS based off of
646 /// KnownBits information.
647 bool matchICmpToLHSKnownBits(MachineInstr &MI, BuildFnTy &MatchInfo) const;
648
649 /// \returns true if (and (or x, c1), c2) can be replaced with (and x, c2)
650 bool matchAndOrDisjointMask(MachineInstr &MI, BuildFnTy &MatchInfo) const;
651
653 BuildFnTy &MatchInfo) const;
654 /// Match: and (lshr x, cst), mask -> ubfx x, cst, width
656 BuildFnTy &MatchInfo) const;
657
658 /// Match: shr (shl x, n), k -> sbfx/ubfx x, pos, width
660 BuildFnTy &MatchInfo) const;
661
662 /// Match: shr (and x, n), k -> ubfx x, pos, width
664 BuildFnTy &MatchInfo) const;
665
666 // Helpers for reassociation:
668 BuildFnTy &MatchInfo) const;
671 BuildFnTy &MatchInfo) const;
674 BuildFnTy &MatchInfo) const;
675 /// Reassociate pointer calculations with G_ADD involved, to allow better
676 /// addressing mode usage.
677 bool matchReassocPtrAdd(MachineInstr &MI, BuildFnTy &MatchInfo) const;
678
679 /// Try to reassociate to reassociate operands of a commutative binop.
680 bool tryReassocBinOp(unsigned Opc, Register DstReg, Register Op0,
681 Register Op1, BuildFnTy &MatchInfo) const;
682 /// Reassociate commutative binary operations like G_ADD.
683 bool matchReassocCommBinOp(MachineInstr &MI, BuildFnTy &MatchInfo) const;
684
685 /// Do constant folding when opportunities are exposed after MIR building.
686 bool matchConstantFoldCastOp(MachineInstr &MI, APInt &MatchInfo) const;
687
688 /// Do constant folding when opportunities are exposed after MIR building.
689 bool matchConstantFoldBinOp(MachineInstr &MI, APInt &MatchInfo) const;
690
691 /// Do constant FP folding when opportunities are exposed after MIR building.
692 bool matchConstantFoldFPBinOp(MachineInstr &MI, ConstantFP *&MatchInfo) const;
693
694 /// Constant fold G_FMA/G_FMAD.
695 bool matchConstantFoldFMA(MachineInstr &MI, ConstantFP *&MatchInfo) const;
696
697 /// \returns true if it is possible to narrow the width of a scalar binop
698 /// feeding a G_AND instruction \p MI.
699 bool matchNarrowBinopFeedingAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const;
700
701 /// Given an G_UDIV \p MI or G_UREM \p MI expressing a divide by constant,
702 /// return an expression that implements it by multiplying by a magic number.
703 /// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
705 /// Combine G_UDIV or G_UREM by constant into a multiply by magic constant.
708
709 /// Given an G_SDIV \p MI or G_SREM \p MI expressing a signed divide by
710 /// constant, return an expression that implements it by multiplying by a
711 /// magic number. Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's
712 /// Guide".
714 /// Combine G_SDIV or G_SREM by constant into a multiply by magic constant.
717
718 /// Given an G_SDIV \p MI expressing a signed divided by a pow2 constant,
719 /// return expressions that implements it by shifting.
720 bool matchDivByPow2(MachineInstr &MI, bool IsSigned) const;
721 void applySDivByPow2(MachineInstr &MI) const;
722 /// Given an G_UDIV \p MI expressing an unsigned divided by a pow2 constant,
723 /// return expressions that implements it by shifting.
724 void applyUDivByPow2(MachineInstr &MI) const;
725
726 // G_UMULH x, (1 << c)) -> x >> (bitwidth - c)
727 bool matchUMulHToLShr(MachineInstr &MI) const;
728 void applyUMulHToLShr(MachineInstr &MI) const;
729
730 // Combine trunc(smin(smax(x, C1), C2)) -> truncssat_s(x)
731 // or trunc(smax(smin(x, C2), C1)) -> truncssat_s(x).
732 bool matchTruncSSatS(MachineInstr &MI, Register &MatchInfo) const;
733 void applyTruncSSatS(MachineInstr &MI, Register &MatchInfo) const;
734
735 // Combine trunc(smin(smax(x, 0), C)) -> truncssat_u(x)
736 // or trunc(smax(smin(x, C), 0)) -> truncssat_u(x)
737 // or trunc(umin(smax(x, 0), C)) -> truncssat_u(x)
738 bool matchTruncSSatU(MachineInstr &MI, Register &MatchInfo) const;
739 void applyTruncSSatU(MachineInstr &MI, Register &MatchInfo) const;
740
741 // Combine trunc(umin(x, C)) -> truncusat_u(x).
742 bool matchTruncUSatU(MachineInstr &MI, MachineInstr &MinMI) const;
743
744 // Combine truncusat_u(fptoui(x)) -> fptoui_sat(x)
746
747 /// Try to transform \p MI by using all of the above
748 /// combine functions. Returns true if changed.
750
751 /// Emit loads and stores that perform the given memcpy.
752 /// Assumes \p MI is a G_MEMCPY_INLINE
753 /// TODO: implement dynamically sized inline memcpy,
754 /// and rename: s/bool tryEmit/void emit/
756
757 /// Match:
758 /// (G_UMULO x, 2) -> (G_UADDO x, x)
759 /// (G_SMULO x, 2) -> (G_SADDO x, x)
760 bool matchMulOBy2(MachineInstr &MI, BuildFnTy &MatchInfo) const;
761
762 /// Match:
763 /// (G_*MULO x, 0) -> 0 + no carry out
764 bool matchMulOBy0(MachineInstr &MI, BuildFnTy &MatchInfo) const;
765
766 /// Match:
767 /// (G_*ADDE x, y, 0) -> (G_*ADDO x, y)
768 /// (G_*SUBE x, y, 0) -> (G_*SUBO x, y)
769 bool matchAddEToAddO(MachineInstr &MI, BuildFnTy &MatchInfo) const;
770
771 /// Transform (fadd x, fneg(y)) -> (fsub x, y)
772 /// (fadd fneg(x), y) -> (fsub y, x)
773 /// (fsub x, fneg(y)) -> (fadd x, y)
774 /// (fmul fneg(x), fneg(y)) -> (fmul x, y)
775 /// (fdiv fneg(x), fneg(y)) -> (fdiv x, y)
776 /// (fmad fneg(x), fneg(y), z) -> (fmad x, y, z)
777 /// (fma fneg(x), fneg(y), z) -> (fma x, y, z)
778 bool matchRedundantNegOperands(MachineInstr &MI, BuildFnTy &MatchInfo) const;
779
780 bool matchFsubToFneg(MachineInstr &MI, Register &MatchInfo) const;
781 void applyFsubToFneg(MachineInstr &MI, Register &MatchInfo) const;
782
783 bool canCombineFMadOrFMA(MachineInstr &MI, bool &AllowFusionGlobally,
784 bool &HasFMAD, bool &Aggressive,
785 bool CanReassociate = false) const;
786
787 /// Transform (fadd (fmul x, y), z) -> (fma x, y, z)
788 /// (fadd (fmul x, y), z) -> (fmad x, y, z)
790 BuildFnTy &MatchInfo) const;
791
792 /// Transform (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z)
793 /// (fadd (fpext (fmul x, y)), z) -> (fmad (fpext x), (fpext y), z)
795 BuildFnTy &MatchInfo) const;
796
797 /// Transform (fadd (fma x, y, (fmul u, v)), z) -> (fma x, y, (fma u, v, z))
798 /// (fadd (fmad x, y, (fmul u, v)), z) -> (fmad x, y, (fmad u, v, z))
800 BuildFnTy &MatchInfo) const;
801
802 // Transform (fadd (fma x, y, (fpext (fmul u, v))), z)
803 // -> (fma x, y, (fma (fpext u), (fpext v), z))
804 // (fadd (fmad x, y, (fpext (fmul u, v))), z)
805 // -> (fmad x, y, (fmad (fpext u), (fpext v), z))
806 bool
808 BuildFnTy &MatchInfo) const;
809
810 /// Transform (fsub (fmul x, y), z) -> (fma x, y, -z)
811 /// (fsub (fmul x, y), z) -> (fmad x, y, -z)
813 BuildFnTy &MatchInfo) const;
814
815 /// Transform (fsub (fneg (fmul, x, y)), z) -> (fma (fneg x), y, (fneg z))
816 /// (fsub (fneg (fmul, x, y)), z) -> (fmad (fneg x), y, (fneg z))
818 BuildFnTy &MatchInfo) const;
819
820 /// Transform (fsub (fpext (fmul x, y)), z)
821 /// -> (fma (fpext x), (fpext y), (fneg z))
822 /// (fsub (fpext (fmul x, y)), z)
823 /// -> (fmad (fpext x), (fpext y), (fneg z))
825 BuildFnTy &MatchInfo) const;
826
827 /// Transform (fsub (fpext (fneg (fmul x, y))), z)
828 /// -> (fneg (fma (fpext x), (fpext y), z))
829 /// (fsub (fpext (fneg (fmul x, y))), z)
830 /// -> (fneg (fmad (fpext x), (fpext y), z))
832 BuildFnTy &MatchInfo) const;
833
834 bool matchCombineFMinMaxNaN(MachineInstr &MI, unsigned &Info) const;
835
836 /// Transform G_ADD(x, G_SUB(y, x)) to y.
837 /// Transform G_ADD(G_SUB(y, x), x) to y.
838 bool matchAddSubSameReg(MachineInstr &MI, Register &Src) const;
839
841 Register &MatchInfo) const;
842 bool matchTruncBuildVectorFold(MachineInstr &MI, Register &MatchInfo) const;
844 Register &MatchInfo) const;
845
846 /// Transform:
847 /// (x + y) - y -> x
848 /// (x + y) - x -> y
849 /// x - (y + x) -> 0 - y
850 /// x - (x + z) -> 0 - z
851 bool matchSubAddSameReg(MachineInstr &MI, BuildFnTy &MatchInfo) const;
852
853 /// \returns true if it is possible to simplify a select instruction \p MI
854 /// to a min/max instruction of some sort.
856 BuildFnTy &MatchInfo) const;
857
858 /// Transform:
859 /// (X + Y) == X -> Y == 0
860 /// (X - Y) == X -> Y == 0
861 /// (X ^ Y) == X -> Y == 0
862 /// (X + Y) != X -> Y != 0
863 /// (X - Y) != X -> Y != 0
864 /// (X ^ Y) != X -> Y != 0
866 BuildFnTy &MatchInfo) const;
867
868 /// Match shifts greater or equal to the range (the bitwidth of the result
869 /// datatype, or the effective bitwidth of the source value).
871 std::optional<int64_t> &MatchInfo) const;
872
873 /// Match constant LHS ops that should be commuted.
875
876 /// Combine sext of trunc.
877 bool matchSextOfTrunc(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
878
879 /// Combine zext of trunc.
880 bool matchZextOfTrunc(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
881
882 /// Combine zext nneg to sext.
883 bool matchNonNegZext(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
884
885 /// Match constant LHS FP ops that should be commuted.
887
888 // Given a binop \p MI, commute operands 1 and 2.
890
891 /// Combine select to integer min/max.
892 bool matchSelectIMinMax(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
893
894 /// Tranform (neg (min/max x, (neg x))) into (max/min x, (neg x)).
895 bool matchSimplifyNegMinMax(MachineInstr &MI, BuildFnTy &MatchInfo) const;
896
897 /// Combine selects.
898 bool matchSelect(MachineInstr &MI, BuildFnTy &MatchInfo) const;
899
900 /// Combine ands.
901 bool matchAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const;
902
903 /// Combine ors.
904 bool matchOr(MachineInstr &MI, BuildFnTy &MatchInfo) const;
905
906 /// trunc (binop X, C) --> binop (trunc X, trunc C).
907 bool matchNarrowBinop(const MachineInstr &TruncMI,
908 const MachineInstr &BinopMI,
909 BuildFnTy &MatchInfo) const;
910
911 bool matchCastOfInteger(const MachineInstr &CastMI, APInt &MatchInfo) const;
912
913 /// Combine addos.
914 bool matchAddOverflow(MachineInstr &MI, BuildFnTy &MatchInfo) const;
915
916 /// Combine extract vector element.
917 bool matchExtractVectorElement(MachineInstr &MI, BuildFnTy &MatchInfo) const;
918
919 /// Combine extract vector element with a build vector on the vector register.
921 const MachineInstr &MI2,
922 BuildFnTy &MatchInfo) const;
923
924 /// Combine extract vector element with a build vector trunc on the vector
925 /// register.
926 bool
928 BuildFnTy &MatchInfo) const;
929
930 /// Combine extract vector element with a shuffle vector on the vector
931 /// register.
933 const MachineInstr &MI2,
934 BuildFnTy &MatchInfo) const;
935
936 /// Combine extract vector element with a insert vector element on the vector
937 /// register and different indices.
938 bool
940 BuildFnTy &MatchInfo) const;
941
942 /// Remove references to rhs if it is undef
943 bool matchShuffleUndefRHS(MachineInstr &MI, BuildFnTy &MatchInfo) const;
944
945 /// Turn shuffle a, b, mask -> shuffle undef, b, mask iff mask does not
946 /// reference a.
947 bool matchShuffleDisjointMask(MachineInstr &MI, BuildFnTy &MatchInfo) const;
948
949 /// Use a function which takes in a MachineIRBuilder to perform a combine.
950 /// By default, it erases the instruction def'd on \p MO from the function.
951 void applyBuildFnMO(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
952
953 /// Match FPOWI if it's safe to extend it into a series of multiplications.
954 bool matchFPowIExpansion(MachineInstr &MI, int64_t Exponent) const;
955
956 /// Expands FPOWI into a series of multiplications and a division if the
957 /// exponent is negative.
958 void applyExpandFPowI(MachineInstr &MI, int64_t Exponent) const;
959
960 /// Combine insert vector element OOB.
962 BuildFnTy &MatchInfo) const;
963
965 BuildFnTy &MatchInfo) const;
966
967 bool matchAddOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
968
969 bool matchMulOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
970
971 bool matchSubOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
972
973 bool matchShlOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const;
974
975 /// Transform trunc ([asz]ext x) to x or ([asz]ext x) or (trunc x).
976 bool matchTruncateOfExt(const MachineInstr &Root, const MachineInstr &ExtMI,
977 BuildFnTy &MatchInfo) const;
978
979 bool matchCastOfSelect(const MachineInstr &Cast, const MachineInstr &SelectMI,
980 BuildFnTy &MatchInfo) const;
982 BuildFnTy &MatchInfo) const;
983
985 BuildFnTy &MatchInfo) const;
986
988 BuildFnTy &MatchInfo) const;
989
991 BuildFnTy &MatchInfo) const;
992
993 // fold ((A-C1)+C2) -> (A+(C2-C1))
995 BuildFnTy &MatchInfo) const;
996
997 bool matchExtOfExt(const MachineInstr &FirstMI, const MachineInstr &SecondMI,
998 BuildFnTy &MatchInfo) const;
999
1000 bool matchCastOfBuildVector(const MachineInstr &CastMI,
1001 const MachineInstr &BVMI,
1002 BuildFnTy &MatchInfo) const;
1003
1005 BuildFnTy &MatchInfo) const;
1007 BuildFnTy &MatchInfo) const;
1008
1009 // unmerge_values(anyext(build vector)) -> build vector(anyext)
1011 BuildFnTy &MatchInfo) const;
1012
1013 // merge_values(_, undef) -> anyext
1014 bool matchMergeXAndUndef(const MachineInstr &MI, BuildFnTy &MatchInfo) const;
1015
1016 // merge_values(_, zero) -> zext
1017 bool matchMergeXAndZero(const MachineInstr &MI, BuildFnTy &MatchInfo) const;
1018
1019 // overflow sub
1020 bool matchSuboCarryOut(const MachineInstr &MI, BuildFnTy &MatchInfo) const;
1021
1022 // (sext_inreg (sext_inreg x, K0), K1)
1024 BuildFnTy &MatchInfo) const;
1025
1026private:
1027 /// Checks for legality of an indexed variant of \p LdSt.
1028 bool isIndexedLoadStoreLegal(GLoadStore &LdSt) const;
1029 /// Given a non-indexed load or store instruction \p MI, find an offset that
1030 /// can be usefully and legally folded into it as a post-indexing operation.
1031 ///
1032 /// \returns true if a candidate is found.
1033 bool findPostIndexCandidate(GLoadStore &MI, Register &Addr, Register &Base,
1034 Register &Offset, bool &RematOffset) const;
1035
1036 /// Given a non-indexed load or store instruction \p MI, find an offset that
1037 /// can be usefully and legally folded into it as a pre-indexing operation.
1038 ///
1039 /// \returns true if a candidate is found.
1040 bool findPreIndexCandidate(GLoadStore &MI, Register &Addr, Register &Base,
1041 Register &Offset) const;
1042
1043 /// Helper function for matchLoadOrCombine. Searches for Registers
1044 /// which may have been produced by a load instruction + some arithmetic.
1045 ///
1046 /// \param [in] Root - The search root.
1047 ///
1048 /// \returns The Registers found during the search.
1049 std::optional<SmallVector<Register, 8>>
1050 findCandidatesForLoadOrCombine(const MachineInstr *Root) const;
1051
1052 /// Helper function for matchLoadOrCombine.
1053 ///
1054 /// Checks if every register in \p RegsToVisit is defined by a load
1055 /// instruction + some arithmetic.
1056 ///
1057 /// \param [out] MemOffset2Idx - Maps the byte positions each load ends up
1058 /// at to the index of the load.
1059 /// \param [in] MemSizeInBits - The number of bits each load should produce.
1060 ///
1061 /// \returns On success, a 3-tuple containing lowest-index load found, the
1062 /// lowest index, and the last load in the sequence.
1063 std::optional<std::tuple<GZExtLoad *, int64_t, GZExtLoad *>>
1064 findLoadOffsetsForLoadOrCombine(
1066 const SmallVector<Register, 8> &RegsToVisit,
1067 const unsigned MemSizeInBits) const;
1068
1069 /// Examines the G_PTR_ADD instruction \p PtrAdd and determines if performing
1070 /// a re-association of its operands would break an existing legal addressing
1071 /// mode that the address computation currently represents.
1072 bool reassociationCanBreakAddressingModePattern(MachineInstr &PtrAdd) const;
1073
1074 /// Behavior when a floating point min/max is given one NaN and one
1075 /// non-NaN as input.
1076 enum class SelectPatternNaNBehaviour {
1077 NOT_APPLICABLE = 0, /// NaN behavior not applicable.
1078 RETURNS_NAN, /// Given one NaN input, returns the NaN.
1079 RETURNS_OTHER, /// Given one NaN input, returns the non-NaN.
1080 RETURNS_ANY /// Given one NaN input, can return either (or both operands are
1081 /// known non-NaN.)
1082 };
1083
1084 /// \returns which of \p LHS and \p RHS would be the result of a non-equality
1085 /// floating point comparison where one of \p LHS and \p RHS may be NaN.
1086 ///
1087 /// If both \p LHS and \p RHS may be NaN, returns
1088 /// SelectPatternNaNBehaviour::NOT_APPLICABLE.
1089 SelectPatternNaNBehaviour
1090 computeRetValAgainstNaN(Register LHS, Register RHS,
1091 bool IsOrderedComparison) const;
1092
1093 /// Determines the floating point min/max opcode which should be used for
1094 /// a G_SELECT fed by a G_FCMP with predicate \p Pred.
1095 ///
1096 /// \returns 0 if this G_SELECT should not be combined to a floating point
1097 /// min or max. If it should be combined, returns one of
1098 ///
1099 /// * G_FMAXNUM
1100 /// * G_FMAXIMUM
1101 /// * G_FMINNUM
1102 /// * G_FMINIMUM
1103 ///
1104 /// Helper function for matchFPSelectToMinMax.
1105 unsigned getFPMinMaxOpcForSelect(CmpInst::Predicate Pred, LLT DstTy,
1106 SelectPatternNaNBehaviour VsNaNRetVal) const;
1107
1108 /// Handle floating point cases for matchSimplifySelectToMinMax.
1109 ///
1110 /// E.g.
1111 ///
1112 /// select (fcmp uge x, 1.0) x, 1.0 -> fmax x, 1.0
1113 /// select (fcmp uge x, 1.0) 1.0, x -> fminnm x, 1.0
1114 bool matchFPSelectToMinMax(Register Dst, Register Cond, Register TrueVal,
1115 Register FalseVal, BuildFnTy &MatchInfo) const;
1116
1117 /// Try to fold selects to logical operations.
1118 bool tryFoldBoolSelectToLogic(GSelect *Select, BuildFnTy &MatchInfo) const;
1119
1120 bool tryFoldSelectOfConstants(GSelect *Select, BuildFnTy &MatchInfo) const;
1121
1122 bool isOneOrOneSplat(Register Src, bool AllowUndefs) const;
1123 bool isZeroOrZeroSplat(Register Src, bool AllowUndefs) const;
1124 bool isConstantSplatVector(Register Src, int64_t SplatValue,
1125 bool AllowUndefs) const;
1126 bool isConstantOrConstantVectorI(Register Src) const;
1127
1128 std::optional<APInt> getConstantOrConstantSplatVector(Register Src) const;
1129
1130 /// Fold (icmp Pred1 V1, C1) && (icmp Pred2 V2, C2)
1131 /// or (icmp Pred1 V1, C1) || (icmp Pred2 V2, C2)
1132 /// into a single comparison using range-based reasoning.
1133 bool tryFoldAndOrOrICmpsUsingRanges(GLogicalBinOp *Logic,
1134 BuildFnTy &MatchInfo) const;
1135
1136 // Simplify (cmp cc0 x, y) (&& or ||) (cmp cc1 x, y) -> cmp cc2 x, y.
1137 bool tryFoldLogicOfFCmps(GLogicalBinOp *Logic, BuildFnTy &MatchInfo) const;
1138
1139 bool isCastFree(unsigned Opcode, LLT ToTy, LLT FromTy) const;
1140
1141 bool constantFoldICmp(const GICmp &ICmp, const GIConstant &LHSCst,
1142 const GIConstant &RHSCst, BuildFnTy &MatchInfo) const;
1143 bool constantFoldFCmp(const GFCmp &FCmp, const GFConstant &LHSCst,
1144 const GFConstant &RHSCst, BuildFnTy &MatchInfo) const;
1145};
1146} // namespace llvm
1147
1148#endif
MachineInstrBuilder & UseMI
MachineInstrBuilder MachineInstrBuilder & DefMI
AMDGPU Register Bank Select
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
Analysis containing CSE Info
Definition: CSEInfo.cpp:27
This file defines the DenseMap class.
uint64_t Addr
Declares convenience wrapper classes for interpreting MachineInstr instances as specific generic oper...
IRTranslator LLVM IR MI
Implement a low-level type suitable for MachineInstr level instruction selection.
mir Rename Register Operands
Register Reg
MachineInstr unsigned OpIdx
const SmallVectorImpl< MachineOperand > & Cond
This file defines the SmallVector class.
Value * RHS
Value * LHS
Class for arbitrary precision integers.
Definition: APInt.h:78
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition: ArrayRef.h:41
Predicate
This enumeration lists the possible predicates for CmpInst subclasses.
Definition: InstrTypes.h:678
void applyCombineExtendingLoads(MachineInstr &MI, PreferredTuple &MatchInfo) const
bool matchCommuteShift(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchFoldC2MinusAPlusC1(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchLoadOrCombine(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match expression trees of the form.
bool tryCombine(MachineInstr &MI) const
Try to transform MI by using all of the above combine functions.
const RegisterBank * getRegBank(Register Reg) const
Get the register bank of Reg.
void applyPtrAddZero(MachineInstr &MI) const
bool matchEqualDefs(const MachineOperand &MOP1, const MachineOperand &MOP2) const
Return true if MOP1 and MOP2 are register operands are defined by equivalent instructions.
void applyUDivOrURemByConst(MachineInstr &MI) const
bool matchConstantFoldBinOp(MachineInstr &MI, APInt &MatchInfo) const
Do constant folding when opportunities are exposed after MIR building.
void applyCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) const
bool matchUnmergeValuesAnyExtBuildVector(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchSelectSameVal(MachineInstr &MI) const
Optimize (cond ? x : x) -> x.
bool matchAddEToAddO(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: (G_*ADDE x, y, 0) -> (G_*ADDO x, y) (G_*SUBE x, y, 0) -> (G_*SUBO x, y)
bool matchShuffleToExtract(MachineInstr &MI) const
bool matchReassocConstantInnerRHS(GPtrAdd &MI, MachineInstr *RHS, BuildFnTy &MatchInfo) const
bool matchBitfieldExtractFromShr(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: shr (shl x, n), k -> sbfx/ubfx x, pos, width.
bool matchFoldAMinusC1PlusC2(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchTruncSSatU(MachineInstr &MI, Register &MatchInfo) const
void applySimplifyURemByPow2(MachineInstr &MI) const
Combine G_UREM x, (known power of 2) to an add and bitmasking.
bool matchCombineUnmergeZExtToZExt(MachineInstr &MI) const
Transform X, Y = G_UNMERGE(G_ZEXT(Z)) -> X = G_ZEXT(Z); Y = G_CONSTANT 0.
bool matchPtrAddZero(MachineInstr &MI) const
}
void applyCombineConcatVectors(MachineInstr &MI, SmallVector< Register > &Ops) const
Replace MI with a flattened build_vector with Ops or an implicit_def if Ops is empty.
void applyXorOfAndWithSameReg(MachineInstr &MI, std::pair< Register, Register > &MatchInfo) const
bool canCombineFMadOrFMA(MachineInstr &MI, bool &AllowFusionGlobally, bool &HasFMAD, bool &Aggressive, bool CanReassociate=false) const
bool matchFoldAPlusC1MinusC2(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchExtractVecEltBuildVec(MachineInstr &MI, Register &Reg) const
void applyCombineUnmergeConstant(MachineInstr &MI, SmallVectorImpl< APInt > &Csts) const
bool matchShiftsTooBig(MachineInstr &MI, std::optional< int64_t > &MatchInfo) const
Match shifts greater or equal to the range (the bitwidth of the result datatype, or the effective bit...
bool matchCombineFAddFpExtFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fadd (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), z) (fadd (fpext (fmul x,...
bool matchCombineIndexedLoadStore(MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) const
void applyCombineShuffleConcat(MachineInstr &MI, SmallVector< Register > &Ops) const
Replace MI with a flattened build_vector with Ops or an implicit_def if Ops is empty.
void replaceSingleDefInstWithReg(MachineInstr &MI, Register Replacement) const
Delete MI and replace all of its uses with Replacement.
void applyCombineShuffleToBuildVector(MachineInstr &MI) const
bool matchZextOfTrunc(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine zext of trunc.
bool matchCombineExtractedVectorLoad(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine a G_EXTRACT_VECTOR_ELT of a load into a narrowed load.
void replaceRegWith(MachineRegisterInfo &MRI, Register FromReg, Register ToReg) const
MachineRegisterInfo::replaceRegWith() and inform the observer of the changes.
void replaceRegOpWith(MachineRegisterInfo &MRI, MachineOperand &FromRegOp, Register ToReg) const
Replace a single register operand with a new register and inform the observer of the changes.
bool matchReassocCommBinOp(MachineInstr &MI, BuildFnTy &MatchInfo) const
Reassociate commutative binary operations like G_ADD.
bool matchExtractVectorElementWithBuildVectorTrunc(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine extract vector element with a build vector trunc on the vector register.
void applyBuildFnMO(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Use a function which takes in a MachineIRBuilder to perform a combine.
bool matchCommuteConstantToRHS(MachineInstr &MI) const
Match constant LHS ops that should be commuted.
const DataLayout & getDataLayout() const
bool matchBinOpSameVal(MachineInstr &MI) const
Optimize (x op x) -> x.
bool matchSimplifyNegMinMax(MachineInstr &MI, BuildFnTy &MatchInfo) const
Tranform (neg (min/max x, (neg x))) into (max/min x, (neg x)).
bool matchCombineDivRem(MachineInstr &MI, MachineInstr *&OtherMI) const
Try to combine G_[SU]DIV and G_[SU]REM into a single G_[SU]DIVREM when their source operands are iden...
bool matchNonNegZext(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine zext nneg to sext.
void applyUMulHToLShr(MachineInstr &MI) const
void applyNotCmp(MachineInstr &MI, SmallVectorImpl< Register > &RegsToNegate) const
bool matchShiftImmedChain(MachineInstr &MI, RegisterImmPair &MatchInfo) const
Fold (shift (shift base, x), y) -> (shift base (x+y))
void applyCombineI2PToP2I(MachineInstr &MI, Register &Reg) const
bool matchTruncLshrBuildVectorFold(MachineInstr &MI, Register &MatchInfo) const
bool matchAllExplicitUsesAreUndef(MachineInstr &MI) const
Return true if all register explicit use operands on MI are defined by a G_IMPLICIT_DEF.
bool matchOrShiftToFunnelShift(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool isPredecessor(const MachineInstr &DefMI, const MachineInstr &UseMI) const
Returns true if DefMI precedes UseMI or they are the same instruction.
bool matchPtrAddImmedChain(MachineInstr &MI, PtrAddChain &MatchInfo) const
bool matchTruncSSatS(MachineInstr &MI, Register &MatchInfo) const
const TargetLowering & getTargetLowering() const
bool matchExtractVectorElementWithDifferentIndices(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine extract vector element with a insert vector element on the vector register and different indi...
bool matchShuffleUndefRHS(MachineInstr &MI, BuildFnTy &MatchInfo) const
Remove references to rhs if it is undef.
void applyBuildInstructionSteps(MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) const
Replace MI with a series of instructions described in MatchInfo.
void applySDivByPow2(MachineInstr &MI) const
void applySimplifyAddToSub(MachineInstr &MI, std::tuple< Register, Register > &MatchInfo) const
void applyUDivByPow2(MachineInstr &MI) const
Given an G_UDIV MI expressing an unsigned divided by a pow2 constant, return expressions that impleme...
bool matchOr(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine ors.
bool matchInsertVectorElementOOB(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine insert vector element OOB.
bool matchSimplifyAddToSub(MachineInstr &MI, std::tuple< Register, Register > &MatchInfo) const
Return true if MI is a G_ADD which can be simplified to a G_SUB.
void replaceInstWithConstant(MachineInstr &MI, int64_t C) const
Replace an instruction with a G_CONSTANT with value C.
bool tryEmitMemcpyInline(MachineInstr &MI) const
Emit loads and stores that perform the given memcpy.
bool matchCombineFSubFpExtFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fsub (fpext (fmul x, y)), z) -> (fma (fpext x), (fpext y), (fneg z)) (fsub (fpext (fmul x,...
void applyFsubToFneg(MachineInstr &MI, Register &MatchInfo) const
bool matchConstantLargerBitWidth(MachineInstr &MI, unsigned ConstIdx) const
Checks if constant at ConstIdx is larger than MI 's bitwidth.
GISelValueTracking * getValueTracking() const
void applyCombineCopy(MachineInstr &MI) const
bool matchExtractVectorElement(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine extract vector element.
bool matchSextOfTrunc(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine sext of trunc.
bool matchAddSubSameReg(MachineInstr &MI, Register &Src) const
Transform G_ADD(x, G_SUB(y, x)) to y.
bool matchCombineShlOfExtend(MachineInstr &MI, RegisterImmPair &MatchData) const
bool matchMergeXAndZero(const MachineInstr &MI, BuildFnTy &MatchInfo) const
void applyCombineAddP2IToPtrAdd(MachineInstr &MI, std::pair< Register, bool > &PtrRegAndCommute) const
bool matchCombineFSubFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fsub (fmul x, y), z) -> (fma x, y, -z) (fsub (fmul x, y), z) -> (fmad x,...
bool matchCombineFAddFMAFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fadd (fma x, y, (fmul u, v)), z) -> (fma x, y, (fma u, v, z)) (fadd (fmad x,...
bool matchSextTruncSextLoad(MachineInstr &MI) const
bool matchMulOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const
bool matchCombineMergeUnmerge(MachineInstr &MI, Register &MatchInfo) const
Fold away a merge of an unmerge of the corresponding values.
bool matchCombineInsertVecElts(MachineInstr &MI, SmallVectorImpl< Register > &MatchInfo) const
bool matchDivByPow2(MachineInstr &MI, bool IsSigned) const
Given an G_SDIV MI expressing a signed divided by a pow2 constant, return expressions that implements...
bool matchAddOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const
bool matchNarrowBinopFeedingAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchShlOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const
bool matchRedundantNegOperands(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fadd x, fneg(y)) -> (fsub x, y) (fadd fneg(x), y) -> (fsub y, x) (fsub x,...
bool matchCombineLoadWithAndMask(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match (and (load x), mask) -> zextload x.
bool matchCombineFAddFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fadd (fmul x, y), z) -> (fma x, y, z) (fadd (fmul x, y), z) -> (fmad x,...
bool matchCombineCopy(MachineInstr &MI) const
bool matchExtendThroughPhis(MachineInstr &MI, MachineInstr *&ExtMI) const
void applyShiftImmedChain(MachineInstr &MI, RegisterImmPair &MatchInfo) const
bool matchXorOfAndWithSameReg(MachineInstr &MI, std::pair< Register, Register > &MatchInfo) const
Fold (xor (and x, y), y) -> (and (not x), y) {.
bool matchCombineShuffleVector(MachineInstr &MI, SmallVectorImpl< Register > &Ops) const
Check if the G_SHUFFLE_VECTOR MI can be replaced by a concat_vectors.
void applyCombineConstPtrAddToI2P(MachineInstr &MI, APInt &NewCst) const
bool matchTruncateOfExt(const MachineInstr &Root, const MachineInstr &ExtMI, BuildFnTy &MatchInfo) const
Transform trunc ([asz]ext x) to x or ([asz]ext x) or (trunc x).
bool matchCombineAddP2IToPtrAdd(MachineInstr &MI, std::pair< Register, bool > &PtrRegAndCommute) const
Transform G_ADD (G_PTRTOINT x), y -> G_PTRTOINT (G_PTR_ADD x, y) Transform G_ADD y,...
void replaceInstWithFConstant(MachineInstr &MI, double C) const
Replace an instruction with a G_FCONSTANT with value C.
bool matchMergeXAndUndef(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchFunnelShiftToRotate(MachineInstr &MI) const
Match an FSHL or FSHR that can be combined to a ROTR or ROTL rotate.
bool matchRedundantSExtInReg(MachineInstr &MI) const
void replaceOpcodeWith(MachineInstr &FromMI, unsigned ToOpcode) const
Replace the opcode in instruction with a new opcode and inform the observer of the changes.
void applyFunnelShiftConstantModulo(MachineInstr &MI) const
Replaces the shift amount in MI with ShiftAmt % BW.
bool matchOperandIsZero(MachineInstr &MI, unsigned OpIdx) const
Check if operand OpIdx is zero.
bool matchFoldC1Minus2MinusC2(const MachineInstr &MI, BuildFnTy &MatchInfo) const
void applyCombineShlOfExtend(MachineInstr &MI, const RegisterImmPair &MatchData) const
void applyUseVectorTruncate(MachineInstr &MI, Register &MatchInfo) const
bool matchShuffleDisjointMask(MachineInstr &MI, BuildFnTy &MatchInfo) const
Turn shuffle a, b, mask -> shuffle undef, b, mask iff mask does not reference a.
bool matchCombineMulToShl(MachineInstr &MI, unsigned &ShiftVal) const
Transform a multiply by a power-of-2 value to a left shift.
bool matchCombineConstPtrAddToI2P(MachineInstr &MI, APInt &NewCst) const
bool matchCombineUnmergeUndef(MachineInstr &MI, std::function< void(MachineIRBuilder &)> &MatchInfo) const
Transform G_UNMERGE G_IMPLICIT_DEF -> G_IMPLICIT_DEF, G_IMPLICIT_DEF, ...
void applyFoldBinOpIntoSelect(MachineInstr &MI, const unsigned &SelectOpNo) const
SelectOperand is the operand in binary operator MI that is the select to fold.
bool matchFoldAMinusC1MinusC2(const MachineInstr &MI, BuildFnTy &MatchInfo) const
void applyCombineIndexedLoadStore(MachineInstr &MI, IndexedLoadStoreMatchInfo &MatchInfo) const
bool matchMulOBy2(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: (G_UMULO x, 2) -> (G_UADDO x, x) (G_SMULO x, 2) -> (G_SADDO x, x)
bool matchCombineShuffleConcat(MachineInstr &MI, SmallVector< Register > &Ops) const
void applySextInRegOfLoad(MachineInstr &MI, std::tuple< Register, unsigned > &MatchInfo) const
bool tryCombineCopy(MachineInstr &MI) const
If MI is COPY, try to combine it.
bool matchTruncUSatU(MachineInstr &MI, MachineInstr &MinMI) const
bool matchICmpToLHSKnownBits(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchExtOfExt(const MachineInstr &FirstMI, const MachineInstr &SecondMI, BuildFnTy &MatchInfo) const
bool matchReassocPtrAdd(MachineInstr &MI, BuildFnTy &MatchInfo) const
Reassociate pointer calculations with G_ADD involved, to allow better addressing mode usage.
bool matchCanonicalizeFCmp(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool isPreLegalize() const
void applyCombineShuffleVector(MachineInstr &MI, const ArrayRef< Register > Ops) const
Replace MI with a concat_vectors with Ops.
bool matchUndefShuffleVectorMask(MachineInstr &MI) const
Return true if a G_SHUFFLE_VECTOR instruction MI has an undef mask.
bool matchAnyExplicitUseIsUndef(MachineInstr &MI) const
Return true if any explicit use operand on MI is defined by a G_IMPLICIT_DEF.
bool matchCombineI2PToP2I(MachineInstr &MI, Register &Reg) const
Transform IntToPtr(PtrToInt(x)) to x if cast is in the same address space.
bool matchCombineSubToAdd(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchShiftOfShiftedLogic(MachineInstr &MI, ShiftOfShiftedLogic &MatchInfo) const
If we have a shift-by-constant of a bitwise logic op that itself has a shift-by-constant operand with...
bool matchOperandIsKnownToBeAPowerOfTwo(MachineInstr &MI, unsigned OpIdx) const
Check if operand OpIdx is known to be a power of 2.
bool matchCombineConcatVectors(MachineInstr &MI, SmallVector< Register > &Ops) const
If MI is G_CONCAT_VECTORS, try to combine it.
bool matchInsertExtractVecEltOutOfBounds(MachineInstr &MI) const
Return true if a G_{EXTRACT,INSERT}_VECTOR_ELT has an out of range index.
bool matchExtractVectorElementWithShuffleVector(const MachineInstr &MI, const MachineInstr &MI2, BuildFnTy &MatchInfo) const
Combine extract vector element with a shuffle vector on the vector register.
bool matchExtractAllEltsFromBuildVector(MachineInstr &MI, SmallVectorImpl< std::pair< Register, MachineInstr * > > &MatchInfo) const
LLVMContext & getContext() const
void applyPtrAddImmedChain(MachineInstr &MI, PtrAddChain &MatchInfo) const
bool isConstantLegalOrBeforeLegalizer(const LLT Ty) const
bool matchNotCmp(MachineInstr &MI, SmallVectorImpl< Register > &RegsToNegate) const
Combine inverting a result of a compare into the opposite cond code.
bool matchSextInRegOfLoad(MachineInstr &MI, std::tuple< Register, unsigned > &MatchInfo) const
Match sext_inreg(load p), imm -> sextload p.
bool matchSelectIMinMax(const MachineOperand &MO, BuildFnTy &MatchInfo) const
Combine select to integer min/max.
bool matchCombineShuffleToBuildVector(MachineInstr &MI) const
Replace MI with a build_vector.
void applyCombineConstantFoldFpUnary(MachineInstr &MI, const ConstantFP *Cst) const
Transform fp_instr(cst) to constant result of the fp operation.
bool isLegal(const LegalityQuery &Query) const
bool matchICmpToTrueFalseKnownBits(MachineInstr &MI, int64_t &MatchInfo) const
bool tryReassocBinOp(unsigned Opc, Register DstReg, Register Op0, Register Op1, BuildFnTy &MatchInfo) const
Try to reassociate to reassociate operands of a commutative binop.
void eraseInst(MachineInstr &MI) const
Erase MI.
bool matchConstantFoldFPBinOp(MachineInstr &MI, ConstantFP *&MatchInfo) const
Do constant FP folding when opportunities are exposed after MIR building.
void applyBuildFnNoErase(MachineInstr &MI, BuildFnTy &MatchInfo) const
Use a function which takes in a MachineIRBuilder to perform a combine.
bool matchUseVectorTruncate(MachineInstr &MI, Register &MatchInfo) const
bool matchUndefStore(MachineInstr &MI) const
Return true if a G_STORE instruction MI is storing an undef value.
MachineRegisterInfo & MRI
void applyCombineP2IToI2P(MachineInstr &MI, Register &Reg) const
Transform PtrToInt(IntToPtr(x)) to x.
void applyExtendThroughPhis(MachineInstr &MI, MachineInstr *&ExtMI) const
bool matchConstantFPOp(const MachineOperand &MOP, double C) const
Return true if MOP is defined by a G_FCONSTANT or splat with a value exactly equal to C.
MachineInstr * buildUDivOrURemUsingMul(MachineInstr &MI) const
Given an G_UDIV MI or G_UREM MI expressing a divide by constant, return an expression that implements...
void applyExtractVecEltBuildVec(MachineInstr &MI, Register &Reg) const
bool matchFoldBinOpIntoSelect(MachineInstr &MI, unsigned &SelectOpNo) const
Push a binary operator through a select on constants.
bool tryCombineShiftToUnmerge(MachineInstr &MI, unsigned TargetShiftAmount) const
bool tryCombineExtendingLoads(MachineInstr &MI) const
If MI is extend that consumes the result of a load, try to combine it.
bool isLegalOrBeforeLegalizer(const LegalityQuery &Query) const
bool matchBuildVectorIdentityFold(MachineInstr &MI, Register &MatchInfo) const
bool matchBitfieldExtractFromShrAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: shr (and x, n), k -> ubfx x, pos, width.
void applyTruncSSatS(MachineInstr &MI, Register &MatchInfo) const
bool matchConstantFoldCastOp(MachineInstr &MI, APInt &MatchInfo) const
Do constant folding when opportunities are exposed after MIR building.
bool tryCombineShuffleVector(MachineInstr &MI) const
Try to combine G_SHUFFLE_VECTOR into G_CONCAT_VECTORS.
void applyRotateOutOfRange(MachineInstr &MI) const
bool matchReassocFoldConstantsInSubTree(GPtrAdd &MI, MachineInstr *LHS, MachineInstr *RHS, BuildFnTy &MatchInfo) const
bool matchHoistLogicOpWithSameOpcodeHands(MachineInstr &MI, InstructionStepsMatchInfo &MatchInfo) const
Match (logic_op (op x...), (op y...)) -> (op (logic_op x, y))
bool matchBitfieldExtractFromAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: and (lshr x, cst), mask -> ubfx x, cst, width.
bool matchBitfieldExtractFromSExtInReg(MachineInstr &MI, BuildFnTy &MatchInfo) const
Form a G_SBFX from a G_SEXT_INREG fed by a right shift.
bool matchNarrowBinop(const MachineInstr &TruncMI, const MachineInstr &BinopMI, BuildFnTy &MatchInfo) const
trunc (binop X, C) --> binop (trunc X, trunc C).
bool matchUndefSelectCmp(MachineInstr &MI) const
Return true if a G_SELECT instruction MI has an undef comparison.
bool matchAndOrDisjointMask(MachineInstr &MI, BuildFnTy &MatchInfo) const
void replaceInstWithUndef(MachineInstr &MI) const
Replace an instruction with a G_IMPLICIT_DEF.
bool matchRedundantBinOpInEquality(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform: (X + Y) == X -> Y == 0 (X - Y) == X -> Y == 0 (X ^ Y) == X -> Y == 0 (X + Y) !...
bool matchOptBrCondByInvertingCond(MachineInstr &MI, MachineInstr *&BrCond) const
If a brcond's true block is not the fallthrough, make it so by inverting the condition and swapping o...
bool matchAddOverflow(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine addos.
void applyAshShlToSextInreg(MachineInstr &MI, std::tuple< Register, int64_t > &MatchInfo) const
bool matchSelect(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine selects.
bool matchCombineExtendingLoads(MachineInstr &MI, PreferredTuple &MatchInfo) const
bool matchCombineUnmergeWithDeadLanesToTrunc(MachineInstr &MI) const
Transform X, Y<dead> = G_UNMERGE Z -> X = G_TRUNC Z.
bool matchFsubToFneg(MachineInstr &MI, Register &MatchInfo) const
bool matchRotateOutOfRange(MachineInstr &MI) const
void applyExpandFPowI(MachineInstr &MI, int64_t Exponent) const
Expands FPOWI into a series of multiplications and a division if the exponent is negative.
void setRegBank(Register Reg, const RegisterBank *RegBank) const
Set the register bank of Reg.
bool matchConstantSelectCmp(MachineInstr &MI, unsigned &OpIdx) const
Return true if a G_SELECT instruction MI has a constant comparison.
bool matchCommuteFPConstantToRHS(MachineInstr &MI) const
Match constant LHS FP ops that should be commuted.
void applyCombineDivRem(MachineInstr &MI, MachineInstr *&OtherMI) const
bool matchCombineFMinMaxNaN(MachineInstr &MI, unsigned &Info) const
bool matchRedundantOr(MachineInstr &MI, Register &Replacement) const
void applyTruncSSatU(MachineInstr &MI, Register &MatchInfo) const
bool matchCombineFSubFpExtFNegFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fsub (fpext (fneg (fmul x, y))), z) -> (fneg (fma (fpext x), (fpext y),...
bool matchTruncBuildVectorFold(MachineInstr &MI, Register &MatchInfo) const
bool matchSubOfVScale(const MachineOperand &MO, BuildFnTy &MatchInfo) const
void applyCombineTruncOfShift(MachineInstr &MI, std::pair< MachineInstr *, LLT > &MatchInfo) const
bool matchConstantOp(const MachineOperand &MOP, int64_t C) const
Return true if MOP is defined by a G_CONSTANT or splat with a value equal to C.
const LegalizerInfo * LI
void applyCombineMulToShl(MachineInstr &MI, unsigned &ShiftVal) const
bool matchUMulHToLShr(MachineInstr &MI) const
MachineDominatorTree * MDT
MachineIRBuilder & getBuilder() const
void applyFunnelShiftToRotate(MachineInstr &MI) const
bool matchSimplifySelectToMinMax(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchTruncUSatUToFPTOUISat(MachineInstr &MI, MachineInstr &SrcMI) const
const RegisterBankInfo * RBI
bool matchMulOBy0(MachineInstr &MI, BuildFnTy &MatchInfo) const
Match: (G_*MULO x, 0) -> 0 + no carry out.
GISelValueTracking * VT
bool matchCombineUnmergeConstant(MachineInstr &MI, SmallVectorImpl< APInt > &Csts) const
Transform G_UNMERGE Constant -> Constant1, Constant2, ...
void applyShiftOfShiftedLogic(MachineInstr &MI, ShiftOfShiftedLogic &MatchInfo) const
const TargetRegisterInfo * TRI
bool matchRedundantAnd(MachineInstr &MI, Register &Replacement) const
bool dominates(const MachineInstr &DefMI, const MachineInstr &UseMI) const
Returns true if DefMI dominates UseMI.
GISelChangeObserver & Observer
void applyBuildFn(MachineInstr &MI, BuildFnTy &MatchInfo) const
Use a function which takes in a MachineIRBuilder to perform a combine.
bool matchCombineTruncOfShift(MachineInstr &MI, std::pair< MachineInstr *, LLT > &MatchInfo) const
Transform trunc (shl x, K) to shl (trunc x), K if K < VT.getScalarSizeInBits().
bool matchCombineShiftToUnmerge(MachineInstr &MI, unsigned TargetShiftSize, unsigned &ShiftVal) const
Reduce a shift by a constant to an unmerge and a shift on a half sized type.
bool matchUDivOrURemByConst(MachineInstr &MI) const
Combine G_UDIV or G_UREM by constant into a multiply by magic constant.
bool matchAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const
Combine ands.
bool matchSuboCarryOut(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchRedundantSextInReg(MachineInstr &Root, MachineInstr &Other, BuildFnTy &MatchInfo) const
bool matchConstantFoldFMA(MachineInstr &MI, ConstantFP *&MatchInfo) const
Constant fold G_FMA/G_FMAD.
bool matchCombineFSubFNegFMulToFMadOrFMA(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform (fsub (fneg (fmul, x, y)), z) -> (fma (fneg x), y, (fneg z)) (fsub (fneg (fmul,...
bool matchCombineZextTrunc(MachineInstr &MI, Register &Reg) const
Transform zext(trunc(x)) to x.
bool matchOperandIsUndef(MachineInstr &MI, unsigned OpIdx) const
Check if operand OpIdx is undef.
bool tryCombineMemCpyFamily(MachineInstr &MI, unsigned MaxLen=0) const
Optimize memcpy intrinsics et al, e.g.
bool matchFreezeOfSingleMaybePoisonOperand(MachineInstr &MI, BuildFnTy &MatchInfo) const
void applySDivOrSRemByConst(MachineInstr &MI) const
void applyShuffleToExtract(MachineInstr &MI) const
MachineInstr * buildSDivOrSRemUsingMul(MachineInstr &MI) const
Given an G_SDIV MI or G_SREM MI expressing a signed divide by constant, return an expression that imp...
bool isLegalOrHasWidenScalar(const LegalityQuery &Query) const
bool matchCanonicalizeICmp(const MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchCastOfBuildVector(const MachineInstr &CastMI, const MachineInstr &BVMI, BuildFnTy &MatchInfo) const
bool matchSubAddSameReg(MachineInstr &MI, BuildFnTy &MatchInfo) const
Transform: (x + y) - y -> x (x + y) - x -> y x - (y + x) -> 0 - y x - (x + z) -> 0 - z.
bool matchReassocConstantInnerLHS(GPtrAdd &MI, MachineInstr *LHS, MachineInstr *RHS, BuildFnTy &MatchInfo) const
bool matchCastOfInteger(const MachineInstr &CastMI, APInt &MatchInfo) const
bool matchOverlappingAnd(MachineInstr &MI, BuildFnTy &MatchInfo) const
Fold and(and(x, C1), C2) -> C1&C2 ? and(x, C1&C2) : 0.
bool matchCombineAnyExtTrunc(MachineInstr &MI, Register &Reg) const
Transform anyext(trunc(x)) to x.
void applyExtractAllEltsFromBuildVector(MachineInstr &MI, SmallVectorImpl< std::pair< Register, MachineInstr * > > &MatchInfo) const
MachineIRBuilder & Builder
void applyCommuteBinOpOperands(MachineInstr &MI) const
void replaceSingleDefInstWithOperand(MachineInstr &MI, unsigned OpIdx) const
Delete MI and replace all of its uses with its OpIdx-th operand.
void applySextTruncSextLoad(MachineInstr &MI) const
const MachineFunction & getMachineFunction() const
bool matchCombineFAddFpExtFMulToFMadOrFMAAggressive(MachineInstr &MI, BuildFnTy &MatchInfo) const
bool matchExtractVectorElementWithBuildVector(const MachineInstr &MI, const MachineInstr &MI2, BuildFnTy &MatchInfo) const
Combine extract vector element with a build vector on the vector register.
bool matchSDivOrSRemByConst(MachineInstr &MI) const
Combine G_SDIV or G_SREM by constant into a multiply by magic constant.
void applyOptBrCondByInvertingCond(MachineInstr &MI, MachineInstr *&BrCond) const
void applyCombineShiftToUnmerge(MachineInstr &MI, const unsigned &ShiftVal) const
bool matchCastOfSelect(const MachineInstr &Cast, const MachineInstr &SelectMI, BuildFnTy &MatchInfo) const
bool matchFPowIExpansion(MachineInstr &MI, int64_t Exponent) const
Match FPOWI if it's safe to extend it into a series of multiplications.
void applyCombineInsertVecElts(MachineInstr &MI, SmallVectorImpl< Register > &MatchInfo) const
bool matchCombineUnmergeMergeToPlainValues(MachineInstr &MI, SmallVectorImpl< Register > &Operands) const
Transform <ty,...> G_UNMERGE(G_MERGE ty X, Y, Z) -> ty X, Y, Z.
void applyCombineUnmergeMergeToPlainValues(MachineInstr &MI, SmallVectorImpl< Register > &Operands) const
bool matchAshrShlToSextInreg(MachineInstr &MI, std::tuple< Register, int64_t > &MatchInfo) const
Match ashr (shl x, C), C -> sext_inreg (C)
void applyCombineUnmergeZExtToZExt(MachineInstr &MI) const
ConstantFP - Floating Point Values [float, double].
Definition: Constants.h:277
A parsed version of the target data layout string in and methods for querying it.
Definition: DataLayout.h:63
Represent a G_FCMP.
An floating-point-like constant.
Definition: Utils.h:689
Represent a G_ICMP.
An integer-like constant.
Definition: Utils.h:650
Abstract class that contains various methods for clients to notify about changes.
Represents any type of generic load or store.
Represents a logical binary operation.
Represents a G_PTR_ADD.
Represents a G_SELECT.
This is an important class for using LLVM in a threaded context.
Definition: LLVMContext.h:68
DominatorTree Class - Concrete subclass of DominatorTreeBase that is used to compute a normal dominat...
Helper class to build MachineInstr.
Representation of each machine instruction.
Definition: MachineInstr.h:72
MachineOperand class - Representation of each machine instruction operand.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
Holds all the information related to register banks.
This class implements the register bank concept.
Definition: RegisterBank.h:29
Wrapper class representing virtual and physical registers.
Definition: Register.h:19
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
Definition: SmallVector.h:574
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
@ C
The default llvm calling convention, compatible with C.
Definition: CallingConv.h:34
@ ConstantFP
Definition: ISDOpcodes.h:87
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
@ Offset
Definition: DWP.cpp:477
std::function< void(MachineIRBuilder &)> BuildFnTy
@ Other
Any other memory.
InstructionBuildSteps(unsigned Opcode, const OperandBuildSteps &OperandFns)
InstructionBuildSteps()=default
Operands to be added to the instruction.
OperandBuildSteps OperandFns
The opcode for the produced instruction.
InstructionStepsMatchInfo(std::initializer_list< InstructionBuildSteps > InstrsToBuild)
SmallVector< InstructionBuildSteps, 2 > InstrsToBuild
Describes instructions to be built during a combine.
The LegalityQuery object bundles together all the information that's needed to decide whether a given...
MachineInstr * MI
const RegisterBank * Bank