LLVM 22.0.0git
GCNSubtarget.h
Go to the documentation of this file.
1//=====-- GCNSubtarget.h - Define GCN Subtarget for AMDGPU ------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//==-----------------------------------------------------------------------===//
8//
9/// \file
10/// AMD GCN specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
15#define LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
16
17#include "AMDGPUCallLowering.h"
19#include "AMDGPUSubtarget.h"
20#include "SIFrameLowering.h"
21#include "SIISelLowering.h"
22#include "SIInstrInfo.h"
25
26#define GET_SUBTARGETINFO_HEADER
27#include "AMDGPUGenSubtargetInfo.inc"
28
29namespace llvm {
30
31class GCNTargetMachine;
32
34 public AMDGPUSubtarget {
35public:
37
38 // Following 2 enums are documented at:
39 // - https://llvm.org/docs/AMDGPUUsage.html#trap-handler-abi
40 enum class TrapHandlerAbi {
41 NONE = 0x00,
42 AMDHSA = 0x01,
43 };
44
45 enum class TrapID {
48 };
49
50private:
51 /// SelectionDAGISel related APIs.
52 std::unique_ptr<const SelectionDAGTargetInfo> TSInfo;
53
54 /// GlobalISel related APIs.
55 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
56 std::unique_ptr<InlineAsmLowering> InlineAsmLoweringInfo;
57 std::unique_ptr<InstructionSelector> InstSelector;
58 std::unique_ptr<LegalizerInfo> Legalizer;
59 std::unique_ptr<AMDGPURegisterBankInfo> RegBankInfo;
60
61protected:
62 // Basic subtarget description.
65 unsigned Gen = INVALID;
67 int LDSBankCount = 0;
69
70 // Possibly statically set by tablegen, but may want to be overridden.
71 bool FastDenormalF32 = false;
72 bool HalfRate64Ops = false;
73 bool FullRate64Ops = false;
74
75 // Dynamically set bits that enable features.
76 bool FlatForGlobal = false;
78 bool BackOffBarrier = false;
80 bool UnalignedAccessMode = false;
82 bool HasApertureRegs = false;
83 bool SupportsXNACK = false;
84 bool KernargPreload = false;
85
86 // This should not be used directly. 'TargetID' tracks the dynamic settings
87 // for XNACK.
88 bool EnableXNACK = false;
89
90 bool EnableTgSplit = false;
91 bool EnableCuMode = false;
92 bool TrapHandler = false;
93 bool EnablePreciseMemory = false;
94
95 // Used as options.
96 bool EnableLoadStoreOpt = false;
98 bool EnableSIScheduler = false;
99 bool EnableDS128 = false;
101 bool DumpCode = false;
103
104 // Subtarget statically properties set by tablegen
105 bool FP64 = false;
106 bool FMA = false;
107 bool MIMG_R128 = false;
108 bool CIInsts = false;
109 bool GFX8Insts = false;
110 bool GFX9Insts = false;
111 bool GFX90AInsts = false;
112 bool GFX940Insts = false;
113 bool GFX950Insts = false;
114 bool GFX10Insts = false;
115 bool GFX11Insts = false;
116 bool GFX12Insts = false;
117 bool GFX1250Insts = false;
118 bool GFX10_3Insts = false;
119 bool GFX7GFX8GFX9Insts = false;
120 bool SGPRInitBug = false;
121 bool UserSGPRInit16Bug = false;
124 bool HasSMemRealTime = false;
125 bool HasIntClamp = false;
126 bool HasFmaMixInsts = false;
127 bool HasFmaMixBF16Insts = false;
128 bool HasMovrel = false;
129 bool HasVGPRIndexMode = false;
131 bool HasScalarStores = false;
132 bool HasScalarAtomics = false;
133 bool HasSDWAOmod = false;
134 bool HasSDWAScalar = false;
135 bool HasSDWASdst = false;
136 bool HasSDWAMac = false;
137 bool HasSDWAOutModsVOPC = false;
138 bool HasDPP = false;
139 bool HasDPP8 = false;
140 bool HasDPALU_DPP = false;
141 bool HasDPPSrc1SGPR = false;
142 bool HasPackedFP32Ops = false;
143 bool HasImageInsts = false;
145 bool HasR128A16 = false;
146 bool HasA16 = false;
147 bool HasG16 = false;
148 bool HasNSAEncoding = false;
150 bool GFX10_AEncoding = false;
151 bool GFX10_BEncoding = false;
152 bool HasDLInsts = false;
153 bool HasFmacF64Inst = false;
154 bool HasDot1Insts = false;
155 bool HasDot2Insts = false;
156 bool HasDot3Insts = false;
157 bool HasDot4Insts = false;
158 bool HasDot5Insts = false;
159 bool HasDot6Insts = false;
160 bool HasDot7Insts = false;
161 bool HasDot8Insts = false;
162 bool HasDot9Insts = false;
163 bool HasDot10Insts = false;
164 bool HasDot11Insts = false;
165 bool HasDot12Insts = false;
166 bool HasDot13Insts = false;
167 bool HasMAIInsts = false;
168 bool HasFP8Insts = false;
170 bool HasFP8E5M3Insts = false;
171 bool HasCvtFP8Vop1Bug = false;
172 bool HasPkFmacF16Inst = false;
193 bool HasXF32Insts = false;
194 /// The maximum number of instructions that may be placed within an S_CLAUSE,
195 /// which is one greater than the maximum argument to S_CLAUSE. A value of 0
196 /// indicates a lack of S_CLAUSE support.
198 bool SupportsSRAMECC = false;
199 bool DynamicVGPR = false;
201 bool HasVMemToLDSLoad = false;
202 bool RequiresAlignVGPR = false;
203
204 // This should not be used directly. 'TargetID' tracks the dynamic settings
205 // for SRAMECC.
206 bool EnableSRAMECC = false;
207
208 bool HasNoSdstCMPX = false;
209 bool HasVscnt = false;
210 bool HasWaitXcnt = false;
211 bool HasGetWaveIdInst = false;
212 bool HasSMemTimeInst = false;
215 bool HasVOP3Literal = false;
216 bool HasNoDataDepHazard = false;
217 bool FlatAddressSpace = false;
218 bool FlatInstOffsets = false;
219 bool FlatGlobalInsts = false;
220 bool FlatScratchInsts = false;
221 bool FlatGVSMode = false;
224 bool EnableFlatScratch = false;
226 bool HasGDS = false;
227 bool HasGWS = false;
228 bool AddNoCarryInsts = false;
229 bool HasUnpackedD16VMem = false;
230 bool LDSMisalignedBug = false;
233 bool UnalignedDSAccess = false;
234 bool HasPackedTID = false;
235 bool ScalarizeGlobal = false;
236 bool HasSALUFloatInsts = false;
239 bool Has64BitLiterals = false;
241 bool HasBitOp3Insts = false;
242 bool HasTanhInsts = false;
245 bool HasPrngInst = false;
247 bool HasPermlane16Swap = false;
248 bool HasPermlane32Swap = false;
253 bool HasVmemPrefInsts = false;
255 bool HasSafeCUPrefetch = false;
258 bool HasNSAtoVMEMBug = false;
259 bool HasNSAClauseBug = false;
260 bool HasOffset3fBug = false;
266 bool Has1_5xVGPRs = false;
267 bool HasMADIntraFwdBug = false;
268 bool HasVOPDInsts = false;
272 bool HasAshrPkInsts = false;
276 bool HasMin3Max3PKF16 = false;
278 bool HasLshlAddU64Inst = false;
279 bool HasAddSubU64Insts = false;
280 bool HasMadU32Inst = false;
284
285 bool RequiresCOV6 = false;
288
290
291 bool HasClusters = false;
292
293 // Dummy feature to use for assembler in tablegen.
294 bool FeatureDisable = false;
295
296private:
297 SIInstrInfo InstrInfo;
298 SITargetLowering TLInfo;
299 SIFrameLowering FrameLowering;
300
301public:
302 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
303 const GCNTargetMachine &TM);
304 ~GCNSubtarget() override;
305
307 StringRef GPU, StringRef FS);
308
309 /// Diagnose inconsistent subtarget features before attempting to codegen
310 /// function \p F.
311 void checkSubtargetFeatures(const Function &F) const;
312
313 const SIInstrInfo *getInstrInfo() const override {
314 return &InstrInfo;
315 }
316
317 const SIFrameLowering *getFrameLowering() const override {
318 return &FrameLowering;
319 }
320
321 const SITargetLowering *getTargetLowering() const override {
322 return &TLInfo;
323 }
324
325 const SIRegisterInfo *getRegisterInfo() const override {
326 return &InstrInfo.getRegisterInfo();
327 }
328
329 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override;
330
331 const CallLowering *getCallLowering() const override {
332 return CallLoweringInfo.get();
333 }
334
335 const InlineAsmLowering *getInlineAsmLowering() const override {
336 return InlineAsmLoweringInfo.get();
337 }
338
340 return InstSelector.get();
341 }
342
343 const LegalizerInfo *getLegalizerInfo() const override {
344 return Legalizer.get();
345 }
346
347 const AMDGPURegisterBankInfo *getRegBankInfo() const override {
348 return RegBankInfo.get();
349 }
350
352 return TargetID;
353 }
354
356 return &InstrItins;
357 }
358
360
362 return (Generation)Gen;
363 }
364
365 unsigned getMaxWaveScratchSize() const {
366 // See COMPUTE_TMPRING_SIZE.WAVESIZE.
367 if (getGeneration() >= GFX12) {
368 // 18-bit field in units of 64-dword.
369 return (64 * 4) * ((1 << 18) - 1);
370 }
371 if (getGeneration() == GFX11) {
372 // 15-bit field in units of 64-dword.
373 return (64 * 4) * ((1 << 15) - 1);
374 }
375 // 13-bit field in units of 256-dword.
376 return (256 * 4) * ((1 << 13) - 1);
377 }
378
379 /// Return the number of high bits known to be zero for a frame index.
383
384 int getLDSBankCount() const {
385 return LDSBankCount;
386 }
387
388 unsigned getMaxPrivateElementSize(bool ForBufferRSrc = false) const {
389 return (ForBufferRSrc || !enableFlatScratch()) ? MaxPrivateElementSize : 16;
390 }
391
392 unsigned getConstantBusLimit(unsigned Opcode) const;
393
394 /// Returns if the result of this instruction with a 16-bit result returned in
395 /// a 32-bit register implicitly zeroes the high 16-bits, rather than preserve
396 /// the original value.
397 bool zeroesHigh16BitsOfDest(unsigned Opcode) const;
398
399 bool supportsWGP() const {
400 if (GFX1250Insts)
401 return false;
402 return getGeneration() >= GFX10;
403 }
404
405 bool hasIntClamp() const {
406 return HasIntClamp;
407 }
408
409 bool hasFP64() const {
410 return FP64;
411 }
412
413 bool hasMIMG_R128() const {
414 return MIMG_R128;
415 }
416
417 bool hasHWFP64() const {
418 return FP64;
419 }
420
421 bool hasHalfRate64Ops() const {
422 return HalfRate64Ops;
423 }
424
425 bool hasFullRate64Ops() const {
426 return FullRate64Ops;
427 }
428
429 bool hasAddr64() const {
431 }
432
433 bool hasFlat() const {
435 }
436
437 // Return true if the target only has the reverse operand versions of VALU
438 // shift instructions (e.g. v_lshrrev_b32, and no v_lshr_b32).
439 bool hasOnlyRevVALUShifts() const {
441 }
442
443 bool hasFractBug() const {
445 }
446
447 bool hasBFE() const {
448 return true;
449 }
450
451 bool hasBFI() const {
452 return true;
453 }
454
455 bool hasBFM() const {
456 return hasBFE();
457 }
458
459 bool hasBCNT(unsigned Size) const {
460 return true;
461 }
462
463 bool hasFFBL() const {
464 return true;
465 }
466
467 bool hasFFBH() const {
468 return true;
469 }
470
471 bool hasMed3_16() const {
473 }
474
475 bool hasMin3Max3_16() const {
477 }
478
479 bool hasFmaMixInsts() const {
480 return HasFmaMixInsts;
481 }
482
483 bool hasFmaMixBF16Insts() const { return HasFmaMixBF16Insts; }
484
485 bool hasCARRY() const {
486 return true;
487 }
488
489 bool hasFMA() const {
490 return FMA;
491 }
492
493 bool hasSwap() const {
494 return GFX9Insts;
495 }
496
497 bool hasScalarPackInsts() const {
498 return GFX9Insts;
499 }
500
501 bool hasScalarMulHiInsts() const {
502 return GFX9Insts;
503 }
504
505 bool hasScalarSubwordLoads() const { return getGeneration() >= GFX12; }
506
510
512 // The S_GETREG DOORBELL_ID is supported by all GFX9 onward targets.
513 return getGeneration() >= GFX9;
514 }
515
516 /// True if the offset field of DS instructions works as expected. On SI, the
517 /// offset uses a 16-bit adder and does not always wrap properly.
518 bool hasUsableDSOffset() const {
519 return getGeneration() >= SEA_ISLANDS;
520 }
521
525
526 /// Condition output from div_scale is usable.
530
531 /// Extra wait hazard is needed in some cases before
532 /// s_cbranch_vccnz/s_cbranch_vccz.
533 bool hasReadVCCZBug() const {
534 return getGeneration() <= SEA_ISLANDS;
535 }
536
537 /// Writes to VCC_LO/VCC_HI update the VCCZ flag.
539 return getGeneration() >= GFX10;
540 }
541
542 /// A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR
543 /// was written by a VALU instruction.
546 }
547
548 /// A read of an SGPR by a VMEM instruction requires 5 wait states when the
549 /// SGPR was written by a VALU Instruction.
552 }
553
554 bool hasRFEHazards() const {
556 }
557
558 /// Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
559 unsigned getSetRegWaitStates() const {
560 return getGeneration() <= SEA_ISLANDS ? 1 : 2;
561 }
562
563 bool dumpCode() const {
564 return DumpCode;
565 }
566
567 /// Return the amount of LDS that can be used that will not restrict the
568 /// occupancy lower than WaveCount.
569 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
570 const Function &) const;
571
574 }
575
576 /// \returns If target supports S_DENORM_MODE.
577 bool hasDenormModeInst() const {
579 }
580
581 bool useFlatForGlobal() const {
582 return FlatForGlobal;
583 }
584
585 /// \returns If target supports ds_read/write_b128 and user enables generation
586 /// of ds_read/write_b128.
587 bool useDS128() const {
588 return CIInsts && EnableDS128;
589 }
590
591 /// \return If target supports ds_read/write_b96/128.
592 bool hasDS96AndDS128() const {
593 return CIInsts;
594 }
595
596 /// Have v_trunc_f64, v_ceil_f64, v_rndne_f64
597 bool haveRoundOpsF64() const {
598 return CIInsts;
599 }
600
601 /// \returns If MUBUF instructions always perform range checking, even for
602 /// buffer resources used for private memory access.
606
607 /// \returns If target requires PRT Struct NULL support (zero result registers
608 /// for sparse texture support).
609 bool usePRTStrictNull() const {
610 return EnablePRTStrictNull;
611 }
612
616
617 /// \returns true if the target supports backing off of s_barrier instructions
618 /// when an exception is raised.
620 return BackOffBarrier;
621 }
622
625 }
626
630
631 bool hasUnalignedDSAccess() const {
632 return UnalignedDSAccess;
633 }
634
638
641 }
642
646
648 return UnalignedAccessMode;
649 }
650
652
653 bool hasApertureRegs() const {
654 return HasApertureRegs;
655 }
656
657 bool isTrapHandlerEnabled() const {
658 return TrapHandler;
659 }
660
661 bool isXNACKEnabled() const {
662 return TargetID.isXnackOnOrAny();
663 }
664
665 bool isTgSplitEnabled() const {
666 return EnableTgSplit;
667 }
668
669 bool isCuModeEnabled() const {
670 return EnableCuMode;
671 }
672
674
675 bool hasFlatAddressSpace() const {
676 return FlatAddressSpace;
677 }
678
679 bool hasFlatScrRegister() const {
680 return hasFlatAddressSpace();
681 }
682
683 bool hasFlatInstOffsets() const {
684 return FlatInstOffsets;
685 }
686
687 bool hasFlatGlobalInsts() const {
688 return FlatGlobalInsts;
689 }
690
691 bool hasFlatScratchInsts() const {
692 return FlatScratchInsts;
693 }
694
695 // Check if target supports ST addressing mode with FLAT scratch instructions.
696 // The ST addressing mode means no registers are used, either VGPR or SGPR,
697 // but only immediate offset is swizzled and added to the FLAT scratch base.
698 bool hasFlatScratchSTMode() const {
700 }
701
702 bool hasFlatScratchSVSMode() const { return GFX940Insts || GFX11Insts; }
703
706 }
707
708 bool enableFlatScratch() const {
709 return flatScratchIsArchitected() ||
711 }
712
713 bool hasGlobalAddTidInsts() const {
714 return GFX10_BEncoding;
715 }
716
717 bool hasAtomicCSub() const {
718 return GFX10_BEncoding;
719 }
720
721 bool hasMTBUFInsts() const { return !hasGFX1250Insts(); }
722
723 bool hasFormattedMUBUFInsts() const { return !hasGFX1250Insts(); }
724
725 bool hasExportInsts() const {
726 return !hasGFX940Insts() && !hasGFX1250Insts();
727 }
728
729 bool hasVINTERPEncoding() const { return GFX11Insts && !hasGFX1250Insts(); }
730
731 // DS_ADD_F64/DS_ADD_RTN_F64
732 bool hasLdsAtomicAddF64() const {
733 return hasGFX90AInsts() || hasGFX1250Insts();
734 }
735
737 return getGeneration() >= GFX9;
738 }
739
742 }
743
745 return getGeneration() > GFX9;
746 }
747
748 bool hasD16LoadStore() const {
749 return getGeneration() >= GFX9;
750 }
751
753 return hasD16LoadStore() && !TargetID.isSramEccOnOrAny();
754 }
755
756 bool hasD16Images() const {
758 }
759
760 /// Return if most LDS instructions have an m0 use that require m0 to be
761 /// initialized.
762 bool ldsRequiresM0Init() const {
763 return getGeneration() < GFX9;
764 }
765
766 // True if the hardware rewinds and replays GWS operations if a wave is
767 // preempted.
768 //
769 // If this is false, a GWS operation requires testing if a nack set the
770 // MEM_VIOL bit, and repeating if so.
771 bool hasGWSAutoReplay() const {
772 return getGeneration() >= GFX9;
773 }
774
775 /// \returns if target has ds_gws_sema_release_all instruction.
776 bool hasGWSSemaReleaseAll() const {
777 return CIInsts;
778 }
779
780 /// \returns true if the target has integer add/sub instructions that do not
781 /// produce a carry-out. This includes v_add_[iu]32, v_sub_[iu]32,
782 /// v_add_[iu]16, and v_sub_[iu]16, all of which support the clamp modifier
783 /// for saturation.
784 bool hasAddNoCarry() const {
785 return AddNoCarryInsts;
786 }
787
788 bool hasScalarAddSub64() const { return getGeneration() >= GFX12; }
789
790 bool hasScalarSMulU64() const { return getGeneration() >= GFX12; }
791
792 bool hasUnpackedD16VMem() const {
793 return HasUnpackedD16VMem;
794 }
795
796 // Covers VS/PS/CS graphics shaders
797 bool isMesaGfxShader(const Function &F) const {
798 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
799 }
800
801 bool hasMad64_32() const {
802 return getGeneration() >= SEA_ISLANDS;
803 }
804
805 bool hasSDWAOmod() const {
806 return HasSDWAOmod;
807 }
808
809 bool hasSDWAScalar() const {
810 return HasSDWAScalar;
811 }
812
813 bool hasSDWASdst() const {
814 return HasSDWASdst;
815 }
816
817 bool hasSDWAMac() const {
818 return HasSDWAMac;
819 }
820
821 bool hasSDWAOutModsVOPC() const {
822 return HasSDWAOutModsVOPC;
823 }
824
825 bool hasDLInsts() const {
826 return HasDLInsts;
827 }
828
829 bool hasFmacF64Inst() const { return HasFmacF64Inst; }
830
831 bool hasDot1Insts() const {
832 return HasDot1Insts;
833 }
834
835 bool hasDot2Insts() const {
836 return HasDot2Insts;
837 }
838
839 bool hasDot3Insts() const {
840 return HasDot3Insts;
841 }
842
843 bool hasDot4Insts() const {
844 return HasDot4Insts;
845 }
846
847 bool hasDot5Insts() const {
848 return HasDot5Insts;
849 }
850
851 bool hasDot6Insts() const {
852 return HasDot6Insts;
853 }
854
855 bool hasDot7Insts() const {
856 return HasDot7Insts;
857 }
858
859 bool hasDot8Insts() const {
860 return HasDot8Insts;
861 }
862
863 bool hasDot9Insts() const {
864 return HasDot9Insts;
865 }
866
867 bool hasDot10Insts() const {
868 return HasDot10Insts;
869 }
870
871 bool hasDot11Insts() const {
872 return HasDot11Insts;
873 }
874
875 bool hasDot12Insts() const {
876 return HasDot12Insts;
877 }
878
879 bool hasDot13Insts() const {
880 return HasDot13Insts;
881 }
882
883 bool hasMAIInsts() const {
884 return HasMAIInsts;
885 }
886
887 bool hasFP8Insts() const {
888 return HasFP8Insts;
889 }
890
892
893 bool hasFP8E5M3Insts() const { return HasFP8E5M3Insts; }
894
895 bool hasPkFmacF16Inst() const {
896 return HasPkFmacF16Inst;
897 }
898
902
906
910
914
916
918
922
924
926
930
934
938
942
944
945 /// \return true if the target has flat, global, and buffer atomic fadd for
946 /// double.
950
951 /// \return true if the target's flat, global, and buffer atomic fadd for
952 /// float supports denormal handling.
956
957 /// \return true if atomic operations targeting fine-grained memory work
958 /// correctly at device scope, in allocations in host or peer PCIe device
959 /// memory.
963
964 /// \return true is HW emulates system scope atomics unsupported by the PCI-e
965 /// via CAS loop.
969
971
975
976 bool hasNoSdstCMPX() const {
977 return HasNoSdstCMPX;
978 }
979
980 bool hasVscnt() const {
981 return HasVscnt;
982 }
983
984 bool hasGetWaveIdInst() const {
985 return HasGetWaveIdInst;
986 }
987
988 bool hasSMemTimeInst() const {
989 return HasSMemTimeInst;
990 }
991
994 }
995
999
1000 bool hasVOP3Literal() const {
1001 return HasVOP3Literal;
1002 }
1003
1004 bool hasNoDataDepHazard() const {
1005 return HasNoDataDepHazard;
1006 }
1007
1009 return getGeneration() < SEA_ISLANDS;
1010 }
1011
1012 bool hasInstPrefetch() const {
1013 return getGeneration() == GFX10 || getGeneration() == GFX11;
1014 }
1015
1016 bool hasPrefetch() const { return GFX12Insts; }
1017
1018 bool hasVmemPrefInsts() const { return HasVmemPrefInsts; }
1019
1021
1022 bool hasSafeCUPrefetch() const { return HasSafeCUPrefetch; }
1023
1024 // Has s_cmpk_* instructions.
1025 bool hasSCmpK() const { return getGeneration() < GFX12; }
1026
1027 // Scratch is allocated in 256 dword per wave blocks for the entire
1028 // wavefront. When viewed from the perspective of an arbitrary workitem, this
1029 // is 4-byte aligned.
1030 //
1031 // Only 4-byte alignment is really needed to access anything. Transformations
1032 // on the pointer value itself may rely on the alignment / known low bits of
1033 // the pointer. Set this to something above the minimum to avoid needing
1034 // dynamic realignment in common cases.
1035 Align getStackAlignment() const { return Align(16); }
1036
1037 bool enableMachineScheduler() const override {
1038 return true;
1039 }
1040
1041 bool useAA() const override;
1042
1043 bool enableSubRegLiveness() const override {
1044 return true;
1045 }
1046
1049
1050 // static wrappers
1051 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
1052
1053 // XXX - Why is this here if it isn't in the default pass set?
1054 bool enableEarlyIfConversion() const override {
1055 return true;
1056 }
1057
1059 const SchedRegion &Region) const override;
1060
1062 const SchedRegion &Region) const override;
1063
1064 void mirFileLoaded(MachineFunction &MF) const override;
1065
1066 unsigned getMaxNumUserSGPRs() const {
1067 return AMDGPU::getMaxNumUserSGPRs(*this);
1068 }
1069
1070 bool hasSMemRealTime() const {
1071 return HasSMemRealTime;
1072 }
1073
1074 bool hasMovrel() const {
1075 return HasMovrel;
1076 }
1077
1078 bool hasVGPRIndexMode() const {
1079 return HasVGPRIndexMode;
1080 }
1081
1082 bool useVGPRIndexMode() const;
1083
1085 return getGeneration() >= VOLCANIC_ISLANDS;
1086 }
1087
1089
1090 bool hasScalarStores() const {
1091 return HasScalarStores;
1092 }
1093
1094 bool hasScalarAtomics() const {
1095 return HasScalarAtomics;
1096 }
1097
1098 bool hasLDSFPAtomicAddF32() const { return GFX8Insts; }
1100
1101 /// \returns true if the subtarget has the v_permlanex16_b32 instruction.
1102 bool hasPermLaneX16() const { return getGeneration() >= GFX10; }
1103
1104 /// \returns true if the subtarget has the v_permlane64_b32 instruction.
1105 bool hasPermLane64() const { return getGeneration() >= GFX11; }
1106
1107 bool hasDPP() const {
1108 return HasDPP;
1109 }
1110
1111 bool hasDPPBroadcasts() const {
1112 return HasDPP && getGeneration() < GFX10;
1113 }
1114
1116 return HasDPP && getGeneration() < GFX10;
1117 }
1118
1119 bool hasDPP8() const {
1120 return HasDPP8;
1121 }
1122
1123 bool hasDPALU_DPP() const {
1124 return HasDPALU_DPP;
1125 }
1126
1127 bool hasDPPSrc1SGPR() const { return HasDPPSrc1SGPR; }
1128
1129 bool hasPackedFP32Ops() const {
1130 return HasPackedFP32Ops;
1131 }
1132
1133 // Has V_PK_MOV_B32 opcode
1134 bool hasPkMovB32() const {
1135 return GFX90AInsts;
1136 }
1137
1139 return getGeneration() >= GFX10 || hasGFX940Insts();
1140 }
1141
1142 bool hasFmaakFmamkF64Insts() const { return hasGFX1250Insts(); }
1143
1144 bool hasImageInsts() const {
1145 return HasImageInsts;
1146 }
1147
1149 return HasExtendedImageInsts;
1150 }
1151
1152 bool hasR128A16() const {
1153 return HasR128A16;
1154 }
1155
1156 bool hasA16() const { return HasA16; }
1157
1158 bool hasG16() const { return HasG16; }
1159
1160 bool hasOffset3fBug() const {
1161 return HasOffset3fBug;
1162 }
1163
1165
1167
1168 bool hasMADIntraFwdBug() const { return HasMADIntraFwdBug; }
1169
1171
1173
1174 bool hasNSAEncoding() const { return HasNSAEncoding; }
1175
1176 bool hasNonNSAEncoding() const { return getGeneration() < GFX12; }
1177
1179
1180 unsigned getNSAMaxSize(bool HasSampler = false) const {
1181 return AMDGPU::getNSAMaxSize(*this, HasSampler);
1182 }
1183
1184 bool hasGFX10_AEncoding() const {
1185 return GFX10_AEncoding;
1186 }
1187
1188 bool hasGFX10_BEncoding() const {
1189 return GFX10_BEncoding;
1190 }
1191
1192 bool hasGFX10_3Insts() const {
1193 return GFX10_3Insts;
1194 }
1195
1196 bool hasMadF16() const;
1197
1198 bool hasMovB64() const { return GFX940Insts || GFX1250Insts; }
1199
1200 bool hasLshlAddU64Inst() const { return HasLshlAddU64Inst; }
1201
1202 // Scalar and global loads support scale_offset bit.
1203 bool hasScaleOffset() const { return GFX1250Insts; }
1204
1205 bool hasFlatGVSMode() const { return FlatGVSMode; }
1206
1207 // FLAT GLOBAL VOffset is signed
1208 bool hasSignedGVSOffset() const { return GFX1250Insts; }
1209
1210 bool enableSIScheduler() const {
1211 return EnableSIScheduler;
1212 }
1213
1214 bool loadStoreOptEnabled() const {
1215 return EnableLoadStoreOpt;
1216 }
1217
1218 bool hasSGPRInitBug() const {
1219 return SGPRInitBug;
1220 }
1221
1223 return UserSGPRInit16Bug && isWave32();
1224 }
1225
1227
1231
1234 }
1235
1239
1240 // \returns true if the subtarget supports DWORDX3 load/store instructions.
1242 return CIInsts;
1243 }
1244
1247 }
1248
1253
1256 }
1257
1260 }
1261
1264 }
1265
1268 }
1269
1272 }
1273
1274 bool hasLDSMisalignedBug() const {
1275 return LDSMisalignedBug && !EnableCuMode;
1276 }
1277
1279 return HasInstFwdPrefetchBug;
1280 }
1281
1283 return HasVcmpxExecWARHazard;
1284 }
1285
1288 }
1289
1290 // Shift amount of a 64 bit shift cannot be a highest allocated register
1291 // if also at the end of the allocation block.
1293 return GFX90AInsts && !GFX940Insts;
1294 }
1295
1296 // Has one cycle hazard on transcendental instruction feeding a
1297 // non transcendental VALU.
1298 bool hasTransForwardingHazard() const { return GFX940Insts; }
1299
1300 // Has one cycle hazard on a VALU instruction partially writing dst with
1301 // a shift of result bits feeding another VALU instruction.
1303
1304 // Cannot use op_sel with v_dot instructions.
1305 bool hasDOTOpSelHazard() const { return GFX940Insts || GFX11Insts; }
1306
1307 // Does not have HW interlocs for VALU writing and then reading SGPRs.
1308 bool hasVDecCoExecHazard() const {
1309 return GFX940Insts;
1310 }
1311
1312 bool hasNSAtoVMEMBug() const {
1313 return HasNSAtoVMEMBug;
1314 }
1315
1316 bool hasNSAClauseBug() const { return HasNSAClauseBug; }
1317
1318 bool hasHardClauses() const { return MaxHardClauseLength > 0; }
1319
1320 bool hasGFX90AInsts() const { return GFX90AInsts; }
1321
1323 return getGeneration() == GFX10;
1324 }
1325
1326 bool hasVOP3DPP() const { return getGeneration() >= GFX11; }
1327
1328 bool hasLdsDirect() const { return getGeneration() >= GFX11; }
1329
1330 bool hasLdsWaitVMSRC() const { return getGeneration() >= GFX12; }
1331
1333 return getGeneration() == GFX11;
1334 }
1335
1337
1339
1340 bool requiresCodeObjectV6() const { return RequiresCOV6; }
1341
1343
1347
1348 bool hasVALUMaskWriteHazard() const { return getGeneration() == GFX11; }
1349
1350 bool hasVALUReadSGPRHazard() const { return GFX12Insts && !GFX1250Insts; }
1351
1353 return GFX1250Insts && getGeneration() == GFX12;
1354 }
1355
1356 /// Return if operations acting on VGPR tuples require even alignment.
1357 bool needsAlignedVGPRs() const { return RequiresAlignVGPR; }
1358
1359 /// Return true if the target has the S_PACK_HL_B32_B16 instruction.
1360 bool hasSPackHL() const { return GFX11Insts; }
1361
1362 /// Return true if the target's EXP instruction has the COMPR flag, which
1363 /// affects the meaning of the EN (enable) bits.
1364 bool hasCompressedExport() const { return !GFX11Insts; }
1365
1366 /// Return true if the target's EXP instruction supports the NULL export
1367 /// target.
1368 bool hasNullExportTarget() const { return !GFX11Insts; }
1369
1370 bool has1_5xVGPRs() const { return Has1_5xVGPRs; }
1371
1372 bool hasVOPDInsts() const { return HasVOPDInsts; }
1373
1375
1376 /// Return true if the target has the S_DELAY_ALU instruction.
1377 bool hasDelayAlu() const { return GFX11Insts; }
1378
1379 bool hasPackedTID() const { return HasPackedTID; }
1380
1381 // GFX94* is a derivation to GFX90A. hasGFX940Insts() being true implies that
1382 // hasGFX90AInsts is also true.
1383 bool hasGFX940Insts() const { return GFX940Insts; }
1384
1385 // GFX950 is a derivation to GFX94*. hasGFX950Insts() implies that
1386 // hasGFX940Insts and hasGFX90AInsts are also true.
1387 bool hasGFX950Insts() const { return GFX950Insts; }
1388
1389 /// Returns true if the target supports
1390 /// global_load_lds_dwordx3/global_load_lds_dwordx4 or
1391 /// buffer_load_dwordx3/buffer_load_dwordx4 with the lds bit.
1392 bool hasLDSLoadB96_B128() const {
1393 return hasGFX950Insts();
1394 }
1395
1396 bool hasVMemToLDSLoad() const { return HasVMemToLDSLoad; }
1397
1398 bool hasSALUFloatInsts() const { return HasSALUFloatInsts; }
1399
1401
1403
1405
1407
1408 /// \returns true if the target uses LOADcnt/SAMPLEcnt/BVHcnt, DScnt/KMcnt
1409 /// and STOREcnt rather than VMcnt, LGKMcnt and VScnt respectively.
1410 bool hasExtendedWaitCounts() const { return getGeneration() >= GFX12; }
1411
1412 /// \returns true if inline constants are not supported for F16 pseudo
1413 /// scalar transcendentals.
1415 return getGeneration() == GFX12;
1416 }
1417
1418 /// \returns true if the target has instructions with xf32 format support.
1419 bool hasXF32Insts() const { return HasXF32Insts; }
1420
1421 bool hasBitOp3Insts() const { return HasBitOp3Insts; }
1422
1423 bool hasPermlane16Swap() const { return HasPermlane16Swap; }
1424 bool hasPermlane32Swap() const { return HasPermlane32Swap; }
1425 bool hasAshrPkInsts() const { return HasAshrPkInsts; }
1426
1429 }
1430
1433 }
1434
1435 bool hasMin3Max3PKF16() const { return HasMin3Max3PKF16; }
1436
1437 bool hasTanhInsts() const { return HasTanhInsts; }
1438
1440
1441 bool hasAddPC64Inst() const { return GFX1250Insts; }
1442
1444
1447 }
1448
1450
1451 /// \returns true if the target has s_wait_xcnt insertion. Supported for
1452 /// GFX1250.
1453 bool hasWaitXCnt() const { return HasWaitXcnt; }
1454
1455 // A single DWORD instructions can use a 64-bit literal.
1456 bool has64BitLiterals() const { return Has64BitLiterals; }
1457
1459
1461
1462 /// \returns The maximum number of instructions that can be enclosed in an
1463 /// S_CLAUSE on the given subtarget, or 0 for targets that do not support that
1464 /// instruction.
1465 unsigned maxHardClauseLength() const { return MaxHardClauseLength; }
1466
1467 bool hasPrngInst() const { return HasPrngInst; }
1468
1470
1471 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
1472 /// SGPRs
1473 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
1474
1475 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
1476 /// VGPRs
1477 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs,
1478 unsigned DynamicVGPRBlockSize) const;
1479
1480 /// Subtarget's minimum/maximum occupancy, in number of waves per EU, that can
1481 /// be achieved when the only function running on a CU is \p F, each workgroup
1482 /// uses \p LDSSize bytes of LDS, and each wave uses \p NumSGPRs SGPRs and \p
1483 /// NumVGPRs VGPRs. The flat workgroup sizes associated to the function are a
1484 /// range, so this returns a range as well.
1485 ///
1486 /// Note that occupancy can be affected by the scratch allocation as well, but
1487 /// we do not have enough information to compute it.
1488 std::pair<unsigned, unsigned> computeOccupancy(const Function &F,
1489 unsigned LDSSize = 0,
1490 unsigned NumSGPRs = 0,
1491 unsigned NumVGPRs = 0) const;
1492
1493 /// \returns true if the flat_scratch register should be initialized with the
1494 /// pointer to the wave's scratch memory rather than a size and offset.
1497 }
1498
1499 /// \returns true if the flat_scratch register is initialized by the HW.
1500 /// In this case it is readonly.
1502
1503 /// \returns true if the architected SGPRs are enabled.
1505
1506 /// \returns true if Global Data Share is supported.
1507 bool hasGDS() const { return HasGDS; }
1508
1509 /// \returns true if Global Wave Sync is supported.
1510 bool hasGWS() const { return HasGWS; }
1511
1512 /// \returns true if the machine has merged shaders in which s0-s7 are
1513 /// reserved by the hardware and user SGPRs start at s8
1514 bool hasMergedShaders() const {
1515 return getGeneration() >= GFX9;
1516 }
1517
1518 // \returns true if the target supports the pre-NGG legacy geometry path.
1519 bool hasLegacyGeometry() const { return getGeneration() < GFX11; }
1520
1521 // \returns true if preloading kernel arguments is supported.
1522 bool hasKernargPreload() const { return KernargPreload; }
1523
1524 // \returns true if the target has split barriers feature
1525 bool hasSplitBarriers() const { return getGeneration() >= GFX12; }
1526
1527 // \returns true if FP8/BF8 VOP1 form of conversion to F32 is unreliable.
1528 bool hasCvtFP8VOP1Bug() const { return HasCvtFP8Vop1Bug; }
1529
1530 // \returns true if CSUB (a.k.a. SUB_CLAMP on GFX12) atomics support a
1531 // no-return form.
1533
1534 // \returns true if the target has DX10_CLAMP kernel descriptor mode bit
1535 bool hasDX10ClampMode() const { return getGeneration() < GFX12; }
1536
1537 // \returns true if the target has IEEE kernel descriptor mode bit
1538 bool hasIEEEMode() const { return getGeneration() < GFX12; }
1539
1540 // \returns true if the target has IEEE fminimum/fmaximum instructions
1542
1543 // \returns true if the target has WG_RR_MODE kernel descriptor mode bit
1544 bool hasRrWGMode() const { return getGeneration() >= GFX12; }
1545
1546 /// \returns true if VADDR and SADDR fields in VSCRATCH can use negative
1547 /// values.
1548 bool hasSignedScratchOffsets() const { return getGeneration() >= GFX12; }
1549
1550 bool hasGFX1250Insts() const { return GFX1250Insts; }
1551
1552 bool hasVOPD3() const { return GFX1250Insts; }
1553
1554 // \returns true if the target has V_ADD_U64/V_SUB_U64 instructions.
1555 bool hasAddSubU64Insts() const { return HasAddSubU64Insts; }
1556
1557 // \returns true if the target has V_MAD_U32 instruction.
1558 bool hasMadU32Inst() const { return HasMadU32Inst; }
1559
1560 // \returns true if the target has V_MUL_U64/V_MUL_I64 instructions.
1561 bool hasVectorMulU64() const { return GFX1250Insts; }
1562
1563 // \returns true if the target has V_MAD_NC_U64_U32/V_MAD_NC_I64_I32
1564 // instructions.
1565 bool hasMadU64U32NoCarry() const { return GFX1250Insts; }
1566
1567 // \returns true if the target has V_{MIN|MAX}_{I|U}64 instructions.
1568 bool hasIntMinMax64() const { return GFX1250Insts; }
1569
1570 // \returns true if the target has V_ADD_{MIN|MAX}_{I|U}32 instructions.
1571 bool hasAddMinMaxInsts() const { return GFX1250Insts; }
1572
1573 // \returns true if the target has V_PK_ADD_{MIN|MAX}_{I|U}16 instructions.
1574 bool hasPkAddMinMaxInsts() const { return GFX1250Insts; }
1575
1576 // \returns true if the target has V_PK_{MIN|MAX}3_{I|U}16 instructions.
1577 bool hasPkMinMax3Insts() const { return GFX1250Insts; }
1578
1579 // \returns ture if target has S_GET_SHADER_CYCLES_U64 instruction.
1580 bool hasSGetShaderCyclesInst() const { return GFX1250Insts; }
1581
1582 // \returns true if target has S_SETPRIO_INC_WG instruction.
1584
1585 // \returns true if S_GETPC_B64 zero-extends the result from 48 bits instead
1586 // of sign-extending. Note that GFX1250 has not only fixed the bug but also
1587 // extended VA to 57 bits.
1588 bool hasGetPCZeroExtension() const { return GFX12Insts && !GFX1250Insts; }
1589
1590 // \returns true if the target needs to create a prolog for backward
1591 // compatibility when preloading kernel arguments.
1593 return hasKernargPreload() && !GFX1250Insts;
1594 }
1595
1596 /// \returns SGPR allocation granularity supported by the subtarget.
1597 unsigned getSGPRAllocGranule() const {
1599 }
1600
1601 /// \returns SGPR encoding granularity supported by the subtarget.
1602 unsigned getSGPREncodingGranule() const {
1604 }
1605
1606 /// \returns Total number of SGPRs supported by the subtarget.
1607 unsigned getTotalNumSGPRs() const {
1609 }
1610
1611 /// \returns Addressable number of SGPRs supported by the subtarget.
1612 unsigned getAddressableNumSGPRs() const {
1614 }
1615
1616 /// \returns Minimum number of SGPRs that meets the given number of waves per
1617 /// execution unit requirement supported by the subtarget.
1618 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
1619 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
1620 }
1621
1622 /// \returns Maximum number of SGPRs that meets the given number of waves per
1623 /// execution unit requirement supported by the subtarget.
1624 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
1625 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
1626 }
1627
1628 /// \returns Reserved number of SGPRs. This is common
1629 /// utility function called by MachineFunction and
1630 /// Function variants of getReservedNumSGPRs.
1631 unsigned getBaseReservedNumSGPRs(const bool HasFlatScratch) const;
1632 /// \returns Reserved number of SGPRs for given machine function \p MF.
1633 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
1634
1635 /// \returns Reserved number of SGPRs for given function \p F.
1636 unsigned getReservedNumSGPRs(const Function &F) const;
1637
1638 /// \returns Maximum number of preloaded SGPRs for the subtarget.
1639 unsigned getMaxNumPreloadedSGPRs() const;
1640
1641 /// \returns max num SGPRs. This is the common utility
1642 /// function called by MachineFunction and Function
1643 /// variants of getMaxNumSGPRs.
1644 unsigned getBaseMaxNumSGPRs(const Function &F,
1645 std::pair<unsigned, unsigned> WavesPerEU,
1646 unsigned PreloadedSGPRs,
1647 unsigned ReservedNumSGPRs) const;
1648
1649 /// \returns Maximum number of SGPRs that meets number of waves per execution
1650 /// unit requirement for function \p MF, or number of SGPRs explicitly
1651 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
1652 ///
1653 /// \returns Value that meets number of waves per execution unit requirement
1654 /// if explicitly requested value cannot be converted to integer, violates
1655 /// subtarget's specifications, or does not meet number of waves per execution
1656 /// unit requirement.
1657 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
1658
1659 /// \returns Maximum number of SGPRs that meets number of waves per execution
1660 /// unit requirement for function \p F, or number of SGPRs explicitly
1661 /// requested using "amdgpu-num-sgpr" attribute attached to function \p F.
1662 ///
1663 /// \returns Value that meets number of waves per execution unit requirement
1664 /// if explicitly requested value cannot be converted to integer, violates
1665 /// subtarget's specifications, or does not meet number of waves per execution
1666 /// unit requirement.
1667 unsigned getMaxNumSGPRs(const Function &F) const;
1668
1669 /// \returns VGPR allocation granularity supported by the subtarget.
1670 unsigned getVGPRAllocGranule(unsigned DynamicVGPRBlockSize) const {
1671 return AMDGPU::IsaInfo::getVGPRAllocGranule(this, DynamicVGPRBlockSize);
1672 }
1673
1674 /// \returns VGPR encoding granularity supported by the subtarget.
1675 unsigned getVGPREncodingGranule() const {
1677 }
1678
1679 /// \returns Total number of VGPRs supported by the subtarget.
1680 unsigned getTotalNumVGPRs() const {
1682 }
1683
1684 /// \returns Addressable number of architectural VGPRs supported by the
1685 /// subtarget.
1689
1690 /// \returns Addressable number of VGPRs supported by the subtarget.
1691 unsigned getAddressableNumVGPRs(unsigned DynamicVGPRBlockSize) const {
1692 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this, DynamicVGPRBlockSize);
1693 }
1694
1695 /// \returns the minimum number of VGPRs that will prevent achieving more than
1696 /// the specified number of waves \p WavesPerEU.
1697 unsigned getMinNumVGPRs(unsigned WavesPerEU,
1698 unsigned DynamicVGPRBlockSize) const {
1699 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU,
1700 DynamicVGPRBlockSize);
1701 }
1702
1703 /// \returns the maximum number of VGPRs that can be used and still achieved
1704 /// at least the specified number of waves \p WavesPerEU.
1705 unsigned getMaxNumVGPRs(unsigned WavesPerEU,
1706 unsigned DynamicVGPRBlockSize) const {
1707 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU,
1708 DynamicVGPRBlockSize);
1709 }
1710
1711 /// \returns max num VGPRs. This is the common utility function
1712 /// called by MachineFunction and Function variants of getMaxNumVGPRs.
1713 unsigned
1715 std::pair<unsigned, unsigned> NumVGPRBounds) const;
1716
1717 /// \returns Maximum number of VGPRs that meets number of waves per execution
1718 /// unit requirement for function \p F, or number of VGPRs explicitly
1719 /// requested using "amdgpu-num-vgpr" attribute attached to function \p F.
1720 ///
1721 /// \returns Value that meets number of waves per execution unit requirement
1722 /// if explicitly requested value cannot be converted to integer, violates
1723 /// subtarget's specifications, or does not meet number of waves per execution
1724 /// unit requirement.
1725 unsigned getMaxNumVGPRs(const Function &F) const;
1726
1727 unsigned getMaxNumAGPRs(const Function &F) const {
1728 return getMaxNumVGPRs(F);
1729 }
1730
1731 /// Return a pair of maximum numbers of VGPRs and AGPRs that meet the number
1732 /// of waves per execution unit required for the function \p MF.
1733 std::pair<unsigned, unsigned> getMaxNumVectorRegs(const Function &F) const;
1734
1735 /// \returns Maximum number of VGPRs that meets number of waves per execution
1736 /// unit requirement for function \p MF, or number of VGPRs explicitly
1737 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
1738 ///
1739 /// \returns Value that meets number of waves per execution unit requirement
1740 /// if explicitly requested value cannot be converted to integer, violates
1741 /// subtarget's specifications, or does not meet number of waves per execution
1742 /// unit requirement.
1743 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
1744
1745 bool supportsWave32() const { return getGeneration() >= GFX10; }
1746
1747 bool supportsWave64() const { return !hasGFX1250Insts(); }
1748
1749 bool isWave32() const {
1750 return getWavefrontSize() == 32;
1751 }
1752
1753 bool isWave64() const {
1754 return getWavefrontSize() == 64;
1755 }
1756
1757 /// Returns if the wavesize of this subtarget is known reliable. This is false
1758 /// only for the a default target-cpu that does not have an explicit
1759 /// +wavefrontsize target feature.
1760 bool isWaveSizeKnown() const {
1761 return hasFeature(AMDGPU::FeatureWavefrontSize32) ||
1762 hasFeature(AMDGPU::FeatureWavefrontSize64);
1763 }
1764
1766 return getRegisterInfo()->getBoolRC();
1767 }
1768
1769 /// \returns Maximum number of work groups per compute unit supported by the
1770 /// subtarget and limited by given \p FlatWorkGroupSize.
1771 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1772 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1773 }
1774
1775 /// \returns Minimum flat work group size supported by the subtarget.
1776 unsigned getMinFlatWorkGroupSize() const override {
1778 }
1779
1780 /// \returns Maximum flat work group size supported by the subtarget.
1781 unsigned getMaxFlatWorkGroupSize() const override {
1783 }
1784
1785 /// \returns Number of waves per execution unit required to support the given
1786 /// \p FlatWorkGroupSize.
1787 unsigned
1788 getWavesPerEUForWorkGroup(unsigned FlatWorkGroupSize) const override {
1789 return AMDGPU::IsaInfo::getWavesPerEUForWorkGroup(this, FlatWorkGroupSize);
1790 }
1791
1792 /// \returns Minimum number of waves per execution unit supported by the
1793 /// subtarget.
1794 unsigned getMinWavesPerEU() const override {
1796 }
1797
1798 void adjustSchedDependency(SUnit *Def, int DefOpIdx, SUnit *Use, int UseOpIdx,
1799 SDep &Dep,
1800 const TargetSchedModel *SchedModel) const override;
1801
1802 // \returns true if it's beneficial on this subtarget for the scheduler to
1803 // cluster stores as well as loads.
1804 bool shouldClusterStores() const { return getGeneration() >= GFX11; }
1805
1806 // \returns the number of address arguments from which to enable MIMG NSA
1807 // on supported architectures.
1808 unsigned getNSAThreshold(const MachineFunction &MF) const;
1809
1810 // \returns true if the subtarget has a hazard requiring an "s_nop 0"
1811 // instruction before "s_sendmsg sendmsg(MSG_DEALLOC_VGPRS)".
1813
1814 // \returns true if the subtarget needs S_WAIT_ALU 0 before S_GETREG_B32 on
1815 // STATUS, STATE_PRIV, EXCP_FLAG_PRIV, or EXCP_FLAG_USER.
1817
1818 bool isDynamicVGPREnabled() const { return DynamicVGPR; }
1819 unsigned getDynamicVGPRBlockSize() const {
1820 return DynamicVGPRBlockSize32 ? 32 : 16;
1821 }
1822
1824 // AMDGPU doesn't care if early-clobber and undef operands are allocated
1825 // to the same register.
1826 return false;
1827 }
1828
1829 // DS_ATOMIC_ASYNC_BARRIER_ARRIVE_B64 shall not be claused with anything
1830 // and surronded by S_WAIT_ALU(0xFFE3).
1832 return getGeneration() == GFX12;
1833 }
1834
1835 // Requires s_wait_alu(0) after s102/s103 write and src_flat_scratch_base
1836 // read.
1838 return GFX1250Insts && getGeneration() == GFX12;
1839 }
1840
1841 /// \returns true if the subtarget supports clusters of workgroups.
1842 bool hasClusters() const { return HasClusters; }
1843
1844 /// \returns true if the subtarget requires a wait for xcnt before atomic
1845 /// flat/global stores & rmw.
1847
1848 /// \returns the number of significant bits in the immediate field of the
1849 /// S_NOP instruction.
1850 unsigned getSNopBits() const {
1852 return 7;
1854 return 4;
1855 return 3;
1856 }
1857
1858 /// \returns true if the sub-target supports buffer resource (V#) with 45-bit
1859 /// num_records.
1863};
1864
1866public:
1867 bool hasImplicitBufferPtr() const { return ImplicitBufferPtr; }
1868
1869 bool hasPrivateSegmentBuffer() const { return PrivateSegmentBuffer; }
1870
1871 bool hasDispatchPtr() const { return DispatchPtr; }
1872
1873 bool hasQueuePtr() const { return QueuePtr; }
1874
1875 bool hasKernargSegmentPtr() const { return KernargSegmentPtr; }
1876
1877 bool hasDispatchID() const { return DispatchID; }
1878
1879 bool hasFlatScratchInit() const { return FlatScratchInit; }
1880
1881 bool hasPrivateSegmentSize() const { return PrivateSegmentSize; }
1882
1883 unsigned getNumKernargPreloadSGPRs() const { return NumKernargPreloadSGPRs; }
1884
1885 unsigned getNumUsedUserSGPRs() const { return NumUsedUserSGPRs; }
1886
1887 unsigned getNumFreeUserSGPRs();
1888
1889 void allocKernargPreloadSGPRs(unsigned NumSGPRs);
1890
1901
1902 // Returns the size in number of SGPRs for preload user SGPR field.
1904 switch (ID) {
1906 return 2;
1908 return 4;
1909 case DispatchPtrID:
1910 return 2;
1911 case QueuePtrID:
1912 return 2;
1914 return 2;
1915 case DispatchIdID:
1916 return 2;
1917 case FlatScratchInitID:
1918 return 2;
1920 return 1;
1921 }
1922 llvm_unreachable("Unknown UserSGPRID.");
1923 }
1924
1925 GCNUserSGPRUsageInfo(const Function &F, const GCNSubtarget &ST);
1926
1927private:
1928 const GCNSubtarget &ST;
1929
1930 // Private memory buffer
1931 // Compute directly in sgpr[0:1]
1932 // Other shaders indirect 64-bits at sgpr[0:1]
1933 bool ImplicitBufferPtr = false;
1934
1935 bool PrivateSegmentBuffer = false;
1936
1937 bool DispatchPtr = false;
1938
1939 bool QueuePtr = false;
1940
1941 bool KernargSegmentPtr = false;
1942
1943 bool DispatchID = false;
1944
1945 bool FlatScratchInit = false;
1946
1947 bool PrivateSegmentSize = false;
1948
1949 unsigned NumKernargPreloadSGPRs = 0;
1950
1951 unsigned NumUsedUserSGPRs = 0;
1952};
1953
1954} // end namespace llvm
1955
1956#endif // LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
This file describes how to lower LLVM calls to machine code calls.
This file declares the targeting of the RegisterBankInfo class for AMDGPU.
Base class for AMDGPU specific classes of TargetSubtarget.
#define F(x, y, z)
Definition MD5.cpp:55
SI DAG Lowering interface definition.
Interface definition for SIInstrInfo.
unsigned getWavefrontSizeLog2() const
unsigned getMaxWavesPerEU() const
unsigned getWavefrontSize() const
bool hasPrefetch() const
bool hasMemoryAtomicFaddF32DenormalSupport() const
bool hasFlat() const
bool hasD16Images() const
bool hasMinimum3Maximum3F32() const
InstrItineraryData InstrItins
bool useVGPRIndexMode() const
bool hasAtomicDsPkAdd16Insts() const
bool hasSDWAOmod() const
bool hasFlatGVSMode() const
bool hasPermlane32Swap() const
bool partialVCCWritesUpdateVCCZ() const
Writes to VCC_LO/VCC_HI update the VCCZ flag.
bool hasSwap() const
bool hasPkFmacF16Inst() const
bool HasAtomicFMinFMaxF64FlatInsts
bool hasPkMinMax3Insts() const
bool hasDot2Insts() const
bool hasD16LoadStore() const
bool hasMergedShaders() const
bool hasA16() const
bool hasSDWAScalar() const
bool hasRrWGMode() const
bool supportsBackOffBarrier() const
bool hasScalarCompareEq64() const
bool has1_5xVGPRs() const
int getLDSBankCount() const
bool hasSafeCUPrefetch() const
bool hasOnlyRevVALUShifts() const
bool hasImageStoreD16Bug() const
bool hasNonNSAEncoding() const
bool hasUsableDivScaleConditionOutput() const
Condition output from div_scale is usable.
void mirFileLoaded(MachineFunction &MF) const override
bool hasUsableDSOffset() const
True if the offset field of DS instructions works as expected.
bool loadStoreOptEnabled() const
bool enableSubRegLiveness() const override
bool hasDPPWavefrontShifts() const
unsigned getSGPRAllocGranule() const
bool hasAtomicFMinFMaxF64FlatInsts() const
bool hasLdsAtomicAddF64() const
bool hasFlatLgkmVMemCountInOrder() const
bool Has45BitNumRecordsBufferResource
bool flatScratchIsPointer() const
bool hasSDWAMac() const
bool hasFP8ConversionInsts() const
bool hasShift64HighRegBug() const
bool hasDot7Insts() const
bool hasApertureRegs() const
unsigned MaxPrivateElementSize
bool unsafeDSOffsetFoldingEnabled() const
bool hasBitOp3Insts() const
bool hasFPAtomicToDenormModeHazard() const
unsigned getAddressableNumArchVGPRs() const
bool hasFlatInstOffsets() const
bool vmemWriteNeedsExpWaitcnt() const
bool hasAtomicFMinFMaxF32FlatInsts() const
bool shouldClusterStores() const
unsigned getMinNumSGPRs(unsigned WavesPerEU) const
unsigned getSGPREncodingGranule() const
bool hasIEEEMinimumMaximumInsts() const
void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS)
bool hasLdsBranchVmemWARHazard() const
bool hasDefaultComponentZero() const
bool hasGetWaveIdInst() const
bool hasCompressedExport() const
Return true if the target's EXP instruction has the COMPR flag, which affects the meaning of the EN (...
bool hasGFX90AInsts() const
bool hasDstSelForwardingHazard() const
void setScalarizeGlobalBehavior(bool b)
bool hasRelaxedBufferOOBMode() const
bool hasPkAddMinMaxInsts() const
bool hasDLInsts() const
bool hasExtendedImageInsts() const
bool hasVmemWriteVgprInOrder() const
bool hasBCNT(unsigned Size) const
unsigned getSNopBits() const
bool hasMAIInsts() const
bool hasLDSLoadB96_B128() const
Returns true if the target supports global_load_lds_dwordx3/global_load_lds_dwordx4 or buffer_load_dw...
bool has1024AddressableVGPRs() const
bool supportsAgentScopeFineGrainedRemoteMemoryAtomics() const
bool hasFlatScratchInsts() const
bool hasMultiDwordFlatScratchAddressing() const
bool hasArchitectedSGPRs() const
bool hasFmaakFmamkF64Insts() const
bool hasTanhInsts() const
bool hasHWFP64() const
bool hasScaleOffset() const
bool hasDenormModeInst() const
bool hasPrivEnabledTrap2NopBug() const
bool hasMFMAInlineLiteralBug() const
bool hasCvtScaleForwardingHazard() const
unsigned getTotalNumVGPRs() const
unsigned getMinWavesPerEU() const override
bool hasSMemTimeInst() const
bool hasUnalignedDSAccessEnabled() const
bool hasTensorCvtLutInsts() const
bool hasNegativeScratchOffsetBug() const
const SIInstrInfo * getInstrInfo() const override
unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override
bool hasDot1Insts() const
bool hasDot3Insts() const
unsigned getConstantBusLimit(unsigned Opcode) const
bool hasMADIntraFwdBug() const
bool hasVALUMaskWriteHazard() const
const InlineAsmLowering * getInlineAsmLowering() const override
bool hasAutoWaitcntBeforeBarrier() const
bool hasNSAClauseBug() const
bool hasAtomicFaddRtnInsts() const
unsigned getTotalNumSGPRs() const
bool hasGFX1250Insts() const
const InstrItineraryData * getInstrItineraryData() const override
bool hasSafeSmemPrefetch() const
void adjustSchedDependency(SUnit *Def, int DefOpIdx, SUnit *Use, int UseOpIdx, SDep &Dep, const TargetSchedModel *SchedModel) const override
void overridePostRASchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool HasShaderCyclesHiLoRegisters
unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount, const Function &) const
Return the amount of LDS that can be used that will not restrict the occupancy lower than WaveCount.
bool hasPkMovB32() const
bool needsAlignedVGPRs() const
Return if operations acting on VGPR tuples require even alignment.
bool hasGFX10_3Insts() const
Align getStackAlignment() const
bool privateMemoryResourceIsRangeChecked() const
bool hasScalarSubwordLoads() const
bool hasDot11Insts() const
bool enableFlatScratch() const
bool hasMadF16() const
bool hasDsAtomicAsyncBarrierArriveB64PipeBug() const
bool hasMin3Max3PKF16() const
bool hasUnalignedBufferAccess() const
bool hasR128A16() const
bool hasOffset3fBug() const
bool hasDwordx3LoadStores() const
bool hasPrngInst() const
bool hasSignedScratchOffsets() const
bool hasGlobalAddTidInsts() const
bool hasSGPRInitBug() const
bool hasFlatScrRegister() const
bool hasFmaMixBF16Insts() const
bool hasGetPCZeroExtension() const
bool hasPermLane64() const
bool requiresNopBeforeDeallocVGPRs() const
unsigned getMinNumVGPRs(unsigned WavesPerEU, unsigned DynamicVGPRBlockSize) const
bool hasVMemToLDSLoad() const
bool supportsGetDoorbellID() const
bool supportsWave32() const
bool hasVcmpxExecWARHazard() const
bool isTgSplitEnabled() const
bool hasFlatAtomicFaddF32Inst() const
bool hasKernargPreload() const
bool hasFP8Insts() const
unsigned getMaxNumAGPRs(const Function &F) const
bool hasReadM0MovRelInterpHazard() const
bool isDynamicVGPREnabled() const
const SIRegisterInfo * getRegisterInfo() const override
bool hasRequiredExportPriority() const
bool hasDOTOpSelHazard() const
bool hasLdsWaitVMSRC() const
bool hasMSAALoadDstSelBug() const
const TargetRegisterClass * getBoolRC() const
unsigned getBaseMaxNumVGPRs(const Function &F, std::pair< unsigned, unsigned > NumVGPRBounds) const
bool hasFmaakFmamkF32Insts() const
bool hasClusters() const
bool hasVscnt() const
bool hasMad64_32() const
InstructionSelector * getInstructionSelector() const override
unsigned getVGPREncodingGranule() const
bool NegativeUnalignedScratchOffsetBug
bool hasHardClauses() const
bool useDS128() const
bool hasExtendedWaitCounts() const
bool hasBVHDualAndBVH8Insts() const
bool hasMinimum3Maximum3PKF16() const
bool hasLshlAddU64Inst() const
bool hasLDSMisalignedBug() const
bool d16PreservesUnusedBits() const
bool hasFmacF64Inst() const
bool hasXF32Insts() const
bool hasInstPrefetch() const
bool hasAddPC64Inst() const
unsigned maxHardClauseLength() const
bool hasAshrPkInsts() const
bool isMesaGfxShader(const Function &F) const
bool hasVcmpxPermlaneHazard() const
bool hasUserSGPRInit16Bug() const
bool hasExportInsts() const
bool hasDPP() const
bool hasVINTERPEncoding() const
bool hasGloballyAddressableScratch() const
const AMDGPURegisterBankInfo * getRegBankInfo() const override
bool hasAddSubU64Insts() const
bool hasLegacyGeometry() const
bool has64BitLiterals() const
TrapHandlerAbi getTrapHandlerAbi() const
bool isCuModeEnabled() const
bool hasScalarAtomics() const
const SIFrameLowering * getFrameLowering() const override
bool hasUnalignedScratchAccess() const
bool zeroesHigh16BitsOfDest(unsigned Opcode) const
Returns if the result of this instruction with a 16-bit result returned in a 32-bit register implicit...
bool hasMinimum3Maximum3F16() const
bool hasSDWAOutModsVOPC() const
bool hasAtomicFMinFMaxF32GlobalInsts() const
unsigned getBaseMaxNumSGPRs(const Function &F, std::pair< unsigned, unsigned > WavesPerEU, unsigned PreloadedSGPRs, unsigned ReservedNumSGPRs) const
bool hasLdsBarrierArriveAtomic() const
bool hasGFX950Insts() const
bool has45BitNumRecordsBufferResource() const
const AMDGPU::IsaInfo::AMDGPUTargetID & getTargetID() const
unsigned getMaxNumPreloadedSGPRs() const
bool hasAtomicCSubNoRtnInsts() const
bool hasScalarFlatScratchInsts() const
GCNSubtarget & initializeSubtargetDependencies(const Triple &TT, StringRef GPU, StringRef FS)
bool has12DWordStoreHazard() const
bool hasVALUPartialForwardingHazard() const
bool dumpCode() const
bool hasNoDataDepHazard() const
void overrideSchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool useVGPRBlockOpsForCSR() const
std::pair< unsigned, unsigned > computeOccupancy(const Function &F, unsigned LDSSize=0, unsigned NumSGPRs=0, unsigned NumVGPRs=0) const
Subtarget's minimum/maximum occupancy, in number of waves per EU, that can be achieved when the only ...
bool hasUnalignedDSAccess() const
bool hasAddMinMaxInsts() const
bool needsKernArgPreloadProlog() const
bool hasRestrictedSOffset() const
bool hasMin3Max3_16() const
bool hasIntClamp() const
bool hasGFX10_AEncoding() const
bool hasFP8E5M3Insts() const
bool hasFlatSegmentOffsetBug() const
unsigned getMaxNumVGPRs(unsigned WavesPerEU, unsigned DynamicVGPRBlockSize) const
unsigned getVGPRAllocGranule(unsigned DynamicVGPRBlockSize) const
bool hasEmulatedSystemScopeAtomics() const
bool hasMadU64U32NoCarry() const
unsigned getSetRegWaitStates() const
Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
const SITargetLowering * getTargetLowering() const override
bool hasPackedFP32Ops() const
bool hasTransForwardingHazard() const
bool hasDot6Insts() const
bool hasGFX940Insts() const
bool hasFullRate64Ops() const
bool hasScalarStores() const
bool isTrapHandlerEnabled() const
bool enableMachineScheduler() const override
bool hasLDSFPAtomicAddF64() const
bool hasFlatGlobalInsts() const
bool HasGloballyAddressableScratch
bool hasDX10ClampMode() const
unsigned getNSAThreshold(const MachineFunction &MF) const
bool HasAtomicFMinFMaxF32GlobalInsts
bool getScalarizeGlobalBehavior() const
bool HasAtomicFMinFMaxF32FlatInsts
bool hasReadM0LdsDmaHazard() const
bool hasScalarSMulU64() const
unsigned getKnownHighZeroBitsForFrameIndex() const
Return the number of high bits known to be zero for a frame index.
bool hasScratchBaseForwardingHazard() const
bool hasIntMinMax64() const
bool hasShaderCyclesHiLoRegisters() const
bool hasSDWASdst() const
bool HasDefaultComponentBroadcast
bool hasScalarPackInsts() const
bool hasFFBL() const
bool hasNSAEncoding() const
bool requiresDisjointEarlyClobberAndUndef() const override
bool hasVALUReadSGPRHazard() const
bool hasSMemRealTime() const
bool hasFlatAddressSpace() const
bool hasDPPBroadcasts() const
bool usePRTStrictNull() const
bool hasMovB64() const
bool hasVmemPrefInsts() const
unsigned getAddressableNumVGPRs(unsigned DynamicVGPRBlockSize) const
bool hasInstFwdPrefetchBug() const
bool hasAtomicFMinFMaxF64GlobalInsts() const
bool hasMed3_16() const
unsigned getReservedNumSGPRs(const MachineFunction &MF) const
bool hasUnalignedScratchAccessEnabled() const
bool hasMovrel() const
bool hasNullExportTarget() const
Return true if the target's EXP instruction supports the NULL export target.
bool hasAtomicFlatPkAdd16Insts() const
bool hasBFI() const
bool hasDot13Insts() const
bool ldsRequiresM0Init() const
Return if most LDS instructions have an m0 use that require m0 to be initialized.
bool hasSMEMtoVectorWriteHazard() const
bool useAA() const override
bool isWave32() const
bool hasVGPRIndexMode() const
bool HasAtomicBufferGlobalPkAddF16Insts
unsigned getOccupancyWithNumVGPRs(unsigned VGPRs, unsigned DynamicVGPRBlockSize) const
Return the maximum number of waves per SIMD for kernels using VGPRs VGPRs.
bool hasUnalignedBufferAccessEnabled() const
bool isWaveSizeKnown() const
Returns if the wavesize of this subtarget is known reliable.
unsigned getMaxPrivateElementSize(bool ForBufferRSrc=false) const
unsigned getMinFlatWorkGroupSize() const override
bool hasImageInsts() const
bool hasImageGather4D16Bug() const
bool hasFMA() const
bool hasDot10Insts() const
bool hasSPackHL() const
Return true if the target has the S_PACK_HL_B32_B16 instruction.
bool hasVMEMtoScalarWriteHazard() const
bool hasCvtFP8VOP1Bug() const
bool supportsMinMaxDenormModes() const
bool supportsWave64() const
bool HasAtomicBufferPkAddBF16Inst
bool hasNegativeUnalignedScratchOffsetBug() const
bool hasFFBH() const
bool hasFormattedMUBUFInsts() const
bool hasFlatScratchSVSMode() const
bool supportsWGP() const
bool hasG16() const
bool hasHalfRate64Ops() const
bool hasAtomicFaddInsts() const
bool HasAtomicBufferGlobalPkAddF16NoRtnInsts
bool hasPermlane16Swap() const
bool hasNSAtoVMEMBug() const
unsigned getNSAMaxSize(bool HasSampler=false) const
bool hasAtomicBufferGlobalPkAddF16NoRtnInsts() const
bool hasMIMG_R128() const
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const
Return the maximum number of waves per SIMD for kernels using SGPRs SGPRs.
bool hasVOP3DPP() const
bool hasAtomicBufferPkAddBF16Inst() const
bool HasAgentScopeFineGrainedRemoteMemoryAtomics
unsigned getMaxFlatWorkGroupSize() const override
bool hasDPP8() const
bool hasDot5Insts() const
unsigned getMaxNumUserSGPRs() const
bool hasTransposeLoadF4F6Insts() const
bool hasMadU32Inst() const
bool hasAtomicFaddNoRtnInsts() const
unsigned MaxHardClauseLength
The maximum number of instructions that may be placed within an S_CLAUSE, which is one greater than t...
bool hasPermLaneX16() const
bool hasFlatScratchSVSSwizzleBug() const
bool hasFlatBufferGlobalAtomicFaddF64Inst() const
bool HasEmulatedSystemScopeAtomics
bool hasNoF16PseudoScalarTransInlineConstants() const
bool hasIEEEMode() const
bool hasScalarDwordx3Loads() const
bool hasVDecCoExecHazard() const
bool hasSignedGVSOffset() const
bool requiresWaitXCntBeforeAtomicStores() const
bool hasLDSFPAtomicAddF32() const
unsigned getWavesPerEUForWorkGroup(unsigned FlatWorkGroupSize) const override
bool hasBFM() const
bool haveRoundOpsF64() const
Have v_trunc_f64, v_ceil_f64, v_rndne_f64.
bool hasDelayAlu() const
Return true if the target has the S_DELAY_ALU instruction.
bool hasReadM0SendMsgHazard() const
bool hasDot8Insts() const
bool hasVectorMulU64() const
bool hasScalarMulHiInsts() const
bool hasSCmpK() const
bool hasPseudoScalarTrans() const
const LegalizerInfo * getLegalizerInfo() const override
bool requiresWaitIdleBeforeGetReg() const
bool hasPointSampleAccel() const
bool hasDot12Insts() const
bool hasDS96AndDS128() const
bool hasGWS() const
bool HasAtomicFMinFMaxF64GlobalInsts
bool hasReadM0LdsDirectHazard() const
bool useFlatForGlobal() const
static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI)
bool hasVOPDInsts() const
bool hasGFX10_BEncoding() const
Generation getGeneration() const
GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS, const GCNTargetMachine &TM)
unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const
bool hasVOP3Literal() const
bool hasAtomicBufferGlobalPkAddF16Insts() const
std::pair< unsigned, unsigned > getMaxNumVectorRegs(const Function &F) const
Return a pair of maximum numbers of VGPRs and AGPRs that meet the number of waves per execution unit ...
bool hasNoSdstCMPX() const
bool isXNACKEnabled() const
bool hasScalarAddSub64() const
bool hasSplitBarriers() const
bool hasUnpackedD16VMem() const
bool enableEarlyIfConversion() const override
bool hasSMRDReadVALUDefHazard() const
A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR was written by a VALU inst...
bool hasSGetShaderCyclesInst() const
bool hasRFEHazards() const
bool hasVMEMReadSGPRVALUDefHazard() const
A read of an SGPR by a VMEM instruction requires 5 wait states when the SGPR was written by a VALU In...
bool hasFlatScratchSTMode() const
unsigned getBaseReservedNumSGPRs(const bool HasFlatScratch) const
bool hasGWSSemaReleaseAll() const
bool hasDPALU_DPP() const
bool enableSIScheduler() const
bool hasAtomicGlobalPkAddBF16Inst() const
bool hasAddr64() const
bool HasAtomicGlobalPkAddBF16Inst
bool hasUnalignedAccessMode() const
unsigned getAddressableNumSGPRs() const
bool hasReadVCCZBug() const
Extra wait hazard is needed in some cases before s_cbranch_vccnz/s_cbranch_vccz.
bool isWave64() const
unsigned getDynamicVGPRBlockSize() const
bool hasFmaMixInsts() const
bool hasCARRY() const
bool hasPackedTID() const
bool setRegModeNeedsVNOPs() const
bool hasFP64() const
bool hasAddNoCarry() const
bool hasVALUTransUseHazard() const
bool hasShaderCyclesRegister() const
bool hasSALUFloatInsts() const
bool EnableUnsafeDSOffsetFolding
bool hasFractBug() const
bool isPreciseMemoryEnabled() const
bool hasDPPSrc1SGPR() const
bool hasGDS() const
unsigned getMaxWaveScratchSize() const
bool HasMemoryAtomicFaddF32DenormalSupport
bool hasMTBUFInsts() const
bool hasDot4Insts() const
bool flatScratchIsArchitected() const
bool hasPartialNSAEncoding() const
bool hasWaitXCnt() const
void checkSubtargetFeatures(const Function &F) const
Diagnose inconsistent subtarget features before attempting to codegen function F.
bool hasSetPrioIncWgInst() const
~GCNSubtarget() override
const SelectionDAGTargetInfo * getSelectionDAGInfo() const override
bool hasDot9Insts() const
bool hasVOPD3() const
bool hasAtomicCSub() const
AMDGPU::IsaInfo::AMDGPUTargetID TargetID
bool hasDefaultComponentBroadcast() const
bool requiresCodeObjectV6() const
const CallLowering * getCallLowering() const override
bool hasBFE() const
bool hasLdsDirect() const
bool hasGWSAutoReplay() const
bool HasFlatBufferGlobalAtomicFaddF64Inst
static unsigned getNumUserSGPRForField(UserSGPRID ID)
void allocKernargPreloadSGPRs(unsigned NumSGPRs)
bool hasPrivateSegmentBuffer() const
unsigned getNumKernargPreloadSGPRs() const
unsigned getNumUsedUserSGPRs() const
GCNUserSGPRUsageInfo(const Function &F, const GCNSubtarget &ST)
Itinerary data supplied by a subtarget to be used by a target.
Scheduling dependency.
Definition ScheduleDAG.h:51
const TargetRegisterClass * getBoolRC() const
Scheduling unit. This is a node in the scheduling DAG.
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
Provide an instruction scheduling machine model to CodeGen passes.
TargetSubtargetInfo - Generic base class for all target subtargets.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
A Use represents the edge between a Value definition and its users.
Definition Use.h:35
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
LLVM_READNONE constexpr bool isShader(CallingConv::ID CC)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
This is an optimization pass for GlobalISel generic memory operations.
int countl_zero(T Val)
Count number of 0's from the most significant bit to the least stopping at the first 1.
Definition bit.h:222
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
Define a generic scheduling policy for targets that don't provide their own MachineSchedStrategy.
A region of an MBB for scheduling.