LLVM 21.0.0git
RISCVBaseInfo.h
Go to the documentation of this file.
1//===-- RISCVBaseInfo.h - Top level definitions for RISC-V MC ---*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file contains small standalone enum definitions for the RISC-V target
10// useful for the compiler back-end and the MC libraries.
11//
12//===----------------------------------------------------------------------===//
13#ifndef LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVBASEINFO_H
14#define LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVBASEINFO_H
15
17#include "llvm/ADT/APFloat.h"
18#include "llvm/ADT/APInt.h"
19#include "llvm/ADT/StringRef.h"
21#include "llvm/MC/MCInstrDesc.h"
25
26namespace llvm {
27
28// RISCVII - This namespace holds all of the target specific flags that
29// instruction info tracks. All definitions must match RISCVInstrFormats.td.
30namespace RISCVII {
31enum {
55
58
64
67
68 // Force a tail agnostic policy even this instruction has a tied destination.
71
72 // Is this a _TIED vector pseudo instruction. For these instructions we
73 // shouldn't skip the tied operand when converting to MC instructions.
76
77 // Does this instruction have a SEW operand. It will be the last explicit
78 // operand unless there is a vector policy operand. Used by RVV Pseudos.
81
82 // Does this instruction have a VL operand. It will be the second to last
83 // explicit operand unless there is a vector policy operand. Used by RVV
84 // Pseudos.
87
88 // Does this instruction have a vector policy operand. It will be the last
89 // explicit operand. Used by RVV Pseudos.
92
93 // Is this instruction a vector widening reduction instruction. Used by RVV
94 // Pseudos.
97
98 // Does this instruction care about mask policy. If it is not, the mask policy
99 // could be either agnostic or undisturbed. For example, unmasked, store, and
100 // reduction operations result would not be affected by mask policy, so
101 // compiler has free to select either one.
104
105 // Indicates that the result can be considered sign extended from bit 31. Some
106 // instructions with this flag aren't W instructions, but are either sign
107 // extended from a smaller size, always outputs a small integer, or put zeros
108 // in bits 63:31. Used by the SExtWRemoval pass.
111
114
117
118 // Indicates whether these instructions can partially overlap between source
119 // registers and destination registers according to the vector spec.
120 // 0 -> not a vector pseudo
121 // 1 -> default value for vector pseudos. not widening or narrowing.
122 // 2 -> narrowing case
123 // 3 -> widening case
126
129
132
133 // Indicates the EEW of a vector instruction's destination operand.
134 // 0 -> 1
135 // 1 -> SEW
136 // 2 -> SEW * 2
137 // 3 -> SEW * 4
140};
141
142// Helper functions to read TSFlags.
143/// \returns the format of the instruction.
144static inline unsigned getFormat(uint64_t TSFlags) {
145 return (TSFlags & InstFormatMask) >> InstFormatShift;
146}
147/// \returns the LMUL for the instruction.
148static inline VLMUL getLMul(uint64_t TSFlags) {
149 return static_cast<VLMUL>((TSFlags & VLMulMask) >> VLMulShift);
150}
151/// \returns true if tail agnostic is enforced for the instruction.
152static inline bool doesForceTailAgnostic(uint64_t TSFlags) {
153 return TSFlags & ForceTailAgnosticMask;
154}
155/// \returns true if this a _TIED pseudo.
156static inline bool isTiedPseudo(uint64_t TSFlags) {
157 return TSFlags & IsTiedPseudoMask;
158}
159/// \returns true if there is a SEW operand for the instruction.
160static inline bool hasSEWOp(uint64_t TSFlags) {
161 return TSFlags & HasSEWOpMask;
162}
163/// \returns true if there is a VL operand for the instruction.
164static inline bool hasVLOp(uint64_t TSFlags) {
165 return TSFlags & HasVLOpMask;
166}
167/// \returns true if there is a vector policy operand for this instruction.
168static inline bool hasVecPolicyOp(uint64_t TSFlags) {
169 return TSFlags & HasVecPolicyOpMask;
170}
171/// \returns true if it is a vector widening reduction instruction.
172static inline bool isRVVWideningReduction(uint64_t TSFlags) {
173 return TSFlags & IsRVVWideningReductionMask;
174}
175/// \returns true if mask policy is valid for the instruction.
176static inline bool usesMaskPolicy(uint64_t TSFlags) {
177 return TSFlags & UsesMaskPolicyMask;
178}
179
180/// \returns true if there is a rounding mode operand for this instruction
181static inline bool hasRoundModeOp(uint64_t TSFlags) {
182 return TSFlags & HasRoundModeOpMask;
183}
184
185/// \returns true if this instruction uses vxrm
186static inline bool usesVXRM(uint64_t TSFlags) { return TSFlags & UsesVXRMMask; }
187
188/// \returns true if the elements in the body are affected by VL,
189/// e.g. vslide1down.vx/vredsum.vs/viota.m
190static inline bool elementsDependOnVL(uint64_t TSFlags) {
191 return TSFlags & ElementsDependOnVLMask;
192}
193
194/// \returns true if the elements in the body are affected by the mask,
195/// e.g. vredsum.vs/viota.m
196static inline bool elementsDependOnMask(uint64_t TSFlags) {
197 return TSFlags & ElementsDependOnMaskMask;
198}
199
200static inline unsigned getVLOpNum(const MCInstrDesc &Desc) {
201 const uint64_t TSFlags = Desc.TSFlags;
202 // This method is only called if we expect to have a VL operand, and all
203 // instructions with VL also have SEW.
204 assert(hasSEWOp(TSFlags) && hasVLOp(TSFlags));
205 unsigned Offset = 2;
206 if (hasVecPolicyOp(TSFlags))
207 Offset = 3;
208 return Desc.getNumOperands() - Offset;
209}
210
211static inline unsigned getTailExpandUseRegNo(const FeatureBitset &FeatureBits) {
212 // For Zicfilp, PseudoTAIL should be expanded to a software guarded branch.
213 // It means to use t2(x7) as rs1 of JALR to expand PseudoTAIL.
214 return FeatureBits[RISCV::FeatureStdExtZicfilp] ? RISCV::X7 : RISCV::X6;
215}
216
217static inline unsigned getSEWOpNum(const MCInstrDesc &Desc) {
218 const uint64_t TSFlags = Desc.TSFlags;
219 assert(hasSEWOp(TSFlags));
220 unsigned Offset = 1;
221 if (hasVecPolicyOp(TSFlags))
222 Offset = 2;
223 return Desc.getNumOperands() - Offset;
224}
225
226static inline unsigned getVecPolicyOpNum(const MCInstrDesc &Desc) {
227 assert(hasVecPolicyOp(Desc.TSFlags));
228 return Desc.getNumOperands() - 1;
229}
230
231/// \returns the index to the rounding mode immediate value if any, otherwise
232/// returns -1.
233static inline int getFRMOpNum(const MCInstrDesc &Desc) {
234 const uint64_t TSFlags = Desc.TSFlags;
235 if (!hasRoundModeOp(TSFlags) || usesVXRM(TSFlags))
236 return -1;
237
238 // The operand order
239 // --------------------------------------
240 // | n-1 (if any) | n-2 | n-3 | n-4 |
241 // | policy | sew | vl | frm |
242 // --------------------------------------
243 return getVLOpNum(Desc) - 1;
244}
245
246/// \returns the index to the rounding mode immediate value if any, otherwise
247/// returns -1.
248static inline int getVXRMOpNum(const MCInstrDesc &Desc) {
249 const uint64_t TSFlags = Desc.TSFlags;
250 if (!hasRoundModeOp(TSFlags) || !usesVXRM(TSFlags))
251 return -1;
252 // The operand order
253 // --------------------------------------
254 // | n-1 (if any) | n-2 | n-3 | n-4 |
255 // | policy | sew | vl | vxrm |
256 // --------------------------------------
257 return getVLOpNum(Desc) - 1;
258}
259
260// Is the first def operand tied to the first use operand. This is true for
261// vector pseudo instructions that have a merge operand for tail/mask
262// undisturbed. It's also true for vector FMA instructions where one of the
263// operands is also the destination register.
264static inline bool isFirstDefTiedToFirstUse(const MCInstrDesc &Desc) {
265 return Desc.getNumDefs() < Desc.getNumOperands() &&
266 Desc.getOperandConstraint(Desc.getNumDefs(), MCOI::TIED_TO) == 0;
267}
268
269// RISC-V Specific Machine Operand Flags
270enum {
273 MO_LO = 3,
274 MO_HI = 4,
287
288 // Used to differentiate between target-specific "direct" flags and "bitmask"
289 // flags. A machine operand can only have one "direct" flag, but can have
290 // multiple "bitmask" flags.
293} // namespace RISCVII
294
295namespace RISCVOp {
296enum OperandType : unsigned {
345 // Operand is a 3-bit rounding mode, '111' indicates FRM register.
346 // Represents 'frm' argument passing to floating-point operations.
348 // Operand is a 3-bit rounding mode where only RTZ is valid.
350 // Condition code used by select and short forward branch pseudos.
352 // Vector policy operand.
354 // Vector SEW operand. Stores in log2(SEW).
356 // Special SEW for mask only instructions. Always 0.
358 // Vector rounding mode for VXRM or FRM.
361 // Operand is either a register or uimm5, this is used by V extension pseudo
362 // instructions to represent a value that be passed as AVL to either vsetvli
363 // or vsetivli.
365};
366} // namespace RISCVOp
367
368// Describes the predecessor/successor bits used in the FENCE instruction.
369namespace RISCVFenceField {
371 I = 8,
372 O = 4,
373 R = 2,
374 W = 1
376}
377
378// Describes the supported floating point rounding mode encodings.
379namespace RISCVFPRndMode {
381 RNE = 0,
382 RTZ = 1,
383 RDN = 2,
384 RUP = 3,
385 RMM = 4,
386 DYN = 7,
387 Invalid
389
391 switch (RndMode) {
392 default:
393 llvm_unreachable("Unknown floating point rounding mode");
395 return "rne";
397 return "rtz";
399 return "rdn";
401 return "rup";
403 return "rmm";
405 return "dyn";
406 }
407}
408
418}
419
420inline static bool isValidRoundingMode(unsigned Mode) {
421 switch (Mode) {
422 default:
423 return false;
430 return true;
431 }
432}
433} // namespace RISCVFPRndMode
434
435namespace RISCVVXRndMode {
437 RNU = 0,
438 RNE = 1,
439 RDN = 2,
440 ROD = 3,
441};
442} // namespace RISCVVXRndMode
443
444//===----------------------------------------------------------------------===//
445// Floating-point Immediates
446//
447
448namespace RISCVLoadFPImm {
449float getFPImm(unsigned Imm);
450
451/// getLoadFPImm - Return a 5-bit binary encoding of the floating-point
452/// immediate value. If the value cannot be represented as a 5-bit binary
453/// encoding, then return -1.
454int getLoadFPImm(APFloat FPImm);
455} // namespace RISCVLoadFPImm
456
457namespace RISCVSysReg {
458struct SysReg {
459 const char Name[32];
460 unsigned Encoding;
461 // FIXME: add these additional fields when needed.
462 // Privilege Access: Read, Write, Read-Only.
463 // unsigned ReadWrite;
464 // Privilege Mode: User, System or Machine.
465 // unsigned Mode;
466 // Check field name.
467 // unsigned Extra;
468 // Register number without the privilege bits.
469 // unsigned Number;
474
475 bool haveRequiredFeatures(const FeatureBitset &ActiveFeatures) const {
476 // Not in 32-bit mode.
477 if (IsRV32Only && ActiveFeatures[RISCV::Feature64Bit])
478 return false;
479 // No required feature associated with the system register.
481 return true;
482 return (FeaturesRequired & ActiveFeatures) == FeaturesRequired;
483 }
484};
485
486#define GET_SysRegEncodings_DECL
487#define GET_SysRegsList_DECL
488#include "RISCVGenSearchableTables.inc"
489} // end namespace RISCVSysReg
490
491namespace RISCVInsnOpcode {
493 const char *Name;
494 unsigned Value;
495};
496
497#define GET_RISCVOpcodesList_DECL
498#include "RISCVGenSearchableTables.inc"
499} // end namespace RISCVInsnOpcode
500
501namespace RISCVABI {
502
503enum ABI {
514
515// Returns the target ABI, or else a StringError if the requested ABIName is
516// not supported for the given TT and FeatureBits combination.
517ABI computeTargetABI(const Triple &TT, const FeatureBitset &FeatureBits,
518 StringRef ABIName);
519
520ABI getTargetABI(StringRef ABIName);
521
522// Returns the register used to hold the stack pointer after realignment.
524
525// Returns the register holding shadow call stack pointer.
527
528} // namespace RISCVABI
529
530namespace RISCVFeatures {
531
532// Validates if the given combination of features are valid for the target
533// triple. Exits with report_fatal_error if not.
534void validate(const Triple &TT, const FeatureBitset &FeatureBits);
535
537parseFeatureBits(bool IsRV64, const FeatureBitset &FeatureBits);
538
539} // namespace RISCVFeatures
540
541namespace RISCVRVC {
542bool compress(MCInst &OutInst, const MCInst &MI, const MCSubtargetInfo &STI);
543bool uncompress(MCInst &OutInst, const MCInst &MI, const MCSubtargetInfo &STI);
544} // namespace RISCVRVC
545
546namespace RISCVZC {
548 RA = 4,
559 // note - to include s10, s11 must also be included
562};
563
564inline unsigned encodeRlist(MCRegister EndReg, bool IsRV32E = false) {
565 assert((!IsRV32E || EndReg <= RISCV::X9) && "Invalid Rlist for RV32E");
566 switch (EndReg) {
567 case RISCV::X1:
568 return RLISTENCODE::RA;
569 case RISCV::X8:
570 return RLISTENCODE::RA_S0;
571 case RISCV::X9:
573 case RISCV::X18:
575 case RISCV::X19:
577 case RISCV::X20:
579 case RISCV::X21:
581 case RISCV::X22:
583 case RISCV::X23:
585 case RISCV::X24:
587 case RISCV::X25:
589 case RISCV::X26:
591 case RISCV::X27:
593 default:
594 llvm_unreachable("Undefined input.");
595 }
596}
597
598inline static unsigned getStackAdjBase(unsigned RlistVal, bool IsRV64) {
600 "{ra, s0-s10} is not supported, s11 must be included.");
601 if (!IsRV64) {
602 switch (RlistVal) {
603 case RLISTENCODE::RA:
607 return 16;
612 return 32;
616 return 48;
618 return 64;
619 }
620 } else {
621 switch (RlistVal) {
622 case RLISTENCODE::RA:
624 return 16;
627 return 32;
630 return 48;
633 return 64;
636 return 80;
638 return 96;
640 return 112;
641 }
642 }
643 llvm_unreachable("Unexpected RlistVal");
644}
645
646inline static bool getSpimm(unsigned RlistVal, unsigned &SpimmVal,
647 int64_t StackAdjustment, bool IsRV64) {
648 if (RlistVal == RLISTENCODE::INVALID_RLIST)
649 return false;
650 unsigned StackAdjBase = getStackAdjBase(RlistVal, IsRV64);
651 StackAdjustment -= StackAdjBase;
652 if (StackAdjustment % 16 != 0)
653 return false;
654 SpimmVal = StackAdjustment / 16;
655 if (SpimmVal > 3)
656 return false;
657 return true;
658}
659
660void printRlist(unsigned SlistEncode, raw_ostream &OS);
661} // namespace RISCVZC
662
663} // namespace llvm
664
665#endif
This file declares a class to represent arbitrary precision floating point values and provide a varie...
This file implements a class to represent arbitrary precision integral constant values and operations...
IRTranslator LLVM IR MI
static cl::opt< RegAllocEvictionAdvisorAnalysis::AdvisorMode > Mode("regalloc-enable-advisor", cl::Hidden, cl::init(RegAllocEvictionAdvisorAnalysis::AdvisorMode::Default), cl::desc("Enable regalloc advisor mode"), cl::values(clEnumValN(RegAllocEvictionAdvisorAnalysis::AdvisorMode::Default, "default", "Default"), clEnumValN(RegAllocEvictionAdvisorAnalysis::AdvisorMode::Release, "release", "precompiled"), clEnumValN(RegAllocEvictionAdvisorAnalysis::AdvisorMode::Development, "development", "for training")))
assert(ImpDefSCC.getReg()==AMDGPU::SCC &&ImpDefSCC.isDef())
raw_pwrite_stream & OS
This file implements the StringSwitch template, which mimics a switch() statement whose cases are str...
Tagged union holding either a T or a Error.
Definition: Error.h:481
Container class for subtarget features.
Instances of this class represent a single low-level machine instruction.
Definition: MCInst.h:185
Describe properties that are true of each instruction in the target description file.
Definition: MCInstrDesc.h:198
Wrapper class representing physical registers. Should be passed by value.
Definition: MCRegister.h:33
Generic base class for all target subtargets.
StringRef - Represent a constant reference to a string, i.e.
Definition: StringRef.h:51
A switch()-like statement whose cases are string literals.
Definition: StringSwitch.h:44
StringSwitch & Case(StringLiteral S, T Value)
Definition: StringSwitch.h:69
R Default(T Value)
Definition: StringSwitch.h:182
Triple - Helper class for working with autoconf configuration names.
Definition: Triple.h:44
This class implements an extremely fast bulk output stream that can only output to a stream.
Definition: raw_ostream.h:52
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ OPERAND_FIRST_TARGET
Definition: MCInstrDesc.h:78
ABI getTargetABI(StringRef ABIName)
ABI computeTargetABI(const Triple &TT, const FeatureBitset &FeatureBits, StringRef ABIName)
MCRegister getBPReg()
MCRegister getSCSPReg()
static bool isValidRoundingMode(unsigned Mode)
static RoundingMode stringToRoundingMode(StringRef Str)
static StringRef roundingModeToString(RoundingMode RndMode)
void validate(const Triple &TT, const FeatureBitset &FeatureBits)
llvm::Expected< std::unique_ptr< RISCVISAInfo > > parseFeatureBits(bool IsRV64, const FeatureBitset &FeatureBits)
static unsigned getVecPolicyOpNum(const MCInstrDesc &Desc)
static bool usesMaskPolicy(uint64_t TSFlags)
static bool hasRoundModeOp(uint64_t TSFlags)
static bool isTiedPseudo(uint64_t TSFlags)
static unsigned getVLOpNum(const MCInstrDesc &Desc)
static bool doesForceTailAgnostic(uint64_t TSFlags)
static unsigned getFormat(uint64_t TSFlags)
static VLMUL getLMul(uint64_t TSFlags)
static bool hasVLOp(uint64_t TSFlags)
static bool elementsDependOnMask(uint64_t TSFlags)
static int getFRMOpNum(const MCInstrDesc &Desc)
@ TargetOverlapConstraintTypeMask
@ TargetOverlapConstraintTypeShift
@ IsRVVWideningReductionShift
Definition: RISCVBaseInfo.h:95
@ IsRVVWideningReductionMask
Definition: RISCVBaseInfo.h:96
static int getVXRMOpNum(const MCInstrDesc &Desc)
static bool hasVecPolicyOp(uint64_t TSFlags)
static bool usesVXRM(uint64_t TSFlags)
static unsigned getTailExpandUseRegNo(const FeatureBitset &FeatureBits)
static bool isRVVWideningReduction(uint64_t TSFlags)
static unsigned getSEWOpNum(const MCInstrDesc &Desc)
static bool elementsDependOnVL(uint64_t TSFlags)
static bool hasSEWOp(uint64_t TSFlags)
static bool isFirstDefTiedToFirstUse(const MCInstrDesc &Desc)
int getLoadFPImm(APFloat FPImm)
getLoadFPImm - Return a 5-bit binary encoding of the floating-point immediate value.
float getFPImm(unsigned Imm)
@ OPERAND_UIMMLOG2XLEN_NONZERO
@ OPERAND_UIMM10_LSB00_NONZERO
@ OPERAND_SIMM10_LSB0000_NONZERO
bool uncompress(MCInst &OutInst, const MCInst &MI, const MCSubtargetInfo &STI)
bool compress(MCInst &OutInst, const MCInst &MI, const MCSubtargetInfo &STI)
static unsigned getStackAdjBase(unsigned RlistVal, bool IsRV64)
unsigned encodeRlist(MCRegister EndReg, bool IsRV32E=false)
void printRlist(unsigned SlistEncode, raw_ostream &OS)
static bool getSpimm(unsigned RlistVal, unsigned &SpimmVal, int64_t StackAdjustment, bool IsRV64)
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
@ Offset
Definition: DWP.cpp:480
Description of the encoding of one expression Op.
FeatureBitset FeaturesRequired
bool haveRequiredFeatures(const FeatureBitset &ActiveFeatures) const