LLVM 22.0.0git
RISCVSubtarget.h
Go to the documentation of this file.
1//===-- RISCVSubtarget.h - Define Subtarget for the RISC-V ------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file declares the RISC-V specific subclass of TargetSubtargetInfo.
10//
11//===----------------------------------------------------------------------===//
12
13#ifndef LLVM_LIB_TARGET_RISCV_RISCVSUBTARGET_H
14#define LLVM_LIB_TARGET_RISCV_RISCVSUBTARGET_H
15
18#include "RISCVFrameLowering.h"
19#include "RISCVISelLowering.h"
20#include "RISCVInstrInfo.h"
26#include "llvm/IR/DataLayout.h"
29#include <bitset>
30
31#define GET_RISCV_MACRO_FUSION_PRED_DECL
32#include "RISCVGenMacroFusion.inc"
33
34#define GET_SUBTARGETINFO_HEADER
35#include "RISCVGenSubtargetInfo.inc"
36
37namespace llvm {
38class StringRef;
39
40namespace RISCVTuneInfoTable {
41
74
75#define GET_RISCVTuneInfoTable_DECL
76#include "RISCVGenSearchableTables.inc"
77} // namespace RISCVTuneInfoTable
78
80public:
81 // clang-format off
93 // clang-format on
94private:
95 virtual void anchor();
96
97 RISCVProcFamilyEnum RISCVProcFamily = Others;
98 RISCVVRGatherCostModelEnum RISCVVRGatherCostModel = Quadratic;
99
100#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
101 bool ATTRIBUTE = DEFAULT;
102#include "RISCVGenSubtargetInfo.inc"
103
104 unsigned XSfmmTE = 0;
105 unsigned ZvlLen = 0;
106 unsigned RVVVectorBitsMin;
107 unsigned RVVVectorBitsMax;
110 std::bitset<RISCV::NUM_TARGET_REGS> UserReservedRegister;
111 const RISCVTuneInfoTable::RISCVTuneInfo *TuneInfo;
112
113 RISCVFrameLowering FrameLowering;
114 RISCVInstrInfo InstrInfo;
115 RISCVRegisterInfo RegInfo;
116 RISCVTargetLowering TLInfo;
117
118 /// Initializes using the passed in CPU and feature strings so that we can
119 /// use initializer lists for subtarget initialization.
120 RISCVSubtarget &initializeSubtargetDependencies(const Triple &TT,
121 StringRef CPU,
122 StringRef TuneCPU,
123 StringRef FS,
124 StringRef ABIName);
125
126public:
127 // Initializes the data members to match that of the specified triple.
128 RISCVSubtarget(const Triple &TT, StringRef CPU, StringRef TuneCPU,
129 StringRef FS, StringRef ABIName, unsigned RVVVectorBitsMin,
130 unsigned RVVVectorLMULMax, const TargetMachine &TM);
131
132 ~RISCVSubtarget() override;
133
134 // Parses features string setting specified subtarget options. The
135 // definition of this function is auto-generated by tblgen.
137
138 const RISCVFrameLowering *getFrameLowering() const override {
139 return &FrameLowering;
140 }
141 const RISCVInstrInfo *getInstrInfo() const override { return &InstrInfo; }
142 const RISCVRegisterInfo *getRegisterInfo() const override {
143 return &RegInfo;
144 }
145 const RISCVTargetLowering *getTargetLowering() const override {
146 return &TLInfo;
147 }
148
149 bool enableMachineScheduler() const override { return true; }
150
151 bool enablePostRAScheduler() const override { return UsePostRAScheduler; }
152
154 return Align(TuneInfo->PrefFunctionAlignment);
155 }
157 return Align(TuneInfo->PrefLoopAlignment);
158 }
159
160 /// Returns RISC-V processor family.
161 /// Avoid this function! CPU specifics should be kept local to this class
162 /// and preferably modeled with SubtargetFeatures or properties in
163 /// initializeProperties().
164 RISCVProcFamilyEnum getProcFamily() const { return RISCVProcFamily; }
165
166 RISCVVRGatherCostModelEnum getVRGatherCostModel() const { return RISCVVRGatherCostModel; }
167
168#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
169 bool GETTER() const { return ATTRIBUTE; }
170#include "RISCVGenSubtargetInfo.inc"
171
172 LLVM_DEPRECATED("Now Equivalent to hasStdExtZca", "hasStdExtZca")
173 bool hasStdExtCOrZca() const { return HasStdExtZca; }
174 bool hasStdExtCOrZcd() const { return HasStdExtC || HasStdExtZcd; }
175 bool hasStdExtCOrZcfOrZce() const {
176 return HasStdExtC || HasStdExtZcf || HasStdExtZce;
177 }
178 bool hasStdExtZvl() const { return ZvlLen != 0; }
179 bool hasStdExtFOrZfinx() const { return HasStdExtF || HasStdExtZfinx; }
180 bool hasStdExtDOrZdinx() const { return HasStdExtD || HasStdExtZdinx; }
181 bool hasStdExtZfhOrZhinx() const { return HasStdExtZfh || HasStdExtZhinx; }
183 return HasStdExtZfhmin || HasStdExtZhinxmin;
184 }
186 return HasStdExtZfhmin || HasStdExtZfbfmin;
187 }
188
189 bool hasCLZLike() const {
190 return HasStdExtZbb || HasVendorXTHeadBb ||
191 (HasVendorXCVbitmanip && !IsRV64);
192 }
193 bool hasCTZLike() const {
194 return HasStdExtZbb || (HasVendorXCVbitmanip && !IsRV64);
195 }
196 bool hasCPOPLike() const {
197 return HasStdExtZbb || (HasVendorXCVbitmanip && !IsRV64);
198 }
199
200 bool hasBEXTILike() const { return HasStdExtZbs || HasVendorXTHeadBs; }
201
202 bool hasCZEROLike() const {
203 return HasStdExtZicond || HasVendorXVentanaCondOps;
204 }
205
207 // Do we support fusing a branch+mv or branch+c.mv as a conditional move.
208 return (hasConditionalCompressedMoveFusion() && hasStdExtZca()) ||
209 hasShortForwardBranchOpt();
210 }
211
212 bool is64Bit() const { return IsRV64; }
213 MVT getXLenVT() const {
214 return is64Bit() ? MVT::i64 : MVT::i32;
215 }
216 unsigned getXLen() const {
217 return is64Bit() ? 64 : 32;
218 }
219 bool useLoadStorePairs() const;
220 bool useCCMovInsn() const;
221 unsigned getFLen() const {
222 if (HasStdExtD)
223 return 64;
224
225 if (HasStdExtF)
226 return 32;
227
228 return 0;
229 }
230 unsigned getELen() const {
231 assert(hasVInstructions() && "Expected V extension");
232 return hasVInstructionsI64() ? 64 : 32;
233 }
234 unsigned getRealMinVLen() const {
235 unsigned VLen = getMinRVVVectorSizeInBits();
236 return VLen == 0 ? ZvlLen : VLen;
237 }
238 unsigned getRealMaxVLen() const {
239 unsigned VLen = getMaxRVVVectorSizeInBits();
240 return VLen == 0 ? 65536 : VLen;
241 }
242 // If we know the exact VLEN, return it. Otherwise, return std::nullopt.
243 std::optional<unsigned> getRealVLen() const {
244 unsigned Min = getRealMinVLen();
245 if (Min != getRealMaxVLen())
246 return std::nullopt;
247 return Min;
248 }
249
250 /// If the ElementCount or TypeSize \p X is scalable and VScale (VLEN) is
251 /// exactly known, returns \p X converted to a fixed quantity. Otherwise
252 /// returns \p X unmodified.
253 template <typename Quantity> Quantity expandVScale(Quantity X) const {
254 if (auto VLen = getRealVLen(); VLen && X.isScalable()) {
255 const unsigned VScale = *VLen / RISCV::RVVBitsPerBlock;
256 X = Quantity::getFixed(X.getKnownMinValue() * VScale);
257 }
258 return X;
259 }
260
261 RISCVABI::ABI getTargetABI() const { return TargetABI; }
262 bool isSoftFPABI() const {
263 return TargetABI == RISCVABI::ABI_LP64 ||
264 TargetABI == RISCVABI::ABI_ILP32 ||
265 TargetABI == RISCVABI::ABI_ILP32E;
266 }
267 bool isRegisterReservedByUser(Register i) const override {
268 assert(i.id() < RISCV::NUM_TARGET_REGS && "Register out of range");
269 return UserReservedRegister[i.id()];
270 }
271
272 // XRay support - require D and C extensions.
273 bool isXRaySupported() const override { return hasStdExtD() && hasStdExtC(); }
274
275 // Vector codegen related methods.
276 bool hasVInstructions() const { return HasStdExtZve32x; }
277 bool hasVInstructionsI64() const { return HasStdExtZve64x; }
278 bool hasVInstructionsF16Minimal() const { return HasStdExtZvfhmin; }
279 bool hasVInstructionsF16() const { return HasStdExtZvfh; }
280 bool hasVInstructionsBF16Minimal() const { return HasStdExtZvfbfmin; }
281 bool hasVInstructionsF32() const { return HasStdExtZve32f; }
282 bool hasVInstructionsF64() const { return HasStdExtZve64d; }
283 // F16 and F64 both require F32.
284 bool hasVInstructionsAnyF() const { return hasVInstructionsF32(); }
285 bool hasVInstructionsFullMultiply() const { return HasStdExtV; }
286 unsigned getMaxInterleaveFactor() const {
287 return hasVInstructions() ? MaxInterleaveFactor : 1;
288 }
289
290 bool hasOptimizedSegmentLoadStore(unsigned NF) const {
291 switch (NF) {
292 case 2:
293 return hasOptimizedNF2SegmentLoadStore();
294 case 3:
295 return hasOptimizedNF3SegmentLoadStore();
296 case 4:
297 return hasOptimizedNF4SegmentLoadStore();
298 case 5:
299 return hasOptimizedNF5SegmentLoadStore();
300 case 6:
301 return hasOptimizedNF6SegmentLoadStore();
302 case 7:
303 return hasOptimizedNF7SegmentLoadStore();
304 case 8:
305 return hasOptimizedNF8SegmentLoadStore();
306 default:
307 llvm_unreachable("Unexpected NF");
308 }
309 }
310
311 // Returns VLEN divided by DLEN. Where DLEN is the datapath width of the
312 // vector hardware implementation which may be less than VLEN.
313 unsigned getDLenFactor() const {
314 if (DLenFactor2)
315 return 2;
316 return 1;
317 }
318
319protected:
320 // SelectionDAGISel related APIs.
321 std::unique_ptr<const SelectionDAGTargetInfo> TSInfo;
322
323 // GlobalISel related APIs.
324 mutable std::unique_ptr<CallLowering> CallLoweringInfo;
325 mutable std::unique_ptr<InstructionSelector> InstSelector;
326 mutable std::unique_ptr<LegalizerInfo> Legalizer;
327 mutable std::unique_ptr<RISCVRegisterBankInfo> RegBankInfo;
328
329 // Return the known range for the bit length of RVV data registers as set
330 // at the command line. A value of 0 means nothing is known about that particular
331 // limit beyond what's implied by the architecture.
332 // NOTE: Please use getRealMinVLen and getRealMaxVLen instead!
333 unsigned getMaxRVVVectorSizeInBits() const;
334 unsigned getMinRVVVectorSizeInBits() const;
335
336public:
337 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override;
338 const CallLowering *getCallLowering() const override;
340 const LegalizerInfo *getLegalizerInfo() const override;
341 const RISCVRegisterBankInfo *getRegBankInfo() const override;
342
343 bool isTargetAndroid() const { return getTargetTriple().isAndroid(); }
344 bool isTargetFuchsia() const { return getTargetTriple().isOSFuchsia(); }
345
346 bool useConstantPoolForLargeInts() const;
347
348 // Maximum cost used for building integers, integers will be put into constant
349 // pool if exceeded.
350 unsigned getMaxBuildIntsCost() const;
351
352 unsigned getMaxLMULForFixedLengthVectors() const;
353 bool useRVVForFixedLengthVectors() const;
354
355 bool enableSubRegLiveness() const override;
356
357 bool enableMachinePipeliner() const override;
358
359 bool useDFAforSMS() const override { return false; }
360
361 bool useAA() const override;
362
363 unsigned getCacheLineSize() const override {
364 return TuneInfo->CacheLineSize;
365 };
366 unsigned getPrefetchDistance() const override {
367 return TuneInfo->PrefetchDistance;
368 };
369 unsigned getMinPrefetchStride(unsigned NumMemAccesses,
370 unsigned NumStridedMemAccesses,
371 unsigned NumPrefetches,
372 bool HasCall) const override {
373 return TuneInfo->MinPrefetchStride;
374 };
375 unsigned getMaxPrefetchIterationsAhead() const override {
376 return TuneInfo->MaxPrefetchIterationsAhead;
377 };
378 bool enableWritePrefetching() const override { return true; }
379
380 unsigned getMinimumJumpTableEntries() const;
381
383 return TuneInfo->TailDupAggressiveThreshold;
384 }
385
386 unsigned getMaxStoresPerMemset(bool OptSize) const {
387 return OptSize ? TuneInfo->MaxStoresPerMemsetOptSize
388 : TuneInfo->MaxStoresPerMemset;
389 }
390
391 unsigned getMaxGluedStoresPerMemcpy() const {
392 return TuneInfo->MaxGluedStoresPerMemcpy;
393 }
394
395 unsigned getMaxStoresPerMemcpy(bool OptSize) const {
396 return OptSize ? TuneInfo->MaxStoresPerMemcpyOptSize
397 : TuneInfo->MaxStoresPerMemcpy;
398 }
399
400 unsigned getMaxStoresPerMemmove(bool OptSize) const {
401 return OptSize ? TuneInfo->MaxStoresPerMemmoveOptSize
402 : TuneInfo->MaxStoresPerMemmove;
403 }
404
405 unsigned getMaxLoadsPerMemcmp(bool OptSize) const {
406 return OptSize ? TuneInfo->MaxLoadsPerMemcmpOptSize
407 : TuneInfo->MaxLoadsPerMemcmp;
408 }
409
411 return TuneInfo->PostRASchedDirection;
412 }
413
415 const SchedRegion &Region) const override;
416
418 const SchedRegion &Region) const override;
419};
420} // namespace llvm
421
422#endif
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This file describes how to lower LLVM calls to machine code calls.
#define LLVM_DEPRECATED(MSG, FIX)
Definition Compiler.h:252
Interface for Targets to specify which operations they can successfully select and how the others sho...
static const unsigned MaxInterleaveFactor
Maximum vectorization interleave count.
This file declares the targeting of the RegisterBankInfo class for RISC-V.
static cl::opt< unsigned > RVVVectorLMULMax("riscv-v-fixed-length-vector-lmul-max", cl::desc("The maximum LMUL value to use for fixed length vectors. " "Fractional LMUL values are not supported."), cl::init(8), cl::Hidden)
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Machine Value Type.
This class provides the information for the target register banks.
RISCVABI::ABI getTargetABI() const
unsigned getMinimumJumpTableEntries() const
bool hasStdExtCOrZca() const
const LegalizerInfo * getLegalizerInfo() const override
void overrideSchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool enableWritePrefetching() const override
std::unique_ptr< LegalizerInfo > Legalizer
unsigned getMaxLMULForFixedLengthVectors() const
bool hasVInstructionsI64() const
unsigned getMaxPrefetchIterationsAhead() const override
bool hasVInstructionsF64() const
unsigned getMaxStoresPerMemcpy(bool OptSize) const
bool hasStdExtDOrZdinx() const
unsigned getMaxLoadsPerMemcmp(bool OptSize) const
bool hasStdExtZfhOrZhinx() const
bool useDFAforSMS() const override
unsigned getTailDupAggressiveThreshold() const
unsigned getRealMinVLen() const
unsigned getMaxStoresPerMemset(bool OptSize) const
Quantity expandVScale(Quantity X) const
If the ElementCount or TypeSize X is scalable and VScale (VLEN) is exactly known, returns X converted...
bool useRVVForFixedLengthVectors() const
RISCVVRGatherCostModelEnum getVRGatherCostModel() const
MISched::Direction getPostRASchedDirection() const
bool isTargetFuchsia() const
bool hasVInstructionsBF16Minimal() const
unsigned getDLenFactor() const
unsigned getMaxStoresPerMemmove(bool OptSize) const
unsigned getMinRVVVectorSizeInBits() const
std::unique_ptr< InstructionSelector > InstSelector
bool hasVInstructionsF16Minimal() const
RISCVSubtarget(const Triple &TT, StringRef CPU, StringRef TuneCPU, StringRef FS, StringRef ABIName, unsigned RVVVectorBitsMin, unsigned RVVVectorLMULMax, const TargetMachine &TM)
unsigned getMaxGluedStoresPerMemcpy() const
unsigned getXLen() const
bool hasConditionalMoveFusion() const
bool hasVInstructionsF16() const
const RISCVRegisterBankInfo * getRegBankInfo() const override
const CallLowering * getCallLowering() const override
bool enableMachineScheduler() const override
InstructionSelector * getInstructionSelector() const override
unsigned getMaxBuildIntsCost() const
Align getPrefLoopAlignment() const
std::unique_ptr< const SelectionDAGTargetInfo > TSInfo
bool hasVInstructions() const
bool useAA() const override
Enable use of alias analysis during code generation (during MI scheduling, DAGCombine,...
bool isRegisterReservedByUser(Register i) const override
bool useLoadStorePairs() const
bool hasVInstructionsAnyF() const
std::optional< unsigned > getRealVLen() const
bool isXRaySupported() const override
bool enableMachinePipeliner() const override
bool hasOptimizedSegmentLoadStore(unsigned NF) const
bool useConstantPoolForLargeInts() const
bool hasStdExtCOrZcfOrZce() const
Align getPrefFunctionAlignment() const
~RISCVSubtarget() override
RISCVProcFamilyEnum getProcFamily() const
Returns RISC-V processor family.
unsigned getMaxRVVVectorSizeInBits() const
bool hasStdExtZfhminOrZhinxmin() const
unsigned getRealMaxVLen() const
unsigned getMinPrefetchStride(unsigned NumMemAccesses, unsigned NumStridedMemAccesses, unsigned NumPrefetches, bool HasCall) const override
void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS)
const RISCVRegisterInfo * getRegisterInfo() const override
std::unique_ptr< RISCVRegisterBankInfo > RegBankInfo
const RISCVInstrInfo * getInstrInfo() const override
unsigned getCacheLineSize() const override
std::unique_ptr< CallLowering > CallLoweringInfo
bool hasBEXTILike() const
bool hasStdExtCOrZcd() const
bool hasVInstructionsFullMultiply() const
const RISCVTargetLowering * getTargetLowering() const override
void overridePostRASchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool hasVInstructionsF32() const
unsigned getMaxInterleaveFactor() const
bool hasCZEROLike() const
bool enableSubRegLiveness() const override
unsigned getELen() const
const SelectionDAGTargetInfo * getSelectionDAGInfo() const override
bool isTargetAndroid() const
bool hasStdExtFOrZfinx() const
bool enablePostRAScheduler() const override
bool hasStdExtZvl() const
bool hasHalfFPLoadStoreMove() const
const RISCVFrameLowering * getFrameLowering() const override
unsigned getFLen() const
unsigned getPrefetchDistance() const override
Wrapper class representing virtual and physical registers.
Definition Register.h:19
constexpr unsigned id() const
Definition Register.h:95
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
static constexpr unsigned RVVBitsPerBlock
This is an optimization pass for GlobalISel generic memory operations.
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
Define a generic scheduling policy for targets that don't provide their own MachineSchedStrategy.
A region of an MBB for scheduling.