LLVM 22.0.0git
RISCVSubtarget.h
Go to the documentation of this file.
1//===-- RISCVSubtarget.h - Define Subtarget for the RISC-V ------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file declares the RISC-V specific subclass of TargetSubtargetInfo.
10//
11//===----------------------------------------------------------------------===//
12
13#ifndef LLVM_LIB_TARGET_RISCV_RISCVSUBTARGET_H
14#define LLVM_LIB_TARGET_RISCV_RISCVSUBTARGET_H
15
18#include "RISCVFrameLowering.h"
19#include "RISCVISelLowering.h"
20#include "RISCVInstrInfo.h"
26#include "llvm/IR/DataLayout.h"
29#include <bitset>
30
31#define GET_RISCV_MACRO_FUSION_PRED_DECL
32#include "RISCVGenMacroFusion.inc"
33
34#define GET_SUBTARGETINFO_HEADER
35#include "RISCVGenSubtargetInfo.inc"
36
37namespace llvm {
38class StringRef;
39
40namespace RISCVTuneInfoTable {
41
74
75#define GET_RISCVTuneInfoTable_DECL
76#include "RISCVGenSearchableTables.inc"
77} // namespace RISCVTuneInfoTable
78
80public:
81 // clang-format off
93 // clang-format on
94private:
95 virtual void anchor();
96
97 RISCVProcFamilyEnum RISCVProcFamily = Others;
98 RISCVVRGatherCostModelEnum RISCVVRGatherCostModel = Quadratic;
99
100#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
101 bool ATTRIBUTE = DEFAULT;
102#include "RISCVGenSubtargetInfo.inc"
103
104 unsigned XSfmmTE = 0;
105 unsigned ZvlLen = 0;
106 unsigned RVVVectorBitsMin;
107 unsigned RVVVectorBitsMax;
110 std::bitset<RISCV::NUM_TARGET_REGS> UserReservedRegister;
111 const RISCVTuneInfoTable::RISCVTuneInfo *TuneInfo;
112
113 RISCVFrameLowering FrameLowering;
114 RISCVInstrInfo InstrInfo;
115 RISCVRegisterInfo RegInfo;
116 RISCVTargetLowering TLInfo;
117
118 /// Initializes using the passed in CPU and feature strings so that we can
119 /// use initializer lists for subtarget initialization.
120 RISCVSubtarget &initializeSubtargetDependencies(const Triple &TT,
121 StringRef CPU,
122 StringRef TuneCPU,
123 StringRef FS,
124 StringRef ABIName);
125
126public:
127 // Initializes the data members to match that of the specified triple.
128 RISCVSubtarget(const Triple &TT, StringRef CPU, StringRef TuneCPU,
129 StringRef FS, StringRef ABIName, unsigned RVVVectorBitsMin,
130 unsigned RVVVectorLMULMax, const TargetMachine &TM);
131
132 ~RISCVSubtarget() override;
133
134 // Parses features string setting specified subtarget options. The
135 // definition of this function is auto-generated by tblgen.
137
138 const RISCVFrameLowering *getFrameLowering() const override {
139 return &FrameLowering;
140 }
141 const RISCVInstrInfo *getInstrInfo() const override { return &InstrInfo; }
142 const RISCVRegisterInfo *getRegisterInfo() const override {
143 return &RegInfo;
144 }
145 const RISCVTargetLowering *getTargetLowering() const override {
146 return &TLInfo;
147 }
148
149 bool enableMachineScheduler() const override { return true; }
150
151 bool enablePostRAScheduler() const override { return UsePostRAScheduler; }
152
154 return Align(TuneInfo->PrefFunctionAlignment);
155 }
157 return Align(TuneInfo->PrefLoopAlignment);
158 }
159
160 /// Returns RISC-V processor family.
161 /// Avoid this function! CPU specifics should be kept local to this class
162 /// and preferably modeled with SubtargetFeatures or properties in
163 /// initializeProperties().
164 RISCVProcFamilyEnum getProcFamily() const { return RISCVProcFamily; }
165
166 RISCVVRGatherCostModelEnum getVRGatherCostModel() const { return RISCVVRGatherCostModel; }
167
168#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
169 bool GETTER() const { return ATTRIBUTE; }
170#include "RISCVGenSubtargetInfo.inc"
171
172 LLVM_DEPRECATED("Now Equivalent to hasStdExtZca", "hasStdExtZca")
173 bool hasStdExtCOrZca() const { return HasStdExtZca; }
174 bool hasStdExtCOrZcd() const { return HasStdExtC || HasStdExtZcd; }
175 bool hasStdExtCOrZcfOrZce() const {
176 return HasStdExtC || HasStdExtZcf || HasStdExtZce;
177 }
178 bool hasStdExtZvl() const { return ZvlLen != 0; }
179 bool hasStdExtFOrZfinx() const { return HasStdExtF || HasStdExtZfinx; }
180 bool hasStdExtDOrZdinx() const { return HasStdExtD || HasStdExtZdinx; }
181 bool hasStdExtZfhOrZhinx() const { return HasStdExtZfh || HasStdExtZhinx; }
183 return HasStdExtZfhmin || HasStdExtZhinxmin;
184 }
186 return HasStdExtZfhmin || HasStdExtZfbfmin;
187 }
188
189 bool hasBEXTILike() const { return HasStdExtZbs || HasVendorXTHeadBs; }
190
191 bool hasCZEROLike() const {
192 return HasStdExtZicond || HasVendorXVentanaCondOps;
193 }
194
196 // Do we support fusing a branch+mv or branch+c.mv as a conditional move.
197 return (hasConditionalCompressedMoveFusion() && hasStdExtZca()) ||
198 hasShortForwardBranchOpt();
199 }
200
201 bool is64Bit() const { return IsRV64; }
202 MVT getXLenVT() const {
203 return is64Bit() ? MVT::i64 : MVT::i32;
204 }
205 unsigned getXLen() const {
206 return is64Bit() ? 64 : 32;
207 }
208 bool useLoadStorePairs() const;
209 bool useCCMovInsn() const;
210 unsigned getFLen() const {
211 if (HasStdExtD)
212 return 64;
213
214 if (HasStdExtF)
215 return 32;
216
217 return 0;
218 }
219 unsigned getELen() const {
220 assert(hasVInstructions() && "Expected V extension");
221 return hasVInstructionsI64() ? 64 : 32;
222 }
223 unsigned getRealMinVLen() const {
224 unsigned VLen = getMinRVVVectorSizeInBits();
225 return VLen == 0 ? ZvlLen : VLen;
226 }
227 unsigned getRealMaxVLen() const {
228 unsigned VLen = getMaxRVVVectorSizeInBits();
229 return VLen == 0 ? 65536 : VLen;
230 }
231 // If we know the exact VLEN, return it. Otherwise, return std::nullopt.
232 std::optional<unsigned> getRealVLen() const {
233 unsigned Min = getRealMinVLen();
234 if (Min != getRealMaxVLen())
235 return std::nullopt;
236 return Min;
237 }
238
239 /// If the ElementCount or TypeSize \p X is scalable and VScale (VLEN) is
240 /// exactly known, returns \p X converted to a fixed quantity. Otherwise
241 /// returns \p X unmodified.
242 template <typename Quantity> Quantity expandVScale(Quantity X) const {
243 if (auto VLen = getRealVLen(); VLen && X.isScalable()) {
244 const unsigned VScale = *VLen / RISCV::RVVBitsPerBlock;
245 X = Quantity::getFixed(X.getKnownMinValue() * VScale);
246 }
247 return X;
248 }
249
250 RISCVABI::ABI getTargetABI() const { return TargetABI; }
251 bool isSoftFPABI() const {
252 return TargetABI == RISCVABI::ABI_LP64 ||
253 TargetABI == RISCVABI::ABI_ILP32 ||
254 TargetABI == RISCVABI::ABI_ILP32E;
255 }
256 bool isRegisterReservedByUser(Register i) const override {
257 assert(i.id() < RISCV::NUM_TARGET_REGS && "Register out of range");
258 return UserReservedRegister[i.id()];
259 }
260
261 // XRay support - require D and C extensions.
262 bool isXRaySupported() const override { return hasStdExtD() && hasStdExtC(); }
263
264 // Vector codegen related methods.
265 bool hasVInstructions() const { return HasStdExtZve32x; }
266 bool hasVInstructionsI64() const { return HasStdExtZve64x; }
267 bool hasVInstructionsF16Minimal() const { return HasStdExtZvfhmin; }
268 bool hasVInstructionsF16() const { return HasStdExtZvfh; }
269 bool hasVInstructionsBF16Minimal() const { return HasStdExtZvfbfmin; }
270 bool hasVInstructionsF32() const { return HasStdExtZve32f; }
271 bool hasVInstructionsF64() const { return HasStdExtZve64d; }
272 // F16 and F64 both require F32.
273 bool hasVInstructionsAnyF() const { return hasVInstructionsF32(); }
274 bool hasVInstructionsFullMultiply() const { return HasStdExtV; }
275 unsigned getMaxInterleaveFactor() const {
276 return hasVInstructions() ? MaxInterleaveFactor : 1;
277 }
278
279 bool hasOptimizedSegmentLoadStore(unsigned NF) const {
280 switch (NF) {
281 case 2:
282 return hasOptimizedNF2SegmentLoadStore();
283 case 3:
284 return hasOptimizedNF3SegmentLoadStore();
285 case 4:
286 return hasOptimizedNF4SegmentLoadStore();
287 case 5:
288 return hasOptimizedNF5SegmentLoadStore();
289 case 6:
290 return hasOptimizedNF6SegmentLoadStore();
291 case 7:
292 return hasOptimizedNF7SegmentLoadStore();
293 case 8:
294 return hasOptimizedNF8SegmentLoadStore();
295 default:
296 llvm_unreachable("Unexpected NF");
297 }
298 }
299
300 // Returns VLEN divided by DLEN. Where DLEN is the datapath width of the
301 // vector hardware implementation which may be less than VLEN.
302 unsigned getDLenFactor() const {
303 if (DLenFactor2)
304 return 2;
305 return 1;
306 }
307
308protected:
309 // SelectionDAGISel related APIs.
310 std::unique_ptr<const SelectionDAGTargetInfo> TSInfo;
311
312 // GlobalISel related APIs.
313 mutable std::unique_ptr<CallLowering> CallLoweringInfo;
314 mutable std::unique_ptr<InstructionSelector> InstSelector;
315 mutable std::unique_ptr<LegalizerInfo> Legalizer;
316 mutable std::unique_ptr<RISCVRegisterBankInfo> RegBankInfo;
317
318 // Return the known range for the bit length of RVV data registers as set
319 // at the command line. A value of 0 means nothing is known about that particular
320 // limit beyond what's implied by the architecture.
321 // NOTE: Please use getRealMinVLen and getRealMaxVLen instead!
322 unsigned getMaxRVVVectorSizeInBits() const;
323 unsigned getMinRVVVectorSizeInBits() const;
324
325public:
326 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override;
327 const CallLowering *getCallLowering() const override;
329 const LegalizerInfo *getLegalizerInfo() const override;
330 const RISCVRegisterBankInfo *getRegBankInfo() const override;
331
332 bool isTargetAndroid() const { return getTargetTriple().isAndroid(); }
333 bool isTargetFuchsia() const { return getTargetTriple().isOSFuchsia(); }
334
335 bool useConstantPoolForLargeInts() const;
336
337 // Maximum cost used for building integers, integers will be put into constant
338 // pool if exceeded.
339 unsigned getMaxBuildIntsCost() const;
340
341 unsigned getMaxLMULForFixedLengthVectors() const;
342 bool useRVVForFixedLengthVectors() const;
343
344 bool enableSubRegLiveness() const override;
345
346 bool enableMachinePipeliner() const override;
347
348 bool useDFAforSMS() const override { return false; }
349
350 bool useAA() const override;
351
352 unsigned getCacheLineSize() const override {
353 return TuneInfo->CacheLineSize;
354 };
355 unsigned getPrefetchDistance() const override {
356 return TuneInfo->PrefetchDistance;
357 };
358 unsigned getMinPrefetchStride(unsigned NumMemAccesses,
359 unsigned NumStridedMemAccesses,
360 unsigned NumPrefetches,
361 bool HasCall) const override {
362 return TuneInfo->MinPrefetchStride;
363 };
364 unsigned getMaxPrefetchIterationsAhead() const override {
365 return TuneInfo->MaxPrefetchIterationsAhead;
366 };
367 bool enableWritePrefetching() const override { return true; }
368
369 unsigned getMinimumJumpTableEntries() const;
370
372 return TuneInfo->TailDupAggressiveThreshold;
373 }
374
375 unsigned getMaxStoresPerMemset(bool OptSize) const {
376 return OptSize ? TuneInfo->MaxStoresPerMemsetOptSize
377 : TuneInfo->MaxStoresPerMemset;
378 }
379
380 unsigned getMaxGluedStoresPerMemcpy() const {
381 return TuneInfo->MaxGluedStoresPerMemcpy;
382 }
383
384 unsigned getMaxStoresPerMemcpy(bool OptSize) const {
385 return OptSize ? TuneInfo->MaxStoresPerMemcpyOptSize
386 : TuneInfo->MaxStoresPerMemcpy;
387 }
388
389 unsigned getMaxStoresPerMemmove(bool OptSize) const {
390 return OptSize ? TuneInfo->MaxStoresPerMemmoveOptSize
391 : TuneInfo->MaxStoresPerMemmove;
392 }
393
394 unsigned getMaxLoadsPerMemcmp(bool OptSize) const {
395 return OptSize ? TuneInfo->MaxLoadsPerMemcmpOptSize
396 : TuneInfo->MaxLoadsPerMemcmp;
397 }
398
400 return TuneInfo->PostRASchedDirection;
401 }
402
404 const SchedRegion &Region) const override;
405
407 const SchedRegion &Region) const override;
408};
409} // namespace llvm
410
411#endif
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This file describes how to lower LLVM calls to machine code calls.
#define LLVM_DEPRECATED(MSG, FIX)
Definition Compiler.h:252
Interface for Targets to specify which operations they can successfully select and how the others sho...
static const unsigned MaxInterleaveFactor
Maximum vectorization interleave count.
This file declares the targeting of the RegisterBankInfo class for RISC-V.
static cl::opt< unsigned > RVVVectorLMULMax("riscv-v-fixed-length-vector-lmul-max", cl::desc("The maximum LMUL value to use for fixed length vectors. " "Fractional LMUL values are not supported."), cl::init(8), cl::Hidden)
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Machine Value Type.
This class provides the information for the target register banks.
RISCVABI::ABI getTargetABI() const
unsigned getMinimumJumpTableEntries() const
bool hasStdExtCOrZca() const
const LegalizerInfo * getLegalizerInfo() const override
void overrideSchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool enableWritePrefetching() const override
std::unique_ptr< LegalizerInfo > Legalizer
unsigned getMaxLMULForFixedLengthVectors() const
bool hasVInstructionsI64() const
unsigned getMaxPrefetchIterationsAhead() const override
bool hasVInstructionsF64() const
unsigned getMaxStoresPerMemcpy(bool OptSize) const
bool hasStdExtDOrZdinx() const
unsigned getMaxLoadsPerMemcmp(bool OptSize) const
bool hasStdExtZfhOrZhinx() const
bool useDFAforSMS() const override
unsigned getTailDupAggressiveThreshold() const
unsigned getRealMinVLen() const
unsigned getMaxStoresPerMemset(bool OptSize) const
Quantity expandVScale(Quantity X) const
If the ElementCount or TypeSize X is scalable and VScale (VLEN) is exactly known, returns X converted...
bool useRVVForFixedLengthVectors() const
RISCVVRGatherCostModelEnum getVRGatherCostModel() const
MISched::Direction getPostRASchedDirection() const
bool isTargetFuchsia() const
bool hasVInstructionsBF16Minimal() const
unsigned getDLenFactor() const
unsigned getMaxStoresPerMemmove(bool OptSize) const
unsigned getMinRVVVectorSizeInBits() const
std::unique_ptr< InstructionSelector > InstSelector
bool hasVInstructionsF16Minimal() const
RISCVSubtarget(const Triple &TT, StringRef CPU, StringRef TuneCPU, StringRef FS, StringRef ABIName, unsigned RVVVectorBitsMin, unsigned RVVVectorLMULMax, const TargetMachine &TM)
unsigned getMaxGluedStoresPerMemcpy() const
unsigned getXLen() const
bool hasConditionalMoveFusion() const
bool hasVInstructionsF16() const
const RISCVRegisterBankInfo * getRegBankInfo() const override
const CallLowering * getCallLowering() const override
bool enableMachineScheduler() const override
InstructionSelector * getInstructionSelector() const override
unsigned getMaxBuildIntsCost() const
Align getPrefLoopAlignment() const
std::unique_ptr< const SelectionDAGTargetInfo > TSInfo
bool hasVInstructions() const
bool useAA() const override
Enable use of alias analysis during code generation (during MI scheduling, DAGCombine,...
bool isRegisterReservedByUser(Register i) const override
bool useLoadStorePairs() const
bool hasVInstructionsAnyF() const
std::optional< unsigned > getRealVLen() const
bool isXRaySupported() const override
bool enableMachinePipeliner() const override
bool hasOptimizedSegmentLoadStore(unsigned NF) const
bool useConstantPoolForLargeInts() const
bool hasStdExtCOrZcfOrZce() const
Align getPrefFunctionAlignment() const
~RISCVSubtarget() override
RISCVProcFamilyEnum getProcFamily() const
Returns RISC-V processor family.
unsigned getMaxRVVVectorSizeInBits() const
bool hasStdExtZfhminOrZhinxmin() const
unsigned getRealMaxVLen() const
unsigned getMinPrefetchStride(unsigned NumMemAccesses, unsigned NumStridedMemAccesses, unsigned NumPrefetches, bool HasCall) const override
void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS)
const RISCVRegisterInfo * getRegisterInfo() const override
std::unique_ptr< RISCVRegisterBankInfo > RegBankInfo
const RISCVInstrInfo * getInstrInfo() const override
unsigned getCacheLineSize() const override
std::unique_ptr< CallLowering > CallLoweringInfo
bool hasBEXTILike() const
bool hasStdExtCOrZcd() const
bool hasVInstructionsFullMultiply() const
const RISCVTargetLowering * getTargetLowering() const override
void overridePostRASchedPolicy(MachineSchedPolicy &Policy, const SchedRegion &Region) const override
bool hasVInstructionsF32() const
unsigned getMaxInterleaveFactor() const
bool hasCZEROLike() const
bool enableSubRegLiveness() const override
unsigned getELen() const
const SelectionDAGTargetInfo * getSelectionDAGInfo() const override
bool isTargetAndroid() const
bool hasStdExtFOrZfinx() const
bool enablePostRAScheduler() const override
bool hasStdExtZvl() const
bool hasHalfFPLoadStoreMove() const
const RISCVFrameLowering * getFrameLowering() const override
unsigned getFLen() const
unsigned getPrefetchDistance() const override
Wrapper class representing virtual and physical registers.
Definition Register.h:19
constexpr unsigned id() const
Definition Register.h:95
Targets can subclass this to parameterize the SelectionDAG lowering and instruction selection process...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
static constexpr unsigned RVVBitsPerBlock
This is an optimization pass for GlobalISel generic memory operations.
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition Alignment.h:39
Define a generic scheduling policy for targets that don't provide their own MachineSchedStrategy.
A region of an MBB for scheduling.