19#define DEBUG_TYPE "si-shrink-instructions"
22 "Number of 64-bit instruction reduced to 32-bit.");
24 "Number of literal constants folded into 32-bit instructions.");
30class SIShrinkInstructions {
38 bool foldImmediates(
MachineInstr &
MI,
bool TryToCommute =
true)
const;
42 bool isKImmOrKUImmOperand(
const MachineOperand &Src,
bool &IsUnsigned)
const;
61 SIShrinkInstructions() =
default;
85 "SI Shrink Instructions",
false,
false)
87char SIShrinkInstructionsLegacy::
ID = 0;
90 return new SIShrinkInstructionsLegacy();
97 bool TryToCommute)
const {
100 int Src0Idx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::src0);
106 if (
Reg.isVirtual()) {
108 if (Def &&
Def->isMoveImmediate()) {
110 bool ConstantFolded =
false;
112 if (
TII->isOperandLegal(
MI, Src0Idx, &MovSrc)) {
113 if (MovSrc.
isImm()) {
115 ConstantFolded =
true;
116 }
else if (MovSrc.
isFI()) {
118 ConstantFolded =
true;
122 ConstantFolded =
true;
126 if (ConstantFolded) {
127 if (
MRI->use_nodbg_empty(Reg))
128 Def->eraseFromParent();
129 ++NumLiteralConstantsFolded;
137 if (TryToCommute &&
MI.isCommutable()) {
138 if (
TII->commuteInstruction(
MI)) {
139 if (foldImmediates(
MI,
false))
143 TII->commuteInstruction(
MI);
152bool SIShrinkInstructions::shouldShrinkTrue16(
MachineInstr &
MI)
const {
153 for (
unsigned I = 0, E =
MI.getNumExplicitOperands();
I != E; ++
I) {
157 assert(!
Reg.isVirtual() &&
"Prior checks should ensure we only shrink "
158 "True16 Instructions post-RA");
159 if (AMDGPU::VGPR_32RegClass.
contains(Reg) &&
160 !AMDGPU::VGPR_32_Lo128RegClass.
contains(Reg))
163 if (AMDGPU::VGPR_16RegClass.
contains(Reg) &&
164 !AMDGPU::VGPR_16_Lo128RegClass.
contains(Reg))
171bool SIShrinkInstructions::isKImmOperand(
const MachineOperand &Src)
const {
173 !
TII->isInlineConstant(*Src.getParent(), Src.getOperandNo());
176bool SIShrinkInstructions::isKUImmOperand(
const MachineOperand &Src)
const {
177 return isUInt<16>(Src.getImm()) &&
178 !
TII->isInlineConstant(*Src.getParent(), Src.getOperandNo());
181bool SIShrinkInstructions::isKImmOrKUImmOperand(
const MachineOperand &Src,
182 bool &IsUnsigned)
const {
185 return !
TII->isInlineConstant(Src);
188 if (isUInt<16>(Src.getImm())) {
190 return !
TII->isInlineConstant(Src);
207 int32_t &ModifiedImm,
bool Scalar) {
208 if (
TII->isInlineConstant(Src))
210 int32_t SrcImm =
static_cast<int32_t
>(Src.getImm());
216 ModifiedImm = ~SrcImm;
217 if (
TII->isInlineConstant(
APInt(32, ModifiedImm,
true)))
218 return AMDGPU::V_NOT_B32_e32;
221 ModifiedImm = reverseBits<int32_t>(SrcImm);
222 if (
TII->isInlineConstant(
APInt(32, ModifiedImm,
true)))
223 return Scalar ? AMDGPU::S_BREV_B32 : AMDGPU::V_BFREV_B32_e32;
230void SIShrinkInstructions::copyExtraImplicitOps(
MachineInstr &NewMI,
233 for (
unsigned i =
MI.getDesc().getNumOperands() +
234 MI.getDesc().implicit_uses().size() +
235 MI.getDesc().implicit_defs().size(),
236 e =
MI.getNumOperands();
244void SIShrinkInstructions::shrinkScalarCompare(
MachineInstr &
MI)
const {
250 if (!
MI.getOperand(0).isReg())
251 TII->commuteInstruction(
MI,
false, 0, 1);
268 if (SOPKOpc == AMDGPU::S_CMPK_EQ_U32 || SOPKOpc == AMDGPU::S_CMPK_LG_U32) {
270 if (isKImmOrKUImmOperand(Src1, HasUImm)) {
272 SOPKOpc = (SOPKOpc == AMDGPU::S_CMPK_EQ_U32) ?
273 AMDGPU::S_CMPK_EQ_I32 : AMDGPU::S_CMPK_LG_I32;
277 MI.setDesc(
TII->get(SOPKOpc));
300 switch (
Info->MIMGEncoding) {
301 case AMDGPU::MIMGEncGfx10NSA:
302 NewEncoding = AMDGPU::MIMGEncGfx10Default;
304 case AMDGPU::MIMGEncGfx11NSA:
305 NewEncoding = AMDGPU::MIMGEncGfx11Default;
312 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::vaddr0);
313 unsigned NewAddrDwords =
Info->VAddrDwords;
316 if (
Info->VAddrDwords == 2) {
317 RC = &AMDGPU::VReg_64RegClass;
318 }
else if (
Info->VAddrDwords == 3) {
319 RC = &AMDGPU::VReg_96RegClass;
320 }
else if (
Info->VAddrDwords == 4) {
321 RC = &AMDGPU::VReg_128RegClass;
322 }
else if (
Info->VAddrDwords == 5) {
323 RC = &AMDGPU::VReg_160RegClass;
324 }
else if (
Info->VAddrDwords == 6) {
325 RC = &AMDGPU::VReg_192RegClass;
326 }
else if (
Info->VAddrDwords == 7) {
327 RC = &AMDGPU::VReg_224RegClass;
328 }
else if (
Info->VAddrDwords == 8) {
329 RC = &AMDGPU::VReg_256RegClass;
330 }
else if (
Info->VAddrDwords == 9) {
331 RC = &AMDGPU::VReg_288RegClass;
332 }
else if (
Info->VAddrDwords == 10) {
333 RC = &AMDGPU::VReg_320RegClass;
334 }
else if (
Info->VAddrDwords == 11) {
335 RC = &AMDGPU::VReg_352RegClass;
336 }
else if (
Info->VAddrDwords == 12) {
337 RC = &AMDGPU::VReg_384RegClass;
339 RC = &AMDGPU::VReg_512RegClass;
343 unsigned VgprBase = 0;
344 unsigned NextVgpr = 0;
346 bool IsKill = NewAddrDwords ==
Info->VAddrDwords;
347 const unsigned NSAMaxSize =
ST->getNSAMaxSize();
348 const bool IsPartialNSA = NewAddrDwords > NSAMaxSize;
349 const unsigned EndVAddr = IsPartialNSA ? NSAMaxSize :
Info->VAddrOperands;
350 for (
unsigned Idx = 0;
Idx < EndVAddr; ++
Idx) {
352 unsigned Vgpr =
TRI->getHWRegIndex(
Op.getReg());
353 unsigned Dwords =
TRI->getRegSizeInBits(
Op.getReg(), *
MRI) / 32;
354 assert(Dwords > 0 &&
"Un-implemented for less than 32 bit regs");
358 NextVgpr = Vgpr + Dwords;
359 }
else if (Vgpr == NextVgpr) {
360 NextVgpr = Vgpr + Dwords;
371 if (VgprBase + NewAddrDwords > 256)
376 int TFEIdx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::tfe);
377 int LWEIdx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::lwe);
378 unsigned TFEVal = (TFEIdx == -1) ? 0 :
MI.getOperand(TFEIdx).getImm();
379 unsigned LWEVal = (LWEIdx == -1) ? 0 :
MI.getOperand(LWEIdx).getImm();
381 if (TFEVal || LWEVal) {
383 for (
unsigned i = LWEIdx + 1, e =
MI.getNumOperands(); i !=
e; ++i) {
384 if (
MI.getOperand(i).isReg() &&
MI.getOperand(i).isTied() &&
385 MI.getOperand(i).isImplicit()) {
389 "found more than one tied implicit operand when expecting only 1");
391 MI.untieRegOperand(ToUntie);
397 Info->VDataDwords, NewAddrDwords);
398 MI.setDesc(
TII->get(NewOpcode));
400 MI.getOperand(VAddr0Idx).setIsUndef(IsUndef);
401 MI.getOperand(VAddr0Idx).setIsKill(IsKill);
403 for (
unsigned i = 1; i < EndVAddr; ++i)
404 MI.removeOperand(VAddr0Idx + 1);
408 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::vdata),
409 ToUntie - (EndVAddr - 1));
417 if (!
ST->hasVOP3Literal())
424 if (
TII->hasAnyModifiersSet(
MI))
427 const unsigned Opcode =
MI.getOpcode();
431 unsigned NewOpcode = AMDGPU::INSTRUCTION_LIST_END;
436 if (Src2.
isImm() && !
TII->isInlineConstant(Src2)) {
447 case AMDGPU::V_MAD_F32_e64:
448 NewOpcode = AMDGPU::V_MADAK_F32;
450 case AMDGPU::V_FMA_F32_e64:
451 NewOpcode = AMDGPU::V_FMAAK_F32;
453 case AMDGPU::V_MAD_F16_e64:
454 NewOpcode = AMDGPU::V_MADAK_F16;
456 case AMDGPU::V_FMA_F16_e64:
457 case AMDGPU::V_FMA_F16_gfx9_e64:
458 NewOpcode = AMDGPU::V_FMAAK_F16;
460 case AMDGPU::V_FMA_F16_gfx9_t16_e64:
461 NewOpcode = AMDGPU::V_FMAAK_F16_t16;
463 case AMDGPU::V_FMA_F16_gfx9_fake16_e64:
464 NewOpcode = AMDGPU::V_FMAAK_F16_fake16;
466 case AMDGPU::V_FMA_F64_e64:
467 if (
ST->hasFmaakFmamkF64Insts())
468 NewOpcode = AMDGPU::V_FMAAK_F64;
475 if (Src1.
isImm() && !
TII->isInlineConstant(Src1))
477 else if (Src0.
isImm() && !
TII->isInlineConstant(Src0))
485 case AMDGPU::V_MAD_F32_e64:
486 NewOpcode = AMDGPU::V_MADMK_F32;
488 case AMDGPU::V_FMA_F32_e64:
489 NewOpcode = AMDGPU::V_FMAMK_F32;
491 case AMDGPU::V_MAD_F16_e64:
492 NewOpcode = AMDGPU::V_MADMK_F16;
494 case AMDGPU::V_FMA_F16_e64:
495 case AMDGPU::V_FMA_F16_gfx9_e64:
496 NewOpcode = AMDGPU::V_FMAMK_F16;
498 case AMDGPU::V_FMA_F16_gfx9_t16_e64:
499 NewOpcode = AMDGPU::V_FMAMK_F16_t16;
501 case AMDGPU::V_FMA_F16_gfx9_fake16_e64:
502 NewOpcode = AMDGPU::V_FMAMK_F16_fake16;
504 case AMDGPU::V_FMA_F64_e64:
505 if (
ST->hasFmaakFmamkF64Insts())
506 NewOpcode = AMDGPU::V_FMAMK_F64;
511 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END)
520 MI.getOperand(0).getReg())
525 MI.eraseFromParent();
527 TII->removeModOperands(
MI);
528 MI.setDesc(
TII->get(NewOpcode));
537bool SIShrinkInstructions::shrinkScalarLogicOp(
MachineInstr &
MI)
const {
538 unsigned Opc =
MI.getOpcode();
545 if (!SrcImm->
isImm() ||
552 if (
Opc == AMDGPU::S_AND_B32) {
555 Opc = AMDGPU::S_BITSET0_B32;
558 Opc = AMDGPU::S_ANDN2_B32;
560 }
else if (
Opc == AMDGPU::S_OR_B32) {
563 Opc = AMDGPU::S_BITSET1_B32;
566 Opc = AMDGPU::S_ORN2_B32;
568 }
else if (
Opc == AMDGPU::S_XOR_B32) {
571 Opc = AMDGPU::S_XNOR_B32;
585 const bool IsUndef = SrcReg->
isUndef();
586 const bool IsKill = SrcReg->
isKill();
588 if (
Opc == AMDGPU::S_BITSET0_B32 ||
589 Opc == AMDGPU::S_BITSET1_B32) {
592 MI.getOperand(2).ChangeToRegister(Dest->
getReg(),
false,
595 MI.tieOperands(0, 2);
607bool SIShrinkInstructions::instAccessReg(
617 }
else if (MO.
getReg() == Reg &&
Reg.isVirtual()) {
627bool SIShrinkInstructions::instReadsReg(
const MachineInstr *
MI,
unsigned Reg,
629 return instAccessReg(
MI->uses(), Reg,
SubReg);
632bool SIShrinkInstructions::instModifiesReg(
const MachineInstr *
MI,
unsigned Reg,
634 return instAccessReg(
MI->defs(), Reg,
SubReg);
638SIShrinkInstructions::getSubRegForIndex(
Register Reg,
unsigned Sub,
640 if (
TRI->getRegSizeInBits(Reg, *
MRI) != 32) {
641 if (
Reg.isPhysical()) {
642 Reg =
TRI->getSubReg(Reg,
TRI->getSubRegFromChannel(
I));
644 Sub =
TRI->getSubRegFromChannel(
I +
TRI->getChannelFromSubReg(
Sub));
650void SIShrinkInstructions::dropInstructionKeepingImpDefs(
652 for (
unsigned i =
MI.getDesc().getNumOperands() +
653 MI.getDesc().implicit_uses().size() +
654 MI.getDesc().implicit_defs().size(),
655 e =
MI.getNumOperands();
661 TII->get(AMDGPU::IMPLICIT_DEF),
Op.getReg());
664 MI.eraseFromParent();
688 MovT.
getOpcode() == AMDGPU::V_MOV_B16_t16_e32 ||
700 unsigned Size =
TII->getOpSize(MovT, 0);
704 if (
Size == 2 &&
X.isVirtual())
710 const unsigned SearchLimit = 16;
712 bool KilledT =
false;
715 Iter != E && Count < SearchLimit && !KilledT; ++Iter, ++Count) {
720 if ((MovY->
getOpcode() != AMDGPU::V_MOV_B32_e32 &&
721 MovY->
getOpcode() != AMDGPU::V_MOV_B16_t16_e32 &&
736 if (instReadsReg(&*
I,
X, Xsub) || instModifiesReg(&*
I,
Y, Ysub) ||
737 instModifiesReg(&*
I,
T, Tsub) ||
738 (MovX && instModifiesReg(&*
I,
X, Xsub))) {
742 if (!instReadsReg(&*
I,
Y, Ysub)) {
743 if (!MovX && instModifiesReg(&*
I,
X, Xsub)) {
750 (
I->getOpcode() != AMDGPU::V_MOV_B32_e32 &&
751 I->getOpcode() != AMDGPU::V_MOV_B16_t16_e32 &&
752 I->getOpcode() != AMDGPU::COPY) ||
753 I->getOperand(0).getReg() !=
X ||
754 I->getOperand(0).getSubReg() != Xsub) {
759 if (
Size > 4 && (
I->getNumImplicitOperands() > (
I->isCopy() ? 0U : 1U)))
768 LLVM_DEBUG(
dbgs() <<
"Matched v_swap:\n" << MovT << *MovX << *MovY);
774 TII->get(AMDGPU::V_SWAP_B16))
783 for (
unsigned I = 0;
I <
Size / 4; ++
I) {
785 X1 = getSubRegForIndex(
X, Xsub,
I);
786 Y1 = getSubRegForIndex(
Y, Ysub,
I);
788 TII->get(AMDGPU::V_SWAP_B32))
800 Swap->removeOperand(Swap->getNumExplicitOperands());
805 dropInstructionKeepingImpDefs(*MovY);
808 if (
T.isVirtual() &&
MRI->use_nodbg_empty(
T)) {
809 dropInstructionKeepingImpDefs(MovT);
815 if (
Op.isKill() &&
TRI->regsOverlap(
X,
Op.getReg()))
827bool SIShrinkInstructions::tryReplaceDeadSDST(
MachineInstr &
MI)
const {
828 if (!
ST->hasGFX10_3Insts())
838 Op->setReg(
ST->isWave32() ? AMDGPU::SGPR_NULL : AMDGPU::SGPR_NULL64);
847 TII =
ST->getInstrInfo();
848 TRI = &
TII->getRegisterInfo();
851 unsigned VCCReg =
ST->isWave32() ? AMDGPU::VCC_LO : AMDGPU::VCC;
859 if (
MI.getOpcode() == AMDGPU::V_MOV_B32_e32) {
868 if (Src.isImm() && IsPostRA) {
872 if (ModOpcode != 0) {
873 MI.setDesc(
TII->get(ModOpcode));
874 Src.setImm(
static_cast<int64_t
>(ModImm));
880 if (
ST->hasSwap() && (
MI.getOpcode() == AMDGPU::V_MOV_B32_e32 ||
881 MI.getOpcode() == AMDGPU::V_MOV_B16_t16_e32 ||
882 MI.getOpcode() == AMDGPU::COPY)) {
883 if (
auto *NextMI = matchSwap(
MI)) {
884 Next = NextMI->getIterator();
890 if (
MI.getOpcode() == AMDGPU::S_ADD_I32 ||
891 MI.getOpcode() == AMDGPU::S_MUL_I32) {
897 if (
TII->commuteInstruction(
MI,
false, 1, 2))
912 unsigned Opc = (
MI.getOpcode() == AMDGPU::S_ADD_I32) ?
913 AMDGPU::S_ADDK_I32 : AMDGPU::S_MULK_I32;
917 MI.tieOperands(0, 1);
923 if (
MI.isCompare() &&
TII->isSOPC(
MI)) {
924 shrinkScalarCompare(
MI);
929 if (
MI.getOpcode() == AMDGPU::S_MOV_B32) {
933 if (Src.isImm() && Dst.getReg().isPhysical()) {
937 MI.setDesc(
TII->get(AMDGPU::S_MOVK_I32));
941 MI.setDesc(
TII->get(ModOpc));
942 Src.setImm(
static_cast<int64_t
>(ModImm));
950 if (
MI.getOpcode() == AMDGPU::S_AND_B32 ||
951 MI.getOpcode() == AMDGPU::S_OR_B32 ||
952 MI.getOpcode() == AMDGPU::S_XOR_B32) {
953 if (shrinkScalarLogicOp(
MI))
957 if (IsPostRA &&
TII->isMIMG(
MI.getOpcode()) &&
963 if (!
TII->isVOP3(
MI))
966 if (
MI.getOpcode() == AMDGPU::V_MAD_F32_e64 ||
967 MI.getOpcode() == AMDGPU::V_FMA_F32_e64 ||
968 MI.getOpcode() == AMDGPU::V_MAD_F16_e64 ||
969 MI.getOpcode() == AMDGPU::V_FMA_F16_e64 ||
970 MI.getOpcode() == AMDGPU::V_FMA_F16_gfx9_e64 ||
971 MI.getOpcode() == AMDGPU::V_FMA_F16_gfx9_t16_e64 ||
972 MI.getOpcode() == AMDGPU::V_FMA_F16_gfx9_fake16_e64 ||
973 (
MI.getOpcode() == AMDGPU::V_FMA_F64_e64 &&
974 ST->hasFmaakFmamkF64Insts())) {
981 if (
TII->isVOP3(
MI.getOpcode())) {
982 tryReplaceDeadSDST(
MI);
983 if (!
TII->hasVALU32BitEncoding(
MI.getOpcode())) {
991 if (!
MI.isCommutable() || !
TII->commuteInstruction(
MI) ||
993 tryReplaceDeadSDST(
MI);
1000 if (
TII->isVOPC(Op32)) {
1016 MRI->setRegAllocationHint(DstReg, 0, VCCReg);
1019 if (DstReg != VCCReg)
1024 if (Op32 == AMDGPU::V_CNDMASK_B32_e32) {
1028 TII->getNamedOperand(
MI, AMDGPU::OpName::src2);
1032 if (
SReg.isVirtual()) {
1033 MRI->setRegAllocationHint(SReg, 0, VCCReg);
1042 AMDGPU::OpName::sdst);
1047 if (SDst->
getReg() != VCCReg) {
1049 MRI->setRegAllocationHint(SDst->
getReg(), 0, VCCReg);
1056 AMDGPU::OpName::src2);
1057 if (Src2 && Src2->
getReg() != VCCReg) {
1059 MRI->setRegAllocationHint(Src2->
getReg(), 0, VCCReg);
1073 if (
ST->hasVOP3Literal() &&
1079 !shouldShrinkTrue16(
MI))
1086 ++NumInstructionsShrunk;
1089 copyExtraImplicitOps(*Inst32,
MI);
1092 if (SDst && SDst->
isDead())
1095 MI.eraseFromParent();
1096 foldImmediates(*Inst32);
1104bool SIShrinkInstructionsLegacy::runOnMachineFunction(
MachineFunction &MF) {
1108 return SIShrinkInstructions().run(MF);
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
Provides AMDGPU specific target descriptions.
Analysis containing CSE Info
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
static GCMetadataPrinterRegistry::Add< ErlangGCPrinter > X("erlang", "erlang-compatible garbage collector")
AMD GCN specific subclass of TargetSubtarget.
const HexagonInstrInfo * TII
Register const TargetRegisterInfo * TRI
static GCMetadataPrinterRegistry::Add< OcamlGCMetadataPrinter > Y("ocaml", "ocaml 3.10-compatible collector")
#define INITIALIZE_PASS(passName, arg, name, cfg, analysis)
#define DEBUG_TYPE
The pass tries to use the 32-bit encoding for instructions when possible.
static unsigned canModifyToInlineImmOp32(const SIInstrInfo *TII, const MachineOperand &Src, int32_t &ModifiedImm, bool Scalar)
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
This file defines the 'Statistic' class, which is designed to be an easy way to expose various metric...
#define STATISTIC(VARNAME, DESC)
Class for arbitrary precision integers.
A container for analyses that lazily runs them and caches their results.
Represent the analysis usage information of a pass.
LLVM_ABI void setPreservesCFG()
This function should be called by the pass, iff they do not:
Represents analyses that only rely on functions' control flow.
This class represents an Operation in the Expression.
FunctionPass class - This class is used to implement most global optimizations.
bool hasOptNone() const
Do not optimize this function (-O0).
Describe properties that are true of each instruction in the target description file.
instr_iterator instr_end()
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
void getAnalysisUsage(AnalysisUsage &AU) const override
getAnalysisUsage - Subclasses that override getAnalysisUsage must call this.
virtual bool runOnMachineFunction(MachineFunction &MF)=0
runOnMachineFunction - This method must be overloaded to perform the desired machine code transformat...
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineFunctionProperties & getProperties() const
Get the function properties.
const MachineInstrBuilder & add(const MachineOperand &MO) const
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
const MachineInstrBuilder & setMIFlags(unsigned Flags) const
MachineInstr * getInstr() const
If conversion operators fail, use this method to get the MachineInstr explicitly.
const MachineInstrBuilder & addDef(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register definition operand.
Representation of each machine instruction.
unsigned getOpcode() const
Returns the opcode of this MachineInstr.
unsigned getNumImplicitOperands() const
Returns the implicit operands number.
const MachineBasicBlock * getParent() const
LLVM_ABI void addOperand(MachineFunction &MF, const MachineOperand &Op)
Add the specified operand to the instruction.
LLVM_ABI unsigned getNumExplicitOperands() const
Returns the number of non-implicit operands.
bool killsRegister(Register Reg, const TargetRegisterInfo *TRI) const
Return true if the MachineInstr kills the specified register.
const DebugLoc & getDebugLoc() const
Returns the debug location id of this MachineInstr.
LLVM_ABI void eraseFromParent()
Unlink 'this' from the containing basic block and delete it.
LLVM_ABI void removeOperand(unsigned OpNo)
Erase an operand from an instruction, leaving it with one fewer operand than it started with.
const MachineOperand & getOperand(unsigned i) const
LLVM_ABI bool hasRegisterImplicitUseOperand(Register Reg) const
Returns true if the MachineInstr has an implicit-use operand of exactly the given register (not consi...
MachineOperand * findRegisterDefOperand(Register Reg, const TargetRegisterInfo *TRI, bool isDead=false, bool Overlap=false)
Wrapper for findRegisterDefOperandIdx, it returns a pointer to the MachineOperand rather than an inde...
MachineOperand class - Representation of each machine instruction operand.
unsigned getSubReg() const
const GlobalValue * getGlobal() const
LLVM_ABI void ChangeToFrameIndex(int Idx, unsigned TargetFlags=0)
Replace this operand with a frame index.
void setImm(int64_t immVal)
bool isReg() const
isReg - Tests if this is a MO_Register operand.
bool isRegMask() const
isRegMask - Tests if this is a MO_RegisterMask operand.
void setIsDead(bool Val=true)
bool isImm() const
isImm - Tests if this is a MO_Immediate operand.
LLVM_ABI void ChangeToImmediate(int64_t ImmVal, unsigned TargetFlags=0)
ChangeToImmediate - Replace this operand with a new immediate operand of the specified value.
LLVM_ABI void ChangeToGA(const GlobalValue *GV, int64_t Offset, unsigned TargetFlags=0)
ChangeToGA - Replace this operand with a new global address operand.
void setIsKill(bool Val=true)
unsigned getTargetFlags() const
bool isGlobal() const
isGlobal - Tests if this is a MO_GlobalAddress operand.
Register getReg() const
getReg - Returns the register number.
bool isFI() const
isFI - Tests if this is a MO_FrameIndex operand.
int64_t getOffset() const
Return the offset from the symbol in this operand.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
virtual StringRef getPassName() const
getPassName - Return a nice clean name for a pass.
A set of analyses that are preserved following a run of a transformation pass.
static PreservedAnalyses all()
Construct a special preserved set that preserves all passes.
Wrapper class representing virtual and physical registers.
constexpr bool isVirtual() const
Return true if the specified register number is in the virtual register namespace.
constexpr bool isPhysical() const
Return true if the specified register number is in the physical register namespace.
static bool sopkIsZext(unsigned Opcode)
PreservedAnalyses run(MachineFunction &MF, MachineFunctionAnalysisManager &)
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
StringRef - Represent a constant reference to a string, i.e.
MCRegister getRegister(unsigned i) const
Return the specified register in the class.
self_iterator getIterator()
A range adaptor for a pair of iterators.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
LLVM_READONLY int getSOPKOp(uint16_t Opcode)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, unsigned VDataDwords, unsigned VAddrDwords)
LLVM_READONLY int getVOPe32(uint16_t Opcode)
bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this a KImm operand?
bool isTrue16Inst(unsigned Opc)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Reg
All possible values of the reg field in the ModR/M byte.
NodeAddr< DefNode * > Def
This is an optimization pass for GlobalISel generic memory operations.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
int countr_one(T Value)
Count the number of ones from the least significant bit to the first zero bit.
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
LLVM_ABI PreservedAnalyses getMachineFunctionPassPreservedAnalyses()
Returns the minimum set of Analyses that all machine function passes must preserve.
constexpr bool isPowerOf2_32(uint32_t Value)
Return true if the argument is a power of two > 0.
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
@ Sub
Subtraction of integers.
constexpr int32_t SignExtend32(uint32_t X)
Sign-extend the number in the bottom B bits of X to a 32-bit integer.
constexpr int64_t SignExtend64(uint64_t x)
Sign-extend the number in the bottom B bits of X to a 64-bit integer.
FunctionPass * createSIShrinkInstructionsLegacyPass()
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
constexpr bool any() const
A pair composed of a register and a sub-register index.