LLVM 22.0.0git
TargetPassConfig.cpp
Go to the documentation of this file.
1//===- TargetPassConfig.cpp - Target independent code generation passes ---===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines interfaces to access the target independent code
10// generation passes provided by the LLVM backend.
11//
12//===---------------------------------------------------------------------===//
13
15#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/StringRef.h"
28#include "llvm/CodeGen/Passes.h"
33#include "llvm/IR/Verifier.h"
35#include "llvm/MC/MCAsmInfo.h"
37#include "llvm/Pass.h"
41#include "llvm/Support/Debug.h"
53#include <cassert>
54#include <optional>
55#include <string>
56
57using namespace llvm;
58
59static cl::opt<bool>
60 EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
61 cl::desc("Enable interprocedural register allocation "
62 "to reduce load/store at procedure calls."));
64 cl::desc("Disable Post Regalloc Scheduler"));
65static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
66 cl::desc("Disable branch folding"));
67static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
68 cl::desc("Disable tail duplication"));
69static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
70 cl::desc("Disable pre-register allocation tail duplication"));
71static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
72 cl::Hidden, cl::desc("Disable probability-driven block placement"));
73static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
74 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
75static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
76 cl::desc("Disable Stack Slot Coloring"));
77static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
78 cl::desc("Disable Machine Dead Code Elimination"));
80 cl::desc("Disable Early If-conversion"));
81static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
82 cl::desc("Disable Machine LICM"));
83static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
84 cl::desc("Disable Machine Common Subexpression Elimination"));
86 "optimize-regalloc", cl::Hidden,
87 cl::desc("Enable optimized register allocation compilation path."));
88static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
90 cl::desc("Disable Machine LICM"));
91static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
92 cl::desc("Disable Machine Sinking"));
93static cl::opt<bool> DisablePostRAMachineSink("disable-postra-machine-sink",
95 cl::desc("Disable PostRA Machine Sinking"));
96static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
97 cl::desc("Disable Loop Strength Reduction Pass"));
98static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
99 cl::Hidden, cl::desc("Disable ConstantHoisting"));
100static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
101 cl::desc("Disable Codegen Prepare"));
102static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
103 cl::desc("Disable Copy Propagation pass"));
104static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
105 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
107 "disable-atexit-based-global-dtor-lowering", cl::Hidden,
108 cl::desc("For MachO, disable atexit()-based global destructor lowering"));
110 "enable-implicit-null-checks",
111 cl::desc("Fold null checks into faulting memory operations"),
112 cl::init(false), cl::Hidden);
113static cl::opt<bool> DisableMergeICmps("disable-mergeicmps",
114 cl::desc("Disable MergeICmps Pass"),
115 cl::init(false), cl::Hidden);
116static cl::opt<bool>
117 PrintISelInput("print-isel-input", cl::Hidden,
118 cl::desc("Print LLVM IR input to isel pass"));
120 VerifyMachineCode("verify-machineinstrs", cl::Hidden,
121 cl::desc("Verify generated machine code"));
123 DebugifyAndStripAll("debugify-and-strip-all-safe", cl::Hidden,
124 cl::desc("Debugify MIR before and Strip debug after "
125 "each pass except those known to be unsafe "
126 "when debug info is present"));
128 "debugify-check-and-strip-all-safe", cl::Hidden,
129 cl::desc(
130 "Debugify MIR before, by checking and stripping the debug info after, "
131 "each pass except those known to be unsafe when debug info is "
132 "present"));
133// Enable or disable the MachineOutliner.
135 "enable-machine-outliner", cl::desc("Enable the machine outliner"),
139 "Run on all functions guaranteed to be beneficial"),
140 clEnumValN(RunOutliner::OptimisticPGO, "optimistic-pgo",
141 "Outline cold code only. If a code block does not have "
142 "profile data, optimistically assume it is cold."),
143 clEnumValN(RunOutliner::ConservativePGO, "conservative-pgo",
144 "Outline cold code only. If a code block does not have "
145 "profile, data, conservatively assume it is hot."),
146 clEnumValN(RunOutliner::NeverOutline, "never", "Disable all outlining"),
147 // Sentinel value for unspecified option.
150 "enable-global-merge-func", cl::Hidden,
151 cl::desc("Enable global merge functions that are based on hash function"));
152// Disable the pass to fix unwind information. Whether the pass is included in
153// the pipeline is controlled via the target options, this option serves as
154// manual override.
155static cl::opt<bool> DisableCFIFixup("disable-cfi-fixup", cl::Hidden,
156 cl::desc("Disable the CFI fixup pass"));
157// Enable or disable FastISel. Both options are needed, because
158// FastISel is enabled by default with -fast, and we wish to be
159// able to enable or disable fast-isel independently from -O0.
162 cl::desc("Enable the \"fast\" instruction selector"));
163
165 "global-isel", cl::Hidden,
166 cl::desc("Enable the \"global\" instruction selector"));
167
168// FIXME: remove this after switching to NPM or GlobalISel, whichever gets there
169// first...
170static cl::opt<bool>
171 PrintAfterISel("print-after-isel", cl::init(false), cl::Hidden,
172 cl::desc("Print machine instrs after ISel"));
173
175 "global-isel-abort", cl::Hidden,
176 cl::desc("Enable abort calls when \"global\" instruction selection "
177 "fails to lower/select an instruction"),
179 clEnumValN(GlobalISelAbortMode::Disable, "0", "Disable the abort"),
180 clEnumValN(GlobalISelAbortMode::Enable, "1", "Enable the abort"),
182 "Disable the abort but emit a diagnostic on failure")));
183
184// Disable MIRProfileLoader before RegAlloc. This is for for debugging and
185// tuning purpose.
187 "disable-ra-fsprofile-loader", cl::init(false), cl::Hidden,
188 cl::desc("Disable MIRProfileLoader before RegAlloc"));
189// Disable MIRProfileLoader before BloackPlacement. This is for for debugging
190// and tuning purpose.
192 "disable-layout-fsprofile-loader", cl::init(false), cl::Hidden,
193 cl::desc("Disable MIRProfileLoader before BlockPlacement"));
194// Specify FSProfile file name.
196 FSProfileFile("fs-profile-file", cl::init(""), cl::value_desc("filename"),
197 cl::desc("Flow Sensitive profile file name."), cl::Hidden);
198// Specify Remapping file for FSProfile.
200 "fs-remapping-file", cl::init(""), cl::value_desc("filename"),
201 cl::desc("Flow Sensitive profile remapping file name."), cl::Hidden);
202
203// Temporary option to allow experimenting with MachineScheduler as a post-RA
204// scheduler. Targets can "properly" enable this with
205// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
206// Targets can return true in targetSchedulesPostRAScheduling() and
207// insert a PostRA scheduling pass wherever it wants.
209 "misched-postra", cl::Hidden,
210 cl::desc(
211 "Run MachineScheduler post regalloc (independent of preRA sched)"));
212
213// Experimental option to run live interval analysis early.
214static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
215 cl::desc("Run live interval analysis earlier in the pipeline"));
216
218 "disable-replace-with-vec-lib", cl::Hidden,
219 cl::desc("Disable replace with vector math call pass"));
220
221/// Option names for limiting the codegen pipeline.
222/// Those are used in error reporting and we didn't want
223/// to duplicate their names all over the place.
224static const char StartAfterOptName[] = "start-after";
225static const char StartBeforeOptName[] = "start-before";
226static const char StopAfterOptName[] = "stop-after";
227static const char StopBeforeOptName[] = "stop-before";
228
231 cl::desc("Resume compilation after a specific pass"),
232 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
233
236 cl::desc("Resume compilation before a specific pass"),
237 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
238
241 cl::desc("Stop compilation after a specific pass"),
242 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
243
246 cl::desc("Stop compilation before a specific pass"),
247 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
248
249/// Enable the machine function splitter pass.
251 "enable-split-machine-functions", cl::Hidden,
252 cl::desc("Split out cold blocks from machine functions based on profile "
253 "information."));
254
255/// Disable the expand reductions pass for testing.
257 "disable-expand-reductions", cl::init(false), cl::Hidden,
258 cl::desc("Disable the expand reduction intrinsics pass from running"));
259
260/// Disable the select optimization pass.
262 "disable-select-optimize", cl::init(true), cl::Hidden,
263 cl::desc("Disable the select-optimization pass from running"));
264
265/// Enable garbage-collecting empty basic blocks.
266static cl::opt<bool>
267 GCEmptyBlocks("gc-empty-basic-blocks", cl::init(false), cl::Hidden,
268 cl::desc("Enable garbage-collecting empty basic blocks"));
269
270static cl::opt<bool>
271 SplitStaticData("split-static-data", cl::Hidden, cl::init(false),
272 cl::desc("Split static data sections into hot and cold "
273 "sections using profile information"));
274
275/// Allow standard passes to be disabled by command line options. This supports
276/// simple binary flags that either suppress the pass or do nothing.
277/// i.e. -disable-mypass=false has no effect.
278/// These should be converted to boolOrDefault in order to use applyOverride.
280 bool Override) {
281 if (Override)
282 return IdentifyingPassPtr();
283 return PassID;
284}
285
286/// Allow standard passes to be disabled by the command line, regardless of who
287/// is adding the pass.
288///
289/// StandardID is the pass identified in the standard pass pipeline and provided
290/// to addPass(). It may be a target-specific ID in the case that the target
291/// directly adds its own pass, but in that case we harmlessly fall through.
292///
293/// TargetID is the pass that the target has configured to override StandardID.
294///
295/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
296/// pass to run. This allows multiple options to control a single pass depending
297/// on where in the pipeline that pass is added.
299 IdentifyingPassPtr TargetID) {
300 if (StandardID == &PostRASchedulerID)
301 return applyDisable(TargetID, DisablePostRASched);
302
303 if (StandardID == &BranchFolderPassID)
304 return applyDisable(TargetID, DisableBranchFold);
305
306 if (StandardID == &TailDuplicateLegacyID)
307 return applyDisable(TargetID, DisableTailDuplicate);
308
309 if (StandardID == &EarlyTailDuplicateLegacyID)
310 return applyDisable(TargetID, DisableEarlyTailDup);
311
312 if (StandardID == &MachineBlockPlacementID)
313 return applyDisable(TargetID, DisableBlockPlacement);
314
315 if (StandardID == &StackSlotColoringID)
316 return applyDisable(TargetID, DisableSSC);
317
318 if (StandardID == &DeadMachineInstructionElimID)
319 return applyDisable(TargetID, DisableMachineDCE);
320
321 if (StandardID == &EarlyIfConverterLegacyID)
322 return applyDisable(TargetID, DisableEarlyIfConversion);
323
324 if (StandardID == &EarlyMachineLICMID)
325 return applyDisable(TargetID, DisableMachineLICM);
326
327 if (StandardID == &MachineCSELegacyID)
328 return applyDisable(TargetID, DisableMachineCSE);
329
330 if (StandardID == &MachineLICMID)
331 return applyDisable(TargetID, DisablePostRAMachineLICM);
332
333 if (StandardID == &MachineSinkingLegacyID)
334 return applyDisable(TargetID, DisableMachineSink);
335
336 if (StandardID == &PostRAMachineSinkingID)
337 return applyDisable(TargetID, DisablePostRAMachineSink);
338
339 if (StandardID == &MachineCopyPropagationID)
340 return applyDisable(TargetID, DisableCopyProp);
341
342 return TargetID;
343}
344
345// Find the FSProfile file name. The internal option takes the precedence
346// before getting from TargetMachine.
347static std::string getFSProfileFile(const TargetMachine *TM) {
348 if (!FSProfileFile.empty())
349 return FSProfileFile.getValue();
350 const std::optional<PGOOptions> &PGOOpt = TM->getPGOOption();
351 if (PGOOpt == std::nullopt || PGOOpt->Action != PGOOptions::SampleUse)
352 return std::string();
353 return PGOOpt->ProfileFile;
354}
355
356// Find the Profile remapping file name. The internal option takes the
357// precedence before getting from TargetMachine.
358static std::string getFSRemappingFile(const TargetMachine *TM) {
359 if (!FSRemappingFile.empty())
360 return FSRemappingFile.getValue();
361 const std::optional<PGOOptions> &PGOOpt = TM->getPGOOption();
362 if (PGOOpt == std::nullopt || PGOOpt->Action != PGOOptions::SampleUse)
363 return std::string();
364 return PGOOpt->ProfileRemappingFile;
365}
366
367//===---------------------------------------------------------------------===//
368/// TargetPassConfig
369//===---------------------------------------------------------------------===//
370
371INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
372 "Target Pass Configuration", false, false)
374
375namespace {
376
380
383
385 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
386 if (InsertedPassID.isInstance())
387 return InsertedPassID.getInstance();
388 Pass *NP = Pass::createPass(InsertedPassID.getID());
389 assert(NP && "Pass ID not registered");
390 return NP;
391 }
392};
393
394} // end anonymous namespace
395
396namespace llvm {
397
399
401public:
402 // List of passes explicitly substituted by this target. Normally this is
403 // empty, but it is a convenient way to suppress or replace specific passes
404 // that are part of a standard pass pipeline without overridding the entire
405 // pipeline. This mechanism allows target options to inherit a standard pass's
406 // user interface. For example, a target may disable a standard pass by
407 // default by substituting a pass ID of zero, and the user may still enable
408 // that standard pass with an explicit command line option.
410
411 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
412 /// is inserted after each instance of the first one.
414};
415
416} // end namespace llvm
417
418// Out of line virtual method.
422
424 if (PassName.empty())
425 return nullptr;
426
428 const PassInfo *PI = PR.getPassInfo(PassName);
429 if (!PI)
431 Twine("\" pass is not registered."));
432 return PI;
433}
434
436 const PassInfo *PI = getPassInfo(PassName);
437 return PI ? PI->getTypeInfo() : nullptr;
438}
439
440static std::pair<StringRef, unsigned>
442 StringRef Name, InstanceNumStr;
443 std::tie(Name, InstanceNumStr) = PassName.split(',');
444
445 unsigned InstanceNum = 0;
446 if (!InstanceNumStr.empty() && InstanceNumStr.getAsInteger(10, InstanceNum))
447 reportFatalUsageError("invalid pass instance specifier " + PassName);
448
449 return std::make_pair(Name, InstanceNum);
450}
451
452void TargetPassConfig::setStartStopPasses() {
453 StringRef StartBeforeName;
454 std::tie(StartBeforeName, StartBeforeInstanceNum) =
456
457 StringRef StartAfterName;
458 std::tie(StartAfterName, StartAfterInstanceNum) =
460
461 StringRef StopBeforeName;
462 std::tie(StopBeforeName, StopBeforeInstanceNum)
464
465 StringRef StopAfterName;
466 std::tie(StopAfterName, StopAfterInstanceNum)
468
469 StartBefore = getPassIDFromName(StartBeforeName);
470 StartAfter = getPassIDFromName(StartAfterName);
471 StopBefore = getPassIDFromName(StopBeforeName);
472 StopAfter = getPassIDFromName(StopAfterName);
473 if (StartBefore && StartAfter)
474 reportFatalUsageError(Twine(StartBeforeOptName) + Twine(" and ") +
475 Twine(StartAfterOptName) + Twine(" specified!"));
476 if (StopBefore && StopAfter)
477 reportFatalUsageError(Twine(StopBeforeOptName) + Twine(" and ") +
478 Twine(StopAfterOptName) + Twine(" specified!"));
479 Started = (StartAfter == nullptr) && (StartBefore == nullptr);
480}
481
524
552
555 auto [StartBefore, StartBeforeInstanceNum] =
557 auto [StartAfter, StartAfterInstanceNum] =
559 auto [StopBefore, StopBeforeInstanceNum] =
561 auto [StopAfter, StopAfterInstanceNum] =
563
564 if (!StartBefore.empty() && !StartAfter.empty())
566 Twine(StartBeforeOptName) + " and " + StartAfterOptName + " specified!",
567 std::make_error_code(std::errc::invalid_argument));
568 if (!StopBefore.empty() && !StopAfter.empty())
570 Twine(StopBeforeOptName) + " and " + StopAfterOptName + " specified!",
571 std::make_error_code(std::errc::invalid_argument));
572
573 StartStopInfo Result;
574 Result.StartPass = StartBefore.empty() ? StartAfter : StartBefore;
575 Result.StopPass = StopBefore.empty() ? StopAfter : StopBefore;
576 Result.StartInstanceNum =
577 StartBefore.empty() ? StartAfterInstanceNum : StartBeforeInstanceNum;
578 Result.StopInstanceNum =
579 StopBefore.empty() ? StopAfterInstanceNum : StopBeforeInstanceNum;
580 Result.StartAfter = !StartAfter.empty();
581 Result.StopAfter = !StopAfter.empty();
582 Result.StartInstanceNum += Result.StartInstanceNum == 0;
583 Result.StopInstanceNum += Result.StopInstanceNum == 0;
584 return Result;
585}
586
587// Out of line constructor provides default values for pass options and
588// registers all common codegen passes.
590 : ImmutablePass(ID), PM(&PM), TM(&TM) {
591 Impl = new PassConfigImpl();
592
594 // Register all target independent codegen passes to activate their PassIDs,
595 // including this pass itself.
597
598 // Also register alias analysis passes required by codegen passes.
601
602 if (EnableIPRA.getNumOccurrences()) {
603 TM.Options.EnableIPRA = EnableIPRA;
604 } else {
605 // If not explicitly specified, use target default.
606 TM.Options.EnableIPRA |= TM.useIPRA();
607 }
608
609 if (TM.Options.EnableIPRA)
611
612 if (EnableGlobalISelAbort.getNumOccurrences())
613 TM.Options.GlobalISelAbort = EnableGlobalISelAbort;
614
615 setStartStopPasses();
616}
617
619 return TM->getOptLevel();
620}
621
622/// Insert InsertedPassID pass after TargetPassID.
624 IdentifyingPassPtr InsertedPassID) {
625 assert(((!InsertedPassID.isInstance() &&
626 TargetPassID != InsertedPassID.getID()) ||
627 (InsertedPassID.isInstance() &&
628 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
629 "Insert a pass after itself!");
630 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID);
631}
632
633/// createPassConfig - Create a pass configuration object to be used by
634/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
635///
636/// Targets may override this to extend TargetPassConfig.
641
643 : ImmutablePass(ID) {
644 reportFatalUsageError("trying to construct TargetPassConfig without a target "
645 "machine. Scheduling a CodeGen pass without a target "
646 "triple set?");
647}
648
652
657
660 return std::string();
661 std::string Res;
662 static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
664 static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
666 bool IsFirst = true;
667 for (int Idx = 0; Idx < 4; ++Idx)
668 if (!PassNames[Idx]->empty()) {
669 if (!IsFirst)
670 Res += " and ";
671 IsFirst = false;
672 Res += OptNames[Idx];
673 }
674 return Res;
675}
676
677// Helper to verify the analysis is really immutable.
678void TargetPassConfig::setOpt(bool &Opt, bool Val) {
679 assert(!Initialized && "PassConfig is immutable");
680 Opt = Val;
681}
682
684 IdentifyingPassPtr TargetID) {
685 Impl->TargetPasses[StandardID] = TargetID;
686}
687
690 I = Impl->TargetPasses.find(ID);
691 if (I == Impl->TargetPasses.end())
692 return ID;
693 return I->second;
694}
695
698 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
699 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
700 FinalPtr.getID() != ID;
701}
702
703/// Add a pass to the PassManager if that pass is supposed to be run. If the
704/// Started/Stopped flags indicate either that the compilation should start at
705/// a later pass or that it should stop after an earlier pass, then do not add
706/// the pass. Finally, compare the current pass against the StartAfter
707/// and StopAfter options and change the Started/Stopped flags accordingly.
709 assert(!Initialized && "PassConfig is immutable");
710
711 // Cache the Pass ID here in case the pass manager finds this pass is
712 // redundant with ones already scheduled / available, and deletes it.
713 // Fundamentally, once we add the pass to the manager, we no longer own it
714 // and shouldn't reference it.
715 AnalysisID PassID = P->getPassID();
716
717 if (StartBefore == PassID && StartBeforeCount++ == StartBeforeInstanceNum)
718 Started = true;
719 if (StopBefore == PassID && StopBeforeCount++ == StopBeforeInstanceNum)
720 Stopped = true;
721 if (Started && !Stopped) {
722 if (AddingMachinePasses) {
723 // Construct banner message before PM->add() as that may delete the pass.
724 std::string Banner =
725 std::string("After ") + std::string(P->getPassName());
727 PM->add(P);
728 addMachinePostPasses(Banner);
729 } else {
730 PM->add(P);
731 }
732
733 // Add the passes after the pass P if there is any.
734 for (const auto &IP : Impl->InsertedPasses)
735 if (IP.TargetPassID == PassID)
736 addPass(IP.getInsertedPass());
737 } else {
738 delete P;
739 }
740
741 if (StopAfter == PassID && StopAfterCount++ == StopAfterInstanceNum)
742 Stopped = true;
743
744 if (StartAfter == PassID && StartAfterCount++ == StartAfterInstanceNum)
745 Started = true;
746 if (Stopped && !Started)
747 reportFatalUsageError("Cannot stop compilation after pass that is not run");
748}
749
750/// Add a CodeGen pass at this point in the pipeline after checking for target
751/// and command line overrides.
752///
753/// addPass cannot return a pointer to the pass instance because is internal the
754/// PassManager and the instance we create here may already be freed.
756 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
757 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
758 if (!FinalPtr.isValid())
759 return nullptr;
760
761 Pass *P;
762 if (FinalPtr.isInstance())
763 P = FinalPtr.getInstance();
764 else {
765 P = Pass::createPass(FinalPtr.getID());
766 if (!P)
767 llvm_unreachable("Pass ID not registered");
768 }
769 AnalysisID FinalID = P->getPassID();
770 addPass(P); // Ends the lifetime of P.
771
772 return FinalID;
773}
774
775void TargetPassConfig::printAndVerify(const std::string &Banner) {
776 addPrintPass(Banner);
777 addVerifyPass(Banner);
778}
779
780void TargetPassConfig::addPrintPass(const std::string &Banner) {
781 if (PrintAfterISel)
782 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
783}
784
785void TargetPassConfig::addVerifyPass(const std::string &Banner) {
787#ifdef EXPENSIVE_CHECKS
789 Verify = TM->isMachineVerifierClean();
790#endif
791 if (Verify)
792 PM->add(createMachineVerifierPass(Banner));
793}
794
798
800 PM->add(createStripDebugMachineModulePass(/*OnlyDebugified=*/true));
801}
802
806
808 if (AllowDebugify && DebugifyIsSafe &&
812}
813
814void TargetPassConfig::addMachinePostPasses(const std::string &Banner) {
815 if (DebugifyIsSafe) {
819 } else if (DebugifyAndStripAll == cl::BOU_TRUE)
821 }
822 addVerifyPass(Banner);
823}
824
825/// Add common target configurable passes that perform LLVM IR to IR transforms
826/// following machine independent optimization.
828 // Before running any passes, run the verifier to determine if the input
829 // coming from the front-end and/or optimizer is valid.
830 if (!DisableVerify)
832
834 // Basic AliasAnalysis support.
835 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
836 // BasicAliasAnalysis wins if they disagree. This is intended to help
837 // support "obvious" type-punning idioms.
841
842 // Run loop strength reduction before anything else.
843 if (!DisableLSR) {
848 }
849
850 // The MergeICmpsPass tries to create memcmp calls by grouping sequences of
851 // loads and compares. ExpandMemCmpPass then tries to expand those calls
852 // into optimally-sized loads and compares. The transforms are enabled by a
853 // target lowering hook.
857 }
858
859 // Run GC lowering passes for builtin collectors
860 // TODO: add a pass insertion point here
863
864 // For MachO, lower @llvm.global_dtors into @llvm.global_ctors with
865 // __cxa_atexit() calls to avoid emitting the deprecated __mod_term_func.
866 if (TM->getTargetTriple().isOSBinFormatMachO() &&
869
870 // Make sure that no unreachable blocks are instruction selected.
872
873 // Prepare expensive constants for SelectionDAG.
876
879
882
883 // Instrument function entry after all inlining.
885
886 // Add scalarization of target's unsupported masked memory intrinsics pass.
887 // the unsupported intrinsic will be replaced with a chain of basic blocks,
888 // that stores/loads element one-by-one if the appropriate mask bit is set.
890
891 // Expand reduction intrinsics into shuffle sequences if the target wants to.
892 // Allow disabling it for testing purposes.
895
896 // Convert conditional moves to conditional jumps when profitable.
899
902
903 if (TM->getTargetTriple().isOSWindows())
905}
906
907/// Turn exception handling constructs into something the code generators can
908/// handle.
910 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
911 assert(MCAI && "No MCAsmInfo");
912 switch (MCAI->getExceptionHandlingType()) {
914 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
915 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
916 // catch info can get misplaced when a selector ends up more than one block
917 // removed from the parent invoke(s). This could happen when a landing
918 // pad is shared by multiple invokes and is also a target of a normal
919 // edge from elsewhere.
921 [[fallthrough]];
927 break;
929 // We support using both GCC-style and MSVC-style exceptions on Windows, so
930 // add both preparation passes. Each pass will only actually run if it
931 // recognizes the personality function.
934 break;
936 // Wasm EH uses Windows EH instructions, but it does not need to demote PHIs
937 // on catchpads and cleanuppads because it does not outline them into
938 // funclets. Catchswitch blocks are not lowered in SelectionDAG, so we
939 // should remove PHIs there.
940 addPass(createWinEHPass(/*DemoteCatchSwitchPHIOnly=*/true));
942 break;
945
946 // The lower invoke pass may create unreachable code. Remove it.
948 break;
949 }
950}
951
952/// Add pass to prepare the LLVM IR for code generation. This should be done
953/// before exception handling preparation passes.
958
959/// Add common passes that perform LLVM IR to IR transforms in preparation for
960/// instruction selection.
962 addPreISel();
963
964 // Force codegen to run according to the callgraph.
967
970
972
973 // Add both the safe stack and the stack protection passes: each of them will
974 // only protect functions that have corresponding attributes.
977
978 if (PrintISelInput)
980 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
981
982 // All passes which modify the LLVM IR are now complete; run the verifier
983 // to ensure that the IR is valid.
984 if (!DisableVerify)
986}
987
989 // Enable FastISel with -fast-isel, but allow that to be overridden.
990 TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
991
992 // Determine an instruction selector.
993 enum class SelectorType { SelectionDAG, FastISel, GlobalISel };
994 SelectorType Selector;
995
997 Selector = SelectorType::FastISel;
999 (TM->Options.EnableGlobalISel &&
1001 Selector = SelectorType::GlobalISel;
1002 else if (TM->getOptLevel() == CodeGenOptLevel::None &&
1003 TM->getO0WantsFastISel())
1004 Selector = SelectorType::FastISel;
1005 else
1006 Selector = SelectorType::SelectionDAG;
1007
1008 // Set consistently TM->Options.EnableFastISel and EnableGlobalISel.
1009 if (Selector == SelectorType::FastISel) {
1010 TM->setFastISel(true);
1011 TM->setGlobalISel(false);
1012 } else if (Selector == SelectorType::GlobalISel) {
1013 TM->setFastISel(false);
1014 TM->setGlobalISel(true);
1015 }
1016
1017 // FIXME: Injecting into the DAGISel pipeline seems to cause issues with
1018 // analyses needing to be re-run. This can result in being unable to
1019 // schedule passes (particularly with 'Function Alias Analysis
1020 // Results'). It's not entirely clear why but AFAICT this seems to be
1021 // due to one FunctionPassManager not being able to use analyses from a
1022 // previous one. As we're injecting a ModulePass we break the usual
1023 // pass manager into two. GlobalISel with the fallback path disabled
1024 // and -run-pass seem to be unaffected. The majority of GlobalISel
1025 // testing uses -run-pass so this probably isn't too bad.
1026 SaveAndRestore SavedDebugifyIsSafe(DebugifyIsSafe);
1027 if (Selector != SelectorType::GlobalISel || !isGlobalISelAbortEnabled())
1028 DebugifyIsSafe = false;
1029
1030 // Add instruction selector passes for global isel if enabled.
1031 if (Selector == SelectorType::GlobalISel) {
1032 SaveAndRestore SavedAddingMachinePasses(AddingMachinePasses, true);
1033 if (addIRTranslator())
1034 return true;
1035
1037
1039 return true;
1040
1041 // Before running the register bank selector, ask the target if it
1042 // wants to run some passes.
1044
1045 if (addRegBankSelect())
1046 return true;
1047
1049
1051 return true;
1052 }
1053
1054 // Pass to reset the MachineFunction if the ISel failed. Outside of the above
1055 // if so that the verifier is not added to it.
1056 if (Selector == SelectorType::GlobalISel)
1059
1060 // Run the SDAG InstSelector, providing a fallback path when we do not want to
1061 // abort on not-yet-supported input.
1062 if (Selector != SelectorType::GlobalISel || !isGlobalISelAbortEnabled())
1063 if (addInstSelector())
1064 return true;
1065
1066 // Expand pseudo-instructions emitted by ISel. Don't run the verifier before
1067 // FinalizeISel.
1069
1070 // Print the instruction selected machine code...
1071 printAndVerify("After Instruction Selection");
1072
1073 return false;
1074}
1075
1091
1092/// -regalloc=... command line option.
1093static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
1097 cl::desc("Register allocator to use"));
1098
1099/// Add the complete set of target-independent postISel code generator passes.
1100///
1101/// This can be read as the standard order of major LLVM CodeGen stages. Stages
1102/// with nontrivial configuration or multiple passes are broken out below in
1103/// add%Stage routines.
1104///
1105/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
1106/// addPre/Post methods with empty header implementations allow injecting
1107/// target-specific fixups just before or after major stages. Additionally,
1108/// targets have the flexibility to change pass order within a stage by
1109/// overriding default implementation of add%Stage routines below. Each
1110/// technique has maintainability tradeoffs because alternate pass orders are
1111/// not well supported. addPre/Post works better if the target pass is easily
1112/// tied to a common pass. But if it has subtle dependencies on multiple passes,
1113/// the target should override the stage instead.
1114///
1115/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
1116/// before/after any target-independent pass. But it's currently overkill.
1118 AddingMachinePasses = true;
1119
1120 // Add passes that optimize machine instructions in SSA form.
1123 } else {
1124 // If the target requests it, assign local variables to stack slots relative
1125 // to one another and simplify frame index references where possible.
1127 }
1128
1129 if (TM->Options.EnableIPRA)
1131
1132 // Run pre-ra passes.
1134
1135 // Debugifying the register allocator passes seems to provoke some
1136 // non-determinism that affects CodeGen and there doesn't seem to be a point
1137 // where it becomes safe again so stop debugifying here.
1138 DebugifyIsSafe = false;
1139
1140 // Add a FSDiscriminator pass right before RA, so that we could get
1141 // more precise SampleFDO profile for RA.
1145 const std::string ProfileFile = getFSProfileFile(TM);
1146 if (!ProfileFile.empty() && !DisableRAFSProfileLoader)
1149 nullptr));
1150 }
1151
1152 // Run register allocation and passes that are tightly coupled with it,
1153 // including phi elimination and scheduling.
1154 if (getOptimizeRegAlloc())
1156 else
1158
1159 // Run post-ra passes.
1161
1163
1165
1166 // Insert prolog/epilog code. Eliminate abstract frame index references...
1170 }
1171
1172 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
1173 // do so if it hasn't been disabled, substituted, or overridden.
1176
1177 /// Add passes that optimize machine instructions after register allocation.
1180
1181 // Expand pseudo instructions before second scheduling pass.
1183
1184 // Run pre-sched2 passes.
1185 addPreSched2();
1186
1189
1190 // Second pass scheduler.
1191 // Let Target optionally insert this pass by itself at some other
1192 // point.
1194 !TM->targetSchedulesPostRAScheduling()) {
1195 if (MISchedPostRA)
1197 else
1199 }
1200
1201 // GC
1202 addGCPasses();
1203
1204 // Basic block placement.
1207
1208 // Insert before XRay Instrumentation.
1210
1213
1215
1216 if (TM->Options.EnableIPRA)
1217 // Collect register usage information and produce a register mask of
1218 // clobbered registers, to be used to optimize call sites.
1220
1221 // FIXME: Some backends are incompatible with running the verifier after
1222 // addPreEmitPass. Maybe only pass "false" here for those targets?
1224
1229
1230 if (TM->Options.EnableMachineOutliner &&
1234 TM->Options.SupportsDefaultOutlining)
1236 }
1237
1238 if (GCEmptyBlocks)
1240
1244
1245 if (TM->Options.EnableMachineFunctionSplitter ||
1247 TM->Options.EnableStaticDataPartitioning) {
1248 const std::string ProfileFile = getFSProfileFile(TM);
1249 if (!ProfileFile.empty()) {
1252 ProfileFile, getFSRemappingFile(TM),
1254 } else {
1255 // Sample profile is given, but FSDiscriminator is not
1256 // enabled, this may result in performance regression.
1258 << "Using AutoFDO without FSDiscriminator for MFS may regress "
1259 "performance.\n";
1260 }
1261 }
1262 }
1263
1264 // Machine function splitter uses the basic block sections feature.
1265 // When used along with `-basic-block-sections=`, the basic-block-sections
1266 // feature takes precedence. This means functions eligible for
1267 // basic-block-sections optimizations (`=all`, or `=list=` with function
1268 // included in the list profile) will get that optimization instead.
1269 if (TM->Options.EnableMachineFunctionSplitter ||
1272
1273 if (SplitStaticData || TM->Options.EnableStaticDataPartitioning) {
1274 // The static data splitter pass is a machine function pass. and
1275 // static data annotator pass is a module-wide pass. See the file comment
1276 // in StaticDataAnnotator.cpp for the motivation.
1279 }
1280 // We run the BasicBlockSections pass if either we need BB sections or BB
1281 // address map (or both).
1282 if (TM->getBBSectionsType() != llvm::BasicBlockSection::None ||
1283 TM->Options.BBAddrMap) {
1284 if (TM->getBBSectionsType() == llvm::BasicBlockSection::List) {
1286 TM->getBBSectionsFuncListBuf()));
1288 }
1290 }
1291
1293
1294 if (!DisableCFIFixup && TM->Options.EnableCFIFixup)
1296
1298
1299 // Add passes that directly emit MI after all other MI passes.
1301
1302 AddingMachinePasses = false;
1303}
1304
1305/// Add passes that optimize machine instructions in SSA form.
1307 // Pre-ra tail duplication.
1309
1310 // Optimize PHIs before DCE: removing dead PHI cycles may make more
1311 // instructions dead.
1313
1314 // This pass merges large allocas. StackSlotColoring is a different pass
1315 // which merges spill slots.
1317
1318 // If the target requests it, assign local variables to stack slots relative
1319 // to one another and simplify frame index references where possible.
1321
1322 // With optimization, dead code should already be eliminated. However
1323 // there is one known exception: lowered code for arguments that are only
1324 // used by tail calls, where the tail calls reuse the incoming stack
1325 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
1327
1328 // Allow targets to insert passes that improve instruction level parallelism,
1329 // like if-conversion. Such passes will typically need dominator trees and
1330 // loop info, just like LICM and CSE below.
1331 addILPOpts();
1332
1335
1337
1339 // Clean-up the dead code that may have been generated by peephole
1340 // rewriting.
1342}
1343
1344//===---------------------------------------------------------------------===//
1345/// Register Allocation Pass Configuration
1346//===---------------------------------------------------------------------===//
1347
1349 switch (OptimizeRegAlloc) {
1350 case cl::BOU_UNSET:
1352 case cl::BOU_TRUE: return true;
1353 case cl::BOU_FALSE: return false;
1354 }
1355 llvm_unreachable("Invalid optimize-regalloc state");
1356}
1357
1358/// A dummy default pass factory indicates whether the register allocator is
1359/// overridden on the command line.
1361
1362static RegisterRegAlloc
1364 "pick register allocator based on -O option",
1366
1371
1372/// Instantiate the default register allocator pass for this target for either
1373/// the optimized or unoptimized allocation path. This will be added to the pass
1374/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
1375/// in the optimized case.
1376///
1377/// A target that uses the standard regalloc pass order for fast or optimized
1378/// allocation may still override this for per-target regalloc
1379/// selection. But -regalloc=... always takes precedence.
1381 if (Optimized)
1383 else
1385}
1386
1387/// Find and instantiate the register allocation pass requested by this target
1388/// at the current optimization level. Different register allocators are
1389/// defined as separate passes because they may require different analysis.
1390///
1391/// This helper ensures that the regalloc= option is always available,
1392/// even for targets that override the default allocator.
1393///
1394/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
1395/// this can be folded into addPass.
1397 // Initialize the global default.
1400
1402 if (Ctor != useDefaultRegisterAllocator)
1403 return Ctor();
1404
1405 // With no -regalloc= override, ask the target for a regalloc pass.
1406 return createTargetRegisterAllocator(Optimized);
1407}
1408
1413
1418 "Must use fast (default) register allocator for unoptimized regalloc.");
1419
1421
1422 // Allow targets to change the register assignments after
1423 // fast register allocation.
1425 return true;
1426}
1427
1429 // Add the selected register allocation pass.
1431
1432 // Allow targets to change the register assignments before rewriting.
1433 addPreRewrite();
1434
1435 // Finally rewrite virtual registers.
1437
1438 // Regalloc scoring for ML-driven eviction - noop except when learning a new
1439 // eviction policy.
1441 return true;
1442}
1443
1444/// Return true if the default global register allocator is in use and
1445/// has not be overriden on the command line with '-regalloc=...'
1447 return RegAlloc.getNumOccurrences() == 0;
1448}
1449
1450/// Add the minimum set of target-independent passes that are required for
1451/// register allocation. No coalescing or scheduling.
1458
1459/// Add standard target-independent passes that are tightly coupled with
1460/// optimized register allocation, including coalescing, machine instruction
1461/// scheduling, and register allocation itself.
1464
1466
1468
1469 // LiveVariables currently requires pure SSA form.
1470 //
1471 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1472 // LiveVariables can be removed completely, and LiveIntervals can be directly
1473 // computed. (We still either need to regenerate kill flags after regalloc, or
1474 // preferably fix the scavenger to not depend on them).
1475 // FIXME: UnreachableMachineBlockElim is a dependant pass of LiveVariables.
1476 // When LiveVariables is removed this has to be removed/moved either.
1477 // Explicit addition of UnreachableMachineBlockElim allows stopping before or
1478 // after it with -stop-before/-stop-after.
1481
1482 // Edge splitting is smarter with machine loop info.
1485
1486 // Eventually, we want to run LiveIntervals before PHI elimination.
1489
1492
1493 // The machine scheduler may accidentally create disconnected components
1494 // when moving subregister definitions around, avoid this by splitting them to
1495 // separate vregs before. Splitting can also improve reg. allocation quality.
1497
1498 // PreRA instruction scheduling.
1500
1502 // Perform stack slot coloring and post-ra machine LICM.
1504
1505 // Allow targets to expand pseudo instructions depending on the choice of
1506 // registers before MachineCopyPropagation.
1508
1509 // Copy propagate to forward register uses and try to eliminate COPYs that
1510 // were not coalesced.
1512
1513 // Run post-ra machine LICM to hoist reloads / remats.
1514 //
1515 // FIXME: can this move into MachineLateOptimization?
1517 }
1518}
1519
1520//===---------------------------------------------------------------------===//
1521/// Post RegAlloc Pass Configuration
1522//===---------------------------------------------------------------------===//
1523
1524/// Add passes that optimize machine instructions after register allocation.
1526 // Cleanup of redundant immediate/address loads.
1528
1529 // Branch folding must be run after regalloc and prolog/epilog insertion.
1531
1532 // Tail duplication.
1533 // Note that duplicating tail just increases code size and degrades
1534 // performance for targets that require Structured Control Flow.
1535 // In addition it can also make CFG irreducible. Thus we disable it.
1536 if (!TM->requiresStructuredCFG())
1538
1539 // Copy propagation.
1541}
1542
1543/// Add standard GC passes.
1546 return true;
1547}
1548
1549/// Add standard basic block placement passes.
1554 const std::string ProfileFile = getFSProfileFile(TM);
1555 if (!ProfileFile.empty() && !DisableLayoutFSProfileLoader)
1558 nullptr));
1559 }
1561 // Run a separate pass to collect block placement statistics.
1564 }
1565}
1566
1567//===---------------------------------------------------------------------===//
1568/// GlobalISel Configuration
1569//===---------------------------------------------------------------------===//
1571 return TM->Options.GlobalISelAbort == GlobalISelAbortMode::Enable;
1572}
1573
1577
1579 return true;
1580}
1581
1582std::unique_ptr<CSEConfigBase> TargetPassConfig::getCSEConfig() const {
1583 return std::make_unique<CSEConfigBase>();
1584}
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This is the interface for LLVM's primary stateless and local alias analysis.
#define clEnumValN(ENUMVAL, FLAGNAME, DESC)
This file defines the DenseMap class.
This file contains an interface for creating legacy passes to print out IR in various granularities.
#define I(x, y, z)
Definition MD5.cpp:58
#define P(N)
ppc ctr loops PowerPC CTR Loops Verify
PassInstrumentationCallbacks PIC
This file defines the Pass Instrumentation classes that provide instrumentation points into the pass ...
#define INITIALIZE_PASS(passName, arg, name, cfg, analysis)
Definition PassSupport.h:56
This file provides utility classes that use RAII to save and restore values.
This is the interface for a metadata-based scoped no-alias analysis.
This file defines the SmallVector class.
static const char StopAfterOptName[]
static cl::opt< bool > DisableExpandReductions("disable-expand-reductions", cl::init(false), cl::Hidden, cl::desc("Disable the expand reduction intrinsics pass from running"))
Disable the expand reductions pass for testing.
static cl::opt< bool > EnableImplicitNullChecks("enable-implicit-null-checks", cl::desc("Fold null checks into faulting memory operations"), cl::init(false), cl::Hidden)
static cl::opt< bool > DisableMachineSink("disable-machine-sink", cl::Hidden, cl::desc("Disable Machine Sinking"))
static cl::opt< cl::boolOrDefault > DebugifyAndStripAll("debugify-and-strip-all-safe", cl::Hidden, cl::desc("Debugify MIR before and Strip debug after " "each pass except those known to be unsafe " "when debug info is present"))
static llvm::once_flag InitializeDefaultRegisterAllocatorFlag
A dummy default pass factory indicates whether the register allocator is overridden on the command li...
static cl::opt< bool > DisableAtExitBasedGlobalDtorLowering("disable-atexit-based-global-dtor-lowering", cl::Hidden, cl::desc("For MachO, disable atexit()-based global destructor lowering"))
static cl::opt< RegisterRegAlloc::FunctionPassCtor, false, RegisterPassParser< RegisterRegAlloc > > RegAlloc("regalloc", cl::Hidden, cl::init(&useDefaultRegisterAllocator), cl::desc("Register allocator to use"))
static cl::opt< bool > PrintISelInput("print-isel-input", cl::Hidden, cl::desc("Print LLVM IR input to isel pass"))
static FunctionPass * useDefaultRegisterAllocator()
-regalloc=... command line option.
static cl::opt< bool > DisablePostRASched("disable-post-ra", cl::Hidden, cl::desc("Disable Post Regalloc Scheduler"))
static cl::opt< bool > EnableBlockPlacementStats("enable-block-placement-stats", cl::Hidden, cl::desc("Collect probability-driven block placement stats"))
static cl::opt< RunOutliner > EnableMachineOutliner("enable-machine-outliner", cl::desc("Enable the machine outliner"), cl::Hidden, cl::ValueOptional, cl::init(RunOutliner::TargetDefault), cl::values(clEnumValN(RunOutliner::AlwaysOutline, "always", "Run on all functions guaranteed to be beneficial"), clEnumValN(RunOutliner::OptimisticPGO, "optimistic-pgo", "Outline cold code only. If a code block does not have " "profile data, optimistically assume it is cold."), clEnumValN(RunOutliner::ConservativePGO, "conservative-pgo", "Outline cold code only. If a code block does not have " "profile, data, conservatively assume it is hot."), clEnumValN(RunOutliner::NeverOutline, "never", "Disable all outlining"), clEnumValN(RunOutliner::AlwaysOutline, "", "")))
static cl::opt< bool > DisableMachineDCE("disable-machine-dce", cl::Hidden, cl::desc("Disable Machine Dead Code Elimination"))
static std::string getFSRemappingFile(const TargetMachine *TM)
static const char StopBeforeOptName[]
static AnalysisID getPassIDFromName(StringRef PassName)
static cl::opt< bool > DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden, cl::desc("Disable Early If-conversion"))
static cl::opt< bool > DisableReplaceWithVecLib("disable-replace-with-vec-lib", cl::Hidden, cl::desc("Disable replace with vector math call pass"))
static cl::opt< bool > EnableMachineFunctionSplitter("enable-split-machine-functions", cl::Hidden, cl::desc("Split out cold blocks from machine functions based on profile " "information."))
Enable the machine function splitter pass.
static IdentifyingPassPtr overridePass(AnalysisID StandardID, IdentifyingPassPtr TargetID)
Allow standard passes to be disabled by the command line, regardless of who is adding the pass.
static std::pair< StringRef, unsigned > getPassNameAndInstanceNum(StringRef PassName)
static cl::opt< bool > PrintAfterISel("print-after-isel", cl::init(false), cl::Hidden, cl::desc("Print machine instrs after ISel"))
static cl::opt< cl::boolOrDefault > VerifyMachineCode("verify-machineinstrs", cl::Hidden, cl::desc("Verify generated machine code"))
static cl::opt< bool > DisablePartialLibcallInlining("disable-partial-libcall-inlining", cl::Hidden, cl::desc("Disable Partial Libcall Inlining"))
#define SET_BOOLEAN_OPTION(Option)
static cl::opt< std::string > StartAfterOpt(StringRef(StartAfterOptName), cl::desc("Resume compilation after a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static cl::opt< bool > DisableBlockPlacement("disable-block-placement", cl::Hidden, cl::desc("Disable probability-driven block placement"))
static cl::opt< bool > DisableRAFSProfileLoader("disable-ra-fsprofile-loader", cl::init(false), cl::Hidden, cl::desc("Disable MIRProfileLoader before RegAlloc"))
static cl::opt< std::string > StopAfterOpt(StringRef(StopAfterOptName), cl::desc("Stop compilation after a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static void initializeDefaultRegisterAllocatorOnce()
static cl::opt< bool > DisableSelectOptimize("disable-select-optimize", cl::init(true), cl::Hidden, cl::desc("Disable the select-optimization pass from running"))
Disable the select optimization pass.
static cl::opt< std::string > FSRemappingFile("fs-remapping-file", cl::init(""), cl::value_desc("filename"), cl::desc("Flow Sensitive profile remapping file name."), cl::Hidden)
static cl::opt< bool > DisableCFIFixup("disable-cfi-fixup", cl::Hidden, cl::desc("Disable the CFI fixup pass"))
static cl::opt< bool > SplitStaticData("split-static-data", cl::Hidden, cl::init(false), cl::desc("Split static data sections into hot and cold " "sections using profile information"))
static cl::opt< bool > DisablePostRAMachineLICM("disable-postra-machine-licm", cl::Hidden, cl::desc("Disable Machine LICM"))
static const char StartBeforeOptName[]
static const PassInfo * getPassInfo(StringRef PassName)
static cl::opt< bool > EarlyLiveIntervals("early-live-intervals", cl::Hidden, cl::desc("Run live interval analysis earlier in the pipeline"))
static cl::opt< bool > DisableMachineLICM("disable-machine-licm", cl::Hidden, cl::desc("Disable Machine LICM"))
static cl::opt< cl::boolOrDefault > EnableGlobalISelOption("global-isel", cl::Hidden, cl::desc("Enable the \"global\" instruction selector"))
static cl::opt< bool > DisableTailDuplicate("disable-tail-duplicate", cl::Hidden, cl::desc("Disable tail duplication"))
static cl::opt< bool > DisablePostRAMachineSink("disable-postra-machine-sink", cl::Hidden, cl::desc("Disable PostRA Machine Sinking"))
static const char StartAfterOptName[]
Option names for limiting the codegen pipeline.
static cl::opt< bool > EnableIPRA("enable-ipra", cl::init(false), cl::Hidden, cl::desc("Enable interprocedural register allocation " "to reduce load/store at procedure calls."))
static cl::opt< bool > DisableCGP("disable-cgp", cl::Hidden, cl::desc("Disable Codegen Prepare"))
static std::string getFSProfileFile(const TargetMachine *TM)
static cl::opt< std::string > StartBeforeOpt(StringRef(StartBeforeOptName), cl::desc("Resume compilation before a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID, bool Override)
Allow standard passes to be disabled by command line options.
static cl::opt< bool > GCEmptyBlocks("gc-empty-basic-blocks", cl::init(false), cl::Hidden, cl::desc("Enable garbage-collecting empty basic blocks"))
Enable garbage-collecting empty basic blocks.
static cl::opt< GlobalISelAbortMode > EnableGlobalISelAbort("global-isel-abort", cl::Hidden, cl::desc("Enable abort calls when \"global\" instruction selection " "fails to lower/select an instruction"), cl::values(clEnumValN(GlobalISelAbortMode::Disable, "0", "Disable the abort"), clEnumValN(GlobalISelAbortMode::Enable, "1", "Enable the abort"), clEnumValN(GlobalISelAbortMode::DisableWithDiag, "2", "Disable the abort but emit a diagnostic on failure")))
static cl::opt< bool > DisableEarlyTailDup("disable-early-taildup", cl::Hidden, cl::desc("Disable pre-register allocation tail duplication"))
static cl::opt< bool > DisableConstantHoisting("disable-constant-hoisting", cl::Hidden, cl::desc("Disable ConstantHoisting"))
static cl::opt< cl::boolOrDefault > EnableFastISelOption("fast-isel", cl::Hidden, cl::desc("Enable the \"fast\" instruction selector"))
static cl::opt< bool > DisableSSC("disable-ssc", cl::Hidden, cl::desc("Disable Stack Slot Coloring"))
static cl::opt< bool > EnableGlobalMergeFunc("enable-global-merge-func", cl::Hidden, cl::desc("Enable global merge functions that are based on hash function"))
static cl::opt< bool > DisableBranchFold("disable-branch-fold", cl::Hidden, cl::desc("Disable branch folding"))
#define DISABLE_PASS(Option, Name)
static RegisterRegAlloc defaultRegAlloc("default", "pick register allocator based on -O option", useDefaultRegisterAllocator)
static cl::opt< std::string > StopBeforeOpt(StringRef(StopBeforeOptName), cl::desc("Stop compilation before a specific pass"), cl::value_desc("pass-name"), cl::init(""), cl::Hidden)
static cl::opt< bool > DisableMachineCSE("disable-machine-cse", cl::Hidden, cl::desc("Disable Machine Common Subexpression Elimination"))
static cl::opt< bool > DisableLayoutFSProfileLoader("disable-layout-fsprofile-loader", cl::init(false), cl::Hidden, cl::desc("Disable MIRProfileLoader before BlockPlacement"))
static cl::opt< bool > MISchedPostRA("misched-postra", cl::Hidden, cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"))
static cl::opt< bool > DisableMergeICmps("disable-mergeicmps", cl::desc("Disable MergeICmps Pass"), cl::init(false), cl::Hidden)
static cl::opt< bool > DisableCopyProp("disable-copyprop", cl::Hidden, cl::desc("Disable Copy Propagation pass"))
static cl::opt< cl::boolOrDefault > OptimizeRegAlloc("optimize-regalloc", cl::Hidden, cl::desc("Enable optimized register allocation compilation path."))
static cl::opt< bool > DisableLSR("disable-lsr", cl::Hidden, cl::desc("Disable Loop Strength Reduction Pass"))
static cl::opt< std::string > FSProfileFile("fs-profile-file", cl::init(""), cl::value_desc("filename"), cl::desc("Flow Sensitive profile file name."), cl::Hidden)
static cl::opt< cl::boolOrDefault > DebugifyCheckAndStripAll("debugify-check-and-strip-all-safe", cl::Hidden, cl::desc("Debugify MIR before, by checking and stripping the debug info after, " "each pass except those known to be unsafe when debug info is " "present"))
#define SET_OPTION(Option)
Target-Independent Code Generator Pass Configuration Options pass.
This pass exposes codegen information to IR-level passes.
This is the interface for a metadata-based TBAA.
Defines the virtual file system interface vfs::FileSystem.
static const char PassName[]
virtual TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
DenseMapIterator< KeyT, ValueT, KeyInfoT, BucketT, true > const_iterator
Definition DenseMap.h:75
This pass is required by interprocedural register allocation.
Tagged union holding either a T or a Error.
Definition Error.h:485
This is a fast-path instruction selection class that generates poor code and doesn't support illegal ...
Definition FastISel.h:66
FunctionPass class - This class is used to implement most global optimizations.
Definition Pass.h:314
Discriminated union of Pass ID types.
AnalysisID getID() const
ImmutablePass(char &pid)
Definition Pass.h:287
This class is intended to be used as a base class for asm properties and features specific to the tar...
Definition MCAsmInfo.h:64
ExceptionHandling getExceptionHandlingType() const
Definition MCAsmInfo.h:633
DenseMap< AnalysisID, IdentifyingPassPtr > TargetPasses
SmallVector< InsertedPass, 4 > InsertedPasses
Store the pairs of <AnalysisID, AnalysisID> of which the second pass is inserted after each instance ...
PassInfo class - An instance of this class exists for every pass known by the system,...
Definition PassInfo.h:30
const void * getTypeInfo() const
getTypeInfo - Return the id object for the pass... TODO : Rename
Definition PassInfo.h:63
This class manages callbacks registration, as well as provides a way for PassInstrumentation to pass ...
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
LLVM_ABI const PassInfo * getPassInfo(const void *TI) const
getPassInfo - Look up a pass' corresponding PassInfo, indexed by the pass' type identifier (&MyPass::...
Pass interface - Implemented by all 'passes'.
Definition Pass.h:99
static Pass * createPass(AnalysisID ID)
Definition Pass.cpp:214
AnalysisID getPassID() const
getPassID - Return the PassID number that corresponds to this pass.
Definition Pass.h:122
RegisterPassParser class - Handle the addition of new machine passes.
static void setDefault(FunctionPassCtor C)
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
Definition StringRef.h:480
constexpr bool empty() const
empty - Check if the string is empty.
Definition StringRef.h:151
Primary interface to the complete machine description for the target machine.
Target-Independent Code Generator Pass Configuration Options.
bool usingDefaultRegAlloc() const
Return true if the default global register allocator is in use and has not be overriden on the comman...
bool requiresCodeGenSCCOrder() const
void addCheckDebugPass()
Add a pass to check synthesized debug info for MIR.
virtual void addPreLegalizeMachineIR()
This method may be implemented by targets that want to run passes immediately before legalization.
void addPrintPass(const std::string &Banner)
Add a pass to print the machine function if printing is enabled.
virtual void addPreEmitPass2()
Targets may add passes immediately before machine code is emitted in this callback.
virtual std::unique_ptr< CSEConfigBase > getCSEConfig() const
Returns the CSEConfig object to use for the current optimization level.
bool EnableLoopTermFold
Enable LoopTermFold immediately after LSR.
void printAndVerify(const std::string &Banner)
printAndVerify - Add a pass to dump then verify the machine function, if those steps are enabled.
static bool hasLimitedCodeGenPipeline()
Returns true if one of the -start-after, -start-before, -stop-after or -stop-before options is set.
static Expected< StartStopInfo > getStartStopInfo(PassInstrumentationCallbacks &PIC)
Returns pass name in -stop-before or -stop-after NOTE: New pass manager migration only.
virtual void addCodeGenPrepare()
Add pass to prepare the LLVM IR for code generation.
void insertPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID)
Insert InsertedPassID pass after TargetPassID pass.
void addMachinePostPasses(const std::string &Banner)
Add standard passes after a pass that has just been added.
virtual void addPreSched2()
This method may be implemented by targets that want to run passes after prolog-epilog insertion and b...
virtual bool isGISelCSEEnabled() const
Check whether continuous CSE should be enabled in GISel passes.
virtual bool addILPOpts()
Add passes that optimize instruction level parallelism for out-of-order targets.
virtual void addPostRegAlloc()
This method may be implemented by targets that want to run passes after register allocation pass pipe...
void addDebugifyPass()
Add a pass to add synthesized debug info to the MIR.
virtual bool addInstSelector()
addInstSelector - This method should install an instruction selector pass, which converts from LLVM c...
CodeGenOptLevel getOptLevel() const
virtual bool addPreISel()
Methods with trivial inline returns are convenient points in the common codegen pass pipeline where t...
void setOpt(bool &Opt, bool Val)
virtual void addBlockPlacement()
Add standard basic block placement passes.
virtual FunctionPass * createRegAllocPass(bool Optimized)
addMachinePasses helper to create the target-selected or overriden regalloc pass.
virtual void addPostBBSections()
This pass may be implemented by targets that want to run passes immediately after basic block section...
virtual void addOptimizedRegAlloc()
addOptimizedRegAlloc - Add passes related to register allocation.
virtual bool addRegAssignAndRewriteFast()
Add core register allocator passes which do the actual register assignment and rewriting.
virtual void addPreEmitPass()
This pass may be implemented by targets that want to run passes immediately before machine code is em...
bool isGlobalISelAbortEnabled() const
Check whether or not GlobalISel should abort on error.
bool getOptimizeRegAlloc() const
Return true if the optimized regalloc pipeline is enabled.
bool isCustomizedRegAlloc()
Return true if register allocator is specified by -regalloc=override.
virtual void addPreRegBankSelect()
This method may be implemented by targets that want to run passes immediately before the register ban...
virtual bool reportDiagnosticWhenGlobalISelFallback() const
Check whether or not a diagnostic should be emitted when GlobalISel uses the fallback path.
virtual bool addPreRewrite()
addPreRewrite - Add passes to the optimized register allocation pipeline after register allocation is...
virtual bool addRegBankSelect()
This method should install a register bank selector pass, which assigns register banks to virtual reg...
void setRequiresCodeGenSCCOrder(bool Enable=true)
virtual void addMachineLateOptimization()
Add passes that optimize machine instructions after register allocation.
virtual void addMachinePasses()
Add the complete, standard set of LLVM CodeGen passes.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
virtual void addPreGlobalInstructionSelect()
This method may be implemented by targets that want to run passes immediately before the (global) ins...
virtual void addFastRegAlloc()
addFastRegAlloc - Add the minimum set of target-independent passes that are required for fast registe...
virtual bool addLegalizeMachineIR()
This method should install a legalize pass, which converts the instruction sequence into one that can...
virtual void addMachineSSAOptimization()
addMachineSSAOptimization - Add standard passes that optimize machine instructions in SSA form.
void substitutePass(AnalysisID StandardID, IdentifyingPassPtr TargetID)
Allow the target to override a specific pass without overriding the pass pipeline.
virtual bool addRegAssignAndRewriteOptimized()
virtual bool addGlobalInstructionSelect()
This method should install a (global) instruction selector pass, which converts possibly generic inst...
virtual void addPreRegAlloc()
This method may be implemented by targets that want to run passes immediately before register allocat...
static std::string getLimitedCodeGenPipelineReason()
If hasLimitedCodeGenPipeline is true, this method returns a string with the name of the options that ...
AnalysisID addPass(AnalysisID PassID)
Utilities for targets to add passes to the pass manager.
void addPassesToHandleExceptions()
Add passes to lower exception handling for the code generator.
void addStripDebugPass()
Add a pass to remove debug info from the MIR.
bool isPassSubstitutedOrOverridden(AnalysisID ID) const
Return true if the pass has been substituted by the target or overridden on the command line.
bool addCoreISelPasses()
Add the actual instruction selection passes.
virtual void addISelPrepare()
Add common passes that perform LLVM IR to IR transforms in preparation for instruction selection.
static bool willCompleteCodeGenPipeline()
Returns true if none of the -stop-before and -stop-after options is set.
void addMachinePrePasses(bool AllowDebugify=true)
Add standard passes before a pass that's about to be added.
virtual bool addGCPasses()
addGCPasses - Add late codegen passes that analyze code for garbage collection.
virtual bool addIRTranslator()
This method should install an IR translator pass, which converts from LLVM code to machine instructio...
void addVerifyPass(const std::string &Banner)
Add a pass to perform basic verification of the machine function if verification is enabled.
virtual FunctionPass * createTargetRegisterAllocator(bool Optimized)
createTargetRegisterAllocator - Create the register allocator pass for this target at the current opt...
virtual bool addPostFastRegAllocRewrite()
addPostFastRegAllocRewrite - Add passes to the optimized register allocation pipeline after fast regi...
IdentifyingPassPtr getPassSubstitution(AnalysisID StandardID) const
Return the pass substituted for StandardID by the target.
bool addISelPasses()
High level function that adds all passes necessary to go from llvm IR representation to the MI repres...
virtual void addPostRewrite()
Add passes to be run immediately after virtual registers are rewritten to physical registers.
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
Definition Twine.h:82
static LLVM_ABI raw_ostream & warning()
Convenience method for printing "warning: " to stderr.
Definition WithColor.cpp:85
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
ValuesClass values(OptsTy... Options)
Helper to build a ValuesClass by forwarding a variable number of arguments as an initializer list to ...
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
LLVM_ABI ModulePass * createLowerGlobalDtorsLegacyPass()
LLVM_ABI FunctionPass * createCFIFixup()
Creates CFI Fixup pass.
LLVM_ABI FunctionPass * createFastRegisterAllocator()
FastRegisterAllocation Pass - This pass register allocates as fast as possible.
LLVM_ABI char & EarlyMachineLICMID
This pass performs loop invariant code motion on machine instructions.
LLVM_ABI char & GCMachineCodeAnalysisID
GCMachineCodeAnalysis - Target-independent pass to mark safe points in machine code.
LLVM_ABI char & FEntryInserterID
This pass inserts FEntry calls.
LLVM_ABI char & GCLoweringID
GCLowering Pass - Used by gc.root to perform its default lowering operations.
LLVM_ABI void initializeBasicAAWrapperPassPass(PassRegistry &)
LLVM_ABI void registerCodeGenCallback(PassInstrumentationCallbacks &PIC, TargetMachine &)
LLVM_ABI char & InitUndefID
LLVM_ABI char & RegisterCoalescerID
RegisterCoalescer - This pass merges live ranges to eliminate copies.
LLVM_ABI ModulePass * createGlobalMergeFuncPass()
This pass performs merging similar functions globally.
LLVM_ABI FunctionPass * createGreedyRegisterAllocator()
Greedy register allocation pass - This pass implements a global register allocator for optimized buil...
LLVM_ABI FunctionPass * createConstantHoistingPass()
LLVM_ABI FunctionPass * createSafeStackPass()
This pass splits the stack into a safe stack and an unsafe stack to protect against stack-based overf...
@ SjLj
setjmp/longjmp based exceptions
Definition CodeGen.h:56
@ ZOS
z/OS MVS Exception Handling.
Definition CodeGen.h:61
@ None
No exception support.
Definition CodeGen.h:54
@ AIX
AIX Exception Handling.
Definition CodeGen.h:60
@ DwarfCFI
DWARF-like instruction based exceptions.
Definition CodeGen.h:55
@ WinEH
Windows Exception Handling.
Definition CodeGen.h:58
@ Wasm
WebAssembly Exception Handling.
Definition CodeGen.h:59
LLVM_ABI FunctionPass * createSelectOptimizePass()
This pass converts conditional moves to conditional jumps when profitable.
LLVM_ABI FunctionPass * createWasmEHPass()
createWasmEHPass - This pass adapts exception handling code to use WebAssembly's exception handling s...
LLVM_ABI char & FixupStatepointCallerSavedID
The pass fixups statepoint machine instruction to replace usage of caller saved registers with stack ...
LLVM_ABI MachineFunctionPass * createBasicBlockSectionsPass()
createBasicBlockSections Pass - This pass assigns sections to machine basic blocks and is enabled wit...
LLVM_ABI FunctionPass * createPostInlineEntryExitInstrumenterPass()
LLVM_ABI MachineFunctionPass * createPrologEpilogInserterPass()
LLVM_ABI FunctionPass * createCallBrPass()
LLVM_ABI ModulePass * createStripDebugMachineModulePass(bool OnlyDebugified)
Creates MIR Strip Debug pass.
LLVM_ABI char & TailDuplicateLegacyID
TailDuplicate - Duplicate blocks with unconditional branches into tails of their predecessors.
LLVM_ABI char & ExpandPostRAPseudosID
ExpandPostRAPseudos - This pass expands pseudo instructions after register allocation.
LLVM_ABI char & PatchableFunctionID
This pass implements the "patchable-function" attribute.
LLVM_ABI FunctionPass * createScalarizeMaskedMemIntrinLegacyPass()
LLVM_ABI char & PostRASchedulerID
PostRAScheduler - This pass performs post register allocation scheduling.
LLVM_ABI char & RemoveLoadsIntoFakeUsesID
RemoveLoadsIntoFakeUses pass.
LLVM_ABI MachineFunctionPass * createStackFrameLayoutAnalysisPass()
StackFramePrinter pass - This pass prints out the machine function's stack frame to the given stream ...
LLVM_ABI char & MachineSanitizerBinaryMetadataID
LLVM_ABI FunctionPass * createStackProtectorPass()
createStackProtectorPass - This pass adds stack protectors to functions.
LLVM_ABI Pass * createLoopTermFoldPass()
LLVM_ABI MachineFunctionPass * createGCEmptyBasicBlocksPass()
createGCEmptyBasicblocksPass - Empty basic blocks (basic blocks without real code) appear as the resu...
LLVM_ABI char & MachineSchedulerID
MachineScheduler - This pass schedules machine instructions.
LLVM_ABI char & PostMachineSchedulerID
PostMachineScheduler - This pass schedules machine instructions postRA.
LLVM_ABI char & PeepholeOptimizerLegacyID
PeepholeOptimizer - This pass performs peephole optimizations - like extension and comparison elimina...
LLVM_ABI char & LiveDebugValuesID
LiveDebugValues pass.
LLVM_ABI char & PrologEpilogCodeInserterID
PrologEpilogCodeInserter - This pass inserts prolog and epilog code, and eliminates abstract frame re...
LLVM_ABI char & EarlyIfConverterLegacyID
EarlyIfConverter - This pass performs if-conversion on SSA form by inserting cmov instructions.
LLVM_ABI MachineFunctionPass * createMachineFunctionSplitterPass()
createMachineFunctionSplitterPass - This pass splits machine functions using profile information.
LLVM_ABI FunctionPass * createMachineVerifierPass(const std::string &Banner)
createMachineVerifierPass - This pass verifies cenerated machine code instructions for correctness.
ImmutablePass * createBasicBlockSectionsProfileReaderWrapperPass(const MemoryBuffer *Buf)
LLVM_ABI char & MachineLoopInfoID
MachineLoopInfo - This pass is a loop analysis pass.
LLVM_ABI cl::opt< bool > EnableFSDiscriminator
LLVM_ABI char & ShadowStackGCLoweringID
ShadowStackGCLowering - Implements the custom lowering mechanism used by the shadow stack GC.
LLVM_ABI char & ImplicitNullChecksID
ImplicitNullChecks - This pass folds null pointer checks into nearby memory operations.
LLVM_ABI FunctionPass * createMIRAddFSDiscriminatorsPass(sampleprof::FSDiscriminatorPass P)
Add Flow Sensitive Discriminators.
LLVM_ABI ModulePass * createPreISelIntrinsicLoweringPass()
This pass lowers the @llvm.load.relative and @llvm.objc.
LLVM_ABI MachineFunctionPass * createStaticDataSplitterPass()
createStaticDataSplitterPass - This is a machine-function pass that categorizes static data hotness u...
LLVM_ABI char & ShrinkWrapID
ShrinkWrap pass. Look for the best place to insert save and restore.
LLVM_ABI char & MachineLateInstrsCleanupID
MachineLateInstrsCleanup - This pass removes redundant identical instructions after register allocati...
LLVM_ABI char & UnreachableMachineBlockElimID
UnreachableMachineBlockElimination - This pass removes unreachable machine basic blocks.
LLVM_ABI FunctionPass * createExpandMemCmpLegacyPass()
LLVM_ABI FunctionPass * createLowerInvokePass()
LLVM_ABI FunctionPass * createRegUsageInfoCollector()
This pass is executed POST-RA to collect which physical registers are preserved by given machine func...
LLVM_ABI MachineFunctionPass * createResetMachineFunctionPass(bool EmitFallbackDiag, bool AbortOnFailedISel)
This pass resets a MachineFunction when it has the FailedISel property as if it was just created.
LLVM_ABI ImmutablePass * createScopedNoAliasAAWrapperPass()
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Definition Debug.cpp:207
LLVM_ABI char & XRayInstrumentationID
This pass inserts the XRay instrumentation sleds if they are supported by the target platform.
LLVM_ABI char & OptimizePHIsLegacyID
OptimizePHIs - This pass optimizes machine instruction PHIs to take advantage of opportunities create...
LLVM_ABI char & StackMapLivenessID
StackMapLiveness - This pass analyses the register live-out set of stackmap/patchpoint intrinsics and...
LLVM_ABI ModulePass * createStaticDataAnnotatorPass()
createStaticDataAnnotatorPASS - This is a module pass that reads from StaticDataProfileInfoWrapperPas...
LLVM_ABI char & FuncletLayoutID
This pass lays out funclets contiguously.
LLVM_ABI FunctionPass * createCodeGenPrepareLegacyPass()
createCodeGenPrepareLegacyPass - Transform the code to expose more pattern matching during instructio...
LLVM_ABI MachineFunctionPass * createMachineFunctionPrinterPass(raw_ostream &OS, const std::string &Banner="")
MachineFunctionPrinter pass - This pass prints out the machine function to the given stream as a debu...
LLVM_ABI char & RemoveRedundantDebugValuesID
RemoveRedundantDebugValues pass.
LLVM_ABI FunctionPass * createBasicAAWrapperPass()
LLVM_ABI char & DetectDeadLanesID
This pass adds dead/undef flags after analyzing subregister lanes.
LLVM_ABI char & PostRAMachineSinkingID
This pass perform post-ra machine sink for COPY instructions.
LLVM_ABI FunctionPass * createDwarfEHPass(CodeGenOptLevel OptLevel)
createDwarfEHPass - This pass mulches exception handling code into a form adapted to code generation.
LLVM_ABI FunctionPass * createRegAllocScoringPass()
When learning an eviction policy, extract score(reward) information, otherwise this does nothing.
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
LLVM_ABI char & StackSlotColoringID
StackSlotColoring - This pass performs stack slot coloring.
LLVM_ABI ModulePass * createMachineOutlinerPass(RunOutliner RunOutlinerMode)
This pass performs outlining on machine instructions directly before printing assembly.
Error make_error(ArgTs &&... Args)
Make a Error instance representing failure using the given error info type.
Definition Error.h:340
LLVM_ABI FunctionPass * createExpandLargeDivRemPass()
LLVM_ABI ModulePass * createLowerEmuTLSPass()
LowerEmuTLS - This pass generates __emutls_[vt].xyz variables for all TLS variables for the emulated ...
LLVM_ABI Pass * createMergeICmpsLegacyPass()
LLVM_ABI char & ProcessImplicitDefsID
ProcessImpicitDefs pass - This pass removes IMPLICIT_DEFs.
LLVM_ABI ModulePass * createCheckDebugMachineModulePass()
Creates MIR Check Debug pass.
LLVM_ABI ImmutablePass * createTargetTransformInfoWrapperPass(TargetIRAnalysis TIRA)
Create an analysis pass wrapper around a TTI object.
LLVM_ABI FunctionPass * createMIRProfileLoaderPass(std::string File, std::string RemappingFile, sampleprof::FSDiscriminatorPass P, IntrusiveRefCntPtr< vfs::FileSystem > FS)
Read Flow Sensitive Profile.
LLVM_ABI FunctionPass * createVerifierPass(bool FatalErrors=true)
LLVM_ABI char & MachineCSELegacyID
MachineCSE - This pass performs global CSE on machine instructions.
LLVM_ABI ImmutablePass * createTypeBasedAAWrapperPass()
LLVM_ABI FunctionPass * createWinEHPass(bool DemoteCatchSwitchPHIOnly=false)
createWinEHPass - Prepares personality functions used by MSVC on Windows, in addition to the Itanium ...
LLVM_ABI Pass * createLoopStrengthReducePass()
LLVM_ABI char & LiveVariablesID
LiveVariables pass - This pass computes the set of blocks in which each variable is life and sets mac...
LLVM_ABI char & EarlyTailDuplicateLegacyID
Duplicate blocks with unconditional branches into tails of their predecessors.
LLVM_ABI void initializeAAResultsWrapperPassPass(PassRegistry &)
LLVM_ABI FunctionPass * createExpandReductionsPass()
This pass expands the reduction intrinsics into sequences of shuffles.
void call_once(once_flag &flag, Function &&F, Args &&... ArgList)
Execute the function specified as a parameter once.
Definition Threading.h:86
LLVM_ABI FunctionPass * createSjLjEHPreparePass(const TargetMachine *TM)
createSjLjEHPreparePass - This pass adapts exception handling code to use the GCC-style builtin setjm...
LLVM_ABI MachineFunctionPass * createBasicBlockPathCloningPass()
LLVM_ABI char & StackColoringLegacyID
StackSlotColoring - This pass performs stack coloring and merging.
LLVM_ABI char & VirtRegRewriterID
VirtRegRewriter pass.
LLVM_ABI FunctionPass * createReplaceWithVeclibLegacyPass()
LLVM_ABI char & FinalizeISelID
This pass expands pseudo-instructions, reserves registers and adjusts machine frame information.
LLVM_ABI char & MachineSinkingLegacyID
MachineSinking - This pass performs sinking on machine instructions.
LLVM_ABI FunctionPass * createRegUsageInfoPropPass()
Return a MachineFunction pass that identifies call sites and propagates register usage information of...
LLVM_ABI FunctionPass * createPartiallyInlineLibCallsPass()
LLVM_ABI FunctionPass * createExpandFpPass()
LLVM_ABI char & MachineBlockPlacementID
MachineBlockPlacement - This pass places basic blocks based on branch probabilities.
LLVM_ABI char & TwoAddressInstructionPassID
TwoAddressInstruction - This pass reduces two-address instructions to use two operands.
LLVM_ABI Pass * createCanonicalizeFreezeInLoopsPass()
LLVM_ABI char & LocalStackSlotAllocationID
LocalStackSlotAllocation - This pass assigns local frame indices to stack slots relative to one anoth...
LLVM_ABI char & BranchFolderPassID
BranchFolding - This pass performs machine code CFG based optimizations to delete branches to branche...
LLVM_ABI char & PHIEliminationID
PHIElimination - This pass eliminates machine instruction PHI nodes by inserting copy instructions.
LLVM_ABI Pass * createObjCARCContractPass()
LLVM_ABI ModulePass * createDebugifyMachineModulePass()
Creates MIR Debugify pass.
LLVM_ABI FunctionPass * createPrintFunctionPass(raw_ostream &OS, const std::string &Banner="")
Create and return a pass that prints functions to the specified raw_ostream as they are processed.
LLVM_ABI ModulePass * createWindowsSecureHotPatchingPass()
Creates Windows Secure Hot Patch pass.
LLVM_ABI char & RenameIndependentSubregsID
This pass detects subregister lanes in a virtual register that are used independently of other lanes ...
LLVM_ABI char & MachineLICMID
This pass performs loop invariant code motion on machine instructions.
LLVM_ABI char & MachineBlockPlacementStatsID
MachineBlockPlacementStats - This pass collects statistics about the basic block placement using bran...
LLVM_ABI char & LiveIntervalsID
LiveIntervals - This analysis keeps track of the live ranges of virtual and physical registers.
LLVM_ABI char & MachineCopyPropagationID
MachineCopyPropagation - This pass performs copy propagation on machine instructions.
LLVM_ABI char & DeadMachineInstructionElimID
DeadMachineInstructionElim - This pass removes dead machine instructions.
const void * AnalysisID
Definition Pass.h:51
LLVM_ABI void initializeCodeGen(PassRegistry &)
Initialize all passes linked into the CodeGen library.
Definition CodeGen.cpp:20
LLVM_ABI FunctionPass * createUnreachableBlockEliminationPass()
createUnreachableBlockEliminationPass - The LLVM code generator does not work well with unreachable b...
LLVM_ABI CGPassBuilderOption getCGPassBuilderOption()
LLVM_ABI void reportFatalUsageError(Error Err)
Report a fatal error that does not indicate a bug in LLVM.
Definition Error.cpp:180
InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID)
A utility class that uses RAII to save and restore the value of a variable.
The llvm::once_flag structure.
Definition Threading.h:67