LLVM 22.0.0git
X86Subtarget.h
Go to the documentation of this file.
1//===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file declares the X86 specific subclass of TargetSubtargetInfo.
10//
11//===----------------------------------------------------------------------===//
12
13#ifndef LLVM_LIB_TARGET_X86_X86SUBTARGET_H
14#define LLVM_LIB_TARGET_X86_X86SUBTARGET_H
15
16#include "X86FrameLowering.h"
17#include "X86ISelLowering.h"
18#include "X86InstrInfo.h"
19#include "X86SelectionDAGInfo.h"
21#include "llvm/IR/CallingConv.h"
23#include <climits>
24#include <memory>
25
26#define GET_SUBTARGETINFO_HEADER
27#include "X86GenSubtargetInfo.inc"
28
29namespace llvm {
30
31class CallLowering;
32class GlobalValue;
33class InstructionSelector;
34class LegalizerInfo;
35class RegisterBankInfo;
36class StringRef;
37class TargetMachine;
38
39/// The X86 backend supports a number of different styles of PIC.
40///
41namespace PICStyles {
42
43enum class Style {
44 StubPIC, // Used on i386-darwin in pic mode.
45 GOT, // Used on 32 bit elf on when in pic mode.
46 RIPRel, // Used on X86-64 when in pic mode.
47 None // Set when not in pic mode.
48};
49
50} // end namespace PICStyles
51
52class X86Subtarget final : public X86GenSubtargetInfo {
53 enum X86SSEEnum {
54 NoSSE, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512
55 };
56
57 /// Which PIC style to use
58 PICStyles::Style PICStyle;
59
60 const TargetMachine &TM;
61
62 /// SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or none supported.
63 X86SSEEnum X86SSELevel = NoSSE;
64
65#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
66 bool ATTRIBUTE = DEFAULT;
67#include "X86GenSubtargetInfo.inc"
68 /// The minimum alignment known to hold of the stack frame on
69 /// entry to the function and which must be maintained by every function.
70 Align stackAlignment = Align(4);
71
72 Align TileConfigAlignment = Align(4);
73
74 /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops.
75 ///
76 // FIXME: this is a known good value for Yonah. How about others?
77 unsigned MaxInlineSizeThreshold = 128;
78
79 /// What processor and OS we're targeting.
80 Triple TargetTriple;
81
82 /// GlobalISel related APIs.
83 std::unique_ptr<CallLowering> CallLoweringInfo;
84 std::unique_ptr<LegalizerInfo> Legalizer;
85 std::unique_ptr<RegisterBankInfo> RegBankInfo;
86 std::unique_ptr<InstructionSelector> InstSelector;
87
88 /// Override the stack alignment.
89 MaybeAlign StackAlignOverride;
90
91 /// Preferred vector width from function attribute.
92 unsigned PreferVectorWidthOverride;
93
94 /// Resolved preferred vector width from function attribute and subtarget
95 /// features.
96 unsigned PreferVectorWidth = UINT32_MAX;
97
98 /// Required vector width from function attribute.
99 unsigned RequiredVectorWidth;
100
101 X86SelectionDAGInfo TSInfo;
102 // Ordering here is important. X86InstrInfo initializes X86RegisterInfo which
103 // X86TargetLowering needs.
104 X86InstrInfo InstrInfo;
105 X86TargetLowering TLInfo;
106 X86FrameLowering FrameLowering;
107
108public:
109 /// This constructor initializes the data members to match that
110 /// of the specified triple.
111 ///
112 X86Subtarget(const Triple &TT, StringRef CPU, StringRef TuneCPU, StringRef FS,
113 const X86TargetMachine &TM, MaybeAlign StackAlignOverride,
114 unsigned PreferVectorWidthOverride,
115 unsigned RequiredVectorWidth);
116 ~X86Subtarget() override;
117
118 const X86TargetLowering *getTargetLowering() const override {
119 return &TLInfo;
120 }
121
122 const X86InstrInfo *getInstrInfo() const override { return &InstrInfo; }
123
124 const X86FrameLowering *getFrameLowering() const override {
125 return &FrameLowering;
126 }
127
128 const X86SelectionDAGInfo *getSelectionDAGInfo() const override {
129 return &TSInfo;
130 }
131
132 const X86RegisterInfo *getRegisterInfo() const override {
133 return &getInstrInfo()->getRegisterInfo();
134 }
135
136 unsigned getTileConfigSize() const { return 64; }
137 Align getTileConfigAlignment() const { return TileConfigAlignment; }
138
139 /// Returns the minimum alignment known to hold of the
140 /// stack frame on entry to the function and which must be maintained by every
141 /// function for this subtarget.
142 Align getStackAlignment() const { return stackAlignment; }
143
144 /// Returns the maximum memset / memcpy size
145 /// that still makes it profitable to inline the call.
146 unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; }
147
148 /// ParseSubtargetFeatures - Parses features string setting specified
149 /// subtarget options. Definition of function is auto generated by tblgen.
151
152 /// Methods used by Global ISel
153 const CallLowering *getCallLowering() const override;
155 const LegalizerInfo *getLegalizerInfo() const override;
156 const RegisterBankInfo *getRegBankInfo() const override;
157
158private:
159 /// Initialize the full set of dependencies so we can use an initializer
160 /// list for X86Subtarget.
161 X86Subtarget &initializeSubtargetDependencies(StringRef CPU,
162 StringRef TuneCPU,
163 StringRef FS);
164 void initSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS);
165
166public:
167
168#define GET_SUBTARGETINFO_MACRO(ATTRIBUTE, DEFAULT, GETTER) \
169 bool GETTER() const { return ATTRIBUTE; }
170#include "X86GenSubtargetInfo.inc"
171
172 /// Is this x86_64 with the ILP32 programming model (x32 ABI)?
173 bool isTarget64BitILP32() const { return Is64Bit && (TargetTriple.isX32()); }
174
175 /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
176 bool isTarget64BitLP64() const { return Is64Bit && (!TargetTriple.isX32()); }
177
178 PICStyles::Style getPICStyle() const { return PICStyle; }
179 void setPICStyle(PICStyles::Style Style) { PICStyle = Style; }
180
181 bool canUseCMPXCHG8B() const { return hasCX8(); }
182 bool canUseCMPXCHG16B() const {
183 // CX16 is just the CPUID bit, instruction requires 64-bit mode too.
184 return hasCX16() && is64Bit();
185 }
186 // SSE codegen depends on cmovs, and all SSE1+ processors support them.
187 // All 64-bit processors support cmov.
188 bool canUseCMOV() const { return hasCMOV() || hasSSE1() || is64Bit(); }
189 bool hasSSE1() const { return X86SSELevel >= SSE1; }
190 bool hasSSE2() const { return X86SSELevel >= SSE2; }
191 bool hasSSE3() const { return X86SSELevel >= SSE3; }
192 bool hasSSSE3() const { return X86SSELevel >= SSSE3; }
193 bool hasSSE41() const { return X86SSELevel >= SSE41; }
194 bool hasSSE42() const { return X86SSELevel >= SSE42; }
195 bool hasAVX() const { return X86SSELevel >= AVX; }
196 bool hasAVX2() const { return X86SSELevel >= AVX2; }
197 bool hasAVX512() const { return X86SSELevel >= AVX512; }
198 bool hasInt256() const { return hasAVX2(); }
199 bool hasAnyFMA() const { return hasFMA() || hasFMA4(); }
200 bool hasPrefetchW() const {
201 // The PREFETCHW instruction was added with 3DNow but later CPUs gave it
202 // its own CPUID bit as part of deprecating 3DNow.
203 return hasPRFCHW();
204 }
205 bool hasSSEPrefetch() const {
206 // We also implicitly enable these when we have a write prefix supporting
207 // cache level OR if we have prfchw.
208 return hasSSE1() || hasPRFCHW() || hasPREFETCHI();
209 }
210 bool canUseLAHFSAHF() const { return hasLAHFSAHF64() || !is64Bit(); }
211 // These are generic getters that OR together all of the thunk types
212 // supported by the subtarget. Therefore useIndirectThunk*() will return true
213 // if any respective thunk feature is enabled.
215 return useRetpolineIndirectCalls() || useLVIControlFlowIntegrity();
216 }
218 return useRetpolineIndirectBranches() || useLVIControlFlowIntegrity();
219 }
220
221 unsigned getPreferVectorWidth() const { return PreferVectorWidth; }
222 unsigned getRequiredVectorWidth() const { return RequiredVectorWidth; }
223
224 // Helper functions to determine when we should allow widening to 512-bit
225 // during codegen.
226 // TODO: Currently we're always allowing widening on CPUs without VLX,
227 // because for many cases we don't have a better option.
228 bool canExtendTo512DQ() const {
229 return hasAVX512() && hasEVEX512() &&
230 (!hasVLX() || getPreferVectorWidth() >= 512);
231 }
232 bool canExtendTo512BW() const {
233 return hasBWI() && canExtendTo512DQ();
234 }
235
236 bool hasNoDomainDelay() const { return NoDomainDelay; }
237 bool hasNoDomainDelayMov() const {
238 return hasNoDomainDelay() || NoDomainDelayMov;
239 }
241 return hasNoDomainDelay() || NoDomainDelayBlend;
242 }
244 return hasNoDomainDelay() || NoDomainDelayShuffle;
245 }
246
247 // If there are no 512-bit vectors and we prefer not to use 512-bit registers,
248 // disable them in the legalizer.
249 bool useAVX512Regs() const {
250 return hasAVX512() && hasEVEX512() &&
251 (canExtendTo512DQ() || RequiredVectorWidth > 256);
252 }
253
255 return getPreferVectorWidth() >= 256 || AllowLight256Bit;
256 }
257
258 bool useBWIRegs() const {
259 return hasBWI() && useAVX512Regs();
260 }
261
262 // Returns true if the destination register of a BSF/BSR instruction is
263 // not touched if the source register is zero.
264 // NOTE: i32->i64 implicit zext isn't guaranteed by BSR/BSF pass through.
265 bool hasBitScanPassThrough() const { return is64Bit(); }
266
267 bool isXRaySupported() const override { return is64Bit(); }
268
269 /// Use clflush if we have SSE2 or we're on x86-64 (even if we asked for
270 /// no-sse2). There isn't any reason to disable it if the target processor
271 /// supports it.
272 bool hasCLFLUSH() const { return hasSSE2() || is64Bit(); }
273
274 /// Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
275 /// no-sse2). There isn't any reason to disable it if the target processor
276 /// supports it.
277 bool hasMFence() const { return hasSSE2() || is64Bit(); }
278
279 /// Avoid use of `mfence` for`fence seq_cst`, and instead use `lock or`.
280 bool avoidMFence() const { return is64Bit(); }
281
282 const Triple &getTargetTriple() const { return TargetTriple; }
283
284 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
285 bool isTargetFreeBSD() const { return TargetTriple.isOSFreeBSD(); }
286 bool isTargetDragonFly() const { return TargetTriple.isOSDragonFly(); }
287 bool isTargetSolaris() const { return TargetTriple.isOSSolaris(); }
288 bool isTargetPS() const { return TargetTriple.isPS(); }
289
290 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
291 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
292 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
293
294 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
295 bool isTargetKFreeBSD() const { return TargetTriple.isOSKFreeBSD(); }
296 bool isTargetGlibc() const { return TargetTriple.isOSGlibc(); }
297 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
298 bool isTargetMCU() const { return TargetTriple.isOSIAMCU(); }
299 bool isTargetFuchsia() const { return TargetTriple.isOSFuchsia(); }
300
301 bool isTargetWindowsMSVC() const {
302 return TargetTriple.isWindowsMSVCEnvironment();
303 }
304
306 return TargetTriple.isWindowsCoreCLREnvironment();
307 }
308
310 return TargetTriple.isWindowsCygwinEnvironment();
311 }
312
313 bool isTargetWindowsGNU() const {
314 return TargetTriple.isWindowsGNUEnvironment();
315 }
316
318 return TargetTriple.isWindowsItaniumEnvironment();
319 }
320
321 bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); }
322
323 bool isUEFI() const { return TargetTriple.isUEFI(); }
324
325 bool isOSWindows() const { return TargetTriple.isOSWindows(); }
326
327 bool isTargetUEFI64() const { return Is64Bit && isUEFI(); }
328
329 bool isTargetWin64() const { return Is64Bit && isOSWindows(); }
330
331 bool isTargetWin32() const { return !Is64Bit && isOSWindows(); }
332
333 bool isPICStyleGOT() const { return PICStyle == PICStyles::Style::GOT; }
334 bool isPICStyleRIPRel() const { return PICStyle == PICStyles::Style::RIPRel; }
335
336 bool isPICStyleStubPIC() const {
337 return PICStyle == PICStyles::Style::StubPIC;
338 }
339
340 bool isPositionIndependent() const;
341
343 switch (CC) {
344 // On Win64, all these conventions just use the default convention.
345 case CallingConv::C:
348 return isTargetWin64() || isTargetUEFI64();
356 return isTargetWin64();
357 // This convention allows using the Win64 convention on other targets.
359 return true;
360 // This convention allows using the SysV convention on Windows targets.
362 return false;
363 // Otherwise, who knows what this is.
364 default:
365 return false;
366 }
367 }
368
369 /// Classify a global variable reference for the current subtarget according
370 /// to how we should reference it in a non-pcrel context.
371 unsigned char classifyLocalReference(const GlobalValue *GV) const;
372
373 unsigned char classifyGlobalReference(const GlobalValue *GV,
374 const Module &M) const;
375 unsigned char classifyGlobalReference(const GlobalValue *GV) const;
376
377 /// Classify a global function reference for the current subtarget.
378 unsigned char classifyGlobalFunctionReference(const GlobalValue *GV,
379 const Module &M) const;
380 unsigned char
381 classifyGlobalFunctionReference(const GlobalValue *GV) const override;
382
383 /// Classify a blockaddress reference for the current subtarget according to
384 /// how we should reference it in a non-pcrel context.
385 unsigned char classifyBlockAddressReference() const;
386
387 /// Return true if the subtarget allows calls to immediate address.
388 bool isLegalToCallImmediateAddr() const;
389
390 /// Return whether FrameLowering should always set the "extended frame
391 /// present" bit in FP, or set it based on a symbol in the runtime.
393 // Older OS versions (particularly system unwinders) are confused by the
394 // Swift extended frame, so when building code that might be run on them we
395 // must dynamically query the concurrency library to determine whether
396 // extended frames should be flagged as present.
397 const Triple &TT = getTargetTriple();
398
399 unsigned Major = TT.getOSVersion().getMajor();
400 switch(TT.getOS()) {
401 default:
402 return false;
403 case Triple::IOS:
404 case Triple::TvOS:
405 return Major < 15;
406 case Triple::WatchOS:
407 return Major < 8;
408 case Triple::MacOSX:
409 case Triple::Darwin:
410 return Major < 12;
411 }
412 }
413
414 /// If we are using indirect thunks, we need to expand indirectbr to avoid it
415 /// lowering to an actual indirect jump.
416 bool enableIndirectBrExpand() const override {
418 }
419
420 /// Enable the MachineScheduler pass for all X86 subtargets.
421 bool enableMachineScheduler() const override { return true; }
422
423 bool enableEarlyIfConversion() const override;
424
425 void getPostRAMutations(std::vector<std::unique_ptr<ScheduleDAGMutation>>
426 &Mutations) const override;
427
428 AntiDepBreakMode getAntiDepBreakMode() const override {
429 return TargetSubtargetInfo::ANTIDEP_CRITICAL;
430 }
431};
432
433} // end namespace llvm
434
435#endif // LLVM_LIB_TARGET_X86_X86SUBTARGET_H
static bool is64Bit(const char *name)
A Module instance is used to store all the information related to an LLVM module.
Definition: Module.h:67
Holds all the information related to register banks.
StringRef - Represent a constant reference to a string, i.e.
Definition: StringRef.h:55
Primary interface to the complete machine description for the target machine.
Definition: TargetMachine.h:83
Triple - Helper class for working with autoconf configuration names.
Definition: Triple.h:47
bool isOSDragonFly() const
Definition: Triple.h:643
bool isOSCygMing() const
Tests for either Cygwin or MinGW OS.
Definition: Triple.h:714
bool isX32() const
Tests whether the target is X32.
Definition: Triple.h:1131
bool isWindowsGNUEnvironment() const
Definition: Triple.h:709
bool isAndroid() const
Tests whether the target is Android.
Definition: Triple.h:816
bool isOSBinFormatMachO() const
Tests whether the environment is MachO.
Definition: Triple.h:779
bool isWindowsCoreCLREnvironment() const
Definition: Triple.h:697
bool isOSSolaris() const
Definition: Triple.h:645
bool isOSKFreeBSD() const
Tests whether the OS is kFreeBSD.
Definition: Triple.h:730
bool isOSBinFormatCOFF() const
Tests whether the OS uses the COFF binary format.
Definition: Triple.h:771
bool isUEFI() const
Tests whether the OS is UEFI.
Definition: Triple.h:671
bool isOSWindows() const
Tests whether the OS is Windows.
Definition: Triple.h:676
bool isOSLinux() const
Tests whether the OS is Linux.
Definition: Triple.h:725
bool isWindowsCygwinEnvironment() const
Definition: Triple.h:705
bool isOSFreeBSD() const
Definition: Triple.h:635
bool isOSDarwin() const
Is this a "Darwin" OS (macOS, iOS, tvOS, watchOS, DriverKit, XROS, or bridgeOS).
Definition: Triple.h:608
bool isOSGlibc() const
Tests whether the OS uses glibc.
Definition: Triple.h:750
bool isPS() const
Tests whether the target is the PS4 or PS5 platform.
Definition: Triple.h:813
bool isOSIAMCU() const
Definition: Triple.h:649
bool isOSFuchsia() const
Definition: Triple.h:639
bool isOSBinFormatELF() const
Tests whether the OS uses the ELF binary format.
Definition: Triple.h:766
bool isWindowsMSVCEnvironment() const
Checks if the environment could be MSVC.
Definition: Triple.h:686
bool isWindowsItaniumEnvironment() const
Definition: Triple.h:701
const X86RegisterInfo & getRegisterInfo() const
getRegisterInfo - TargetInstrInfo is a superset of MRegister info.
Definition: X86InstrInfo.h:258
bool canExtendTo512BW() const
Definition: X86Subtarget.h:232
bool hasAnyFMA() const
Definition: X86Subtarget.h:199
bool enableEarlyIfConversion() const override
~X86Subtarget() override
bool isOSWindows() const
Definition: X86Subtarget.h:325
bool isTargetMachO() const
Definition: X86Subtarget.h:292
unsigned getTileConfigSize() const
Definition: X86Subtarget.h:136
bool canUseLAHFSAHF() const
Definition: X86Subtarget.h:210
bool isUEFI() const
Definition: X86Subtarget.h:323
bool isTargetKFreeBSD() const
Definition: X86Subtarget.h:295
bool isXRaySupported() const override
Definition: X86Subtarget.h:267
unsigned getRequiredVectorWidth() const
Definition: X86Subtarget.h:222
bool useIndirectThunkBranches() const
Definition: X86Subtarget.h:217
bool hasSSE1() const
Definition: X86Subtarget.h:189
bool avoidMFence() const
Avoid use of mfence forfence seq_cst, and instead use lock or.
Definition: X86Subtarget.h:280
bool useLight256BitInstructions() const
Definition: X86Subtarget.h:254
bool isTargetSolaris() const
Definition: X86Subtarget.h:287
bool hasBitScanPassThrough() const
Definition: X86Subtarget.h:265
bool isPICStyleGOT() const
Definition: X86Subtarget.h:333
bool isTargetWindowsCygwin() const
Definition: X86Subtarget.h:309
bool hasSSE42() const
Definition: X86Subtarget.h:194
InstructionSelector * getInstructionSelector() const override
const X86TargetLowering * getTargetLowering() const override
Definition: X86Subtarget.h:118
bool hasMFence() const
Use mfence if we have SSE2 or we're on x86-64 (even if we asked for no-sse2).
Definition: X86Subtarget.h:277
bool hasNoDomainDelayBlend() const
Definition: X86Subtarget.h:240
Align getTileConfigAlignment() const
Definition: X86Subtarget.h:137
bool isTargetMCU() const
Definition: X86Subtarget.h:298
bool isTargetDragonFly() const
Definition: X86Subtarget.h:286
bool canUseCMOV() const
Definition: X86Subtarget.h:188
bool isPICStyleStubPIC() const
Definition: X86Subtarget.h:336
bool isLegalToCallImmediateAddr() const
Return true if the subtarget allows calls to immediate address.
bool enableMachineScheduler() const override
Enable the MachineScheduler pass for all X86 subtargets.
Definition: X86Subtarget.h:421
bool isTargetWindowsMSVC() const
Definition: X86Subtarget.h:301
bool canUseCMPXCHG8B() const
Definition: X86Subtarget.h:181
bool isTarget64BitILP32() const
Is this x86_64 with the ILP32 programming model (x32 ABI)?
Definition: X86Subtarget.h:173
bool hasNoDomainDelayShuffle() const
Definition: X86Subtarget.h:243
bool isTargetDarwin() const
Definition: X86Subtarget.h:284
bool isTargetWin64() const
Definition: X86Subtarget.h:329
bool hasPrefetchW() const
Definition: X86Subtarget.h:200
bool isTarget64BitLP64() const
Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
Definition: X86Subtarget.h:176
bool swiftAsyncContextIsDynamicallySet() const
Return whether FrameLowering should always set the "extended frame present" bit in FP,...
Definition: X86Subtarget.h:392
const Triple & getTargetTriple() const
Definition: X86Subtarget.h:282
AntiDepBreakMode getAntiDepBreakMode() const override
Definition: X86Subtarget.h:428
bool isTargetWindowsCoreCLR() const
Definition: X86Subtarget.h:305
const X86InstrInfo * getInstrInfo() const override
Definition: X86Subtarget.h:122
const RegisterBankInfo * getRegBankInfo() const override
bool useAVX512Regs() const
Definition: X86Subtarget.h:249
bool isTargetCOFF() const
Definition: X86Subtarget.h:291
bool hasSSE3() const
Definition: X86Subtarget.h:191
bool isCallingConvWin64(CallingConv::ID CC) const
Definition: X86Subtarget.h:342
bool hasAVX512() const
Definition: X86Subtarget.h:197
bool canExtendTo512DQ() const
Definition: X86Subtarget.h:228
bool hasSSE41() const
Definition: X86Subtarget.h:193
Align getStackAlignment() const
Returns the minimum alignment known to hold of the stack frame on entry to the function and which mus...
Definition: X86Subtarget.h:142
bool isTargetELF() const
Definition: X86Subtarget.h:290
bool hasSSEPrefetch() const
Definition: X86Subtarget.h:205
bool canUseCMPXCHG16B() const
Definition: X86Subtarget.h:182
unsigned char classifyGlobalReference(const GlobalValue *GV, const Module &M) const
const LegalizerInfo * getLegalizerInfo() const override
bool isPositionIndependent() const
bool hasSSE2() const
Definition: X86Subtarget.h:190
bool isTargetFreeBSD() const
Definition: X86Subtarget.h:285
bool isTargetGlibc() const
Definition: X86Subtarget.h:296
bool isTargetFuchsia() const
Definition: X86Subtarget.h:299
bool hasSSSE3() const
Definition: X86Subtarget.h:192
bool hasInt256() const
Definition: X86Subtarget.h:198
bool isPICStyleRIPRel() const
Definition: X86Subtarget.h:334
bool isTargetCygMing() const
Definition: X86Subtarget.h:321
bool hasNoDomainDelay() const
Definition: X86Subtarget.h:236
unsigned char classifyLocalReference(const GlobalValue *GV) const
Classify a global variable reference for the current subtarget according to how we should reference i...
unsigned char classifyBlockAddressReference() const
Classify a blockaddress reference for the current subtarget according to how we should reference it i...
PICStyles::Style getPICStyle() const
Definition: X86Subtarget.h:178
bool enableIndirectBrExpand() const override
If we are using indirect thunks, we need to expand indirectbr to avoid it lowering to an actual indir...
Definition: X86Subtarget.h:416
bool hasNoDomainDelayMov() const
Definition: X86Subtarget.h:237
bool isTargetPS() const
Definition: X86Subtarget.h:288
bool isTargetUEFI64() const
Definition: X86Subtarget.h:327
const X86RegisterInfo * getRegisterInfo() const override
Definition: X86Subtarget.h:132
void setPICStyle(PICStyles::Style Style)
Definition: X86Subtarget.h:179
bool hasAVX() const
Definition: X86Subtarget.h:195
bool isTargetWindowsGNU() const
Definition: X86Subtarget.h:313
unsigned getMaxInlineSizeThreshold() const
Returns the maximum memset / memcpy size that still makes it profitable to inline the call.
Definition: X86Subtarget.h:146
unsigned getPreferVectorWidth() const
Definition: X86Subtarget.h:221
bool isTargetWindowsItanium() const
Definition: X86Subtarget.h:317
bool isTargetAndroid() const
Definition: X86Subtarget.h:297
const CallLowering * getCallLowering() const override
Methods used by Global ISel.
bool hasCLFLUSH() const
Use clflush if we have SSE2 or we're on x86-64 (even if we asked for no-sse2).
Definition: X86Subtarget.h:272
void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS)
ParseSubtargetFeatures - Parses features string setting specified subtarget options.
const X86FrameLowering * getFrameLowering() const override
Definition: X86Subtarget.h:124
void getPostRAMutations(std::vector< std::unique_ptr< ScheduleDAGMutation > > &Mutations) const override
bool useBWIRegs() const
Definition: X86Subtarget.h:258
bool isTargetWin32() const
Definition: X86Subtarget.h:331
bool useIndirectThunkCalls() const
Definition: X86Subtarget.h:214
unsigned char classifyGlobalFunctionReference(const GlobalValue *GV, const Module &M) const
Classify a global function reference for the current subtarget.
bool hasAVX2() const
Definition: X86Subtarget.h:196
const X86SelectionDAGInfo * getSelectionDAGInfo() const override
Definition: X86Subtarget.h:128
bool isTargetLinux() const
Definition: X86Subtarget.h:294
@ X86_64_SysV
The C convention as specified in the x86-64 supplement to the System V ABI, used on most non-Windows ...
Definition: CallingConv.h:151
@ Swift
Calling convention for Swift.
Definition: CallingConv.h:69
@ X86_ThisCall
Similar to X86_StdCall.
Definition: CallingConv.h:122
@ X86_StdCall
stdcall is mostly used by the Win32 API.
Definition: CallingConv.h:99
@ Fast
Attempts to make calls as fast as possible (e.g.
Definition: CallingConv.h:41
@ X86_VectorCall
MSVC calling convention that passes vectors and vector aggregates in SSE registers.
Definition: CallingConv.h:163
@ Intel_OCL_BI
Used for Intel OpenCL built-ins.
Definition: CallingConv.h:147
@ Tail
Attemps to make calls as fast as possible while guaranteeing that tail call optimization can always b...
Definition: CallingConv.h:76
@ Win64
The C convention as implemented on Windows/x86-64 and AArch64.
Definition: CallingConv.h:159
@ SwiftTail
This follows the Swift calling convention in how arguments are passed but guarantees tail calls will ...
Definition: CallingConv.h:87
@ C
The default llvm calling convention, compatible with C.
Definition: CallingConv.h:34
@ X86_FastCall
'fast' analog of X86_StdCall.
Definition: CallingConv.h:103
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition: Alignment.h:39
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
Definition: Alignment.h:117