33#include "llvm/IR/IntrinsicsAMDGPU.h"
40#define DEBUG_TYPE "si-instr-info"
42#define GET_INSTRINFO_CTOR_DTOR
43#include "AMDGPUGenInstrInfo.inc"
46#define GET_D16ImageDimIntrinsics_IMPL
47#define GET_ImageDimIntrinsicTable_IMPL
48#define GET_RsrcIntrinsics_IMPL
49#include "AMDGPUGenSearchableTables.inc"
57 cl::desc(
"Restrict range of branch instructions (DEBUG)"));
60 "amdgpu-fix-16-bit-physreg-copies",
61 cl::desc(
"Fix copies between 32 and 16 bit registers by extending to 32 bit"),
76 unsigned N =
Node->getNumOperands();
77 while (
N &&
Node->getOperand(
N - 1).getValueType() == MVT::Glue)
89 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0,
OpName);
90 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1,
OpName);
92 if (Op0Idx == -1 && Op1Idx == -1)
96 if ((Op0Idx == -1 && Op1Idx != -1) ||
97 (Op1Idx == -1 && Op0Idx != -1))
118 return !
MI.memoperands_empty() &&
120 return MMO->isLoad() && MMO->isInvariant();
142 if (!
MI.hasImplicitDef() &&
143 MI.getNumImplicitOperands() ==
MI.getDesc().implicit_uses().size() &&
144 !
MI.mayRaiseFPException())
152bool SIInstrInfo::resultDependsOnExec(
const MachineInstr &
MI)
const {
155 if (
MI.isCompare()) {
166 switch (
Use.getOpcode()) {
167 case AMDGPU::S_AND_SAVEEXEC_B32:
168 case AMDGPU::S_AND_SAVEEXEC_B64:
170 case AMDGPU::S_AND_B32:
171 case AMDGPU::S_AND_B64:
172 if (!
Use.readsRegister(AMDGPU::EXEC,
nullptr))
182 switch (
MI.getOpcode()) {
185 case AMDGPU::V_READFIRSTLANE_B32:
202 if (
MI.getOpcode() == AMDGPU::SI_IF_BREAK)
207 for (
auto Op :
MI.uses()) {
208 if (
Op.isReg() &&
Op.getReg().isVirtual() &&
209 RI.isSGPRClass(
MRI.getRegClass(
Op.getReg()))) {
214 if (FromCycle ==
nullptr)
220 while (FromCycle && !FromCycle->
contains(ToCycle)) {
240 int64_t &Offset1)
const {
248 if (!
get(Opc0).mayLoad() || !
get(Opc1).mayLoad())
252 if (!
get(Opc0).getNumDefs() || !
get(Opc1).getNumDefs())
268 int Offset0Idx = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
269 int Offset1Idx = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
270 if (Offset0Idx == -1 || Offset1Idx == -1)
277 Offset0Idx -=
get(Opc0).NumDefs;
278 Offset1Idx -=
get(Opc1).NumDefs;
308 if (!Load0Offset || !Load1Offset)
325 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
326 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
328 if (OffIdx0 == -1 || OffIdx1 == -1)
334 OffIdx0 -=
get(Opc0).NumDefs;
335 OffIdx1 -=
get(Opc1).NumDefs;
354 case AMDGPU::DS_READ2ST64_B32:
355 case AMDGPU::DS_READ2ST64_B64:
356 case AMDGPU::DS_WRITE2ST64_B32:
357 case AMDGPU::DS_WRITE2ST64_B64:
372 OffsetIsScalable =
false;
389 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst);
391 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::data0);
392 if (
Opc == AMDGPU::DS_ATOMIC_ASYNC_BARRIER_ARRIVE_B64)
405 unsigned Offset0 = Offset0Op->
getImm() & 0xff;
406 unsigned Offset1 = Offset1Op->
getImm() & 0xff;
407 if (Offset0 + 1 != Offset1)
418 int Data0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::data0);
426 Offset = EltSize * Offset0;
428 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst);
429 if (DataOpIdx == -1) {
430 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::data0);
432 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::data1);
448 if (BaseOp && !BaseOp->
isFI())
456 if (SOffset->
isReg())
462 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst);
464 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdata);
473 isMIMG(LdSt) ? AMDGPU::OpName::srsrc : AMDGPU::OpName::rsrc;
474 int SRsrcIdx = AMDGPU::getNamedOperandIdx(
Opc, RsrcOpName);
476 int VAddr0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vaddr0);
477 if (VAddr0Idx >= 0) {
479 for (
int I = VAddr0Idx;
I < SRsrcIdx; ++
I)
486 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdata);
501 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::sdst);
518 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst);
520 DataOpIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdata);
537 if (BaseOps1.
front()->isIdenticalTo(*BaseOps2.
front()))
545 if (MO1->getAddrSpace() != MO2->getAddrSpace())
548 const auto *Base1 = MO1->getValue();
549 const auto *Base2 = MO2->getValue();
550 if (!Base1 || !Base2)
558 return Base1 == Base2;
562 int64_t Offset1,
bool OffsetIsScalable1,
564 int64_t Offset2,
bool OffsetIsScalable2,
565 unsigned ClusterSize,
566 unsigned NumBytes)
const {
579 }
else if (!BaseOps1.
empty() || !BaseOps2.
empty()) {
598 const unsigned LoadSize = NumBytes / ClusterSize;
599 const unsigned NumDWords = ((LoadSize + 3) / 4) * ClusterSize;
600 return NumDWords <= MaxMemoryClusterDWords;
614 int64_t Offset0, int64_t Offset1,
615 unsigned NumLoads)
const {
616 assert(Offset1 > Offset0 &&
617 "Second offset should be larger than first offset!");
622 return (NumLoads <= 16 && (Offset1 - Offset0) < 64);
629 const char *Msg =
"illegal VGPR to SGPR copy") {
650 assert((
TII.getSubtarget().hasMAIInsts() &&
651 !
TII.getSubtarget().hasGFX90AInsts()) &&
652 "Expected GFX908 subtarget.");
655 AMDGPU::AGPR_32RegClass.
contains(SrcReg)) &&
656 "Source register of the copy should be either an SGPR or an AGPR.");
659 "Destination register of the copy should be an AGPR.");
668 for (
auto Def =
MI,
E =
MBB.begin(); Def !=
E; ) {
671 if (!Def->modifiesRegister(SrcReg, &RI))
674 if (Def->getOpcode() != AMDGPU::V_ACCVGPR_WRITE_B32_e64 ||
675 Def->getOperand(0).getReg() != SrcReg)
682 bool SafeToPropagate =
true;
685 for (
auto I = Def;
I !=
MI && SafeToPropagate; ++
I)
686 if (
I->modifiesRegister(DefOp.
getReg(), &RI))
687 SafeToPropagate =
false;
689 if (!SafeToPropagate)
692 for (
auto I = Def;
I !=
MI; ++
I)
693 I->clearRegisterKills(DefOp.
getReg(), &RI);
702 if (ImpUseSuperReg) {
703 Builder.addReg(ImpUseSuperReg,
711 RS.enterBasicBlockEnd(
MBB);
712 RS.backward(std::next(
MI));
721 unsigned RegNo = (DestReg - AMDGPU::AGPR0) % 3;
724 assert(
MBB.getParent()->getRegInfo().isReserved(Tmp) &&
725 "VGPR used for an intermediate copy should have been reserved.");
730 Register Tmp2 = RS.scavengeRegisterBackwards(AMDGPU::VGPR_32RegClass,
MI,
740 unsigned TmpCopyOp = AMDGPU::V_MOV_B32_e32;
741 if (AMDGPU::AGPR_32RegClass.
contains(SrcReg)) {
742 TmpCopyOp = AMDGPU::V_ACCVGPR_READ_B32_e64;
749 if (ImpUseSuperReg) {
750 UseBuilder.
addReg(ImpUseSuperReg,
771 for (
unsigned Idx = 0; Idx < BaseIndices.
size(); ++Idx) {
772 int16_t SubIdx = BaseIndices[Idx];
773 Register DestSubReg = RI.getSubReg(DestReg, SubIdx);
774 Register SrcSubReg = RI.getSubReg(SrcReg, SubIdx);
775 assert(DestSubReg && SrcSubReg &&
"Failed to find subregs!");
776 unsigned Opcode = AMDGPU::S_MOV_B32;
779 bool AlignedDest = ((DestSubReg - AMDGPU::SGPR0) % 2) == 0;
780 bool AlignedSrc = ((SrcSubReg - AMDGPU::SGPR0) % 2) == 0;
781 if (AlignedDest && AlignedSrc && (Idx + 1 < BaseIndices.
size())) {
785 DestSubReg = RI.getSubReg(DestReg, SubIdx);
786 SrcSubReg = RI.getSubReg(SrcReg, SubIdx);
787 assert(DestSubReg && SrcSubReg &&
"Failed to find subregs!");
788 Opcode = AMDGPU::S_MOV_B64;
803 assert(FirstMI && LastMI);
811 LastMI->addRegisterKilled(SrcReg, &RI);
817 Register SrcReg,
bool KillSrc,
bool RenamableDest,
818 bool RenamableSrc)
const {
820 unsigned Size = RI.getRegSizeInBits(*RC);
822 unsigned SrcSize = RI.getRegSizeInBits(*SrcRC);
828 if (((
Size == 16) != (SrcSize == 16))) {
830 assert(ST.useRealTrue16Insts());
835 if (DestReg == SrcReg) {
841 RC = RI.getPhysRegBaseClass(DestReg);
842 Size = RI.getRegSizeInBits(*RC);
843 SrcRC = RI.getPhysRegBaseClass(SrcReg);
844 SrcSize = RI.getRegSizeInBits(*SrcRC);
848 if (RC == &AMDGPU::VGPR_32RegClass) {
850 AMDGPU::SReg_32RegClass.
contains(SrcReg) ||
851 AMDGPU::AGPR_32RegClass.
contains(SrcReg));
852 unsigned Opc = AMDGPU::AGPR_32RegClass.contains(SrcReg) ?
853 AMDGPU::V_ACCVGPR_READ_B32_e64 : AMDGPU::V_MOV_B32_e32;
859 if (RC == &AMDGPU::SReg_32_XM0RegClass ||
860 RC == &AMDGPU::SReg_32RegClass) {
861 if (SrcReg == AMDGPU::SCC) {
868 if (DestReg == AMDGPU::VCC_LO) {
869 if (AMDGPU::SReg_32RegClass.
contains(SrcReg)) {
883 if (!AMDGPU::SReg_32RegClass.
contains(SrcReg)) {
893 if (RC == &AMDGPU::SReg_64RegClass) {
894 if (SrcReg == AMDGPU::SCC) {
901 if (DestReg == AMDGPU::VCC) {
902 if (AMDGPU::SReg_64RegClass.
contains(SrcReg)) {
916 if (!AMDGPU::SReg_64_EncodableRegClass.
contains(SrcReg)) {
926 if (DestReg == AMDGPU::SCC) {
929 if (AMDGPU::SReg_64RegClass.
contains(SrcReg)) {
933 assert(ST.hasScalarCompareEq64());
947 if (RC == &AMDGPU::AGPR_32RegClass) {
948 if (AMDGPU::VGPR_32RegClass.
contains(SrcReg) ||
949 (ST.hasGFX90AInsts() && AMDGPU::SReg_32RegClass.contains(SrcReg))) {
955 if (AMDGPU::AGPR_32RegClass.
contains(SrcReg) && ST.hasGFX90AInsts()) {
964 const bool Overlap = RI.regsOverlap(SrcReg, DestReg);
971 AMDGPU::SReg_LO16RegClass.
contains(SrcReg) ||
972 AMDGPU::AGPR_LO16RegClass.
contains(SrcReg));
974 bool IsSGPRDst = AMDGPU::SReg_LO16RegClass.contains(DestReg);
975 bool IsSGPRSrc = AMDGPU::SReg_LO16RegClass.contains(SrcReg);
976 bool IsAGPRDst = AMDGPU::AGPR_LO16RegClass.contains(DestReg);
977 bool IsAGPRSrc = AMDGPU::AGPR_LO16RegClass.contains(SrcReg);
980 MCRegister NewDestReg = RI.get32BitRegister(DestReg);
981 MCRegister NewSrcReg = RI.get32BitRegister(SrcReg);
994 if (IsAGPRDst || IsAGPRSrc) {
995 if (!DstLow || !SrcLow) {
997 "Cannot use hi16 subreg with an AGPR!");
1004 if (ST.useRealTrue16Insts()) {
1010 if (AMDGPU::VGPR_16_Lo128RegClass.
contains(DestReg) &&
1011 (IsSGPRSrc || AMDGPU::VGPR_16_Lo128RegClass.
contains(SrcReg))) {
1023 if (IsSGPRSrc && !ST.hasSDWAScalar()) {
1024 if (!DstLow || !SrcLow) {
1026 "Cannot use hi16 subreg on VI!");
1049 if (RC == RI.getVGPR64Class() && (SrcRC == RC || RI.isSGPRClass(SrcRC))) {
1050 if (ST.hasMovB64()) {
1055 if (ST.hasPkMovB32()) {
1071 const bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg);
1072 if (RI.isSGPRClass(RC)) {
1073 if (!RI.isSGPRClass(SrcRC)) {
1077 const bool CanKillSuperReg = KillSrc && !RI.regsOverlap(SrcReg, DestReg);
1083 unsigned EltSize = 4;
1084 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1085 if (RI.isAGPRClass(RC)) {
1086 if (ST.hasGFX90AInsts() && RI.isAGPRClass(SrcRC))
1087 Opcode = AMDGPU::V_ACCVGPR_MOV_B32;
1088 else if (RI.hasVGPRs(SrcRC) ||
1089 (ST.hasGFX90AInsts() && RI.isSGPRClass(SrcRC)))
1090 Opcode = AMDGPU::V_ACCVGPR_WRITE_B32_e64;
1092 Opcode = AMDGPU::INSTRUCTION_LIST_END;
1093 }
else if (RI.hasVGPRs(RC) && RI.isAGPRClass(SrcRC)) {
1094 Opcode = AMDGPU::V_ACCVGPR_READ_B32_e64;
1095 }
else if ((
Size % 64 == 0) && RI.hasVGPRs(RC) &&
1096 (RI.isProperlyAlignedRC(*RC) &&
1097 (SrcRC == RC || RI.isSGPRClass(SrcRC)))) {
1099 if (ST.hasMovB64()) {
1100 Opcode = AMDGPU::V_MOV_B64_e32;
1102 }
else if (ST.hasPkMovB32()) {
1103 Opcode = AMDGPU::V_PK_MOV_B32;
1113 std::unique_ptr<RegScavenger> RS;
1114 if (Opcode == AMDGPU::INSTRUCTION_LIST_END)
1115 RS = std::make_unique<RegScavenger>();
1121 const bool Overlap = RI.regsOverlap(SrcReg, DestReg);
1122 const bool CanKillSuperReg = KillSrc && !Overlap;
1124 for (
unsigned Idx = 0; Idx < SubIndices.
size(); ++Idx) {
1127 SubIdx = SubIndices[Idx];
1129 SubIdx = SubIndices[SubIndices.
size() - Idx - 1];
1130 Register DestSubReg = RI.getSubReg(DestReg, SubIdx);
1131 Register SrcSubReg = RI.getSubReg(SrcReg, SubIdx);
1132 assert(DestSubReg && SrcSubReg &&
"Failed to find subregs!");
1134 bool IsFirstSubreg = Idx == 0;
1135 bool UseKill = CanKillSuperReg && Idx == SubIndices.
size() - 1;
1137 if (Opcode == AMDGPU::INSTRUCTION_LIST_END) {
1141 *RS, Overlap, ImpDefSuper, ImpUseSuper);
1142 }
else if (Opcode == AMDGPU::V_PK_MOV_B32) {
1188 return &AMDGPU::VGPR_32RegClass;
1200 assert(
MRI.getRegClass(DstReg) == &AMDGPU::VGPR_32RegClass &&
1201 "Not a VGPR32 reg");
1203 if (
Cond.size() == 1) {
1204 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1213 }
else if (
Cond.size() == 2) {
1214 assert(
Cond[0].isImm() &&
"Cond[0] is not an immediate");
1216 case SIInstrInfo::SCC_TRUE: {
1217 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1227 case SIInstrInfo::SCC_FALSE: {
1228 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1238 case SIInstrInfo::VCCNZ: {
1241 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1252 case SIInstrInfo::VCCZ: {
1255 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1266 case SIInstrInfo::EXECNZ: {
1267 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1268 Register SReg2 =
MRI.createVirtualRegister(RI.getBoolRC());
1279 case SIInstrInfo::EXECZ: {
1280 Register SReg =
MRI.createVirtualRegister(BoolXExecRC);
1281 Register SReg2 =
MRI.createVirtualRegister(RI.getBoolRC());
1306 Register Reg =
MRI.createVirtualRegister(RI.getBoolRC());
1319 Register Reg =
MRI.createVirtualRegister(RI.getBoolRC());
1329 int64_t &ImmVal)
const {
1330 switch (
MI.getOpcode()) {
1331 case AMDGPU::V_MOV_B32_e32:
1332 case AMDGPU::S_MOV_B32:
1333 case AMDGPU::S_MOVK_I32:
1334 case AMDGPU::S_MOV_B64:
1335 case AMDGPU::V_MOV_B64_e32:
1336 case AMDGPU::V_ACCVGPR_WRITE_B32_e64:
1337 case AMDGPU::AV_MOV_B32_IMM_PSEUDO:
1338 case AMDGPU::AV_MOV_B64_IMM_PSEUDO:
1339 case AMDGPU::S_MOV_B64_IMM_PSEUDO:
1340 case AMDGPU::V_MOV_B64_PSEUDO: {
1344 return MI.getOperand(0).getReg() == Reg;
1349 case AMDGPU::S_BREV_B32:
1350 case AMDGPU::V_BFREV_B32_e32:
1351 case AMDGPU::V_BFREV_B32_e64: {
1355 return MI.getOperand(0).getReg() == Reg;
1360 case AMDGPU::S_NOT_B32:
1361 case AMDGPU::V_NOT_B32_e32:
1362 case AMDGPU::V_NOT_B32_e64: {
1365 ImmVal =
static_cast<int64_t
>(~static_cast<int32_t>(Src0.
getImm()));
1366 return MI.getOperand(0).getReg() == Reg;
1378 if (RI.isAGPRClass(DstRC))
1379 return AMDGPU::COPY;
1380 if (RI.getRegSizeInBits(*DstRC) == 16) {
1383 return RI.isSGPRClass(DstRC) ? AMDGPU::COPY : AMDGPU::V_MOV_B16_t16_e64;
1385 if (RI.getRegSizeInBits(*DstRC) == 32)
1386 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
1387 if (RI.getRegSizeInBits(*DstRC) == 64 && RI.isSGPRClass(DstRC))
1388 return AMDGPU::S_MOV_B64;
1389 if (RI.getRegSizeInBits(*DstRC) == 64 && !RI.isSGPRClass(DstRC))
1390 return AMDGPU::V_MOV_B64_PSEUDO;
1391 return AMDGPU::COPY;
1396 bool IsIndirectSrc)
const {
1397 if (IsIndirectSrc) {
1399 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V1);
1401 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V2);
1403 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V3);
1405 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V4);
1407 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V5);
1409 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V8);
1411 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V9);
1413 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V10);
1415 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V11);
1417 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V12);
1419 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V16);
1420 if (VecSize <= 1024)
1421 return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V32);
1427 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V1);
1429 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V2);
1431 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V3);
1433 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V4);
1435 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V5);
1437 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V8);
1439 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V9);
1441 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V10);
1443 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V11);
1445 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V12);
1447 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V16);
1448 if (VecSize <= 1024)
1449 return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V32);
1456 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V1;
1458 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V2;
1460 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V3;
1462 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V4;
1464 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V5;
1466 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V8;
1468 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V9;
1470 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V10;
1472 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V11;
1474 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V12;
1476 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V16;
1477 if (VecSize <= 1024)
1478 return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V32;
1485 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V1;
1487 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V2;
1489 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V3;
1491 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V4;
1493 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V5;
1495 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V8;
1497 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V9;
1499 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V10;
1501 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V11;
1503 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V12;
1505 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V16;
1506 if (VecSize <= 1024)
1507 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V32;
1514 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V1;
1516 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V2;
1518 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V4;
1520 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V8;
1521 if (VecSize <= 1024)
1522 return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V16;
1529 bool IsSGPR)
const {
1541 assert(EltSize == 32 &&
"invalid reg indexing elt size");
1548 return AMDGPU::SI_SPILL_S32_SAVE;
1550 return AMDGPU::SI_SPILL_S64_SAVE;
1552 return AMDGPU::SI_SPILL_S96_SAVE;
1554 return AMDGPU::SI_SPILL_S128_SAVE;
1556 return AMDGPU::SI_SPILL_S160_SAVE;
1558 return AMDGPU::SI_SPILL_S192_SAVE;
1560 return AMDGPU::SI_SPILL_S224_SAVE;
1562 return AMDGPU::SI_SPILL_S256_SAVE;
1564 return AMDGPU::SI_SPILL_S288_SAVE;
1566 return AMDGPU::SI_SPILL_S320_SAVE;
1568 return AMDGPU::SI_SPILL_S352_SAVE;
1570 return AMDGPU::SI_SPILL_S384_SAVE;
1572 return AMDGPU::SI_SPILL_S512_SAVE;
1574 return AMDGPU::SI_SPILL_S1024_SAVE;
1583 return AMDGPU::SI_SPILL_V16_SAVE;
1585 return AMDGPU::SI_SPILL_V32_SAVE;
1587 return AMDGPU::SI_SPILL_V64_SAVE;
1589 return AMDGPU::SI_SPILL_V96_SAVE;
1591 return AMDGPU::SI_SPILL_V128_SAVE;
1593 return AMDGPU::SI_SPILL_V160_SAVE;
1595 return AMDGPU::SI_SPILL_V192_SAVE;
1597 return AMDGPU::SI_SPILL_V224_SAVE;
1599 return AMDGPU::SI_SPILL_V256_SAVE;
1601 return AMDGPU::SI_SPILL_V288_SAVE;
1603 return AMDGPU::SI_SPILL_V320_SAVE;
1605 return AMDGPU::SI_SPILL_V352_SAVE;
1607 return AMDGPU::SI_SPILL_V384_SAVE;
1609 return AMDGPU::SI_SPILL_V512_SAVE;
1611 return AMDGPU::SI_SPILL_V1024_SAVE;
1620 return AMDGPU::SI_SPILL_AV32_SAVE;
1622 return AMDGPU::SI_SPILL_AV64_SAVE;
1624 return AMDGPU::SI_SPILL_AV96_SAVE;
1626 return AMDGPU::SI_SPILL_AV128_SAVE;
1628 return AMDGPU::SI_SPILL_AV160_SAVE;
1630 return AMDGPU::SI_SPILL_AV192_SAVE;
1632 return AMDGPU::SI_SPILL_AV224_SAVE;
1634 return AMDGPU::SI_SPILL_AV256_SAVE;
1636 return AMDGPU::SI_SPILL_AV288_SAVE;
1638 return AMDGPU::SI_SPILL_AV320_SAVE;
1640 return AMDGPU::SI_SPILL_AV352_SAVE;
1642 return AMDGPU::SI_SPILL_AV384_SAVE;
1644 return AMDGPU::SI_SPILL_AV512_SAVE;
1646 return AMDGPU::SI_SPILL_AV1024_SAVE;
1653 bool IsVectorSuperClass) {
1658 if (IsVectorSuperClass)
1659 return AMDGPU::SI_SPILL_WWM_AV32_SAVE;
1661 return AMDGPU::SI_SPILL_WWM_V32_SAVE;
1667 bool IsVectorSuperClass = RI.isVectorSuperClass(RC);
1674 if (ST.hasMAIInsts())
1694 FrameInfo.getObjectAlign(FrameIndex));
1695 unsigned SpillSize =
TRI->getSpillSize(*RC);
1698 if (RI.isSGPRClass(RC)) {
1700 assert(SrcReg != AMDGPU::M0 &&
"m0 should not be spilled");
1701 assert(SrcReg != AMDGPU::EXEC_LO && SrcReg != AMDGPU::EXEC_HI &&
1702 SrcReg != AMDGPU::EXEC &&
"exec should not be spilled");
1710 if (SrcReg.
isVirtual() && SpillSize == 4) {
1711 MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0_XEXECRegClass);
1720 if (RI.spillSGPRToVGPR())
1740 return AMDGPU::SI_SPILL_S32_RESTORE;
1742 return AMDGPU::SI_SPILL_S64_RESTORE;
1744 return AMDGPU::SI_SPILL_S96_RESTORE;
1746 return AMDGPU::SI_SPILL_S128_RESTORE;
1748 return AMDGPU::SI_SPILL_S160_RESTORE;
1750 return AMDGPU::SI_SPILL_S192_RESTORE;
1752 return AMDGPU::SI_SPILL_S224_RESTORE;
1754 return AMDGPU::SI_SPILL_S256_RESTORE;
1756 return AMDGPU::SI_SPILL_S288_RESTORE;
1758 return AMDGPU::SI_SPILL_S320_RESTORE;
1760 return AMDGPU::SI_SPILL_S352_RESTORE;
1762 return AMDGPU::SI_SPILL_S384_RESTORE;
1764 return AMDGPU::SI_SPILL_S512_RESTORE;
1766 return AMDGPU::SI_SPILL_S1024_RESTORE;
1775 return AMDGPU::SI_SPILL_V16_RESTORE;
1777 return AMDGPU::SI_SPILL_V32_RESTORE;
1779 return AMDGPU::SI_SPILL_V64_RESTORE;
1781 return AMDGPU::SI_SPILL_V96_RESTORE;
1783 return AMDGPU::SI_SPILL_V128_RESTORE;
1785 return AMDGPU::SI_SPILL_V160_RESTORE;
1787 return AMDGPU::SI_SPILL_V192_RESTORE;
1789 return AMDGPU::SI_SPILL_V224_RESTORE;
1791 return AMDGPU::SI_SPILL_V256_RESTORE;
1793 return AMDGPU::SI_SPILL_V288_RESTORE;
1795 return AMDGPU::SI_SPILL_V320_RESTORE;
1797 return AMDGPU::SI_SPILL_V352_RESTORE;
1799 return AMDGPU::SI_SPILL_V384_RESTORE;
1801 return AMDGPU::SI_SPILL_V512_RESTORE;
1803 return AMDGPU::SI_SPILL_V1024_RESTORE;
1812 return AMDGPU::SI_SPILL_AV32_RESTORE;
1814 return AMDGPU::SI_SPILL_AV64_RESTORE;
1816 return AMDGPU::SI_SPILL_AV96_RESTORE;
1818 return AMDGPU::SI_SPILL_AV128_RESTORE;
1820 return AMDGPU::SI_SPILL_AV160_RESTORE;
1822 return AMDGPU::SI_SPILL_AV192_RESTORE;
1824 return AMDGPU::SI_SPILL_AV224_RESTORE;
1826 return AMDGPU::SI_SPILL_AV256_RESTORE;
1828 return AMDGPU::SI_SPILL_AV288_RESTORE;
1830 return AMDGPU::SI_SPILL_AV320_RESTORE;
1832 return AMDGPU::SI_SPILL_AV352_RESTORE;
1834 return AMDGPU::SI_SPILL_AV384_RESTORE;
1836 return AMDGPU::SI_SPILL_AV512_RESTORE;
1838 return AMDGPU::SI_SPILL_AV1024_RESTORE;
1845 bool IsVectorSuperClass) {
1850 if (IsVectorSuperClass)
1851 return AMDGPU::SI_SPILL_WWM_AV32_RESTORE;
1853 return AMDGPU::SI_SPILL_WWM_V32_RESTORE;
1859 bool IsVectorSuperClass = RI.isVectorSuperClass(RC);
1866 if (ST.hasMAIInsts())
1869 assert(!RI.isAGPRClass(RC));
1884 unsigned SpillSize =
TRI->getSpillSize(*RC);
1891 FrameInfo.getObjectAlign(FrameIndex));
1893 if (RI.isSGPRClass(RC)) {
1895 assert(DestReg != AMDGPU::M0 &&
"m0 should not be reloaded into");
1896 assert(DestReg != AMDGPU::EXEC_LO && DestReg != AMDGPU::EXEC_HI &&
1897 DestReg != AMDGPU::EXEC &&
"exec should not be spilled");
1902 if (DestReg.
isVirtual() && SpillSize == 4) {
1904 MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0_XEXECRegClass);
1907 if (RI.spillSGPRToVGPR())
1933 unsigned Quantity)
const {
1935 unsigned MaxSNopCount = 1u << ST.getSNopBits();
1936 while (Quantity > 0) {
1937 unsigned Arg = std::min(Quantity, MaxSNopCount);
1944 auto *MF =
MBB.getParent();
1947 assert(Info->isEntryFunction());
1949 if (
MBB.succ_empty()) {
1950 bool HasNoTerminator =
MBB.getFirstTerminator() ==
MBB.end();
1951 if (HasNoTerminator) {
1952 if (Info->returnsVoid()) {
1966 constexpr unsigned DoorbellIDMask = 0x3ff;
1967 constexpr unsigned ECQueueWaveAbort = 0x400;
1973 if (!
MBB.succ_empty() || std::next(
MI.getIterator()) !=
MBB.end()) {
1974 ContBB =
MBB.splitAt(
MI,
false);
1978 MBB.addSuccessor(TrapBB);
1985 Register DoorbellReg =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1989 BuildMI(*TrapBB, TrapBB->
end(),
DL,
get(AMDGPU::S_MOV_B32), AMDGPU::TTMP2)
1992 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1993 BuildMI(*TrapBB, TrapBB->
end(),
DL,
get(AMDGPU::S_AND_B32), DoorbellRegMasked)
1997 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1998 BuildMI(*TrapBB, TrapBB->
end(),
DL,
get(AMDGPU::S_OR_B32), SetWaveAbortBit)
1999 .
addUse(DoorbellRegMasked)
2000 .
addImm(ECQueueWaveAbort);
2001 BuildMI(*TrapBB, TrapBB->
end(),
DL,
get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2002 .
addUse(SetWaveAbortBit);
2005 BuildMI(*TrapBB, TrapBB->
end(),
DL,
get(AMDGPU::S_MOV_B32), AMDGPU::M0)
2020 switch (
MI.getOpcode()) {
2022 if (
MI.isMetaInstruction())
2027 return MI.getOperand(0).getImm() + 1;
2037 switch (
MI.getOpcode()) {
2039 case AMDGPU::S_MOV_B64_term:
2042 MI.setDesc(
get(AMDGPU::S_MOV_B64));
2045 case AMDGPU::S_MOV_B32_term:
2048 MI.setDesc(
get(AMDGPU::S_MOV_B32));
2051 case AMDGPU::S_XOR_B64_term:
2054 MI.setDesc(
get(AMDGPU::S_XOR_B64));
2057 case AMDGPU::S_XOR_B32_term:
2060 MI.setDesc(
get(AMDGPU::S_XOR_B32));
2062 case AMDGPU::S_OR_B64_term:
2065 MI.setDesc(
get(AMDGPU::S_OR_B64));
2067 case AMDGPU::S_OR_B32_term:
2070 MI.setDesc(
get(AMDGPU::S_OR_B32));
2073 case AMDGPU::S_ANDN2_B64_term:
2076 MI.setDesc(
get(AMDGPU::S_ANDN2_B64));
2079 case AMDGPU::S_ANDN2_B32_term:
2082 MI.setDesc(
get(AMDGPU::S_ANDN2_B32));
2085 case AMDGPU::S_AND_B64_term:
2088 MI.setDesc(
get(AMDGPU::S_AND_B64));
2091 case AMDGPU::S_AND_B32_term:
2094 MI.setDesc(
get(AMDGPU::S_AND_B32));
2097 case AMDGPU::S_AND_SAVEEXEC_B64_term:
2100 MI.setDesc(
get(AMDGPU::S_AND_SAVEEXEC_B64));
2103 case AMDGPU::S_AND_SAVEEXEC_B32_term:
2106 MI.setDesc(
get(AMDGPU::S_AND_SAVEEXEC_B32));
2109 case AMDGPU::SI_SPILL_S32_TO_VGPR:
2110 MI.setDesc(
get(AMDGPU::V_WRITELANE_B32));
2113 case AMDGPU::SI_RESTORE_S32_FROM_VGPR:
2114 MI.setDesc(
get(AMDGPU::V_READLANE_B32));
2116 case AMDGPU::AV_MOV_B32_IMM_PSEUDO: {
2120 get(IsAGPR ? AMDGPU::V_ACCVGPR_WRITE_B32_e64 : AMDGPU::V_MOV_B32_e32));
2123 case AMDGPU::AV_MOV_B64_IMM_PSEUDO: {
2126 int64_t Imm =
MI.getOperand(1).getImm();
2128 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
2129 Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
2136 MI.eraseFromParent();
2142 case AMDGPU::V_MOV_B64_PSEUDO: {
2144 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
2145 Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
2150 if (ST.hasMovB64()) {
2151 MI.setDesc(
get(AMDGPU::V_MOV_B64_e32));
2156 if (
SrcOp.isImm()) {
2158 APInt Lo(32, Imm.getLoBits(32).getZExtValue());
2159 APInt Hi(32, Imm.getHiBits(32).getZExtValue());
2181 if (ST.hasPkMovB32() &&
2202 MI.eraseFromParent();
2205 case AMDGPU::V_MOV_B64_DPP_PSEUDO: {
2209 case AMDGPU::S_MOV_B64_IMM_PSEUDO: {
2213 if (ST.has64BitLiterals()) {
2214 MI.setDesc(
get(AMDGPU::S_MOV_B64));
2220 MI.setDesc(
get(AMDGPU::S_MOV_B64));
2225 Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
2226 Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
2228 APInt Lo(32, Imm.getLoBits(32).getZExtValue());
2229 APInt Hi(32, Imm.getHiBits(32).getZExtValue());
2236 MI.eraseFromParent();
2239 case AMDGPU::V_SET_INACTIVE_B32: {
2243 .
add(
MI.getOperand(3))
2244 .
add(
MI.getOperand(4))
2245 .
add(
MI.getOperand(1))
2246 .
add(
MI.getOperand(2))
2247 .
add(
MI.getOperand(5));
2248 MI.eraseFromParent();
2251 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V1:
2252 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V2:
2253 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V3:
2254 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V4:
2255 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V5:
2256 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V8:
2257 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V9:
2258 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V10:
2259 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V11:
2260 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V12:
2261 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V16:
2262 case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V32:
2263 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V1:
2264 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V2:
2265 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V3:
2266 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V4:
2267 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V5:
2268 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V8:
2269 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V9:
2270 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V10:
2271 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V11:
2272 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V12:
2273 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V16:
2274 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V32:
2275 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V1:
2276 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V2:
2277 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V4:
2278 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V8:
2279 case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V16: {
2283 if (RI.hasVGPRs(EltRC)) {
2284 Opc = AMDGPU::V_MOVRELD_B32_e32;
2286 Opc = RI.getRegSizeInBits(*EltRC) == 64 ? AMDGPU::S_MOVRELD_B64
2287 : AMDGPU::S_MOVRELD_B32;
2292 bool IsUndef =
MI.getOperand(1).isUndef();
2293 unsigned SubReg =
MI.getOperand(3).getImm();
2294 assert(VecReg ==
MI.getOperand(1).getReg());
2299 .
add(
MI.getOperand(2))
2303 const int ImpDefIdx =
2305 const int ImpUseIdx = ImpDefIdx + 1;
2307 MI.eraseFromParent();
2310 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V1:
2311 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V2:
2312 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V3:
2313 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V4:
2314 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V5:
2315 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V8:
2316 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V9:
2317 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V10:
2318 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V11:
2319 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V12:
2320 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V16:
2321 case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V32: {
2322 assert(ST.useVGPRIndexMode());
2324 bool IsUndef =
MI.getOperand(1).isUndef();
2333 const MCInstrDesc &OpDesc =
get(AMDGPU::V_MOV_B32_indirect_write);
2337 .
add(
MI.getOperand(2))
2342 const int ImpDefIdx =
2344 const int ImpUseIdx = ImpDefIdx + 1;
2351 MI.eraseFromParent();
2354 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V1:
2355 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V2:
2356 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V3:
2357 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V4:
2358 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V5:
2359 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V8:
2360 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V9:
2361 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V10:
2362 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V11:
2363 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V12:
2364 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V16:
2365 case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V32: {
2366 assert(ST.useVGPRIndexMode());
2369 bool IsUndef =
MI.getOperand(1).isUndef();
2387 MI.eraseFromParent();
2390 case AMDGPU::SI_PC_ADD_REL_OFFSET: {
2393 Register RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
2394 Register RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
2413 if (ST.hasGetPCZeroExtension()) {
2417 BuildMI(MF,
DL,
get(AMDGPU::S_SEXT_I32_I16), RegHi).addReg(RegHi));
2424 BuildMI(MF,
DL,
get(AMDGPU::S_ADD_U32), RegLo).addReg(RegLo).add(OpLo));
2434 MI.eraseFromParent();
2437 case AMDGPU::SI_PC_ADD_REL_OFFSET64: {
2447 Op.setOffset(
Op.getOffset() + 4);
2449 BuildMI(MF,
DL,
get(AMDGPU::S_ADD_U64), Reg).addReg(Reg).add(
Op));
2453 MI.eraseFromParent();
2456 case AMDGPU::ENTER_STRICT_WWM: {
2462 case AMDGPU::ENTER_STRICT_WQM: {
2469 MI.eraseFromParent();
2472 case AMDGPU::EXIT_STRICT_WWM:
2473 case AMDGPU::EXIT_STRICT_WQM: {
2479 case AMDGPU::SI_RETURN: {
2493 MI.eraseFromParent();
2497 case AMDGPU::S_MUL_U64_U32_PSEUDO:
2498 case AMDGPU::S_MUL_I64_I32_PSEUDO:
2499 MI.setDesc(
get(AMDGPU::S_MUL_U64));
2502 case AMDGPU::S_GETPC_B64_pseudo:
2503 MI.setDesc(
get(AMDGPU::S_GETPC_B64));
2504 if (ST.hasGetPCZeroExtension()) {
2506 Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
2515 case AMDGPU::V_MAX_BF16_PSEUDO_e64:
2516 assert(ST.hasBF16PackedInsts());
2517 MI.setDesc(
get(AMDGPU::V_PK_MAX_NUM_BF16));
2541 case AMDGPU::S_LOAD_DWORDX16_IMM:
2542 case AMDGPU::S_LOAD_DWORDX8_IMM: {
2555 for (
auto &CandMO :
I->operands()) {
2556 if (!CandMO.isReg() || CandMO.getReg() != RegToFind || CandMO.isDef())
2564 if (!UseMO || UseMO->
getSubReg() == AMDGPU::NoSubRegister)
2568 unsigned SubregSize = RI.getSubRegIdxSize(UseMO->
getSubReg());
2572 assert(
MRI.use_nodbg_empty(DestReg) &&
"DestReg should have no users yet.");
2574 unsigned NewOpcode = -1;
2575 if (SubregSize == 256)
2576 NewOpcode = AMDGPU::S_LOAD_DWORDX8_IMM;
2577 else if (SubregSize == 128)
2578 NewOpcode = AMDGPU::S_LOAD_DWORDX4_IMM;
2585 MRI.setRegClass(DestReg, NewRC);
2588 UseMO->
setSubReg(AMDGPU::NoSubRegister);
2593 MI->getOperand(0).setReg(DestReg);
2594 MI->getOperand(0).setSubReg(AMDGPU::NoSubRegister);
2598 OffsetMO->
setImm(FinalOffset);
2604 MI->setMemRefs(*MF, NewMMOs);
2617std::pair<MachineInstr*, MachineInstr*>
2619 assert (
MI.getOpcode() == AMDGPU::V_MOV_B64_DPP_PSEUDO);
2621 if (ST.hasMovB64() && ST.hasFeature(AMDGPU::FeatureDPALU_DPP) &&
2624 MI.setDesc(
get(AMDGPU::V_MOV_B64_dpp));
2625 return std::pair(&
MI,
nullptr);
2636 for (
auto Sub : { AMDGPU::sub0, AMDGPU::sub1 }) {
2638 if (Dst.isPhysical()) {
2639 MovDPP.addDef(RI.getSubReg(Dst,
Sub));
2642 auto Tmp =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2646 for (
unsigned I = 1;
I <= 2; ++
I) {
2649 if (
SrcOp.isImm()) {
2651 Imm.ashrInPlace(Part * 32);
2652 MovDPP.addImm(Imm.getLoBits(32).getZExtValue());
2656 if (Src.isPhysical())
2657 MovDPP.addReg(RI.getSubReg(Src,
Sub));
2664 MovDPP.addImm(MO.getImm());
2666 Split[Part] = MovDPP;
2670 if (Dst.isVirtual())
2677 MI.eraseFromParent();
2678 return std::pair(Split[0], Split[1]);
2681std::optional<DestSourcePair>
2683 if (
MI.getOpcode() == AMDGPU::WWM_COPY)
2686 return std::nullopt;
2690 AMDGPU::OpName Src0OpName,
2692 AMDGPU::OpName Src1OpName)
const {
2699 "All commutable instructions have both src0 and src1 modifiers");
2701 int Src0ModsVal = Src0Mods->
getImm();
2702 int Src1ModsVal = Src1Mods->
getImm();
2704 Src1Mods->
setImm(Src0ModsVal);
2705 Src0Mods->
setImm(Src1ModsVal);
2714 bool IsKill = RegOp.
isKill();
2716 bool IsUndef = RegOp.
isUndef();
2717 bool IsDebug = RegOp.
isDebug();
2719 if (NonRegOp.
isImm())
2721 else if (NonRegOp.
isFI())
2742 int64_t NonRegVal = NonRegOp1.
getImm();
2745 NonRegOp2.
setImm(NonRegVal);
2752 unsigned OpIdx1)
const {
2757 unsigned Opc =
MI.getOpcode();
2758 int Src0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0);
2768 if ((
int)OpIdx0 == Src0Idx && !MO0.
isReg() &&
2771 if ((
int)OpIdx1 == Src0Idx && !MO1.
isReg() &&
2776 if ((
int)OpIdx1 != Src0Idx && MO0.
isReg()) {
2782 if ((
int)OpIdx0 != Src0Idx && MO1.
isReg()) {
2797 unsigned Src1Idx)
const {
2798 assert(!NewMI &&
"this should never be used");
2800 unsigned Opc =
MI.getOpcode();
2802 if (CommutedOpcode == -1)
2805 if (Src0Idx > Src1Idx)
2808 assert(AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0) ==
2809 static_cast<int>(Src0Idx) &&
2810 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src1) ==
2811 static_cast<int>(Src1Idx) &&
2812 "inconsistency with findCommutedOpIndices");
2837 Src1, AMDGPU::OpName::src1_modifiers);
2840 AMDGPU::OpName::src1_sel);
2852 unsigned &SrcOpIdx0,
2853 unsigned &SrcOpIdx1)
const {
2858 unsigned &SrcOpIdx0,
2859 unsigned &SrcOpIdx1)
const {
2860 if (!
Desc.isCommutable())
2863 unsigned Opc =
Desc.getOpcode();
2864 int Src0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0);
2868 int Src1Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src1);
2872 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
2876 int64_t BrOffset)
const {
2893 return MI.getOperand(0).getMBB();
2898 if (
MI.getOpcode() == AMDGPU::SI_IF ||
MI.getOpcode() == AMDGPU::SI_ELSE ||
2899 MI.getOpcode() == AMDGPU::SI_LOOP)
2911 "new block should be inserted for expanding unconditional branch");
2914 "restore block should be inserted for restoring clobbered registers");
2922 if (ST.hasAddPC64Inst()) {
2924 MCCtx.createTempSymbol(
"offset",
true);
2928 MCCtx.createTempSymbol(
"post_addpc",
true);
2929 AddPC->setPostInstrSymbol(*MF, PostAddPCLabel);
2933 Offset->setVariableValue(OffsetExpr);
2937 assert(RS &&
"RegScavenger required for long branching");
2941 Register PCReg =
MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2945 const bool FlushSGPRWrites = (ST.isWave64() && ST.hasVALUMaskWriteHazard()) ||
2946 ST.hasVALUReadSGPRHazard();
2947 auto ApplyHazardWorkarounds = [
this, &
MBB, &
I, &
DL, FlushSGPRWrites]() {
2948 if (FlushSGPRWrites)
2956 ApplyHazardWorkarounds();
2959 MCCtx.createTempSymbol(
"post_getpc",
true);
2963 MCCtx.createTempSymbol(
"offset_lo",
true);
2965 MCCtx.createTempSymbol(
"offset_hi",
true);
2968 .
addReg(PCReg, 0, AMDGPU::sub0)
2972 .
addReg(PCReg, 0, AMDGPU::sub1)
2974 ApplyHazardWorkarounds();
3015 if (LongBranchReservedReg) {
3016 RS->enterBasicBlock(
MBB);
3017 Scav = LongBranchReservedReg;
3019 RS->enterBasicBlockEnd(
MBB);
3020 Scav = RS->scavengeRegisterBackwards(
3025 RS->setRegUsed(Scav);
3026 MRI.replaceRegWith(PCReg, Scav);
3027 MRI.clearVirtRegs();
3033 TRI->spillEmergencySGPR(GetPC, RestoreBB, AMDGPU::SGPR0_SGPR1, RS);
3034 MRI.replaceRegWith(PCReg, AMDGPU::SGPR0_SGPR1);
3035 MRI.clearVirtRegs();
3050unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate
Cond) {
3052 case SIInstrInfo::SCC_TRUE:
3053 return AMDGPU::S_CBRANCH_SCC1;
3054 case SIInstrInfo::SCC_FALSE:
3055 return AMDGPU::S_CBRANCH_SCC0;
3056 case SIInstrInfo::VCCNZ:
3057 return AMDGPU::S_CBRANCH_VCCNZ;
3058 case SIInstrInfo::VCCZ:
3059 return AMDGPU::S_CBRANCH_VCCZ;
3060 case SIInstrInfo::EXECNZ:
3061 return AMDGPU::S_CBRANCH_EXECNZ;
3062 case SIInstrInfo::EXECZ:
3063 return AMDGPU::S_CBRANCH_EXECZ;
3069SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(
unsigned Opcode) {
3071 case AMDGPU::S_CBRANCH_SCC0:
3073 case AMDGPU::S_CBRANCH_SCC1:
3075 case AMDGPU::S_CBRANCH_VCCNZ:
3077 case AMDGPU::S_CBRANCH_VCCZ:
3079 case AMDGPU::S_CBRANCH_EXECNZ:
3081 case AMDGPU::S_CBRANCH_EXECZ:
3093 bool AllowModify)
const {
3094 if (
I->getOpcode() == AMDGPU::S_BRANCH) {
3096 TBB =
I->getOperand(0).getMBB();
3100 BranchPredicate Pred = getBranchPredicate(
I->getOpcode());
3101 if (Pred == INVALID_BR)
3106 Cond.push_back(
I->getOperand(1));
3110 if (
I ==
MBB.end()) {
3116 if (
I->getOpcode() == AMDGPU::S_BRANCH) {
3118 FBB =
I->getOperand(0).getMBB();
3128 bool AllowModify)
const {
3136 while (
I != E && !
I->isBranch() && !
I->isReturn()) {
3137 switch (
I->getOpcode()) {
3138 case AMDGPU::S_MOV_B64_term:
3139 case AMDGPU::S_XOR_B64_term:
3140 case AMDGPU::S_OR_B64_term:
3141 case AMDGPU::S_ANDN2_B64_term:
3142 case AMDGPU::S_AND_B64_term:
3143 case AMDGPU::S_AND_SAVEEXEC_B64_term:
3144 case AMDGPU::S_MOV_B32_term:
3145 case AMDGPU::S_XOR_B32_term:
3146 case AMDGPU::S_OR_B32_term:
3147 case AMDGPU::S_ANDN2_B32_term:
3148 case AMDGPU::S_AND_B32_term:
3149 case AMDGPU::S_AND_SAVEEXEC_B32_term:
3152 case AMDGPU::SI_ELSE:
3153 case AMDGPU::SI_KILL_I1_TERMINATOR:
3154 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
3171 int *BytesRemoved)
const {
3173 unsigned RemovedSize = 0;
3176 if (
MI.isBranch() ||
MI.isReturn()) {
3178 MI.eraseFromParent();
3184 *BytesRemoved = RemovedSize;
3201 int *BytesAdded)
const {
3202 if (!FBB &&
Cond.empty()) {
3206 *BytesAdded = ST.hasOffset3fBug() ? 8 : 4;
3213 = getBranchOpcode(
static_cast<BranchPredicate
>(
Cond[0].
getImm()));
3225 *BytesAdded = ST.hasOffset3fBug() ? 8 : 4;
3243 *BytesAdded = ST.hasOffset3fBug() ? 16 : 8;
3250 if (
Cond.size() != 2) {
3254 if (
Cond[0].isImm()) {
3265 Register FalseReg,
int &CondCycles,
3266 int &TrueCycles,
int &FalseCycles)
const {
3272 if (
MRI.getRegClass(FalseReg) != RC)
3276 CondCycles = TrueCycles = FalseCycles = NumInsts;
3279 return RI.hasVGPRs(RC) && NumInsts <= 6;
3287 if (
MRI.getRegClass(FalseReg) != RC)
3293 if (NumInsts % 2 == 0)
3296 CondCycles = TrueCycles = FalseCycles = NumInsts;
3297 return RI.isSGPRClass(RC);
3308 BranchPredicate Pred =
static_cast<BranchPredicate
>(
Cond[0].getImm());
3309 if (Pred == VCCZ || Pred == SCC_FALSE) {
3310 Pred =
static_cast<BranchPredicate
>(-Pred);
3316 unsigned DstSize = RI.getRegSizeInBits(*DstRC);
3318 if (DstSize == 32) {
3320 if (Pred == SCC_TRUE) {
3335 if (DstSize == 64 && Pred == SCC_TRUE) {
3345 static const int16_t Sub0_15[] = {
3346 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
3347 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
3348 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
3349 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
3352 static const int16_t Sub0_15_64[] = {
3353 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
3354 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
3355 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
3356 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
3359 unsigned SelOp = AMDGPU::V_CNDMASK_B32_e32;
3361 const int16_t *SubIndices = Sub0_15;
3362 int NElts = DstSize / 32;
3366 if (Pred == SCC_TRUE) {
3368 SelOp = AMDGPU::S_CSELECT_B32;
3369 EltRC = &AMDGPU::SGPR_32RegClass;
3371 SelOp = AMDGPU::S_CSELECT_B64;
3372 EltRC = &AMDGPU::SGPR_64RegClass;
3373 SubIndices = Sub0_15_64;
3379 MBB,
I,
DL,
get(AMDGPU::REG_SEQUENCE), DstReg);
3384 for (
int Idx = 0; Idx != NElts; ++Idx) {
3385 Register DstElt =
MRI.createVirtualRegister(EltRC);
3388 unsigned SubIdx = SubIndices[Idx];
3391 if (SelOp == AMDGPU::V_CNDMASK_B32_e32) {
3394 .
addReg(FalseReg, 0, SubIdx)
3395 .
addReg(TrueReg, 0, SubIdx);
3399 .
addReg(TrueReg, 0, SubIdx)
3400 .
addReg(FalseReg, 0, SubIdx);
3412 switch (
MI.getOpcode()) {
3413 case AMDGPU::V_MOV_B16_t16_e32:
3414 case AMDGPU::V_MOV_B16_t16_e64:
3415 case AMDGPU::V_MOV_B32_e32:
3416 case AMDGPU::V_MOV_B32_e64:
3417 case AMDGPU::V_MOV_B64_PSEUDO:
3418 case AMDGPU::V_MOV_B64_e32:
3419 case AMDGPU::V_MOV_B64_e64:
3420 case AMDGPU::S_MOV_B32:
3421 case AMDGPU::S_MOV_B64:
3422 case AMDGPU::S_MOV_B64_IMM_PSEUDO:
3424 case AMDGPU::WWM_COPY:
3425 case AMDGPU::V_ACCVGPR_WRITE_B32_e64:
3426 case AMDGPU::V_ACCVGPR_READ_B32_e64:
3427 case AMDGPU::V_ACCVGPR_MOV_B32:
3428 case AMDGPU::AV_MOV_B32_IMM_PSEUDO:
3429 case AMDGPU::AV_MOV_B64_IMM_PSEUDO:
3437 switch (
MI.getOpcode()) {
3438 case AMDGPU::V_MOV_B16_t16_e32:
3439 case AMDGPU::V_MOV_B16_t16_e64:
3441 case AMDGPU::V_MOV_B32_e32:
3442 case AMDGPU::V_MOV_B32_e64:
3443 case AMDGPU::V_MOV_B64_PSEUDO:
3444 case AMDGPU::V_MOV_B64_e32:
3445 case AMDGPU::V_MOV_B64_e64:
3446 case AMDGPU::S_MOV_B32:
3447 case AMDGPU::S_MOV_B64:
3448 case AMDGPU::S_MOV_B64_IMM_PSEUDO:
3450 case AMDGPU::WWM_COPY:
3451 case AMDGPU::V_ACCVGPR_WRITE_B32_e64:
3452 case AMDGPU::V_ACCVGPR_READ_B32_e64:
3453 case AMDGPU::V_ACCVGPR_MOV_B32:
3454 case AMDGPU::AV_MOV_B32_IMM_PSEUDO:
3455 case AMDGPU::AV_MOV_B64_IMM_PSEUDO:
3463 AMDGPU::OpName::src0_modifiers, AMDGPU::OpName::src1_modifiers,
3464 AMDGPU::OpName::src2_modifiers, AMDGPU::OpName::clamp,
3465 AMDGPU::OpName::omod, AMDGPU::OpName::op_sel};
3468 unsigned Opc =
MI.getOpcode();
3470 int Idx = AMDGPU::getNamedOperandIdx(
Opc, Name);
3472 MI.removeOperand(Idx);
3477 unsigned SubRegIndex) {
3478 switch (SubRegIndex) {
3479 case AMDGPU::NoSubRegister:
3489 case AMDGPU::sub1_lo16:
3491 case AMDGPU::sub1_hi16:
3494 return std::nullopt;
3502 case AMDGPU::V_MAC_F16_e32:
3503 case AMDGPU::V_MAC_F16_e64:
3504 case AMDGPU::V_MAD_F16_e64:
3505 return AMDGPU::V_MADAK_F16;
3506 case AMDGPU::V_MAC_F32_e32:
3507 case AMDGPU::V_MAC_F32_e64:
3508 case AMDGPU::V_MAD_F32_e64:
3509 return AMDGPU::V_MADAK_F32;
3510 case AMDGPU::V_FMAC_F32_e32:
3511 case AMDGPU::V_FMAC_F32_e64:
3512 case AMDGPU::V_FMA_F32_e64:
3513 return AMDGPU::V_FMAAK_F32;
3514 case AMDGPU::V_FMAC_F16_e32:
3515 case AMDGPU::V_FMAC_F16_e64:
3516 case AMDGPU::V_FMAC_F16_t16_e64:
3517 case AMDGPU::V_FMAC_F16_fake16_e64:
3518 case AMDGPU::V_FMA_F16_e64:
3519 return ST.hasTrue16BitInsts() ? ST.useRealTrue16Insts()
3520 ? AMDGPU::V_FMAAK_F16_t16
3521 : AMDGPU::V_FMAAK_F16_fake16
3522 : AMDGPU::V_FMAAK_F16;
3523 case AMDGPU::V_FMAC_F64_e32:
3524 case AMDGPU::V_FMAC_F64_e64:
3525 case AMDGPU::V_FMA_F64_e64:
3526 return AMDGPU::V_FMAAK_F64;
3534 case AMDGPU::V_MAC_F16_e32:
3535 case AMDGPU::V_MAC_F16_e64:
3536 case AMDGPU::V_MAD_F16_e64:
3537 return AMDGPU::V_MADMK_F16;
3538 case AMDGPU::V_MAC_F32_e32:
3539 case AMDGPU::V_MAC_F32_e64:
3540 case AMDGPU::V_MAD_F32_e64:
3541 return AMDGPU::V_MADMK_F32;
3542 case AMDGPU::V_FMAC_F32_e32:
3543 case AMDGPU::V_FMAC_F32_e64:
3544 case AMDGPU::V_FMA_F32_e64:
3545 return AMDGPU::V_FMAMK_F32;
3546 case AMDGPU::V_FMAC_F16_e32:
3547 case AMDGPU::V_FMAC_F16_e64:
3548 case AMDGPU::V_FMAC_F16_t16_e64:
3549 case AMDGPU::V_FMAC_F16_fake16_e64:
3550 case AMDGPU::V_FMA_F16_e64:
3551 return ST.hasTrue16BitInsts() ? ST.useRealTrue16Insts()
3552 ? AMDGPU::V_FMAMK_F16_t16
3553 : AMDGPU::V_FMAMK_F16_fake16
3554 : AMDGPU::V_FMAMK_F16;
3555 case AMDGPU::V_FMAC_F64_e32:
3556 case AMDGPU::V_FMAC_F64_e64:
3557 case AMDGPU::V_FMA_F64_e64:
3558 return AMDGPU::V_FMAMK_F64;
3570 const bool HasMultipleUses = !
MRI->hasOneNonDBGUse(Reg);
3572 assert(!
DefMI.getOperand(0).getSubReg() &&
"Expected SSA form");
3575 if (
Opc == AMDGPU::COPY) {
3576 assert(!
UseMI.getOperand(0).getSubReg() &&
"Expected SSA form");
3583 if (HasMultipleUses) {
3586 unsigned ImmDefSize = RI.getRegSizeInBits(*
MRI->getRegClass(Reg));
3589 if (UseSubReg != AMDGPU::NoSubRegister && ImmDefSize == 64)
3597 if (ImmDefSize == 32 &&
3602 bool Is16Bit = UseSubReg != AMDGPU::NoSubRegister &&
3603 RI.getSubRegIdxSize(UseSubReg) == 16;
3606 if (RI.hasVGPRs(DstRC))
3609 if (DstReg.
isVirtual() && UseSubReg != AMDGPU::lo16)
3615 unsigned NewOpc = AMDGPU::INSTRUCTION_LIST_END;
3622 for (
unsigned MovOp :
3623 {AMDGPU::S_MOV_B32, AMDGPU::V_MOV_B32_e32, AMDGPU::S_MOV_B64,
3624 AMDGPU::V_MOV_B64_PSEUDO, AMDGPU::V_ACCVGPR_WRITE_B32_e64}) {
3632 MovDstRC = RI.getMatchingSuperRegClass(MovDstRC, DstRC, AMDGPU::lo16);
3636 if (MovDstPhysReg) {
3640 RI.getMatchingSuperReg(MovDstPhysReg, AMDGPU::lo16, MovDstRC);
3647 if (MovDstPhysReg) {
3648 if (!MovDstRC->
contains(MovDstPhysReg))
3650 }
else if (!
MRI->constrainRegClass(DstReg, MovDstRC)) {
3664 if (!RI.opCanUseLiteralConstant(OpInfo.OperandType) &&
3672 if (NewOpc == AMDGPU::INSTRUCTION_LIST_END)
3676 UseMI.getOperand(0).setSubReg(AMDGPU::NoSubRegister);
3678 UseMI.getOperand(0).setReg(MovDstPhysReg);
3683 UseMI.setDesc(NewMCID);
3684 UseMI.getOperand(1).ChangeToImmediate(*SubRegImm);
3685 UseMI.addImplicitDefUseOperands(*MF);
3689 if (HasMultipleUses)
3692 if (
Opc == AMDGPU::V_MAD_F32_e64 ||
Opc == AMDGPU::V_MAC_F32_e64 ||
3693 Opc == AMDGPU::V_MAD_F16_e64 ||
Opc == AMDGPU::V_MAC_F16_e64 ||
3694 Opc == AMDGPU::V_FMA_F32_e64 ||
Opc == AMDGPU::V_FMAC_F32_e64 ||
3695 Opc == AMDGPU::V_FMA_F16_e64 ||
Opc == AMDGPU::V_FMAC_F16_e64 ||
3696 Opc == AMDGPU::V_FMAC_F16_t16_e64 ||
3697 Opc == AMDGPU::V_FMAC_F16_fake16_e64 ||
Opc == AMDGPU::V_FMA_F64_e64 ||
3698 Opc == AMDGPU::V_FMAC_F64_e64) {
3707 int Src0Idx = getNamedOperandIdx(
UseMI.getOpcode(), AMDGPU::OpName::src0);
3722 Src1->
isReg() && Src1->
getReg() == Reg ? Src0 : Src1;
3723 if (!RegSrc->
isReg())
3725 if (RI.isSGPRClass(
MRI->getRegClass(RegSrc->
getReg())) &&
3726 ST.getConstantBusLimit(
Opc) < 2)
3729 if (!Src2->
isReg() || RI.isSGPRClass(
MRI->getRegClass(Src2->
getReg())))
3741 if (Def && Def->isMoveImmediate() &&
3752 if (NewOpc == AMDGPU::V_FMAMK_F16_t16 ||
3753 NewOpc == AMDGPU::V_FMAMK_F16_fake16)
3763 unsigned SrcSubReg = RegSrc->
getSubReg();
3768 if (
Opc == AMDGPU::V_MAC_F32_e64 ||
Opc == AMDGPU::V_MAC_F16_e64 ||
3769 Opc == AMDGPU::V_FMAC_F32_e64 ||
Opc == AMDGPU::V_FMAC_F16_t16_e64 ||
3770 Opc == AMDGPU::V_FMAC_F16_fake16_e64 ||
3771 Opc == AMDGPU::V_FMAC_F16_e64 ||
Opc == AMDGPU::V_FMAC_F64_e64)
3772 UseMI.untieRegOperand(
3773 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src2));
3780 bool DeleteDef =
MRI->use_nodbg_empty(Reg);
3782 DefMI.eraseFromParent();
3789 if (ST.getConstantBusLimit(
Opc) < 2) {
3792 bool Src0Inlined =
false;
3793 if (Src0->
isReg()) {
3798 if (Def && Def->isMoveImmediate() &&
3803 }
else if (ST.getConstantBusLimit(
Opc) <= 1 &&
3810 if (Src1->
isReg() && !Src0Inlined) {
3813 if (Def && Def->isMoveImmediate() &&
3815 MRI->hasOneNonDBGUse(Src1->
getReg()) && commuteInstruction(
UseMI))
3817 else if (RI.isSGPRReg(*
MRI, Src1->
getReg()))
3830 if (NewOpc == AMDGPU::V_FMAAK_F16_t16 ||
3831 NewOpc == AMDGPU::V_FMAAK_F16_fake16)
3837 if (
Opc == AMDGPU::V_MAC_F32_e64 ||
Opc == AMDGPU::V_MAC_F16_e64 ||
3838 Opc == AMDGPU::V_FMAC_F32_e64 ||
Opc == AMDGPU::V_FMAC_F16_t16_e64 ||
3839 Opc == AMDGPU::V_FMAC_F16_fake16_e64 ||
3840 Opc == AMDGPU::V_FMAC_F16_e64 ||
Opc == AMDGPU::V_FMAC_F64_e64)
3841 UseMI.untieRegOperand(
3842 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src2));
3844 const std::optional<int64_t> SubRegImm =
3858 bool DeleteDef =
MRI->use_nodbg_empty(Reg);
3860 DefMI.eraseFromParent();
3872 if (BaseOps1.
size() != BaseOps2.
size())
3874 for (
size_t I = 0,
E = BaseOps1.
size();
I <
E; ++
I) {
3875 if (!BaseOps1[
I]->isIdenticalTo(*BaseOps2[
I]))
3883 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
3884 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
3885 LocationSize LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
3887 LowOffset + (int)LowWidth.
getValue() <= HighOffset;
3890bool SIInstrInfo::checkInstOffsetsDoNotOverlap(
const MachineInstr &MIa,
3893 int64_t Offset0, Offset1;
3896 bool Offset0IsScalable, Offset1IsScalable;
3910 LocationSize Width0 = MIa.
memoperands().front()->getSize();
3911 LocationSize Width1 = MIb.
memoperands().front()->getSize();
3918 "MIa must load from or modify a memory location");
3920 "MIb must load from or modify a memory location");
3939 return checkInstOffsetsDoNotOverlap(MIa, MIb);
3946 return checkInstOffsetsDoNotOverlap(MIa, MIb);
3956 return checkInstOffsetsDoNotOverlap(MIa, MIb);
3970 return checkInstOffsetsDoNotOverlap(MIa, MIb);
3981 if (
Reg.isPhysical())
3983 auto *Def =
MRI.getUniqueVRegDef(
Reg);
3985 Imm = Def->getOperand(1).getImm();
4005 unsigned NumOps =
MI.getNumOperands();
4008 if (
Op.isReg() &&
Op.isKill())
4016 case AMDGPU::V_MAC_F16_e32:
4017 case AMDGPU::V_MAC_F16_e64:
4018 return AMDGPU::V_MAD_F16_e64;
4019 case AMDGPU::V_MAC_F32_e32:
4020 case AMDGPU::V_MAC_F32_e64:
4021 return AMDGPU::V_MAD_F32_e64;
4022 case AMDGPU::V_MAC_LEGACY_F32_e32:
4023 case AMDGPU::V_MAC_LEGACY_F32_e64:
4024 return AMDGPU::V_MAD_LEGACY_F32_e64;
4025 case AMDGPU::V_FMAC_LEGACY_F32_e32:
4026 case AMDGPU::V_FMAC_LEGACY_F32_e64:
4027 return AMDGPU::V_FMA_LEGACY_F32_e64;
4028 case AMDGPU::V_FMAC_F16_e32:
4029 case AMDGPU::V_FMAC_F16_e64:
4030 case AMDGPU::V_FMAC_F16_t16_e64:
4031 case AMDGPU::V_FMAC_F16_fake16_e64:
4032 return ST.hasTrue16BitInsts() ? ST.useRealTrue16Insts()
4033 ? AMDGPU::V_FMA_F16_gfx9_t16_e64
4034 : AMDGPU::V_FMA_F16_gfx9_fake16_e64
4035 : AMDGPU::V_FMA_F16_gfx9_e64;
4036 case AMDGPU::V_FMAC_F32_e32:
4037 case AMDGPU::V_FMAC_F32_e64:
4038 return AMDGPU::V_FMA_F32_e64;
4039 case AMDGPU::V_FMAC_F64_e32:
4040 case AMDGPU::V_FMAC_F64_e64:
4041 return AMDGPU::V_FMA_F64_e64;
4051 unsigned Opc =
MI.getOpcode();
4055 if (NewMFMAOpc != -1) {
4058 for (
unsigned I = 0, E =
MI.getNumOperands();
I != E; ++
I)
4059 MIB.
add(
MI.getOperand(
I));
4065 if (Def.isEarlyClobber() && Def.isReg() &&
4070 auto UpdateDefIndex = [&](
LiveRange &LR) {
4071 auto *S = LR.find(OldIndex);
4072 if (S != LR.end() && S->start == OldIndex) {
4073 assert(S->valno && S->valno->def == OldIndex);
4074 S->start = NewIndex;
4075 S->valno->def = NewIndex;
4079 for (
auto &SR : LI.subranges())
4090 for (
unsigned I = 0, E =
MI.getNumOperands();
I != E; ++
I)
4100 assert(
Opc != AMDGPU::V_FMAC_F16_t16_e32 &&
4101 Opc != AMDGPU::V_FMAC_F16_fake16_e32 &&
4102 "V_FMAC_F16_t16/fake16_e32 is not supported and not expected to be "
4106 bool IsF64 =
Opc == AMDGPU::V_FMAC_F64_e32 ||
Opc == AMDGPU::V_FMAC_F64_e64;
4107 bool IsLegacy =
Opc == AMDGPU::V_MAC_LEGACY_F32_e32 ||
4108 Opc == AMDGPU::V_MAC_LEGACY_F32_e64 ||
4109 Opc == AMDGPU::V_FMAC_LEGACY_F32_e32 ||
4110 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64;
4111 bool Src0Literal =
false;
4116 case AMDGPU::V_MAC_F16_e64:
4117 case AMDGPU::V_FMAC_F16_e64:
4118 case AMDGPU::V_FMAC_F16_t16_e64:
4119 case AMDGPU::V_FMAC_F16_fake16_e64:
4120 case AMDGPU::V_MAC_F32_e64:
4121 case AMDGPU::V_MAC_LEGACY_F32_e64:
4122 case AMDGPU::V_FMAC_F32_e64:
4123 case AMDGPU::V_FMAC_LEGACY_F32_e64:
4124 case AMDGPU::V_FMAC_F64_e64:
4126 case AMDGPU::V_MAC_F16_e32:
4127 case AMDGPU::V_FMAC_F16_e32:
4128 case AMDGPU::V_MAC_F32_e32:
4129 case AMDGPU::V_MAC_LEGACY_F32_e32:
4130 case AMDGPU::V_FMAC_F32_e32:
4131 case AMDGPU::V_FMAC_LEGACY_F32_e32:
4132 case AMDGPU::V_FMAC_F64_e32: {
4133 int Src0Idx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(),
4134 AMDGPU::OpName::src0);
4161 if (!Src0Mods && !Src1Mods && !Src2Mods && !Clamp && !Omod && !IsLegacy &&
4162 (!IsF64 || ST.hasFmaakFmamkF64Insts()) &&
4164 (ST.getConstantBusLimit(
Opc) > 1 || !Src0->
isReg() ||
4165 !RI.isSGPRReg(
MBB.getParent()->getRegInfo(), Src0->
getReg()))) {
4167 const auto killDef = [&]() ->
void {
4172 if (
MRI.hasOneNonDBGUse(DefReg)) {
4174 DefMI->setDesc(
get(AMDGPU::IMPLICIT_DEF));
4175 DefMI->getOperand(0).setIsDead(
true);
4176 for (
unsigned I =
DefMI->getNumOperands() - 1;
I != 0; --
I)
4189 Register DummyReg =
MRI.cloneVirtualRegister(DefReg);
4191 if (MIOp.isReg() && MIOp.getReg() == DefReg) {
4192 MIOp.setIsUndef(
true);
4193 MIOp.setReg(DummyReg);
4242 MI, AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::src0),
4263 if (Src0Literal && !ST.hasVOP3Literal())
4283 MIB.
addImm(OpSel ? OpSel->getImm() : 0);
4294 switch (
MI.getOpcode()) {
4295 case AMDGPU::S_SET_GPR_IDX_ON:
4296 case AMDGPU::S_SET_GPR_IDX_MODE:
4297 case AMDGPU::S_SET_GPR_IDX_OFF:
4315 if (
MI.isTerminator() ||
MI.isPosition())
4319 if (
MI.getOpcode() == TargetOpcode::INLINEASM_BR)
4322 if (
MI.getOpcode() == AMDGPU::SCHED_BARRIER &&
MI.getOperand(0).getImm() == 0)
4328 return MI.modifiesRegister(AMDGPU::EXEC, &RI) ||
4329 MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 ||
4330 MI.getOpcode() == AMDGPU::S_SETREG_B32 ||
4331 MI.getOpcode() == AMDGPU::S_SETPRIO ||
4332 MI.getOpcode() == AMDGPU::S_SETPRIO_INC_WG ||
4337 return Opcode == AMDGPU::DS_ORDERED_COUNT ||
4338 Opcode == AMDGPU::DS_ADD_GS_REG_RTN ||
4339 Opcode == AMDGPU::DS_SUB_GS_REG_RTN ||
isGWS(Opcode);
4347 if (
MI.getMF()->getFunction().hasFnAttribute(
"amdgpu-no-flat-scratch-init"))
4356 if (
MI.memoperands_empty())
4361 unsigned AS = Memop->getAddrSpace();
4362 if (AS == AMDGPUAS::FLAT_ADDRESS) {
4363 const MDNode *MD = Memop->getAAInfo().NoAliasAddrSpace;
4364 return !MD || !AMDGPU::hasValueInRangeLikeMetadata(
4365 *MD, AMDGPUAS::PRIVATE_ADDRESS);
4380 if (
MI.memoperands_empty())
4389 unsigned AS = Memop->getAddrSpace();
4406 if (ST.isTgSplitEnabled())
4411 if (
MI.memoperands_empty())
4416 unsigned AS = Memop->getAddrSpace();
4432 unsigned Opcode =
MI.getOpcode();
4447 if (Opcode == AMDGPU::S_SENDMSG || Opcode == AMDGPU::S_SENDMSGHALT ||
4448 isEXP(Opcode) || Opcode == AMDGPU::DS_ORDERED_COUNT ||
4449 Opcode == AMDGPU::S_TRAP || Opcode == AMDGPU::S_WAIT_EVENT)
4452 if (
MI.isCall() ||
MI.isInlineAsm())
4468 if (Opcode == AMDGPU::V_READFIRSTLANE_B32 ||
4469 Opcode == AMDGPU::V_READLANE_B32 || Opcode == AMDGPU::V_WRITELANE_B32 ||
4470 Opcode == AMDGPU::SI_RESTORE_S32_FROM_VGPR ||
4471 Opcode == AMDGPU::SI_SPILL_S32_TO_VGPR)
4479 if (
MI.isMetaInstruction())
4483 if (
MI.isCopyLike()) {
4484 if (!RI.isSGPRReg(
MRI,
MI.getOperand(0).getReg()))
4488 return MI.readsRegister(AMDGPU::EXEC, &RI);
4499 return !
isSALU(
MI) ||
MI.readsRegister(AMDGPU::EXEC, &RI);
4503 switch (Imm.getBitWidth()) {
4509 ST.hasInv2PiInlineImm());
4512 ST.hasInv2PiInlineImm());
4514 return ST.has16BitInsts() &&
4516 ST.hasInv2PiInlineImm());
4523 APInt IntImm = Imm.bitcastToAPInt();
4525 bool HasInv2Pi = ST.hasInv2PiInlineImm();
4533 return ST.has16BitInsts() &&
4536 return ST.has16BitInsts() &&
4546 switch (OperandType) {
4556 int32_t Trunc =
static_cast<int32_t
>(Imm);
4596 int16_t Trunc =
static_cast<int16_t
>(Imm);
4597 return ST.has16BitInsts() &&
4606 int16_t Trunc =
static_cast<int16_t
>(Imm);
4607 return ST.has16BitInsts() &&
4658 if (!RI.opCanUseLiteralConstant(OpInfo.OperandType))
4664 return ST.hasVOP3Literal();
4668 int64_t ImmVal)
const {
4671 if (
isMAI(InstDesc) && ST.hasMFMAInlineLiteralBug() &&
4672 OpNo == (
unsigned)AMDGPU::getNamedOperandIdx(InstDesc.
getOpcode(),
4673 AMDGPU::OpName::src2))
4675 return RI.opCanUseInlineConstant(OpInfo.OperandType);
4687 "unexpected imm-like operand kind");
4700 if (Opcode == AMDGPU::V_MUL_LEGACY_F32_e64 && ST.hasGFX90AInsts())
4718 AMDGPU::OpName
OpName)
const {
4720 return Mods && Mods->
getImm();
4733 switch (
MI.getOpcode()) {
4734 default:
return false;
4736 case AMDGPU::V_ADDC_U32_e64:
4737 case AMDGPU::V_SUBB_U32_e64:
4738 case AMDGPU::V_SUBBREV_U32_e64: {
4746 case AMDGPU::V_MAC_F16_e64:
4747 case AMDGPU::V_MAC_F32_e64:
4748 case AMDGPU::V_MAC_LEGACY_F32_e64:
4749 case AMDGPU::V_FMAC_F16_e64:
4750 case AMDGPU::V_FMAC_F16_t16_e64:
4751 case AMDGPU::V_FMAC_F16_fake16_e64:
4752 case AMDGPU::V_FMAC_F32_e64:
4753 case AMDGPU::V_FMAC_F64_e64:
4754 case AMDGPU::V_FMAC_LEGACY_F32_e64:
4760 case AMDGPU::V_CNDMASK_B32_e64:
4766 if (Src1 && (!Src1->
isReg() || !RI.isVGPR(
MRI, Src1->
getReg()) ||
4796 (
Use.getReg() == AMDGPU::VCC ||
Use.getReg() == AMDGPU::VCC_LO)) {
4805 unsigned Op32)
const {
4819 Inst32.
add(
MI.getOperand(
I));
4823 int Idx =
MI.getNumExplicitDefs();
4825 int OpTy =
MI.getDesc().operands()[Idx++].OperandType;
4830 if (AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2) == -1) {
4852 if (Reg == AMDGPU::SGPR_NULL || Reg == AMDGPU::SGPR_NULL64)
4860 return Reg == AMDGPU::VCC || Reg == AMDGPU::VCC_LO || Reg == AMDGPU::M0;
4863 return AMDGPU::SReg_32RegClass.contains(Reg) ||
4864 AMDGPU::SReg_64RegClass.contains(Reg);
4870 return Reg.
isVirtual() ? RI.isSGPRClass(
MRI.getRegClass(Reg))
4882 return Reg.
isVirtual() ? RI.isSGPRClass(
MRI.getRegClass(Reg))
4892 switch (MO.getReg()) {
4894 case AMDGPU::VCC_LO:
4895 case AMDGPU::VCC_HI:
4897 case AMDGPU::FLAT_SCR:
4910 switch (
MI.getOpcode()) {
4911 case AMDGPU::V_READLANE_B32:
4912 case AMDGPU::SI_RESTORE_S32_FROM_VGPR:
4913 case AMDGPU::V_WRITELANE_B32:
4914 case AMDGPU::SI_SPILL_S32_TO_VGPR:
4921 if (
MI.isPreISelOpcode() ||
4922 SIInstrInfo::isGenericOpcode(
MI.getOpcode()) ||
4937 if (
SubReg.getReg().isPhysical())
4940 return SubReg.getSubReg() != AMDGPU::NoSubRegister &&
4951 if (RI.isVectorRegister(
MRI, SrcReg) && RI.isSGPRReg(
MRI, DstReg)) {
4952 ErrInfo =
"illegal copy from vector register to SGPR";
4970 if (!
MRI.isSSA() &&
MI.isCopy())
4971 return verifyCopy(
MI,
MRI, ErrInfo);
4973 if (SIInstrInfo::isGenericOpcode(Opcode))
4976 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
4977 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
4978 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
4980 if (Src0Idx == -1) {
4982 Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0X);
4983 Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vsrc1X);
4984 Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0Y);
4985 Src3Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vsrc1Y);
4990 if (!
Desc.isVariadic() &&
4991 Desc.getNumOperands() !=
MI.getNumExplicitOperands()) {
4992 ErrInfo =
"Instruction has wrong number of operands.";
4996 if (
MI.isInlineAsm()) {
5009 if (!Reg.isVirtual() && !RC->
contains(Reg)) {
5010 ErrInfo =
"inlineasm operand has incorrect register class.";
5018 if (
isImage(
MI) &&
MI.memoperands_empty() &&
MI.mayLoadOrStore()) {
5019 ErrInfo =
"missing memory operand from image instruction.";
5024 for (
int i = 0, e =
Desc.getNumOperands(); i != e; ++i) {
5027 ErrInfo =
"FPImm Machine Operands are not supported. ISel should bitcast "
5028 "all fp values to integers.";
5033 int16_t RegClass = getOpRegClassID(OpInfo);
5035 switch (OpInfo.OperandType) {
5037 if (
MI.getOperand(i).isImm() ||
MI.getOperand(i).isGlobal()) {
5038 ErrInfo =
"Illegal immediate value for operand.";
5072 ErrInfo =
"Illegal immediate value for operand.";
5079 ErrInfo =
"Expected inline constant for operand.";
5094 if (!
MI.getOperand(i).isImm() && !
MI.getOperand(i).isFI()) {
5095 ErrInfo =
"Expected immediate, but got non-immediate";
5104 if (OpInfo.isGenericType())
5119 if (ST.needsAlignedVGPRs() && Opcode != AMDGPU::AV_MOV_B64_IMM_PSEUDO) {
5121 if (RI.hasVectorRegisters(RC) && MO.
getSubReg()) {
5123 RI.getSubRegisterClass(RC, MO.
getSubReg())) {
5124 RC = RI.getCompatibleSubRegClass(RC, SubRC, MO.
getSubReg());
5131 if (!RC || !RI.isProperlyAlignedRC(*RC)) {
5132 ErrInfo =
"Subtarget requires even aligned vector registers";
5137 if (RegClass != -1) {
5138 if (Reg.isVirtual())
5143 ErrInfo =
"Operand has incorrect register class.";
5151 if (!ST.hasSDWA()) {
5152 ErrInfo =
"SDWA is not supported on this target";
5156 for (
auto Op : {AMDGPU::OpName::src0_sel, AMDGPU::OpName::src1_sel,
5157 AMDGPU::OpName::dst_sel}) {
5161 int64_t Imm = MO->
getImm();
5163 ErrInfo =
"Invalid SDWA selection";
5168 int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst);
5170 for (
int OpIdx : {DstIdx, Src0Idx, Src1Idx, Src2Idx}) {
5175 if (!ST.hasSDWAScalar()) {
5177 if (!MO.
isReg() || !RI.hasVGPRs(RI.getRegClassForReg(
MRI, MO.
getReg()))) {
5178 ErrInfo =
"Only VGPRs allowed as operands in SDWA instructions on VI";
5185 "Only reg allowed as operands in SDWA instructions on GFX9+";
5191 if (!ST.hasSDWAOmod()) {
5194 if (OMod !=
nullptr &&
5196 ErrInfo =
"OMod not allowed in SDWA instructions on VI";
5201 if (Opcode == AMDGPU::V_CVT_F32_FP8_sdwa ||
5202 Opcode == AMDGPU::V_CVT_F32_BF8_sdwa ||
5203 Opcode == AMDGPU::V_CVT_PK_F32_FP8_sdwa ||
5204 Opcode == AMDGPU::V_CVT_PK_F32_BF8_sdwa) {
5207 unsigned Mods = Src0ModsMO->
getImm();
5210 ErrInfo =
"sext, abs and neg are not allowed on this instruction";
5216 if (
isVOPC(BasicOpcode)) {
5217 if (!ST.hasSDWASdst() && DstIdx != -1) {
5220 if (!Dst.isReg() || Dst.getReg() != AMDGPU::VCC) {
5221 ErrInfo =
"Only VCC allowed as dst in SDWA instructions on VI";
5224 }
else if (!ST.hasSDWAOutModsVOPC()) {
5227 if (Clamp && (!Clamp->
isImm() || Clamp->
getImm() != 0)) {
5228 ErrInfo =
"Clamp not allowed in VOPC SDWA instructions on VI";
5234 if (OMod && (!OMod->
isImm() || OMod->
getImm() != 0)) {
5235 ErrInfo =
"OMod not allowed in VOPC SDWA instructions on VI";
5242 if (DstUnused && DstUnused->isImm() &&
5245 if (!Dst.isReg() || !Dst.isTied()) {
5246 ErrInfo =
"Dst register should have tied register";
5251 MI.getOperand(
MI.findTiedOperandIdx(DstIdx));
5254 "Dst register should be tied to implicit use of preserved register";
5258 ErrInfo =
"Dst register should use same physical register as preserved";
5265 if (
isImage(Opcode) && !
MI.mayStore()) {
5277 if (D16 && D16->getImm() && !ST.hasUnpackedD16VMem())
5285 AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdata);
5289 uint32_t DstSize = RI.getRegSizeInBits(*DstRC) / 32;
5290 if (RegCount > DstSize) {
5291 ErrInfo =
"Image instruction returns too many registers for dst "
5300 if (
isVALU(
MI) &&
Desc.getOpcode() != AMDGPU::V_WRITELANE_B32) {
5301 unsigned ConstantBusCount = 0;
5302 bool UsesLiteral =
false;
5305 int ImmIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm);
5309 LiteralVal = &
MI.getOperand(ImmIdx);
5318 for (
int OpIdx : {Src0Idx, Src1Idx, Src2Idx, Src3Idx}) {
5329 }
else if (!MO.
isFI()) {
5336 ErrInfo =
"VOP2/VOP3 instruction uses more than one literal";
5346 if (
llvm::all_of(SGPRsUsed, [
this, SGPRUsed](
unsigned SGPR) {
5347 return !RI.regsOverlap(SGPRUsed, SGPR);
5356 if (ConstantBusCount > ST.getConstantBusLimit(Opcode) &&
5357 Opcode != AMDGPU::V_WRITELANE_B32) {
5358 ErrInfo =
"VOP* instruction violates constant bus restriction";
5362 if (
isVOP3(
MI) && UsesLiteral && !ST.hasVOP3Literal()) {
5363 ErrInfo =
"VOP3 instruction uses literal";
5370 if (
Desc.getOpcode() == AMDGPU::V_WRITELANE_B32) {
5371 unsigned SGPRCount = 0;
5374 for (
int OpIdx : {Src0Idx, Src1Idx}) {
5382 if (MO.
getReg() != SGPRUsed)
5387 if (SGPRCount > ST.getConstantBusLimit(Opcode)) {
5388 ErrInfo =
"WRITELANE instruction violates constant bus restriction";
5395 if (
Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32_e64 ||
5396 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64_e64) {
5403 ErrInfo =
"v_div_scale_{f32|f64} require src0 = src1 or src2";
5413 ErrInfo =
"ABS not allowed in VOP3B instructions";
5426 ErrInfo =
"SOP2/SOPC instruction requires too many immediate constants";
5433 if (
Desc.isBranch()) {
5435 ErrInfo =
"invalid branch target for SOPK instruction";
5442 ErrInfo =
"invalid immediate for SOPK instruction";
5447 ErrInfo =
"invalid immediate for SOPK instruction";
5454 if (
Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 ||
5455 Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 ||
5456 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
5457 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) {
5458 const bool IsDst =
Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 ||
5459 Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64;
5461 const unsigned StaticNumOps =
5462 Desc.getNumOperands() +
Desc.implicit_uses().size();
5463 const unsigned NumImplicitOps = IsDst ? 2 : 1;
5468 if (
MI.getNumOperands() < StaticNumOps + NumImplicitOps) {
5469 ErrInfo =
"missing implicit register operands";
5475 if (!Dst->isUse()) {
5476 ErrInfo =
"v_movreld_b32 vdst should be a use operand";
5481 if (!
MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) ||
5482 UseOpIdx != StaticNumOps + 1) {
5483 ErrInfo =
"movrel implicit operands should be tied";
5490 =
MI.getOperand(StaticNumOps + NumImplicitOps - 1);
5492 !
isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) {
5493 ErrInfo =
"src0 should be subreg of implicit vector use";
5501 if (!
MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
5502 ErrInfo =
"VALU instruction does not implicitly read exec mask";
5508 if (
MI.mayStore() &&
5513 if (Soff && Soff->
getReg() != AMDGPU::M0) {
5514 ErrInfo =
"scalar stores must use m0 as offset register";
5520 if (
isFLAT(
MI) && !ST.hasFlatInstOffsets()) {
5522 if (
Offset->getImm() != 0) {
5523 ErrInfo =
"subtarget does not support offsets in flat instructions";
5528 if (
isDS(
MI) && !ST.hasGDS()) {
5530 if (GDSOp && GDSOp->
getImm() != 0) {
5531 ErrInfo =
"GDS is not supported on this subtarget";
5539 int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opcode,
5540 AMDGPU::OpName::vaddr0);
5541 AMDGPU::OpName RSrcOpName =
5542 isMIMG(
MI) ? AMDGPU::OpName::srsrc : AMDGPU::OpName::rsrc;
5543 int RsrcIdx = AMDGPU::getNamedOperandIdx(Opcode, RSrcOpName);
5551 ErrInfo =
"dim is out of range";
5556 if (ST.hasR128A16()) {
5558 IsA16 = R128A16->
getImm() != 0;
5559 }
else if (ST.hasA16()) {
5561 IsA16 = A16->
getImm() != 0;
5564 bool IsNSA = RsrcIdx - VAddr0Idx > 1;
5566 unsigned AddrWords =
5569 unsigned VAddrWords;
5571 VAddrWords = RsrcIdx - VAddr0Idx;
5572 if (ST.hasPartialNSAEncoding() &&
5574 unsigned LastVAddrIdx = RsrcIdx - 1;
5575 VAddrWords +=
getOpSize(
MI, LastVAddrIdx) / 4 - 1;
5583 if (VAddrWords != AddrWords) {
5585 <<
" but got " << VAddrWords <<
"\n");
5586 ErrInfo =
"bad vaddr size";
5596 unsigned DC = DppCt->
getImm();
5597 if (DC == DppCtrl::DPP_UNUSED1 || DC == DppCtrl::DPP_UNUSED2 ||
5598 DC == DppCtrl::DPP_UNUSED3 || DC > DppCtrl::DPP_LAST ||
5599 (DC >= DppCtrl::DPP_UNUSED4_FIRST && DC <= DppCtrl::DPP_UNUSED4_LAST) ||
5600 (DC >= DppCtrl::DPP_UNUSED5_FIRST && DC <= DppCtrl::DPP_UNUSED5_LAST) ||
5601 (DC >= DppCtrl::DPP_UNUSED6_FIRST && DC <= DppCtrl::DPP_UNUSED6_LAST) ||
5602 (DC >= DppCtrl::DPP_UNUSED7_FIRST && DC <= DppCtrl::DPP_UNUSED7_LAST) ||
5603 (DC >= DppCtrl::DPP_UNUSED8_FIRST && DC <= DppCtrl::DPP_UNUSED8_LAST)) {
5604 ErrInfo =
"Invalid dpp_ctrl value";
5607 if (DC >= DppCtrl::WAVE_SHL1 && DC <= DppCtrl::WAVE_ROR1 &&
5609 ErrInfo =
"Invalid dpp_ctrl value: "
5610 "wavefront shifts are not supported on GFX10+";
5613 if (DC >= DppCtrl::BCAST15 && DC <= DppCtrl::BCAST31 &&
5615 ErrInfo =
"Invalid dpp_ctrl value: "
5616 "broadcasts are not supported on GFX10+";
5619 if (DC >= DppCtrl::ROW_SHARE_FIRST && DC <= DppCtrl::ROW_XMASK_LAST &&
5621 if (DC >= DppCtrl::ROW_NEWBCAST_FIRST &&
5622 DC <= DppCtrl::ROW_NEWBCAST_LAST &&
5623 !ST.hasGFX90AInsts()) {
5624 ErrInfo =
"Invalid dpp_ctrl value: "
5625 "row_newbroadcast/row_share is not supported before "
5629 if (DC > DppCtrl::ROW_NEWBCAST_LAST || !ST.hasGFX90AInsts()) {
5630 ErrInfo =
"Invalid dpp_ctrl value: "
5631 "row_share and row_xmask are not supported before GFX10";
5636 if (Opcode != AMDGPU::V_MOV_B64_DPP_PSEUDO &&
5639 ErrInfo =
"Invalid dpp_ctrl value: "
5640 "DP ALU dpp only support row_newbcast";
5647 AMDGPU::OpName DataName =
5648 isDS(Opcode) ? AMDGPU::OpName::data0 : AMDGPU::OpName::vdata;
5654 if (ST.hasGFX90AInsts()) {
5655 if (Dst &&
Data && !Dst->isTied() && !
Data->isTied() &&
5656 (RI.isAGPR(
MRI, Dst->getReg()) != RI.isAGPR(
MRI,
Data->getReg()))) {
5657 ErrInfo =
"Invalid register class: "
5658 "vdata and vdst should be both VGPR or AGPR";
5661 if (
Data && Data2 &&
5663 ErrInfo =
"Invalid register class: "
5664 "both data operands should be VGPR or AGPR";
5668 if ((Dst && RI.isAGPR(
MRI, Dst->getReg())) ||
5670 (Data2 && RI.isAGPR(
MRI, Data2->
getReg()))) {
5671 ErrInfo =
"Invalid register class: "
5672 "agpr loads and stores not supported on this GPU";
5678 if (ST.needsAlignedVGPRs()) {
5679 const auto isAlignedReg = [&
MI, &
MRI,
this](AMDGPU::OpName
OpName) ->
bool {
5684 if (Reg.isPhysical())
5685 return !(RI.getHWRegIndex(Reg) & 1);
5687 return RI.getRegSizeInBits(RC) > 32 && RI.isProperlyAlignedRC(RC) &&
5688 !(RI.getChannelFromSubReg(
Op->getSubReg()) & 1);
5691 if (Opcode == AMDGPU::DS_GWS_INIT || Opcode == AMDGPU::DS_GWS_SEMA_BR ||
5692 Opcode == AMDGPU::DS_GWS_BARRIER) {
5694 if (!isAlignedReg(AMDGPU::OpName::data0)) {
5695 ErrInfo =
"Subtarget requires even aligned vector registers "
5696 "for DS_GWS instructions";
5702 if (!isAlignedReg(AMDGPU::OpName::vaddr)) {
5703 ErrInfo =
"Subtarget requires even aligned vector registers "
5704 "for vaddr operand of image instructions";
5710 if (Opcode == AMDGPU::V_ACCVGPR_WRITE_B32_e64 && !ST.hasGFX90AInsts()) {
5712 if (Src->isReg() && RI.isSGPRReg(
MRI, Src->getReg())) {
5713 ErrInfo =
"Invalid register class: "
5714 "v_accvgpr_write with an SGPR is not supported on this GPU";
5719 if (
Desc.getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS) {
5722 ErrInfo =
"pseudo expects only physical SGPRs";
5729 if (!ST.hasScaleOffset()) {
5730 ErrInfo =
"Subtarget does not support offset scaling";
5734 ErrInfo =
"Instruction does not support offset scaling";
5743 for (
unsigned I = 0;
I < 3; ++
I) {
5756 switch (
MI.getOpcode()) {
5757 default:
return AMDGPU::INSTRUCTION_LIST_END;
5758 case AMDGPU::REG_SEQUENCE:
return AMDGPU::REG_SEQUENCE;
5759 case AMDGPU::COPY:
return AMDGPU::COPY;
5760 case AMDGPU::PHI:
return AMDGPU::PHI;
5761 case AMDGPU::INSERT_SUBREG:
return AMDGPU::INSERT_SUBREG;
5762 case AMDGPU::WQM:
return AMDGPU::WQM;
5763 case AMDGPU::SOFT_WQM:
return AMDGPU::SOFT_WQM;
5764 case AMDGPU::STRICT_WWM:
return AMDGPU::STRICT_WWM;
5765 case AMDGPU::STRICT_WQM:
return AMDGPU::STRICT_WQM;
5766 case AMDGPU::S_MOV_B32: {
5768 return MI.getOperand(1).isReg() ||
5769 RI.isAGPR(
MRI,
MI.getOperand(0).getReg()) ?
5770 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
5772 case AMDGPU::S_ADD_I32:
5773 return ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_CO_U32_e32;
5774 case AMDGPU::S_ADDC_U32:
5775 return AMDGPU::V_ADDC_U32_e32;
5776 case AMDGPU::S_SUB_I32:
5777 return ST.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_SUB_CO_U32_e32;
5780 case AMDGPU::S_ADD_U32:
5781 return AMDGPU::V_ADD_CO_U32_e32;
5782 case AMDGPU::S_SUB_U32:
5783 return AMDGPU::V_SUB_CO_U32_e32;
5784 case AMDGPU::S_ADD_U64_PSEUDO:
5785 return AMDGPU::V_ADD_U64_PSEUDO;
5786 case AMDGPU::S_SUB_U64_PSEUDO:
5787 return AMDGPU::V_SUB_U64_PSEUDO;
5788 case AMDGPU::S_SUBB_U32:
return AMDGPU::V_SUBB_U32_e32;
5789 case AMDGPU::S_MUL_I32:
return AMDGPU::V_MUL_LO_U32_e64;
5790 case AMDGPU::S_MUL_HI_U32:
return AMDGPU::V_MUL_HI_U32_e64;
5791 case AMDGPU::S_MUL_HI_I32:
return AMDGPU::V_MUL_HI_I32_e64;
5792 case AMDGPU::S_AND_B32:
return AMDGPU::V_AND_B32_e64;
5793 case AMDGPU::S_OR_B32:
return AMDGPU::V_OR_B32_e64;
5794 case AMDGPU::S_XOR_B32:
return AMDGPU::V_XOR_B32_e64;
5795 case AMDGPU::S_XNOR_B32:
5796 return ST.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64 : AMDGPU::INSTRUCTION_LIST_END;
5797 case AMDGPU::S_MIN_I32:
return AMDGPU::V_MIN_I32_e64;
5798 case AMDGPU::S_MIN_U32:
return AMDGPU::V_MIN_U32_e64;
5799 case AMDGPU::S_MAX_I32:
return AMDGPU::V_MAX_I32_e64;
5800 case AMDGPU::S_MAX_U32:
return AMDGPU::V_MAX_U32_e64;
5801 case AMDGPU::S_ASHR_I32:
return AMDGPU::V_ASHR_I32_e32;
5802 case AMDGPU::S_ASHR_I64:
return AMDGPU::V_ASHR_I64_e64;
5803 case AMDGPU::S_LSHL_B32:
return AMDGPU::V_LSHL_B32_e32;
5804 case AMDGPU::S_LSHL_B64:
return AMDGPU::V_LSHL_B64_e64;
5805 case AMDGPU::S_LSHR_B32:
return AMDGPU::V_LSHR_B32_e32;
5806 case AMDGPU::S_LSHR_B64:
return AMDGPU::V_LSHR_B64_e64;
5807 case AMDGPU::S_SEXT_I32_I8:
return AMDGPU::V_BFE_I32_e64;
5808 case AMDGPU::S_SEXT_I32_I16:
return AMDGPU::V_BFE_I32_e64;
5809 case AMDGPU::S_BFE_U32:
return AMDGPU::V_BFE_U32_e64;
5810 case AMDGPU::S_BFE_I32:
return AMDGPU::V_BFE_I32_e64;
5811 case AMDGPU::S_BFM_B32:
return AMDGPU::V_BFM_B32_e64;
5812 case AMDGPU::S_BREV_B32:
return AMDGPU::V_BFREV_B32_e32;
5813 case AMDGPU::S_NOT_B32:
return AMDGPU::V_NOT_B32_e32;
5814 case AMDGPU::S_NOT_B64:
return AMDGPU::V_NOT_B32_e32;
5815 case AMDGPU::S_CMP_EQ_I32:
return AMDGPU::V_CMP_EQ_I32_e64;
5816 case AMDGPU::S_CMP_LG_I32:
return AMDGPU::V_CMP_NE_I32_e64;
5817 case AMDGPU::S_CMP_GT_I32:
return AMDGPU::V_CMP_GT_I32_e64;
5818 case AMDGPU::S_CMP_GE_I32:
return AMDGPU::V_CMP_GE_I32_e64;
5819 case AMDGPU::S_CMP_LT_I32:
return AMDGPU::V_CMP_LT_I32_e64;
5820 case AMDGPU::S_CMP_LE_I32:
return AMDGPU::V_CMP_LE_I32_e64;
5821 case AMDGPU::S_CMP_EQ_U32:
return AMDGPU::V_CMP_EQ_U32_e64;
5822 case AMDGPU::S_CMP_LG_U32:
return AMDGPU::V_CMP_NE_U32_e64;
5823 case AMDGPU::S_CMP_GT_U32:
return AMDGPU::V_CMP_GT_U32_e64;
5824 case AMDGPU::S_CMP_GE_U32:
return AMDGPU::V_CMP_GE_U32_e64;
5825 case AMDGPU::S_CMP_LT_U32:
return AMDGPU::V_CMP_LT_U32_e64;
5826 case AMDGPU::S_CMP_LE_U32:
return AMDGPU::V_CMP_LE_U32_e64;
5827 case AMDGPU::S_CMP_EQ_U64:
return AMDGPU::V_CMP_EQ_U64_e64;
5828 case AMDGPU::S_CMP_LG_U64:
return AMDGPU::V_CMP_NE_U64_e64;
5829 case AMDGPU::S_BCNT1_I32_B32:
return AMDGPU::V_BCNT_U32_B32_e64;
5830 case AMDGPU::S_FF1_I32_B32:
return AMDGPU::V_FFBL_B32_e32;
5831 case AMDGPU::S_FLBIT_I32_B32:
return AMDGPU::V_FFBH_U32_e32;
5832 case AMDGPU::S_FLBIT_I32:
return AMDGPU::V_FFBH_I32_e64;
5833 case AMDGPU::S_CBRANCH_SCC0:
return AMDGPU::S_CBRANCH_VCCZ;
5834 case AMDGPU::S_CBRANCH_SCC1:
return AMDGPU::S_CBRANCH_VCCNZ;
5835 case AMDGPU::S_CVT_F32_I32:
return AMDGPU::V_CVT_F32_I32_e64;
5836 case AMDGPU::S_CVT_F32_U32:
return AMDGPU::V_CVT_F32_U32_e64;
5837 case AMDGPU::S_CVT_I32_F32:
return AMDGPU::V_CVT_I32_F32_e64;
5838 case AMDGPU::S_CVT_U32_F32:
return AMDGPU::V_CVT_U32_F32_e64;
5839 case AMDGPU::S_CVT_F32_F16:
5840 case AMDGPU::S_CVT_HI_F32_F16:
5841 return ST.useRealTrue16Insts() ? AMDGPU::V_CVT_F32_F16_t16_e64
5842 : AMDGPU::V_CVT_F32_F16_fake16_e64;
5843 case AMDGPU::S_CVT_F16_F32:
5844 return ST.useRealTrue16Insts() ? AMDGPU::V_CVT_F16_F32_t16_e64
5845 : AMDGPU::V_CVT_F16_F32_fake16_e64;
5846 case AMDGPU::S_CEIL_F32:
return AMDGPU::V_CEIL_F32_e64;
5847 case AMDGPU::S_FLOOR_F32:
return AMDGPU::V_FLOOR_F32_e64;
5848 case AMDGPU::S_TRUNC_F32:
return AMDGPU::V_TRUNC_F32_e64;
5849 case AMDGPU::S_RNDNE_F32:
return AMDGPU::V_RNDNE_F32_e64;
5850 case AMDGPU::S_CEIL_F16:
5851 return ST.useRealTrue16Insts() ? AMDGPU::V_CEIL_F16_t16_e64
5852 : AMDGPU::V_CEIL_F16_fake16_e64;
5853 case AMDGPU::S_FLOOR_F16:
5854 return ST.useRealTrue16Insts() ? AMDGPU::V_FLOOR_F16_t16_e64
5855 : AMDGPU::V_FLOOR_F16_fake16_e64;
5856 case AMDGPU::S_TRUNC_F16:
5857 return ST.useRealTrue16Insts() ? AMDGPU::V_TRUNC_F16_t16_e64
5858 : AMDGPU::V_TRUNC_F16_fake16_e64;
5859 case AMDGPU::S_RNDNE_F16:
5860 return ST.useRealTrue16Insts() ? AMDGPU::V_RNDNE_F16_t16_e64
5861 : AMDGPU::V_RNDNE_F16_fake16_e64;
5862 case AMDGPU::S_ADD_F32:
return AMDGPU::V_ADD_F32_e64;
5863 case AMDGPU::S_SUB_F32:
return AMDGPU::V_SUB_F32_e64;
5864 case AMDGPU::S_MIN_F32:
return AMDGPU::V_MIN_F32_e64;
5865 case AMDGPU::S_MAX_F32:
return AMDGPU::V_MAX_F32_e64;
5866 case AMDGPU::S_MINIMUM_F32:
return AMDGPU::V_MINIMUM_F32_e64;
5867 case AMDGPU::S_MAXIMUM_F32:
return AMDGPU::V_MAXIMUM_F32_e64;
5868 case AMDGPU::S_MUL_F32:
return AMDGPU::V_MUL_F32_e64;
5869 case AMDGPU::S_ADD_F16:
5870 return ST.useRealTrue16Insts() ? AMDGPU::V_ADD_F16_t16_e64
5871 : AMDGPU::V_ADD_F16_fake16_e64;
5872 case AMDGPU::S_SUB_F16:
5873 return ST.useRealTrue16Insts() ? AMDGPU::V_SUB_F16_t16_e64
5874 : AMDGPU::V_SUB_F16_fake16_e64;
5875 case AMDGPU::S_MIN_F16:
5876 return ST.useRealTrue16Insts() ? AMDGPU::V_MIN_F16_t16_e64
5877 : AMDGPU::V_MIN_F16_fake16_e64;
5878 case AMDGPU::S_MAX_F16:
5879 return ST.useRealTrue16Insts() ? AMDGPU::V_MAX_F16_t16_e64
5880 : AMDGPU::V_MAX_F16_fake16_e64;
5881 case AMDGPU::S_MINIMUM_F16:
5882 return ST.useRealTrue16Insts() ? AMDGPU::V_MINIMUM_F16_t16_e64
5883 : AMDGPU::V_MINIMUM_F16_fake16_e64;
5884 case AMDGPU::S_MAXIMUM_F16:
5885 return ST.useRealTrue16Insts() ? AMDGPU::V_MAXIMUM_F16_t16_e64
5886 : AMDGPU::V_MAXIMUM_F16_fake16_e64;
5887 case AMDGPU::S_MUL_F16:
5888 return ST.useRealTrue16Insts() ? AMDGPU::V_MUL_F16_t16_e64
5889 : AMDGPU::V_MUL_F16_fake16_e64;
5890 case AMDGPU::S_CVT_PK_RTZ_F16_F32:
return AMDGPU::V_CVT_PKRTZ_F16_F32_e64;
5891 case AMDGPU::S_FMAC_F32:
return AMDGPU::V_FMAC_F32_e64;
5892 case AMDGPU::S_FMAC_F16:
5893 return ST.useRealTrue16Insts() ? AMDGPU::V_FMAC_F16_t16_e64
5894 : AMDGPU::V_FMAC_F16_fake16_e64;
5895 case AMDGPU::S_FMAMK_F32:
return AMDGPU::V_FMAMK_F32;
5896 case AMDGPU::S_FMAAK_F32:
return AMDGPU::V_FMAAK_F32;
5897 case AMDGPU::S_CMP_LT_F32:
return AMDGPU::V_CMP_LT_F32_e64;
5898 case AMDGPU::S_CMP_EQ_F32:
return AMDGPU::V_CMP_EQ_F32_e64;
5899 case AMDGPU::S_CMP_LE_F32:
return AMDGPU::V_CMP_LE_F32_e64;
5900 case AMDGPU::S_CMP_GT_F32:
return AMDGPU::V_CMP_GT_F32_e64;
5901 case AMDGPU::S_CMP_LG_F32:
return AMDGPU::V_CMP_LG_F32_e64;
5902 case AMDGPU::S_CMP_GE_F32:
return AMDGPU::V_CMP_GE_F32_e64;
5903 case AMDGPU::S_CMP_O_F32:
return AMDGPU::V_CMP_O_F32_e64;
5904 case AMDGPU::S_CMP_U_F32:
return AMDGPU::V_CMP_U_F32_e64;
5905 case AMDGPU::S_CMP_NGE_F32:
return AMDGPU::V_CMP_NGE_F32_e64;
5906 case AMDGPU::S_CMP_NLG_F32:
return AMDGPU::V_CMP_NLG_F32_e64;
5907 case AMDGPU::S_CMP_NGT_F32:
return AMDGPU::V_CMP_NGT_F32_e64;
5908 case AMDGPU::S_CMP_NLE_F32:
return AMDGPU::V_CMP_NLE_F32_e64;
5909 case AMDGPU::S_CMP_NEQ_F32:
return AMDGPU::V_CMP_NEQ_F32_e64;
5910 case AMDGPU::S_CMP_NLT_F32:
return AMDGPU::V_CMP_NLT_F32_e64;
5911 case AMDGPU::S_CMP_LT_F16:
5912 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_LT_F16_t16_e64
5913 : AMDGPU::V_CMP_LT_F16_fake16_e64;
5914 case AMDGPU::S_CMP_EQ_F16:
5915 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_EQ_F16_t16_e64
5916 : AMDGPU::V_CMP_EQ_F16_fake16_e64;
5917 case AMDGPU::S_CMP_LE_F16:
5918 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_LE_F16_t16_e64
5919 : AMDGPU::V_CMP_LE_F16_fake16_e64;
5920 case AMDGPU::S_CMP_GT_F16:
5921 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_GT_F16_t16_e64
5922 : AMDGPU::V_CMP_GT_F16_fake16_e64;
5923 case AMDGPU::S_CMP_LG_F16:
5924 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_LG_F16_t16_e64
5925 : AMDGPU::V_CMP_LG_F16_fake16_e64;
5926 case AMDGPU::S_CMP_GE_F16:
5927 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_GE_F16_t16_e64
5928 : AMDGPU::V_CMP_GE_F16_fake16_e64;
5929 case AMDGPU::S_CMP_O_F16:
5930 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_O_F16_t16_e64
5931 : AMDGPU::V_CMP_O_F16_fake16_e64;
5932 case AMDGPU::S_CMP_U_F16:
5933 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_U_F16_t16_e64
5934 : AMDGPU::V_CMP_U_F16_fake16_e64;
5935 case AMDGPU::S_CMP_NGE_F16:
5936 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NGE_F16_t16_e64
5937 : AMDGPU::V_CMP_NGE_F16_fake16_e64;
5938 case AMDGPU::S_CMP_NLG_F16:
5939 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NLG_F16_t16_e64
5940 : AMDGPU::V_CMP_NLG_F16_fake16_e64;
5941 case AMDGPU::S_CMP_NGT_F16:
5942 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NGT_F16_t16_e64
5943 : AMDGPU::V_CMP_NGT_F16_fake16_e64;
5944 case AMDGPU::S_CMP_NLE_F16:
5945 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NLE_F16_t16_e64
5946 : AMDGPU::V_CMP_NLE_F16_fake16_e64;
5947 case AMDGPU::S_CMP_NEQ_F16:
5948 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NEQ_F16_t16_e64
5949 : AMDGPU::V_CMP_NEQ_F16_fake16_e64;
5950 case AMDGPU::S_CMP_NLT_F16:
5951 return ST.useRealTrue16Insts() ? AMDGPU::V_CMP_NLT_F16_t16_e64
5952 : AMDGPU::V_CMP_NLT_F16_fake16_e64;
5953 case AMDGPU::V_S_EXP_F32_e64:
return AMDGPU::V_EXP_F32_e64;
5954 case AMDGPU::V_S_EXP_F16_e64:
5955 return ST.useRealTrue16Insts() ? AMDGPU::V_EXP_F16_t16_e64
5956 : AMDGPU::V_EXP_F16_fake16_e64;
5957 case AMDGPU::V_S_LOG_F32_e64:
return AMDGPU::V_LOG_F32_e64;
5958 case AMDGPU::V_S_LOG_F16_e64:
5959 return ST.useRealTrue16Insts() ? AMDGPU::V_LOG_F16_t16_e64
5960 : AMDGPU::V_LOG_F16_fake16_e64;
5961 case AMDGPU::V_S_RCP_F32_e64:
return AMDGPU::V_RCP_F32_e64;
5962 case AMDGPU::V_S_RCP_F16_e64:
5963 return ST.useRealTrue16Insts() ? AMDGPU::V_RCP_F16_t16_e64
5964 : AMDGPU::V_RCP_F16_fake16_e64;
5965 case AMDGPU::V_S_RSQ_F32_e64:
return AMDGPU::V_RSQ_F32_e64;
5966 case AMDGPU::V_S_RSQ_F16_e64:
5967 return ST.useRealTrue16Insts() ? AMDGPU::V_RSQ_F16_t16_e64
5968 : AMDGPU::V_RSQ_F16_fake16_e64;
5969 case AMDGPU::V_S_SQRT_F32_e64:
return AMDGPU::V_SQRT_F32_e64;
5970 case AMDGPU::V_S_SQRT_F16_e64:
5971 return ST.useRealTrue16Insts() ? AMDGPU::V_SQRT_F16_t16_e64
5972 : AMDGPU::V_SQRT_F16_fake16_e64;
5975 "Unexpected scalar opcode without corresponding vector one!");
6024 "Not a whole wave func");
6027 if (
MI.getOpcode() == AMDGPU::SI_WHOLE_WAVE_FUNC_SETUP ||
6028 MI.getOpcode() == AMDGPU::G_AMDGPU_WHOLE_WAVE_FUNC_SETUP)
6043 int16_t RegClass = getOpRegClassID(OpInfo);
6044 return RI.getRegClass(RegClass);
6048 unsigned OpNo)
const {
6050 if (
MI.isVariadic() || OpNo >=
Desc.getNumOperands() ||
6051 Desc.operands()[OpNo].RegClass == -1) {
6054 if (Reg.isVirtual()) {
6056 MI.getParent()->getParent()->getRegInfo();
6057 return MRI.getRegClass(Reg);
6059 return RI.getPhysRegBaseClass(Reg);
6062 return RI.getRegClass(getOpRegClassID(
Desc.operands()[OpNo]));
6070 unsigned RCID = getOpRegClassID(
get(
MI.getOpcode()).operands()[
OpIdx]);
6072 unsigned Size = RI.getRegSizeInBits(*RC);
6073 unsigned Opcode = (
Size == 64) ? AMDGPU::V_MOV_B64_PSEUDO
6074 :
Size == 16 ? AMDGPU::V_MOV_B16_t16_e64
6075 : AMDGPU::V_MOV_B32_e32;
6077 Opcode = AMDGPU::COPY;
6078 else if (RI.isSGPRClass(RC))
6079 Opcode = (
Size == 64) ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
6093 return RI.getSubReg(SuperReg.
getReg(), SubIdx);
6099 unsigned NewSubIdx = RI.composeSubRegIndices(SuperReg.
getSubReg(), SubIdx);
6110 if (SubIdx == AMDGPU::sub0)
6112 if (SubIdx == AMDGPU::sub1)
6124void SIInstrInfo::swapOperands(
MachineInstr &Inst)
const {
6140 if (Reg.isPhysical())
6150 return RI.getMatchingSuperRegClass(SuperRC, DRC, MO.
getSubReg()) !=
nullptr;
6153 return RI.getCommonSubClass(DRC, RC) !=
nullptr;
6160 unsigned Opc =
MI.getOpcode();
6166 constexpr const AMDGPU::OpName OpNames[] = {
6167 AMDGPU::OpName::src0, AMDGPU::OpName::src1, AMDGPU::OpName::src2};
6170 int SrcIdx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), OpNames[
I]);
6171 if (
static_cast<unsigned>(SrcIdx) ==
OpIdx &&
6181 bool IsAGPR = RI.isAGPR(
MRI, MO.
getReg());
6182 if (IsAGPR && !ST.hasMAIInsts())
6184 if (IsAGPR && (!ST.hasGFX90AInsts() || !
MRI.reservedRegsFrozen()) &&
6188 const int VDstIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst);
6189 const int DataIdx = AMDGPU::getNamedOperandIdx(
6190 Opc,
isDS(
Opc) ? AMDGPU::OpName::data0 : AMDGPU::OpName::vdata);
6191 if ((
int)
OpIdx == VDstIdx && DataIdx != -1 &&
6192 MI.getOperand(DataIdx).isReg() &&
6193 RI.isAGPR(
MRI,
MI.getOperand(DataIdx).getReg()) != IsAGPR)
6195 if ((
int)
OpIdx == DataIdx) {
6196 if (VDstIdx != -1 &&
6197 RI.isAGPR(
MRI,
MI.getOperand(VDstIdx).getReg()) != IsAGPR)
6200 const int Data1Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::data1);
6201 if (Data1Idx != -1 &&
MI.getOperand(Data1Idx).isReg() &&
6202 RI.isAGPR(
MRI,
MI.getOperand(Data1Idx).getReg()) != IsAGPR)
6207 if (
Opc == AMDGPU::V_ACCVGPR_WRITE_B32_e64 && !ST.hasGFX90AInsts() &&
6208 (
int)
OpIdx == AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0) &&
6228 constexpr const unsigned NumOps = 3;
6229 constexpr const AMDGPU::OpName OpNames[
NumOps * 2] = {
6230 AMDGPU::OpName::src0, AMDGPU::OpName::src1,
6231 AMDGPU::OpName::src2, AMDGPU::OpName::src0_modifiers,
6232 AMDGPU::OpName::src1_modifiers, AMDGPU::OpName::src2_modifiers};
6237 int SrcIdx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), OpNames[SrcN]);
6240 MO = &
MI.getOperand(SrcIdx);
6247 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), OpNames[
NumOps + SrcN]);
6251 unsigned Mods =
MI.getOperand(ModsIdx).getImm();
6255 return !OpSel && !OpSelHi;
6264 int64_t RegClass = getOpRegClassID(OpInfo);
6266 RegClass != -1 ? RI.getRegClass(RegClass) :
nullptr;
6275 int ConstantBusLimit = ST.getConstantBusLimit(
MI.getOpcode());
6276 int LiteralLimit = !
isVOP3(
MI) || ST.hasVOP3Literal() ? 1 : 0;
6280 if (!LiteralLimit--)
6290 for (
unsigned i = 0, e =
MI.getNumOperands(); i != e; ++i) {
6298 if (--ConstantBusLimit <= 0)
6310 if (!LiteralLimit--)
6312 if (--ConstantBusLimit <= 0)
6318 for (
unsigned i = 0, e =
MI.getNumOperands(); i != e; ++i) {
6322 if (!
Op.isReg() && !
Op.isFI() && !
Op.isRegMask() &&
6324 !
Op.isIdenticalTo(*MO))
6334 }
else if (IsInlineConst && ST.hasNoF16PseudoScalarTransInlineConstants() &&
6348 bool Is64BitOp = Is64BitFPOp ||
6355 (!ST.has64BitLiterals() || InstDesc.
getSize() != 4))
6364 if (!Is64BitFPOp && (int32_t)Imm < 0 &&
6382 bool IsGFX950Only = ST.hasGFX950Insts();
6383 bool IsGFX940Only = ST.hasGFX940Insts();
6385 if (!IsGFX950Only && !IsGFX940Only)
6403 unsigned Opcode =
MI.getOpcode();
6405 case AMDGPU::V_CVT_PK_BF8_F32_e64:
6406 case AMDGPU::V_CVT_PK_FP8_F32_e64:
6407 case AMDGPU::V_MQSAD_PK_U16_U8_e64:
6408 case AMDGPU::V_MQSAD_U32_U8_e64:
6409 case AMDGPU::V_PK_ADD_F16:
6410 case AMDGPU::V_PK_ADD_F32:
6411 case AMDGPU::V_PK_ADD_I16:
6412 case AMDGPU::V_PK_ADD_U16:
6413 case AMDGPU::V_PK_ASHRREV_I16:
6414 case AMDGPU::V_PK_FMA_F16:
6415 case AMDGPU::V_PK_FMA_F32:
6416 case AMDGPU::V_PK_FMAC_F16_e32:
6417 case AMDGPU::V_PK_FMAC_F16_e64:
6418 case AMDGPU::V_PK_LSHLREV_B16:
6419 case AMDGPU::V_PK_LSHRREV_B16:
6420 case AMDGPU::V_PK_MAD_I16:
6421 case AMDGPU::V_PK_MAD_U16:
6422 case AMDGPU::V_PK_MAX_F16:
6423 case AMDGPU::V_PK_MAX_I16:
6424 case AMDGPU::V_PK_MAX_U16:
6425 case AMDGPU::V_PK_MIN_F16:
6426 case AMDGPU::V_PK_MIN_I16:
6427 case AMDGPU::V_PK_MIN_U16:
6428 case AMDGPU::V_PK_MOV_B32:
6429 case AMDGPU::V_PK_MUL_F16:
6430 case AMDGPU::V_PK_MUL_F32:
6431 case AMDGPU::V_PK_MUL_LO_U16:
6432 case AMDGPU::V_PK_SUB_I16:
6433 case AMDGPU::V_PK_SUB_U16:
6434 case AMDGPU::V_QSAD_PK_U16_U8_e64:
6443 unsigned Opc =
MI.getOpcode();
6446 int Src0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0);
6449 int Src1Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src1);
6455 if (HasImplicitSGPR && ST.getConstantBusLimit(
Opc) <= 1 && Src0.
isReg() &&
6462 if (
Opc == AMDGPU::V_WRITELANE_B32) {
6465 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6471 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6481 if (
Opc == AMDGPU::V_FMAC_F32_e32 ||
Opc == AMDGPU::V_FMAC_F16_e32) {
6482 int Src2Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src2);
6483 if (!RI.isVGPR(
MRI,
MI.getOperand(Src2Idx).getReg()))
6495 if (
Opc == AMDGPU::V_READLANE_B32 && Src1.
isReg() &&
6497 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6509 if (HasImplicitSGPR || !
MI.isCommutable()) {
6526 if (CommutedOpc == -1) {
6531 MI.setDesc(
get(CommutedOpc));
6535 bool Src0Kill = Src0.
isKill();
6539 else if (Src1.
isReg()) {
6554 unsigned Opc =
MI.getOpcode();
6557 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src0),
6558 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src1),
6559 AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::src2)
6562 if (
Opc == AMDGPU::V_PERMLANE16_B32_e64 ||
6563 Opc == AMDGPU::V_PERMLANEX16_B32_e64 ||
6564 Opc == AMDGPU::V_PERMLANE_BCAST_B32_e64 ||
6565 Opc == AMDGPU::V_PERMLANE_UP_B32_e64 ||
6566 Opc == AMDGPU::V_PERMLANE_DOWN_B32_e64 ||
6567 Opc == AMDGPU::V_PERMLANE_XOR_B32_e64 ||
6568 Opc == AMDGPU::V_PERMLANE_IDX_GEN_B32_e64) {
6572 if (Src1.
isReg() && !RI.isSGPRClass(
MRI.getRegClass(Src1.
getReg()))) {
6573 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6578 if (VOP3Idx[2] != -1) {
6580 if (Src2.
isReg() && !RI.isSGPRClass(
MRI.getRegClass(Src2.
getReg()))) {
6581 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6590 int ConstantBusLimit = ST.getConstantBusLimit(
Opc);
6591 int LiteralLimit = ST.hasVOP3Literal() ? 1 : 0;
6593 Register SGPRReg = findUsedSGPR(
MI, VOP3Idx);
6595 SGPRsUsed.
insert(SGPRReg);
6599 for (
int Idx : VOP3Idx) {
6608 if (LiteralLimit > 0 && ConstantBusLimit > 0) {
6620 if (!RI.isSGPRClass(RI.getRegClassForReg(
MRI, MO.
getReg())))
6627 if (ConstantBusLimit > 0) {
6639 if ((
Opc == AMDGPU::V_FMAC_F32_e64 ||
Opc == AMDGPU::V_FMAC_F16_e64) &&
6640 !RI.isVGPR(
MRI,
MI.getOperand(VOP3Idx[2]).getReg()))
6646 for (
unsigned I = 0;
I < 3; ++
I) {
6659 SRC = RI.getCommonSubClass(SRC, DstRC);
6662 unsigned SubRegs = RI.getRegSizeInBits(*VRC) / 32;
6664 if (RI.hasAGPRs(VRC)) {
6665 VRC = RI.getEquivalentVGPRClass(VRC);
6666 Register NewSrcReg =
MRI.createVirtualRegister(VRC);
6668 get(TargetOpcode::COPY), NewSrcReg)
6675 get(AMDGPU::V_READFIRSTLANE_B32), DstReg)
6681 for (
unsigned i = 0; i < SubRegs; ++i) {
6682 Register SGPR =
MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
6684 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
6685 .
addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
6691 get(AMDGPU::REG_SEQUENCE), DstReg);
6692 for (
unsigned i = 0; i < SubRegs; ++i) {
6694 MIB.
addImm(RI.getSubRegFromChannel(i));
6707 if (SBase && !RI.isSGPRClass(
MRI.getRegClass(SBase->getReg()))) {
6709 SBase->setReg(SGPR);
6712 if (SOff && !RI.isSGPRReg(
MRI, SOff->
getReg())) {
6720 int OldSAddrIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::saddr);
6721 if (OldSAddrIdx < 0)
6737 int NewVAddrIdx = AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::vaddr);
6738 if (NewVAddrIdx < 0)
6741 int OldVAddrIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vaddr);
6745 if (OldVAddrIdx >= 0) {
6747 VAddrDef =
MRI.getUniqueVRegDef(VAddr.
getReg());
6759 if (OldVAddrIdx == NewVAddrIdx) {
6762 MRI.removeRegOperandFromUseList(&NewVAddr);
6763 MRI.moveOperands(&NewVAddr, &SAddr, 1);
6767 MRI.removeRegOperandFromUseList(&NewVAddr);
6768 MRI.addRegOperandToUseList(&NewVAddr);
6770 assert(OldSAddrIdx == NewVAddrIdx);
6772 if (OldVAddrIdx >= 0) {
6773 int NewVDstIn = AMDGPU::getNamedOperandIdx(NewOpc,
6774 AMDGPU::OpName::vdst_in);
6778 if (NewVDstIn != -1) {
6779 int OldVDstIn = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vdst_in);
6785 if (NewVDstIn != -1) {
6786 int NewVDst = AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::vdst);
6807 if (!SAddr || RI.isSGPRClass(
MRI.getRegClass(SAddr->
getReg())))
6827 unsigned OpSubReg =
Op.getSubReg();
6830 RI.getRegClassForReg(
MRI, OpReg), OpSubReg);
6836 Register DstReg =
MRI.createVirtualRegister(DstRC);
6846 if (Def->isMoveImmediate() && DstRC != &AMDGPU::VReg_1RegClass)
6849 bool ImpDef = Def->isImplicitDef();
6850 while (!ImpDef && Def && Def->isCopy()) {
6851 if (Def->getOperand(1).getReg().isPhysical())
6853 Def =
MRI.getUniqueVRegDef(Def->getOperand(1).getReg());
6854 ImpDef = Def && Def->isImplicitDef();
6856 if (!RI.isSGPRClass(DstRC) && !Copy->readsRegister(AMDGPU::EXEC, &RI) &&
6875 const auto *BoolXExecRC =
TRI->getWaveMaskRegClass();
6881 unsigned RegSize =
TRI->getRegSizeInBits(ScalarOp->getReg(),
MRI);
6882 unsigned NumSubRegs =
RegSize / 32;
6883 Register VScalarOp = ScalarOp->getReg();
6885 if (NumSubRegs == 1) {
6886 Register CurReg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6888 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::V_READFIRSTLANE_B32), CurReg)
6891 Register NewCondReg =
MRI.createVirtualRegister(BoolXExecRC);
6893 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::V_CMP_EQ_U32_e64), NewCondReg)
6899 CondReg = NewCondReg;
6901 Register AndReg =
MRI.createVirtualRegister(BoolXExecRC);
6909 ScalarOp->setReg(CurReg);
6910 ScalarOp->setIsKill();
6914 assert(NumSubRegs % 2 == 0 && NumSubRegs <= 32 &&
6915 "Unhandled register size");
6917 for (
unsigned Idx = 0; Idx < NumSubRegs; Idx += 2) {
6919 MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6921 MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
6924 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::V_READFIRSTLANE_B32), CurRegLo)
6925 .
addReg(VScalarOp, VScalarOpUndef,
TRI->getSubRegFromChannel(Idx));
6928 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::V_READFIRSTLANE_B32), CurRegHi)
6929 .
addReg(VScalarOp, VScalarOpUndef,
6930 TRI->getSubRegFromChannel(Idx + 1));
6936 Register CurReg =
MRI.createVirtualRegister(&AMDGPU::SGPR_64RegClass);
6937 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::REG_SEQUENCE), CurReg)
6943 Register NewCondReg =
MRI.createVirtualRegister(BoolXExecRC);
6944 auto Cmp =
BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::V_CMP_EQ_U64_e64),
6947 if (NumSubRegs <= 2)
6948 Cmp.addReg(VScalarOp);
6950 Cmp.addReg(VScalarOp, VScalarOpUndef,
6951 TRI->getSubRegFromChannel(Idx, 2));
6955 CondReg = NewCondReg;
6957 Register AndReg =
MRI.createVirtualRegister(BoolXExecRC);
6965 const auto *SScalarOpRC =
6966 TRI->getEquivalentSGPRClass(
MRI.getRegClass(VScalarOp));
6967 Register SScalarOp =
MRI.createVirtualRegister(SScalarOpRC);
6971 BuildMI(LoopBB,
I,
DL,
TII.get(AMDGPU::REG_SEQUENCE), SScalarOp);
6972 unsigned Channel = 0;
6973 for (
Register Piece : ReadlanePieces) {
6974 Merge.addReg(Piece).addImm(
TRI->getSubRegFromChannel(Channel++));
6978 ScalarOp->setReg(SScalarOp);
6979 ScalarOp->setIsKill();
6983 Register SaveExec =
MRI.createVirtualRegister(BoolXExecRC);
6984 MRI.setSimpleHint(SaveExec, CondReg);
7015 if (!Begin.isValid())
7017 if (!End.isValid()) {
7023 const auto *BoolXExecRC =
TRI->getWaveMaskRegClass();
7031 MBB.computeRegisterLiveness(
TRI, AMDGPU::SCC,
MI,
7032 std::numeric_limits<unsigned>::max()) !=
7035 SaveSCCReg =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
7041 Register SaveExec =
MRI.createVirtualRegister(BoolXExecRC);
7050 for (
auto I = Begin;
I != AfterMI;
I++) {
7051 for (
auto &MO :
I->all_uses())
7052 MRI.clearKillFlags(MO.getReg());
7077 MBB.addSuccessor(LoopBB);
7087 for (
auto &Succ : RemainderBB->
successors()) {
7111static std::tuple<unsigned, unsigned>
7119 TII.buildExtractSubReg(
MI,
MRI, Rsrc, &AMDGPU::VReg_128RegClass,
7120 AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
7123 Register Zero64 =
MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
7124 Register SRsrcFormatLo =
MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
7125 Register SRsrcFormatHi =
MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
7126 Register NewSRsrc =
MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass);
7127 uint64_t RsrcDataFormat =
TII.getDefaultRsrcDataFormat();
7144 .
addImm(AMDGPU::sub0_sub1)
7150 return std::tuple(RsrcPtr, NewSRsrc);
7187 if (
MI.getOpcode() == AMDGPU::PHI) {
7189 for (
unsigned i = 1, e =
MI.getNumOperands(); i != e; i += 2) {
7190 if (!
MI.getOperand(i).isReg() || !
MI.getOperand(i).getReg().isVirtual())
7193 MRI.getRegClass(
MI.getOperand(i).getReg());
7194 if (RI.hasVectorRegisters(OpRC)) {
7208 VRC = &AMDGPU::VReg_1RegClass;
7211 ? RI.getEquivalentAGPRClass(SRC)
7212 : RI.getEquivalentVGPRClass(SRC);
7215 ? RI.getEquivalentAGPRClass(VRC)
7216 : RI.getEquivalentVGPRClass(VRC);
7224 for (
unsigned I = 1, E =
MI.getNumOperands();
I != E;
I += 2) {
7226 if (!
Op.isReg() || !
Op.getReg().isVirtual())
7242 if (
MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
7245 if (RI.hasVGPRs(DstRC)) {
7249 for (
unsigned I = 1, E =
MI.getNumOperands();
I != E;
I += 2) {
7251 if (!
Op.isReg() || !
Op.getReg().isVirtual())
7269 if (
MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
7274 if (DstRC != Src0RC) {
7283 if (
MI.getOpcode() == AMDGPU::SI_INIT_M0) {
7285 if (Src.isReg() && RI.hasVectorRegisters(
MRI.getRegClass(Src.getReg())))
7291 if (
MI.getOpcode() == AMDGPU::S_BITREPLICATE_B64_B32 ||
7292 MI.getOpcode() == AMDGPU::S_QUADMASK_B32 ||
7293 MI.getOpcode() == AMDGPU::S_QUADMASK_B64 ||
7294 MI.getOpcode() == AMDGPU::S_WQM_B32 ||
7295 MI.getOpcode() == AMDGPU::S_WQM_B64 ||
7296 MI.getOpcode() == AMDGPU::S_INVERSE_BALLOT_U32 ||
7297 MI.getOpcode() == AMDGPU::S_INVERSE_BALLOT_U64) {
7299 if (Src.isReg() && RI.hasVectorRegisters(
MRI.getRegClass(Src.getReg())))
7312 ? AMDGPU::OpName::rsrc
7313 : AMDGPU::OpName::srsrc;
7315 if (SRsrc && !RI.isSGPRClass(
MRI.getRegClass(SRsrc->
getReg())))
7318 AMDGPU::OpName SampOpName =
7319 isMIMG(
MI) ? AMDGPU::OpName::ssamp : AMDGPU::OpName::samp;
7321 if (SSamp && !RI.isSGPRClass(
MRI.getRegClass(SSamp->
getReg())))
7328 if (
MI.getOpcode() == AMDGPU::SI_CALL_ISEL) {
7330 if (!RI.isSGPRClass(
MRI.getRegClass(Dest->
getReg()))) {
7334 unsigned FrameSetupOpcode = getCallFrameSetupOpcode();
7335 unsigned FrameDestroyOpcode = getCallFrameDestroyOpcode();
7340 while (Start->getOpcode() != FrameSetupOpcode)
7343 while (End->getOpcode() != FrameDestroyOpcode)
7347 while (End !=
MBB.end() && End->isCopy() && End->getOperand(1).isReg() &&
7348 MI.definesRegister(End->getOperand(1).getReg(),
nullptr))
7356 if (
MI.getOpcode() == AMDGPU::S_SLEEP_VAR) {
7358 Register Reg =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
7360 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::src0);
7370 if (
MI.getOpcode() == AMDGPU::TENSOR_LOAD_TO_LDS ||
7371 MI.getOpcode() == AMDGPU::TENSOR_LOAD_TO_LDS_D2 ||
7372 MI.getOpcode() == AMDGPU::TENSOR_STORE_FROM_LDS ||
7373 MI.getOpcode() == AMDGPU::TENSOR_STORE_FROM_LDS_D2) {
7375 if (Src.isReg() && RI.hasVectorRegisters(
MRI.getRegClass(Src.getReg())))
7382 bool isSoffsetLegal =
true;
7384 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::soffset);
7385 if (SoffsetIdx != -1) {
7388 !RI.isSGPRClass(
MRI.getRegClass(Soffset->
getReg()))) {
7389 isSoffsetLegal =
false;
7393 bool isRsrcLegal =
true;
7395 AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::srsrc);
7396 if (RsrcIdx != -1) {
7399 isRsrcLegal =
false;
7403 if (isRsrcLegal && isSoffsetLegal)
7427 Register NewVAddrLo =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
7428 Register NewVAddrHi =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
7429 Register NewVAddr =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
7431 const auto *BoolXExecRC = RI.getWaveMaskRegClass();
7432 Register CondReg0 =
MRI.createVirtualRegister(BoolXExecRC);
7433 Register CondReg1 =
MRI.createVirtualRegister(BoolXExecRC);
7435 unsigned RsrcPtr, NewSRsrc;
7442 .
addReg(RsrcPtr, 0, AMDGPU::sub0)
7449 .
addReg(RsrcPtr, 0, AMDGPU::sub1)
7463 }
else if (!VAddr && ST.hasAddr64()) {
7467 "FIXME: Need to emit flat atomics here");
7469 unsigned RsrcPtr, NewSRsrc;
7472 Register NewVAddr =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
7495 MIB.
addImm(CPol->getImm());
7500 MIB.
addImm(TFE->getImm());
7520 MI.removeFromParent();
7525 .
addReg(RsrcPtr, 0, AMDGPU::sub0)
7527 .
addReg(RsrcPtr, 0, AMDGPU::sub1)
7531 if (!isSoffsetLegal) {
7543 if (!isSoffsetLegal) {
7555 AMDGPU::getNamedOperandIdx(
MI->getOpcode(), AMDGPU::OpName::srsrc);
7556 if (RsrcIdx != -1) {
7557 DeferredList.insert(
MI);
7562 return DeferredList.contains(
MI);
7572 if (!ST.useRealTrue16Insts())
7575 unsigned Opcode =
MI.getOpcode();
7579 OpIdx >=
get(Opcode).getNumOperands() ||
7580 get(Opcode).operands()[
OpIdx].RegClass == -1)
7584 if (!
Op.isReg() || !
Op.getReg().isVirtual())
7588 if (!RI.isVGPRClass(CurrRC))
7591 int16_t RCID = getOpRegClassID(
get(Opcode).operands()[
OpIdx]);
7593 if (RI.getMatchingSuperRegClass(CurrRC, ExpectedRC, AMDGPU::lo16)) {
7594 Op.setSubReg(AMDGPU::lo16);
7595 }
else if (RI.getMatchingSuperRegClass(ExpectedRC, CurrRC, AMDGPU::lo16)) {
7597 Register NewDstReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
7598 Register Undef =
MRI.createVirtualRegister(&AMDGPU::VGPR_16RegClass);
7605 Op.setReg(NewDstReg);
7617 while (!Worklist.
empty()) {
7631 "Deferred MachineInstr are not supposed to re-populate worklist");
7649 case AMDGPU::S_ADD_I32:
7650 case AMDGPU::S_SUB_I32: {
7654 std::tie(
Changed, CreatedBBTmp) = moveScalarAddSub(Worklist, Inst, MDT);
7662 case AMDGPU::S_MUL_U64:
7663 if (ST.hasVectorMulU64()) {
7664 NewOpcode = AMDGPU::V_MUL_U64_e64;
7668 splitScalarSMulU64(Worklist, Inst, MDT);
7672 case AMDGPU::S_MUL_U64_U32_PSEUDO:
7673 case AMDGPU::S_MUL_I64_I32_PSEUDO:
7676 splitScalarSMulPseudo(Worklist, Inst, MDT);
7680 case AMDGPU::S_AND_B64:
7681 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32, MDT);
7685 case AMDGPU::S_OR_B64:
7686 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32, MDT);
7690 case AMDGPU::S_XOR_B64:
7691 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32, MDT);
7695 case AMDGPU::S_NAND_B64:
7696 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NAND_B32, MDT);
7700 case AMDGPU::S_NOR_B64:
7701 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NOR_B32, MDT);
7705 case AMDGPU::S_XNOR_B64:
7706 if (ST.hasDLInsts())
7707 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XNOR_B32, MDT);
7709 splitScalar64BitXnor(Worklist, Inst, MDT);
7713 case AMDGPU::S_ANDN2_B64:
7714 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ANDN2_B32, MDT);
7718 case AMDGPU::S_ORN2_B64:
7719 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ORN2_B32, MDT);
7723 case AMDGPU::S_BREV_B64:
7724 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_BREV_B32,
true);
7728 case AMDGPU::S_NOT_B64:
7729 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
7733 case AMDGPU::S_BCNT1_I32_B64:
7734 splitScalar64BitBCNT(Worklist, Inst);
7738 case AMDGPU::S_BFE_I64:
7739 splitScalar64BitBFE(Worklist, Inst);
7743 case AMDGPU::S_FLBIT_I32_B64:
7744 splitScalar64BitCountOp(Worklist, Inst, AMDGPU::V_FFBH_U32_e32);
7747 case AMDGPU::S_FF1_I32_B64:
7748 splitScalar64BitCountOp(Worklist, Inst, AMDGPU::V_FFBL_B32_e32);
7752 case AMDGPU::S_LSHL_B32:
7753 if (ST.hasOnlyRevVALUShifts()) {
7754 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
7758 case AMDGPU::S_ASHR_I32:
7759 if (ST.hasOnlyRevVALUShifts()) {
7760 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
7764 case AMDGPU::S_LSHR_B32:
7765 if (ST.hasOnlyRevVALUShifts()) {
7766 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
7770 case AMDGPU::S_LSHL_B64:
7771 if (ST.hasOnlyRevVALUShifts()) {
7773 ? AMDGPU::V_LSHLREV_B64_pseudo_e64
7774 : AMDGPU::V_LSHLREV_B64_e64;
7778 case AMDGPU::S_ASHR_I64:
7779 if (ST.hasOnlyRevVALUShifts()) {
7780 NewOpcode = AMDGPU::V_ASHRREV_I64_e64;
7784 case AMDGPU::S_LSHR_B64:
7785 if (ST.hasOnlyRevVALUShifts()) {
7786 NewOpcode = AMDGPU::V_LSHRREV_B64_e64;
7791 case AMDGPU::S_ABS_I32:
7792 lowerScalarAbs(Worklist, Inst);
7796 case AMDGPU::S_CBRANCH_SCC0:
7797 case AMDGPU::S_CBRANCH_SCC1: {
7800 bool IsSCC = CondReg == AMDGPU::SCC;
7808 case AMDGPU::S_BFE_U64:
7809 case AMDGPU::S_BFM_B64:
7812 case AMDGPU::S_PACK_LL_B32_B16:
7813 case AMDGPU::S_PACK_LH_B32_B16:
7814 case AMDGPU::S_PACK_HL_B32_B16:
7815 case AMDGPU::S_PACK_HH_B32_B16:
7816 movePackToVALU(Worklist,
MRI, Inst);
7820 case AMDGPU::S_XNOR_B32:
7821 lowerScalarXnor(Worklist, Inst);
7825 case AMDGPU::S_NAND_B32:
7826 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_AND_B32);
7830 case AMDGPU::S_NOR_B32:
7831 splitScalarNotBinop(Worklist, Inst, AMDGPU::S_OR_B32);
7835 case AMDGPU::S_ANDN2_B32:
7836 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_AND_B32);
7840 case AMDGPU::S_ORN2_B32:
7841 splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_OR_B32);
7849 case AMDGPU::S_ADD_CO_PSEUDO:
7850 case AMDGPU::S_SUB_CO_PSEUDO: {
7851 unsigned Opc = (Inst.
getOpcode() == AMDGPU::S_ADD_CO_PSEUDO)
7852 ? AMDGPU::V_ADDC_U32_e64
7853 : AMDGPU::V_SUBB_U32_e64;
7854 const auto *CarryRC = RI.getWaveMaskRegClass();
7857 if (!
MRI.constrainRegClass(CarryInReg, CarryRC)) {
7858 Register NewCarryReg =
MRI.createVirtualRegister(CarryRC);
7865 Register DestReg =
MRI.createVirtualRegister(RI.getEquivalentVGPRClass(
7876 addUsersToMoveToVALUWorklist(DestReg,
MRI, Worklist);
7880 case AMDGPU::S_UADDO_PSEUDO:
7881 case AMDGPU::S_USUBO_PSEUDO: {
7888 unsigned Opc = (Inst.
getOpcode() == AMDGPU::S_UADDO_PSEUDO)
7889 ? AMDGPU::V_ADD_CO_U32_e64
7890 : AMDGPU::V_SUB_CO_U32_e64;
7892 RI.getEquivalentVGPRClass(
MRI.getRegClass(Dest0.
getReg()));
7893 Register DestReg =
MRI.createVirtualRegister(NewRC);
7901 MRI.replaceRegWith(Dest0.
getReg(), DestReg);
7908 case AMDGPU::S_CSELECT_B32:
7909 case AMDGPU::S_CSELECT_B64:
7910 lowerSelect(Worklist, Inst, MDT);
7913 case AMDGPU::S_CMP_EQ_I32:
7914 case AMDGPU::S_CMP_LG_I32:
7915 case AMDGPU::S_CMP_GT_I32:
7916 case AMDGPU::S_CMP_GE_I32:
7917 case AMDGPU::S_CMP_LT_I32:
7918 case AMDGPU::S_CMP_LE_I32:
7919 case AMDGPU::S_CMP_EQ_U32:
7920 case AMDGPU::S_CMP_LG_U32:
7921 case AMDGPU::S_CMP_GT_U32:
7922 case AMDGPU::S_CMP_GE_U32:
7923 case AMDGPU::S_CMP_LT_U32:
7924 case AMDGPU::S_CMP_LE_U32:
7925 case AMDGPU::S_CMP_EQ_U64:
7926 case AMDGPU::S_CMP_LG_U64:
7927 case AMDGPU::S_CMP_LT_F32:
7928 case AMDGPU::S_CMP_EQ_F32:
7929 case AMDGPU::S_CMP_LE_F32:
7930 case AMDGPU::S_CMP_GT_F32:
7931 case AMDGPU::S_CMP_LG_F32:
7932 case AMDGPU::S_CMP_GE_F32:
7933 case AMDGPU::S_CMP_O_F32:
7934 case AMDGPU::S_CMP_U_F32:
7935 case AMDGPU::S_CMP_NGE_F32:
7936 case AMDGPU::S_CMP_NLG_F32:
7937 case AMDGPU::S_CMP_NGT_F32:
7938 case AMDGPU::S_CMP_NLE_F32:
7939 case AMDGPU::S_CMP_NEQ_F32:
7940 case AMDGPU::S_CMP_NLT_F32: {
7941 Register CondReg =
MRI.createVirtualRegister(RI.getWaveMaskRegClass());
7945 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::src0_modifiers) >=
7959 addSCCDefUsersToVALUWorklist(SCCOp, Inst, Worklist, CondReg);
7963 case AMDGPU::S_CMP_LT_F16:
7964 case AMDGPU::S_CMP_EQ_F16:
7965 case AMDGPU::S_CMP_LE_F16:
7966 case AMDGPU::S_CMP_GT_F16:
7967 case AMDGPU::S_CMP_LG_F16:
7968 case AMDGPU::S_CMP_GE_F16:
7969 case AMDGPU::S_CMP_O_F16:
7970 case AMDGPU::S_CMP_U_F16:
7971 case AMDGPU::S_CMP_NGE_F16:
7972 case AMDGPU::S_CMP_NLG_F16:
7973 case AMDGPU::S_CMP_NGT_F16:
7974 case AMDGPU::S_CMP_NLE_F16:
7975 case AMDGPU::S_CMP_NEQ_F16:
7976 case AMDGPU::S_CMP_NLT_F16: {
7977 Register CondReg =
MRI.createVirtualRegister(RI.getWaveMaskRegClass());
7999 addSCCDefUsersToVALUWorklist(SCCOp, Inst, Worklist, CondReg);
8003 case AMDGPU::S_CVT_HI_F32_F16: {
8005 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8006 Register NewDst =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8007 if (ST.useRealTrue16Insts()) {
8012 .
addReg(TmpReg, 0, AMDGPU::hi16)
8028 addUsersToMoveToVALUWorklist(NewDst,
MRI, Worklist);
8032 case AMDGPU::S_MINIMUM_F32:
8033 case AMDGPU::S_MAXIMUM_F32: {
8035 Register NewDst =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8046 addUsersToMoveToVALUWorklist(NewDst,
MRI, Worklist);
8050 case AMDGPU::S_MINIMUM_F16:
8051 case AMDGPU::S_MAXIMUM_F16: {
8053 Register NewDst =
MRI.createVirtualRegister(ST.useRealTrue16Insts()
8054 ? &AMDGPU::VGPR_16RegClass
8055 : &AMDGPU::VGPR_32RegClass);
8067 addUsersToMoveToVALUWorklist(NewDst,
MRI, Worklist);
8071 case AMDGPU::V_S_EXP_F16_e64:
8072 case AMDGPU::V_S_LOG_F16_e64:
8073 case AMDGPU::V_S_RCP_F16_e64:
8074 case AMDGPU::V_S_RSQ_F16_e64:
8075 case AMDGPU::V_S_SQRT_F16_e64: {
8077 Register NewDst =
MRI.createVirtualRegister(ST.useRealTrue16Insts()
8078 ? &AMDGPU::VGPR_16RegClass
8079 : &AMDGPU::VGPR_32RegClass);
8091 addUsersToMoveToVALUWorklist(NewDst,
MRI, Worklist);
8097 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
8105 if (NewOpcode == Opcode) {
8113 Register NewDst =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
8115 get(AMDGPU::V_READFIRSTLANE_B32), NewDst)
8133 addUsersToMoveToVALUWorklist(DstReg,
MRI, Worklist);
8135 MRI.replaceRegWith(DstReg, NewDstReg);
8136 MRI.clearKillFlags(NewDstReg);
8150 if (ST.useRealTrue16Insts() && Inst.
isCopy() &&
8154 if (RI.getMatchingSuperRegClass(NewDstRC, SrcRegRC, AMDGPU::lo16)) {
8155 Register NewDstReg =
MRI.createVirtualRegister(NewDstRC);
8156 Register Undef =
MRI.createVirtualRegister(&AMDGPU::VGPR_16RegClass);
8158 get(AMDGPU::IMPLICIT_DEF), Undef);
8160 get(AMDGPU::REG_SEQUENCE), NewDstReg)
8166 MRI.replaceRegWith(DstReg, NewDstReg);
8167 addUsersToMoveToVALUWorklist(NewDstReg,
MRI, Worklist);
8169 }
else if (RI.getMatchingSuperRegClass(SrcRegRC, NewDstRC,
8172 Register NewDstReg =
MRI.createVirtualRegister(NewDstRC);
8173 MRI.replaceRegWith(DstReg, NewDstReg);
8174 addUsersToMoveToVALUWorklist(NewDstReg,
MRI, Worklist);
8179 Register NewDstReg =
MRI.createVirtualRegister(NewDstRC);
8180 MRI.replaceRegWith(DstReg, NewDstReg);
8182 addUsersToMoveToVALUWorklist(NewDstReg,
MRI, Worklist);
8192 if (AMDGPU::getNamedOperandIdx(NewOpcode,
8193 AMDGPU::OpName::src0_modifiers) >= 0)
8197 NewInstr->addOperand(Src);
8200 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
8203 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
8205 NewInstr.addImm(
Size);
8206 }
else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
8210 }
else if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
8215 "Scalar BFE is only implemented for constant width and offset");
8223 if (AMDGPU::getNamedOperandIdx(NewOpcode,
8224 AMDGPU::OpName::src1_modifiers) >= 0)
8226 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::src1) >= 0)
8228 if (AMDGPU::getNamedOperandIdx(NewOpcode,
8229 AMDGPU::OpName::src2_modifiers) >= 0)
8231 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::src2) >= 0)
8233 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::clamp) >= 0)
8235 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::omod) >= 0)
8237 if (AMDGPU::getNamedOperandIdx(NewOpcode, AMDGPU::OpName::op_sel) >= 0)
8243 NewInstr->addOperand(
Op);
8250 if (
Op.getReg() == AMDGPU::SCC) {
8252 if (
Op.isDef() && !
Op.isDead())
8253 addSCCDefUsersToVALUWorklist(
Op, Inst, Worklist);
8255 addSCCDefsToVALUWorklist(NewInstr, Worklist);
8260 if (NewInstr->getOperand(0).isReg() && NewInstr->getOperand(0).isDef()) {
8261 Register DstReg = NewInstr->getOperand(0).getReg();
8266 NewDstReg =
MRI.createVirtualRegister(NewDstRC);
8267 MRI.replaceRegWith(DstReg, NewDstReg);
8276 addUsersToMoveToVALUWorklist(NewDstReg,
MRI, Worklist);
8280std::pair<bool, MachineBasicBlock *>
8292 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8295 assert(
Opc == AMDGPU::S_ADD_I32 ||
Opc == AMDGPU::S_SUB_I32);
8297 unsigned NewOpc =
Opc == AMDGPU::S_ADD_I32 ?
8298 AMDGPU::V_ADD_U32_e64 : AMDGPU::V_SUB_U32_e64;
8306 MRI.replaceRegWith(OldDstReg, ResultReg);
8309 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
8310 return std::pair(
true, NewBB);
8313 return std::pair(
false,
nullptr);
8330 bool IsSCC = (CondReg == AMDGPU::SCC);
8338 MRI.replaceRegWith(Dest.
getReg(), CondReg);
8344 const TargetRegisterClass *TC = RI.getWaveMaskRegClass();
8345 NewCondReg =
MRI.createVirtualRegister(TC);
8349 bool CopyFound =
false;
8350 for (MachineInstr &CandI :
8353 if (CandI.findRegisterDefOperandIdx(AMDGPU::SCC, &RI,
false,
false) !=
8355 if (CandI.isCopy() && CandI.getOperand(0).getReg() == AMDGPU::SCC) {
8357 .
addReg(CandI.getOperand(1).getReg());
8369 ST.isWave64() ? AMDGPU::S_CSELECT_B64 : AMDGPU::S_CSELECT_B32;
8377 RI.getEquivalentVGPRClass(
MRI.getRegClass(Dest.
getReg())));
8378 MachineInstr *NewInst;
8379 if (Inst.
getOpcode() == AMDGPU::S_CSELECT_B32) {
8380 NewInst =
BuildMI(
MBB, MII,
DL,
get(AMDGPU::V_CNDMASK_B32_e64), NewDestReg)
8393 MRI.replaceRegWith(Dest.
getReg(), NewDestReg);
8395 addUsersToMoveToVALUWorklist(NewDestReg,
MRI, Worklist);
8407 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8408 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8410 unsigned SubOp = ST.hasAddNoCarry() ?
8411 AMDGPU::V_SUB_U32_e32 : AMDGPU::V_SUB_CO_U32_e32;
8421 MRI.replaceRegWith(Dest.
getReg(), ResultReg);
8422 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
8436 if (ST.hasDLInsts()) {
8437 Register NewDest =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8445 MRI.replaceRegWith(Dest.
getReg(), NewDest);
8446 addUsersToMoveToVALUWorklist(NewDest,
MRI, Worklist);
8452 bool Src0IsSGPR = Src0.
isReg() &&
8453 RI.isSGPRClass(
MRI.getRegClass(Src0.
getReg()));
8454 bool Src1IsSGPR = Src1.
isReg() &&
8455 RI.isSGPRClass(
MRI.getRegClass(Src1.
getReg()));
8457 Register Temp =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
8458 Register NewDest =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
8468 }
else if (Src1IsSGPR) {
8482 MRI.replaceRegWith(Dest.
getReg(), NewDest);
8486 addUsersToMoveToVALUWorklist(NewDest,
MRI, Worklist);
8492 unsigned Opcode)
const {
8502 Register NewDest =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
8503 Register Interm =
MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
8515 MRI.replaceRegWith(Dest.
getReg(), NewDest);
8516 addUsersToMoveToVALUWorklist(NewDest,
MRI, Worklist);
8521 unsigned Opcode)
const {
8531 Register NewDest =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
8532 Register Interm =
MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
8544 MRI.replaceRegWith(Dest.
getReg(), NewDest);
8545 addUsersToMoveToVALUWorklist(NewDest,
MRI, Worklist);
8560 const MCInstrDesc &InstDesc =
get(Opcode);
8561 const TargetRegisterClass *Src0RC = Src0.
isReg() ?
8563 &AMDGPU::SGPR_32RegClass;
8565 const TargetRegisterClass *Src0SubRC =
8566 RI.getSubRegisterClass(Src0RC, AMDGPU::sub0);
8569 AMDGPU::sub0, Src0SubRC);
8571 const TargetRegisterClass *DestRC =
MRI.getRegClass(Dest.
getReg());
8572 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
8573 const TargetRegisterClass *NewDestSubRC =
8574 RI.getSubRegisterClass(NewDestRC, AMDGPU::sub0);
8576 Register DestSub0 =
MRI.createVirtualRegister(NewDestSubRC);
8577 MachineInstr &LoHalf = *
BuildMI(
MBB, MII,
DL, InstDesc, DestSub0).
add(SrcReg0Sub0);
8580 AMDGPU::sub1, Src0SubRC);
8582 Register DestSub1 =
MRI.createVirtualRegister(NewDestSubRC);
8583 MachineInstr &HiHalf = *
BuildMI(
MBB, MII,
DL, InstDesc, DestSub1).
add(SrcReg0Sub1);
8588 Register FullDestReg =
MRI.createVirtualRegister(NewDestRC);
8595 MRI.replaceRegWith(Dest.
getReg(), FullDestReg);
8597 Worklist.
insert(&LoHalf);
8598 Worklist.
insert(&HiHalf);
8604 addUsersToMoveToVALUWorklist(FullDestReg,
MRI, Worklist);
8615 Register FullDestReg =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
8616 Register DestSub0 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8617 Register DestSub1 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8625 const TargetRegisterClass *Src0RC =
MRI.getRegClass(Src0.
getReg());
8626 const TargetRegisterClass *Src1RC =
MRI.getRegClass(Src1.
getReg());
8627 const TargetRegisterClass *Src0SubRC =
8628 RI.getSubRegisterClass(Src0RC, AMDGPU::sub0);
8629 if (RI.isSGPRClass(Src0SubRC))
8630 Src0SubRC = RI.getEquivalentVGPRClass(Src0SubRC);
8631 const TargetRegisterClass *Src1SubRC =
8632 RI.getSubRegisterClass(Src1RC, AMDGPU::sub0);
8633 if (RI.isSGPRClass(Src1SubRC))
8634 Src1SubRC = RI.getEquivalentVGPRClass(Src1SubRC);
8638 MachineOperand Op0L =
8640 MachineOperand Op1L =
8642 MachineOperand Op0H =
8644 MachineOperand Op1H =
8662 Register Op1L_Op0H_Reg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8663 MachineInstr *Op1L_Op0H =
8668 Register Op1H_Op0L_Reg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8669 MachineInstr *Op1H_Op0L =
8674 Register CarryReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8675 MachineInstr *Carry =
8680 MachineInstr *LoHalf =
8685 Register AddReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8690 MachineInstr *HiHalf =
8701 MRI.replaceRegWith(Dest.
getReg(), FullDestReg);
8713 addUsersToMoveToVALUWorklist(FullDestReg,
MRI, Worklist);
8724 Register FullDestReg =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
8725 Register DestSub0 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8726 Register DestSub1 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8734 const TargetRegisterClass *Src0RC =
MRI.getRegClass(Src0.
getReg());
8735 const TargetRegisterClass *Src1RC =
MRI.getRegClass(Src1.
getReg());
8736 const TargetRegisterClass *Src0SubRC =
8737 RI.getSubRegisterClass(Src0RC, AMDGPU::sub0);
8738 if (RI.isSGPRClass(Src0SubRC))
8739 Src0SubRC = RI.getEquivalentVGPRClass(Src0SubRC);
8740 const TargetRegisterClass *Src1SubRC =
8741 RI.getSubRegisterClass(Src1RC, AMDGPU::sub0);
8742 if (RI.isSGPRClass(Src1SubRC))
8743 Src1SubRC = RI.getEquivalentVGPRClass(Src1SubRC);
8747 MachineOperand Op0L =
8749 MachineOperand Op1L =
8753 unsigned NewOpc =
Opc == AMDGPU::S_MUL_U64_U32_PSEUDO
8754 ? AMDGPU::V_MUL_HI_U32_e64
8755 : AMDGPU::V_MUL_HI_I32_e64;
8756 MachineInstr *HiHalf =
8759 MachineInstr *LoHalf =
8770 MRI.replaceRegWith(Dest.
getReg(), FullDestReg);
8778 addUsersToMoveToVALUWorklist(FullDestReg,
MRI, Worklist);
8794 const MCInstrDesc &InstDesc =
get(Opcode);
8795 const TargetRegisterClass *Src0RC = Src0.
isReg() ?
8797 &AMDGPU::SGPR_32RegClass;
8799 const TargetRegisterClass *Src0SubRC =
8800 RI.getSubRegisterClass(Src0RC, AMDGPU::sub0);
8801 const TargetRegisterClass *Src1RC = Src1.
isReg() ?
8803 &AMDGPU::SGPR_32RegClass;
8805 const TargetRegisterClass *Src1SubRC =
8806 RI.getSubRegisterClass(Src1RC, AMDGPU::sub0);
8809 AMDGPU::sub0, Src0SubRC);
8811 AMDGPU::sub0, Src1SubRC);
8813 AMDGPU::sub1, Src0SubRC);
8815 AMDGPU::sub1, Src1SubRC);
8817 const TargetRegisterClass *DestRC =
MRI.getRegClass(Dest.
getReg());
8818 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
8819 const TargetRegisterClass *NewDestSubRC =
8820 RI.getSubRegisterClass(NewDestRC, AMDGPU::sub0);
8822 Register DestSub0 =
MRI.createVirtualRegister(NewDestSubRC);
8823 MachineInstr &LoHalf = *
BuildMI(
MBB, MII,
DL, InstDesc, DestSub0)
8827 Register DestSub1 =
MRI.createVirtualRegister(NewDestSubRC);
8828 MachineInstr &HiHalf = *
BuildMI(
MBB, MII,
DL, InstDesc, DestSub1)
8832 Register FullDestReg =
MRI.createVirtualRegister(NewDestRC);
8839 MRI.replaceRegWith(Dest.
getReg(), FullDestReg);
8841 Worklist.
insert(&LoHalf);
8842 Worklist.
insert(&HiHalf);
8845 addUsersToMoveToVALUWorklist(FullDestReg,
MRI, Worklist);
8861 const TargetRegisterClass *DestRC =
MRI.getRegClass(Dest.
getReg());
8863 Register Interm =
MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
8865 MachineOperand* Op0;
8866 MachineOperand* Op1;
8879 Register NewDest =
MRI.createVirtualRegister(DestRC);
8885 MRI.replaceRegWith(Dest.
getReg(), NewDest);
8901 const MCInstrDesc &InstDesc =
get(AMDGPU::V_BCNT_U32_B32_e64);
8902 const TargetRegisterClass *SrcRC = Src.isReg() ?
8903 MRI.getRegClass(Src.getReg()) :
8904 &AMDGPU::SGPR_32RegClass;
8906 Register MidReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8907 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8909 const TargetRegisterClass *SrcSubRC =
8910 RI.getSubRegisterClass(SrcRC, AMDGPU::sub0);
8913 AMDGPU::sub0, SrcSubRC);
8915 AMDGPU::sub1, SrcSubRC);
8921 MRI.replaceRegWith(Dest.
getReg(), ResultReg);
8925 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
8944 Offset == 0 &&
"Not implemented");
8947 Register MidRegLo =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8948 Register MidRegHi =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8949 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
8966 MRI.replaceRegWith(Dest.
getReg(), ResultReg);
8967 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
8972 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
8973 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
8977 .
addReg(Src.getReg(), 0, AMDGPU::sub0);
8980 .
addReg(Src.getReg(), 0, AMDGPU::sub0)
8985 MRI.replaceRegWith(Dest.
getReg(), ResultReg);
8986 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
9005 const MCInstrDesc &InstDesc =
get(Opcode);
9007 bool IsCtlz = Opcode == AMDGPU::V_FFBH_U32_e32;
9008 unsigned OpcodeAdd =
9009 ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_CO_U32_e32;
9011 const TargetRegisterClass *SrcRC =
9012 Src.isReg() ?
MRI.getRegClass(Src.getReg()) : &AMDGPU::SGPR_32RegClass;
9013 const TargetRegisterClass *SrcSubRC =
9014 RI.getSubRegisterClass(SrcRC, AMDGPU::sub0);
9016 MachineOperand SrcRegSub0 =
9018 MachineOperand SrcRegSub1 =
9021 Register MidReg1 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9022 Register MidReg2 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9023 Register MidReg3 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9024 Register MidReg4 =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9031 .
addReg(IsCtlz ? MidReg1 : MidReg2)
9037 .
addReg(IsCtlz ? MidReg2 : MidReg1);
9039 MRI.replaceRegWith(Dest.
getReg(), MidReg4);
9041 addUsersToMoveToVALUWorklist(MidReg4,
MRI, Worklist);
9044void SIInstrInfo::addUsersToMoveToVALUWorklist(
9048 MachineInstr &
UseMI = *MO.getParent();
9052 switch (
UseMI.getOpcode()) {
9055 case AMDGPU::SOFT_WQM:
9056 case AMDGPU::STRICT_WWM:
9057 case AMDGPU::STRICT_WQM:
9058 case AMDGPU::REG_SEQUENCE:
9060 case AMDGPU::INSERT_SUBREG:
9063 OpNo = MO.getOperandNo();
9068 MRI.constrainRegClass(DstReg, OpRC);
9070 if (!RI.hasVectorRegisters(OpRC))
9081 Register ResultReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9088 case AMDGPU::S_PACK_LL_B32_B16: {
9089 Register ImmReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9090 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9107 case AMDGPU::S_PACK_LH_B32_B16: {
9108 Register ImmReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9117 case AMDGPU::S_PACK_HL_B32_B16: {
9118 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9128 case AMDGPU::S_PACK_HH_B32_B16: {
9129 Register ImmReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9130 Register TmpReg =
MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
9147 MRI.replaceRegWith(Dest.
getReg(), ResultReg);
9148 addUsersToMoveToVALUWorklist(ResultReg,
MRI, Worklist);
9157 assert(
Op.isReg() &&
Op.getReg() == AMDGPU::SCC &&
Op.isDef() &&
9158 !
Op.isDead() &&
Op.getParent() == &SCCDefInst);
9159 SmallVector<MachineInstr *, 4> CopyToDelete;
9162 for (MachineInstr &
MI :
9166 int SCCIdx =
MI.findRegisterUseOperandIdx(AMDGPU::SCC, &RI,
false);
9169 MachineRegisterInfo &
MRI =
MI.getParent()->getParent()->getRegInfo();
9170 Register DestReg =
MI.getOperand(0).getReg();
9172 MRI.replaceRegWith(DestReg, NewCond);
9177 MI.getOperand(SCCIdx).setReg(NewCond);
9183 if (
MI.findRegisterDefOperandIdx(AMDGPU::SCC, &RI,
false,
false) != -1)
9186 for (
auto &Copy : CopyToDelete)
9187 Copy->eraseFromParent();
9195void SIInstrInfo::addSCCDefsToVALUWorklist(
MachineInstr *SCCUseInst,
9201 for (MachineInstr &
MI :
9204 if (
MI.modifiesRegister(AMDGPU::VCC, &RI))
9206 if (
MI.definesRegister(AMDGPU::SCC, &RI)) {
9215 const TargetRegisterClass *NewDstRC =
getOpRegClass(Inst, 0);
9223 case AMDGPU::REG_SEQUENCE:
9224 case AMDGPU::INSERT_SUBREG:
9226 case AMDGPU::SOFT_WQM:
9227 case AMDGPU::STRICT_WWM:
9228 case AMDGPU::STRICT_WQM: {
9230 if (RI.isAGPRClass(SrcRC)) {
9231 if (RI.isAGPRClass(NewDstRC))
9236 case AMDGPU::REG_SEQUENCE:
9237 case AMDGPU::INSERT_SUBREG:
9238 NewDstRC = RI.getEquivalentAGPRClass(NewDstRC);
9241 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
9247 if (RI.isVGPRClass(NewDstRC) || NewDstRC == &AMDGPU::VReg_1RegClass)
9250 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
9264 int OpIndices[3])
const {
9265 const MCInstrDesc &
Desc =
MI.getDesc();
9281 const MachineRegisterInfo &
MRI =
MI.getParent()->getParent()->getRegInfo();
9283 for (
unsigned i = 0; i < 3; ++i) {
9284 int Idx = OpIndices[i];
9288 const MachineOperand &MO =
MI.getOperand(Idx);
9294 const TargetRegisterClass *OpRC =
9295 RI.getRegClass(getOpRegClassID(
Desc.operands()[Idx]));
9296 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
9302 const TargetRegisterClass *RegRC =
MRI.getRegClass(
Reg);
9303 if (RI.isSGPRClass(RegRC))
9321 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
9322 SGPRReg = UsedSGPRs[0];
9325 if (!SGPRReg && UsedSGPRs[1]) {
9326 if (UsedSGPRs[1] == UsedSGPRs[2])
9327 SGPRReg = UsedSGPRs[1];
9334 AMDGPU::OpName OperandName)
const {
9335 if (OperandName == AMDGPU::OpName::NUM_OPERAND_NAMES)
9338 int Idx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), OperandName);
9342 return &
MI.getOperand(Idx);
9356 if (ST.isAmdHsaOS()) {
9359 RsrcDataFormat |= (1ULL << 56);
9364 RsrcDataFormat |= (2ULL << 59);
9367 return RsrcDataFormat;
9377 uint64_t EltSizeValue =
Log2_32(ST.getMaxPrivateElementSize(
true)) - 1;
9382 uint64_t IndexStride = ST.isWave64() ? 3 : 2;
9389 Rsrc23 &=
~AMDGPU::RSRC_DATA_FORMAT;
9395 unsigned Opc =
MI.getOpcode();
9401 return get(
Opc).mayLoad() &&
9406 int &FrameIndex)
const {
9408 if (!Addr || !Addr->
isFI())
9419 int &FrameIndex)
const {
9427 int &FrameIndex)
const {
9441 int &FrameIndex)
const {
9458 while (++
I != E &&
I->isInsideBundle()) {
9459 assert(!
I->isBundle() &&
"No nested bundle!");
9467 unsigned Opc =
MI.getOpcode();
9469 unsigned DescSize =
Desc.getSize();
9474 unsigned Size = DescSize;
9478 if (
MI.isBranch() && ST.hasOffset3fBug())
9489 bool HasLiteral =
false;
9490 unsigned LiteralSize = 4;
9491 for (
int I = 0, E =
MI.getNumExplicitOperands();
I != E; ++
I) {
9496 if (ST.has64BitLiterals()) {
9497 switch (OpInfo.OperandType) {
9513 return HasLiteral ? DescSize + LiteralSize : DescSize;
9518 int VAddr0Idx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::vaddr0);
9522 int RSrcIdx = AMDGPU::getNamedOperandIdx(
Opc, AMDGPU::OpName::srsrc);
9523 return 8 + 4 * ((RSrcIdx - VAddr0Idx + 2) / 4);
9527 case TargetOpcode::BUNDLE:
9529 case TargetOpcode::INLINEASM:
9530 case TargetOpcode::INLINEASM_BR: {
9532 const char *AsmStr =
MI.getOperand(0).getSymbolName();
9536 if (
MI.isMetaInstruction())
9540 const auto *D16Info = AMDGPU::getT16D16Helper(
Opc);
9543 unsigned LoInstOpcode = D16Info->LoOp;
9545 DescSize =
Desc.getSize();
9549 if (
Opc == AMDGPU::V_FMA_MIX_F16_t16 ||
Opc == AMDGPU::V_FMA_MIX_BF16_t16) {
9552 DescSize =
Desc.getSize();
9563 if (
MI.memoperands_empty())
9575 static const std::pair<int, const char *> TargetIndices[] = {
9613std::pair<unsigned, unsigned>
9620 static const std::pair<unsigned, const char *> TargetFlags[] = {
9638 static const std::pair<MachineMemOperand::Flags, const char *> TargetFlags[] =
9653 return AMDGPU::WWM_COPY;
9655 return AMDGPU::COPY;
9667 bool IsNullOrVectorRegister =
true;
9670 IsNullOrVectorRegister = !RI.isSGPRClass(RI.getRegClassForReg(
MRI, Reg));
9675 return IsNullOrVectorRegister &&
9677 (Opcode == AMDGPU::IMPLICIT_DEF &&
9679 (!
MI.isTerminator() && Opcode != AMDGPU::COPY &&
9680 MI.modifiesRegister(AMDGPU::EXEC, &RI)));
9688 if (ST.hasAddNoCarry())
9692 Register UnusedCarry =
MRI.createVirtualRegister(RI.getBoolRC());
9693 MRI.setRegAllocationHint(UnusedCarry, 0, RI.getVCC());
9704 if (ST.hasAddNoCarry())
9708 Register UnusedCarry = !RS.isRegUsed(AMDGPU::VCC)
9710 : RS.scavengeRegisterBackwards(
9711 *RI.getBoolRC(),
I,
false,
9724 case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR:
9725 case AMDGPU::SI_KILL_I1_TERMINATOR:
9734 case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO:
9735 return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR);
9736 case AMDGPU::SI_KILL_I1_PSEUDO:
9737 return get(AMDGPU::SI_KILL_I1_TERMINATOR);
9749 const unsigned OffsetBits =
9751 return (1 << OffsetBits) - 1;
9758 if (
MI.isInlineAsm())
9761 for (
auto &
Op :
MI.implicit_operands()) {
9762 if (
Op.isReg() &&
Op.getReg() == AMDGPU::VCC)
9763 Op.setReg(AMDGPU::VCC_LO);
9772 int Idx = AMDGPU::getNamedOperandIdx(
MI.getOpcode(), AMDGPU::OpName::sbase);
9776 const int16_t RCID = getOpRegClassID(
MI.getDesc().operands()[Idx]);
9777 return RI.getRegClass(RCID)->hasSubClassEq(&AMDGPU::SGPR_128RegClass);
9794 if (Imm <= MaxImm + 64) {
9796 Overflow = Imm - MaxImm;
9823 if (ST.hasRestrictedSOffset())
9866 if (!ST.hasFlatInstOffsets())
9874 if (ST.hasNegativeUnalignedScratchOffsetBug() &&
9886std::pair<int64_t, int64_t>
9889 int64_t RemainderOffset = COffsetVal;
9890 int64_t ImmField = 0;
9895 if (AllowNegative) {
9897 int64_t
D = 1LL << NumBits;
9898 RemainderOffset = (COffsetVal /
D) *
D;
9899 ImmField = COffsetVal - RemainderOffset;
9901 if (ST.hasNegativeUnalignedScratchOffsetBug() &&
9903 (ImmField % 4) != 0) {
9905 RemainderOffset += ImmField % 4;
9906 ImmField -= ImmField % 4;
9908 }
else if (COffsetVal >= 0) {
9910 RemainderOffset = COffsetVal - ImmField;
9914 assert(RemainderOffset + ImmField == COffsetVal);
9915 return {ImmField, RemainderOffset};
9919 if (ST.hasNegativeScratchOffsetBug() &&
9927 switch (ST.getGeneration()) {
9953 case AMDGPU::V_MOVRELS_B32_dpp_gfx10:
9954 case AMDGPU::V_MOVRELS_B32_sdwa_gfx10:
9955 case AMDGPU::V_MOVRELD_B32_dpp_gfx10:
9956 case AMDGPU::V_MOVRELD_B32_sdwa_gfx10:
9957 case AMDGPU::V_MOVRELSD_B32_dpp_gfx10:
9958 case AMDGPU::V_MOVRELSD_B32_sdwa_gfx10:
9959 case AMDGPU::V_MOVRELSD_2_B32_dpp_gfx10:
9960 case AMDGPU::V_MOVRELSD_2_B32_sdwa_gfx10:
9967#define GENERATE_RENAMED_GFX9_CASES(OPCODE) \
9968 case OPCODE##_dpp: \
9969 case OPCODE##_e32: \
9970 case OPCODE##_e64: \
9971 case OPCODE##_e64_dpp: \
9986 case AMDGPU::V_DIV_FIXUP_F16_gfx9_e64:
9987 case AMDGPU::V_DIV_FIXUP_F16_gfx9_fake16_e64:
9988 case AMDGPU::V_FMA_F16_gfx9_e64:
9989 case AMDGPU::V_FMA_F16_gfx9_fake16_e64:
9990 case AMDGPU::V_INTERP_P2_F16:
9991 case AMDGPU::V_MAD_F16_e64:
9992 case AMDGPU::V_MAD_U16_e64:
9993 case AMDGPU::V_MAD_I16_e64:
10015 switch (ST.getGeneration()) {
10028 if (
isMAI(Opcode)) {
10036 if (MCOp == (
uint16_t)-1 && ST.hasGFX1250Insts())
10043 if (ST.hasGFX90AInsts()) {
10045 if (ST.hasGFX940Insts())
10076 for (
unsigned I = 0, E = (
MI.getNumOperands() - 1)/ 2;
I < E; ++
I)
10077 if (
MI.getOperand(1 + 2 *
I + 1).getImm() ==
SubReg) {
10078 auto &RegOp =
MI.getOperand(1 + 2 *
I);
10090 switch (
MI.getOpcode()) {
10092 case AMDGPU::REG_SEQUENCE:
10096 case AMDGPU::INSERT_SUBREG:
10097 if (RSR.
SubReg == (
unsigned)
MI.getOperand(3).getImm())
10114 if (!
P.Reg.isVirtual())
10118 auto *DefInst =
MRI.getVRegDef(RSR.Reg);
10119 while (
auto *
MI = DefInst) {
10121 switch (
MI->getOpcode()) {
10123 case AMDGPU::V_MOV_B32_e32: {
10124 auto &Op1 =
MI->getOperand(1);
10129 DefInst =
MRI.getVRegDef(RSR.Reg);
10137 DefInst =
MRI.getVRegDef(RSR.Reg);
10150 assert(
MRI.isSSA() &&
"Must be run on SSA");
10152 auto *
TRI =
MRI.getTargetRegisterInfo();
10153 auto *DefBB =
DefMI.getParent();
10157 if (
UseMI.getParent() != DefBB)
10160 const int MaxInstScan = 20;
10164 auto E =
UseMI.getIterator();
10165 for (
auto I = std::next(
DefMI.getIterator());
I != E; ++
I) {
10166 if (
I->isDebugInstr())
10169 if (++NumInst > MaxInstScan)
10172 if (
I->modifiesRegister(AMDGPU::EXEC,
TRI))
10182 assert(
MRI.isSSA() &&
"Must be run on SSA");
10184 auto *
TRI =
MRI.getTargetRegisterInfo();
10185 auto *DefBB =
DefMI.getParent();
10187 const int MaxUseScan = 10;
10190 for (
auto &
Use :
MRI.use_nodbg_operands(VReg)) {
10191 auto &UseInst = *
Use.getParent();
10194 if (UseInst.getParent() != DefBB || UseInst.isPHI())
10197 if (++NumUse > MaxUseScan)
10204 const int MaxInstScan = 20;
10208 for (
auto I = std::next(
DefMI.getIterator()); ; ++
I) {
10211 if (
I->isDebugInstr())
10214 if (++NumInst > MaxInstScan)
10227 if (Reg == VReg && --NumUse == 0)
10229 }
else if (
TRI->regsOverlap(Reg, AMDGPU::EXEC))
10238 auto Cur =
MBB.begin();
10239 if (Cur !=
MBB.end())
10241 if (!Cur->isPHI() && Cur->readsRegister(Dst,
nullptr))
10244 }
while (Cur !=
MBB.end() && Cur != LastPHIIt);
10253 if (InsPt !=
MBB.end() &&
10254 (InsPt->getOpcode() == AMDGPU::SI_IF ||
10255 InsPt->getOpcode() == AMDGPU::SI_ELSE ||
10256 InsPt->getOpcode() == AMDGPU::SI_IF_BREAK) &&
10257 InsPt->definesRegister(Src,
nullptr)) {
10261 .
addReg(Src, 0, SrcSubReg)
10286 if (isFullCopyInstr(
MI)) {
10287 Register DstReg =
MI.getOperand(0).getReg();
10288 Register SrcReg =
MI.getOperand(1).getReg();
10295 MRI.constrainRegClass(VirtReg, &AMDGPU::SReg_32_XM0_XEXECRegClass);
10299 MRI.constrainRegClass(VirtReg, &AMDGPU::SReg_64_XEXECRegClass);
10310 unsigned *PredCost)
const {
10311 if (
MI.isBundle()) {
10314 unsigned Lat = 0,
Count = 0;
10315 for (++
I;
I != E &&
I->isBundledWithPred(); ++
I) {
10317 Lat = std::max(Lat, SchedModel.computeInstrLatency(&*
I));
10319 return Lat +
Count - 1;
10322 return SchedModel.computeInstrLatency(&
MI);
10328 unsigned Opcode =
MI.getOpcode();
10333 :
MI.getOperand(1).getReg();
10334 LLT DstTy =
MRI.getType(Dst);
10335 LLT SrcTy =
MRI.getType(Src);
10337 unsigned SrcAS = SrcTy.getAddressSpace();
10340 ST.hasGloballyAddressableScratch()
10348 if (Opcode == TargetOpcode::G_ADDRSPACE_CAST)
10349 return HandleAddrSpaceCast(
MI);
10352 auto IID = GI->getIntrinsicID();
10359 case Intrinsic::amdgcn_addrspacecast_nonnull:
10360 return HandleAddrSpaceCast(
MI);
10361 case Intrinsic::amdgcn_if:
10362 case Intrinsic::amdgcn_else:
10376 if (Opcode == AMDGPU::G_LOAD || Opcode == AMDGPU::G_ZEXTLOAD ||
10377 Opcode == AMDGPU::G_SEXTLOAD) {
10378 if (
MI.memoperands_empty())
10382 return mmo->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS ||
10383 mmo->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS;
10391 if (SIInstrInfo::isGenericAtomicRMWOpcode(Opcode) ||
10392 Opcode == AMDGPU::G_ATOMIC_CMPXCHG ||
10393 Opcode == AMDGPU::G_ATOMIC_CMPXCHG_WITH_SUCCESS ||
10406 unsigned opcode =
MI.getOpcode();
10407 if (opcode == AMDGPU::V_READLANE_B32 ||
10408 opcode == AMDGPU::V_READFIRSTLANE_B32 ||
10409 opcode == AMDGPU::SI_RESTORE_S32_FROM_VGPR)
10412 if (isCopyInstr(
MI)) {
10416 RI.getPhysRegBaseClass(srcOp.
getReg());
10424 if (
MI.isPreISelOpcode())
10439 if (
MI.memoperands_empty())
10443 return mmo->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS ||
10444 mmo->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS;
10459 for (
unsigned I = 0, E =
MI.getNumOperands();
I != E; ++
I) {
10461 if (!
SrcOp.isReg())
10465 if (!Reg || !
SrcOp.readsReg())
10471 if (RegBank && RegBank->
getID() != AMDGPU::SGPRRegBankID)
10498 F,
"ds_ordered_count unsupported for this calling conv"));
10512 Register &SrcReg2, int64_t &CmpMask,
10513 int64_t &CmpValue)
const {
10514 if (!
MI.getOperand(0).isReg() ||
MI.getOperand(0).getSubReg())
10517 switch (
MI.getOpcode()) {
10520 case AMDGPU::S_CMP_EQ_U32:
10521 case AMDGPU::S_CMP_EQ_I32:
10522 case AMDGPU::S_CMP_LG_U32:
10523 case AMDGPU::S_CMP_LG_I32:
10524 case AMDGPU::S_CMP_LT_U32:
10525 case AMDGPU::S_CMP_LT_I32:
10526 case AMDGPU::S_CMP_GT_U32:
10527 case AMDGPU::S_CMP_GT_I32:
10528 case AMDGPU::S_CMP_LE_U32:
10529 case AMDGPU::S_CMP_LE_I32:
10530 case AMDGPU::S_CMP_GE_U32:
10531 case AMDGPU::S_CMP_GE_I32:
10532 case AMDGPU::S_CMP_EQ_U64:
10533 case AMDGPU::S_CMP_LG_U64:
10534 SrcReg =
MI.getOperand(0).getReg();
10535 if (
MI.getOperand(1).isReg()) {
10536 if (
MI.getOperand(1).getSubReg())
10538 SrcReg2 =
MI.getOperand(1).getReg();
10540 }
else if (
MI.getOperand(1).isImm()) {
10542 CmpValue =
MI.getOperand(1).getImm();
10548 case AMDGPU::S_CMPK_EQ_U32:
10549 case AMDGPU::S_CMPK_EQ_I32:
10550 case AMDGPU::S_CMPK_LG_U32:
10551 case AMDGPU::S_CMPK_LG_I32:
10552 case AMDGPU::S_CMPK_LT_U32:
10553 case AMDGPU::S_CMPK_LT_I32:
10554 case AMDGPU::S_CMPK_GT_U32:
10555 case AMDGPU::S_CMPK_GT_I32:
10556 case AMDGPU::S_CMPK_LE_U32:
10557 case AMDGPU::S_CMPK_LE_I32:
10558 case AMDGPU::S_CMPK_GE_U32:
10559 case AMDGPU::S_CMPK_GE_I32:
10560 SrcReg =
MI.getOperand(0).getReg();
10562 CmpValue =
MI.getOperand(1).getImm();
10571 Register SrcReg2, int64_t CmpMask,
10580 const auto optimizeCmpAnd = [&CmpInstr, SrcReg, CmpValue,
MRI,
10581 this](int64_t ExpectedValue,
unsigned SrcSize,
10582 bool IsReversible,
bool IsSigned) ->
bool {
10607 if (!Def || Def->getParent() != CmpInstr.
getParent())
10610 if (Def->getOpcode() != AMDGPU::S_AND_B32 &&
10611 Def->getOpcode() != AMDGPU::S_AND_B64)
10615 const auto isMask = [&Mask, SrcSize](
const MachineOperand *MO) ->
bool {
10626 SrcOp = &Def->getOperand(2);
10627 else if (isMask(&Def->getOperand(2)))
10628 SrcOp = &Def->getOperand(1);
10636 if (IsSigned && BitNo == SrcSize - 1)
10639 ExpectedValue <<= BitNo;
10641 bool IsReversedCC =
false;
10642 if (CmpValue != ExpectedValue) {
10645 IsReversedCC = CmpValue == (ExpectedValue ^ Mask);
10650 Register DefReg = Def->getOperand(0).getReg();
10651 if (IsReversedCC && !
MRI->hasOneNonDBGUse(DefReg))
10654 for (
auto I = std::next(Def->getIterator()), E = CmpInstr.
getIterator();
10656 if (
I->modifiesRegister(AMDGPU::SCC, &RI) ||
10657 I->killsRegister(AMDGPU::SCC, &RI))
10662 Def->findRegisterDefOperand(AMDGPU::SCC,
nullptr);
10666 if (!
MRI->use_nodbg_empty(DefReg)) {
10674 unsigned NewOpc = (SrcSize == 32) ? IsReversedCC ? AMDGPU::S_BITCMP0_B32
10675 : AMDGPU::S_BITCMP1_B32
10676 : IsReversedCC ? AMDGPU::S_BITCMP0_B64
10677 : AMDGPU::S_BITCMP1_B64;
10682 Def->eraseFromParent();
10690 case AMDGPU::S_CMP_EQ_U32:
10691 case AMDGPU::S_CMP_EQ_I32:
10692 case AMDGPU::S_CMPK_EQ_U32:
10693 case AMDGPU::S_CMPK_EQ_I32:
10694 return optimizeCmpAnd(1, 32,
true,
false);
10695 case AMDGPU::S_CMP_GE_U32:
10696 case AMDGPU::S_CMPK_GE_U32:
10697 return optimizeCmpAnd(1, 32,
false,
false);
10698 case AMDGPU::S_CMP_GE_I32:
10699 case AMDGPU::S_CMPK_GE_I32:
10700 return optimizeCmpAnd(1, 32,
false,
true);
10701 case AMDGPU::S_CMP_EQ_U64:
10702 return optimizeCmpAnd(1, 64,
true,
false);
10703 case AMDGPU::S_CMP_LG_U32:
10704 case AMDGPU::S_CMP_LG_I32:
10705 case AMDGPU::S_CMPK_LG_U32:
10706 case AMDGPU::S_CMPK_LG_I32:
10707 return optimizeCmpAnd(0, 32,
true,
false);
10708 case AMDGPU::S_CMP_GT_U32:
10709 case AMDGPU::S_CMPK_GT_U32:
10710 return optimizeCmpAnd(0, 32,
false,
false);
10711 case AMDGPU::S_CMP_GT_I32:
10712 case AMDGPU::S_CMPK_GT_I32:
10713 return optimizeCmpAnd(0, 32,
false,
true);
10714 case AMDGPU::S_CMP_LG_U64:
10715 return optimizeCmpAnd(0, 64,
true,
false);
10722 AMDGPU::OpName
OpName)
const {
10723 if (!ST.needsAlignedVGPRs())
10726 int OpNo = AMDGPU::getNamedOperandIdx(
MI.getOpcode(),
OpName);
10738 bool IsAGPR = RI.isAGPR(
MRI, DataReg);
10740 IsAGPR ? &AMDGPU::AGPR_32RegClass : &AMDGPU::VGPR_32RegClass);
10743 MRI.createVirtualRegister(IsAGPR ? &AMDGPU::AReg_64_Align2RegClass
10744 : &AMDGPU::VReg_64_Align2RegClass);
10746 .
addReg(DataReg, 0,
Op.getSubReg())
10751 Op.setSubReg(AMDGPU::sub0);
10773 unsigned Opcode =
MI.getOpcode();
10779 Opcode == AMDGPU::V_ACCVGPR_WRITE_B32_e64 ||
10780 Opcode == AMDGPU::V_ACCVGPR_READ_B32_e64)
10783 if (!ST.hasGFX940Insts())
unsigned const MachineRegisterInfo * MRI
MachineInstrBuilder & UseMI
MachineInstrBuilder MachineInstrBuilder & DefMI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
Contains the definition of a TargetInstrInfo class that is common to all AMD GPUs.
AMDGPU Register Bank Select
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
MachineBasicBlock MachineBasicBlock::iterator MBBI
static GCRegistry::Add< StatepointGC > D("statepoint-example", "an example strategy for statepoint")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
AMD GCN specific subclass of TargetSubtarget.
Declares convenience wrapper classes for interpreting MachineInstr instances as specific generic oper...
const HexagonInstrInfo * TII
std::pair< Instruction::BinaryOps, Value * > OffsetOp
Find all possible pairs (BinOp, RHS) that BinOp V, RHS can be simplified.
const size_t AbstractManglingParser< Derived, Alloc >::NumOps
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
static bool isUndef(const MachineInstr &MI)
TargetInstrInfo::RegSubRegPair RegSubRegPair
Register const TargetRegisterInfo * TRI
Promote Memory to Register
static unsigned getReg(const MCDisassembler *D, unsigned RC, unsigned RegNo)
MachineInstr unsigned OpIdx
uint64_t IntrinsicInst * II
const SmallVectorImpl< MachineOperand > MachineBasicBlock * TBB
const SmallVectorImpl< MachineOperand > & Cond
This file declares the machine register scavenger class.
static cl::opt< bool > Fix16BitCopies("amdgpu-fix-16-bit-physreg-copies", cl::desc("Fix copies between 32 and 16 bit registers by extending to 32 bit"), cl::init(true), cl::ReallyHidden)
static void expandSGPRCopy(const SIInstrInfo &TII, MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, MCRegister DestReg, MCRegister SrcReg, bool KillSrc, const TargetRegisterClass *RC, bool Forward)
static unsigned getNewFMAInst(const GCNSubtarget &ST, unsigned Opc)
static void indirectCopyToAGPR(const SIInstrInfo &TII, MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, MCRegister DestReg, MCRegister SrcReg, bool KillSrc, RegScavenger &RS, bool RegsOverlap, Register ImpDefSuperReg=Register(), Register ImpUseSuperReg=Register())
Handle copying from SGPR to AGPR, or from AGPR to AGPR on GFX908.
static unsigned getIndirectSGPRWriteMovRelPseudo32(unsigned VecSize)
static bool compareMachineOp(const MachineOperand &Op0, const MachineOperand &Op1)
static bool isStride64(unsigned Opc)
#define GENERATE_RENAMED_GFX9_CASES(OPCODE)
static std::tuple< unsigned, unsigned > extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc)
static bool followSubRegDef(MachineInstr &MI, TargetInstrInfo::RegSubRegPair &RSR)
static unsigned getIndirectSGPRWriteMovRelPseudo64(unsigned VecSize)
static MachineInstr * swapImmOperands(MachineInstr &MI, MachineOperand &NonRegOp1, MachineOperand &NonRegOp2)
static void copyFlagsToImplicitVCC(MachineInstr &MI, const MachineOperand &Orig)
static void emitLoadScalarOpsFromVGPRLoop(const SIInstrInfo &TII, MachineRegisterInfo &MRI, MachineBasicBlock &LoopBB, MachineBasicBlock &BodyBB, const DebugLoc &DL, ArrayRef< MachineOperand * > ScalarOps)
static bool offsetsDoNotOverlap(LocationSize WidthA, int OffsetA, LocationSize WidthB, int OffsetB)
static unsigned getWWMRegSpillSaveOpcode(unsigned Size, bool IsVectorSuperClass)
static bool memOpsHaveSameBaseOperands(ArrayRef< const MachineOperand * > BaseOps1, ArrayRef< const MachineOperand * > BaseOps2)
static unsigned getWWMRegSpillRestoreOpcode(unsigned Size, bool IsVectorSuperClass)
static bool getFoldableImm(Register Reg, const MachineRegisterInfo &MRI, int64_t &Imm, MachineInstr **DefMI=nullptr)
static unsigned getIndirectVGPRWriteMovRelPseudoOpc(unsigned VecSize)
static unsigned subtargetEncodingFamily(const GCNSubtarget &ST)
static void preserveCondRegFlags(MachineOperand &CondReg, const MachineOperand &OrigCond)
static Register findImplicitSGPRRead(const MachineInstr &MI)
static unsigned getNewFMAAKInst(const GCNSubtarget &ST, unsigned Opc)
static cl::opt< unsigned > BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden, cl::init(16), cl::desc("Restrict range of branch instructions (DEBUG)"))
static void updateLiveVariables(LiveVariables *LV, MachineInstr &MI, MachineInstr &NewMI)
static bool memOpsHaveSameBasePtr(const MachineInstr &MI1, ArrayRef< const MachineOperand * > BaseOps1, const MachineInstr &MI2, ArrayRef< const MachineOperand * > BaseOps2)
static unsigned getSGPRSpillRestoreOpcode(unsigned Size)
static bool isRegOrFI(const MachineOperand &MO)
static unsigned getSGPRSpillSaveOpcode(unsigned Size)
static constexpr AMDGPU::OpName ModifierOpNames[]
static unsigned getVGPRSpillSaveOpcode(unsigned Size)
static void reportIllegalCopy(const SIInstrInfo *TII, MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, MCRegister DestReg, MCRegister SrcReg, bool KillSrc, const char *Msg="illegal VGPR to SGPR copy")
static MachineInstr * swapRegAndNonRegOperand(MachineInstr &MI, MachineOperand &RegOp, MachineOperand &NonRegOp)
static bool shouldReadExec(const MachineInstr &MI)
static unsigned getNewFMAMKInst(const GCNSubtarget &ST, unsigned Opc)
static bool isRenamedInGFX9(int Opcode)
static TargetInstrInfo::RegSubRegPair getRegOrUndef(const MachineOperand &RegOpnd)
static bool changesVGPRIndexingMode(const MachineInstr &MI)
static bool isSubRegOf(const SIRegisterInfo &TRI, const MachineOperand &SuperVec, const MachineOperand &SubReg)
static bool nodesHaveSameOperandValue(SDNode *N0, SDNode *N1, AMDGPU::OpName OpName)
Returns true if both nodes have the same value for the given operand Op, or if both nodes do not have...
static unsigned getAVSpillSaveOpcode(unsigned Size)
static unsigned getNumOperandsNoGlue(SDNode *Node)
static bool canRemat(const MachineInstr &MI)
static MachineBasicBlock * loadMBUFScalarOperandsFromVGPR(const SIInstrInfo &TII, MachineInstr &MI, ArrayRef< MachineOperand * > ScalarOps, MachineDominatorTree *MDT, MachineBasicBlock::iterator Begin=nullptr, MachineBasicBlock::iterator End=nullptr)
static unsigned getAVSpillRestoreOpcode(unsigned Size)
static unsigned getVGPRSpillRestoreOpcode(unsigned Size)
Interface definition for SIInstrInfo.
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
const unsigned CSelectOpc
static const LaneMaskConstants & get(const GCNSubtarget &ST)
const unsigned XorTermOpc
const unsigned OrSaveExecOpc
const unsigned AndSaveExecOpc
Class for arbitrary precision integers.
int64_t getSExtValue() const
Get sign extended value.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
const T & front() const
front - Get the first element.
size_t size() const
size - Get the array size.
bool empty() const
empty - Check if the array is empty.
uint64_t getZExtValue() const
Diagnostic information for unsupported feature in backend.
void changeImmediateDominator(DomTreeNodeBase< NodeT > *N, DomTreeNodeBase< NodeT > *NewIDom)
changeImmediateDominator - This method is used to update the dominator tree information when a node's...
DomTreeNodeBase< NodeT > * addNewBlock(NodeT *BB, NodeT *DomBB)
Add a new node to the dominator tree information.
bool properlyDominates(const DomTreeNodeBase< NodeT > *A, const DomTreeNodeBase< NodeT > *B) const
properlyDominates - Returns true iff A dominates B and A != B.
CallingConv::ID getCallingConv() const
getCallingConv()/setCallingConv(CC) - These method get and set the calling convention of this functio...
LLVMContext & getContext() const
getContext - Return a reference to the LLVMContext associated with this function.
bool hasAddNoCarry() const
CycleT * getCycle(const BlockT *Block) const
Find the innermost cycle containing a given block.
void getExitingBlocks(SmallVectorImpl< BlockT * > &TmpStorage) const
Return all blocks of this cycle that have successor outside of this cycle.
bool contains(const BlockT *Block) const
Return whether Block is contained in the cycle.
const GenericCycle * getParentCycle() const
Itinerary data supplied by a subtarget to be used by a target.
constexpr unsigned getAddressSpace() const
This is an important class for using LLVM in a threaded context.
LiveInterval - This class represents the liveness of a register, or stack slot.
bool hasInterval(Register Reg) const
SlotIndex getInstructionIndex(const MachineInstr &Instr) const
Returns the base index of the given instruction.
LiveInterval & getInterval(Register Reg)
LLVM_ABI bool shrinkToUses(LiveInterval *li, SmallVectorImpl< MachineInstr * > *dead=nullptr)
After removing some uses of a register, shrink its live range to just the remaining uses.
SlotIndex ReplaceMachineInstrInMaps(MachineInstr &MI, MachineInstr &NewMI)
This class represents the liveness of a register, stack slot, etc.
LLVM_ABI void replaceKillInstruction(Register Reg, MachineInstr &OldMI, MachineInstr &NewMI)
replaceKillInstruction - Update register kill info by replacing a kill instruction with a new one.
LLVM_ABI VarInfo & getVarInfo(Register Reg)
getVarInfo - Return the VarInfo structure for the specified VIRTUAL register.
static LocationSize precise(uint64_t Value)
TypeSize getValue() const
static const MCBinaryExpr * createAnd(const MCExpr *LHS, const MCExpr *RHS, MCContext &Ctx)
static const MCBinaryExpr * createAShr(const MCExpr *LHS, const MCExpr *RHS, MCContext &Ctx)
static const MCBinaryExpr * createSub(const MCExpr *LHS, const MCExpr *RHS, MCContext &Ctx)
static LLVM_ABI const MCConstantExpr * create(int64_t Value, MCContext &Ctx, bool PrintInHex=false, unsigned SizeInBytes=0)
Describe properties that are true of each instruction in the target description file.
unsigned getNumOperands() const
Return the number of declared MachineOperands for this MachineInstruction.
ArrayRef< MCOperandInfo > operands() const
unsigned getNumDefs() const
Return the number of MachineOperands that are register definitions.
unsigned getSize() const
Return the number of bytes in the encoding of this instruction, or zero if the encoding size cannot b...
ArrayRef< MCPhysReg > implicit_uses() const
Return a list of registers that are potentially read by any instance of this machine instruction.
unsigned getOpcode() const
Return the opcode number for this descriptor.
This holds information about one operand of a machine instruction, indicating the register class for ...
uint8_t OperandType
Information about the type of the operand.
int16_t RegClass
This specifies the register class enumeration of the operand if the operand is a register.
Wrapper class representing physical registers. Should be passed by value.
static const MCSymbolRefExpr * create(const MCSymbol *Symbol, MCContext &Ctx, SMLoc Loc=SMLoc())
MCSymbol - Instances of this class represent a symbol name in the MC file, and MCSymbols are created ...
LLVM_ABI void setVariableValue(const MCExpr *Value)
Helper class for constructing bundles of MachineInstrs.
MachineBasicBlock::instr_iterator begin() const
Return an iterator to the first bundled instruction.
MIBundleBuilder & append(MachineInstr *MI)
Insert MI into MBB by appending it to the instructions in the bundle.
LLVM_ABI void transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB)
Transfers all the successors, as in transferSuccessors, and update PHI operands in the successor bloc...
LLVM_ABI MCSymbol * getSymbol() const
Return the MCSymbol for this basic block.
LLVM_ABI instr_iterator insert(instr_iterator I, MachineInstr *M)
Insert MI into the instruction list before I, possibly inside a bundle.
LLVM_ABI iterator getFirstTerminator()
Returns an iterator to the first terminator instruction of this basic block.
LLVM_ABI void addSuccessor(MachineBasicBlock *Succ, BranchProbability Prob=BranchProbability::getUnknown())
Add Succ as a successor of this MachineBasicBlock.
MachineInstrBundleIterator< MachineInstr, true > reverse_iterator
Instructions::const_iterator const_instr_iterator
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
iterator_range< succ_iterator > successors()
void splice(iterator Where, MachineBasicBlock *Other, iterator From)
Take an instruction from MBB 'Other' at the position From, and insert it into this MBB right before '...
MachineInstrBundleIterator< MachineInstr > iterator
@ LQR_Dead
Register is known to be fully dead.
DominatorTree Class - Concrete subclass of DominatorTreeBase that is used to compute a normal dominat...
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineMemOperand * getMachineMemOperand(MachinePointerInfo PtrInfo, MachineMemOperand::Flags f, LLT MemTy, Align base_alignment, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr, SyncScope::ID SSID=SyncScope::System, AtomicOrdering Ordering=AtomicOrdering::NotAtomic, AtomicOrdering FailureOrdering=AtomicOrdering::NotAtomic)
getMachineMemOperand - Allocate a new MachineMemOperand.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
void push_back(MachineBasicBlock *MBB)
MCContext & getContext() const
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
BasicBlockListType::iterator iterator
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
MachineBasicBlock * CreateMachineBasicBlock(const BasicBlock *BB=nullptr, std::optional< UniqueBBID > BBID=std::nullopt)
CreateMachineInstr - Allocate a new MachineInstr.
void insert(iterator MBBI, MachineBasicBlock *MBB)
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & add(const MachineOperand &MO) const
const MachineInstrBuilder & addSym(MCSymbol *Sym, unsigned char TargetFlags=0) const
const MachineInstrBuilder & addFrameIndex(int Idx) const
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
const MachineInstrBuilder & addMBB(MachineBasicBlock *MBB, unsigned TargetFlags=0) const
const MachineInstrBuilder & cloneMemRefs(const MachineInstr &OtherMI) const
const MachineInstrBuilder & addUse(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register use operand.
const MachineInstrBuilder & setMIFlags(unsigned Flags) const
const MachineInstrBuilder & copyImplicitOps(const MachineInstr &OtherMI) const
Copy all the implicit operands from OtherMI onto this one.
const MachineInstrBuilder & addMemOperand(MachineMemOperand *MMO) const
const MachineInstrBuilder & addDef(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register definition operand.
Representation of each machine instruction.
unsigned getOpcode() const
Returns the opcode of this MachineInstr.
bool mayLoadOrStore(QueryType Type=AnyInBundle) const
Return true if this instruction could possibly read or modify memory.
const MachineBasicBlock * getParent() const
LLVM_ABI void addImplicitDefUseOperands(MachineFunction &MF)
Add all implicit def and use operands to this instruction.
LLVM_ABI void addOperand(MachineFunction &MF, const MachineOperand &Op)
Add the specified operand to the instruction.
LLVM_ABI unsigned getNumExplicitOperands() const
Returns the number of non-implicit operands.
mop_range implicit_operands()
bool mayLoad(QueryType Type=AnyInBundle) const
Return true if this instruction could possibly read memory.
LLVM_ABI bool hasUnmodeledSideEffects() const
Return true if this instruction has side effects that are not modeled by mayLoad / mayStore,...
void untieRegOperand(unsigned OpIdx)
Break any tie involving OpIdx.
LLVM_ABI void setDesc(const MCInstrDesc &TID)
Replace the instruction descriptor (thus opcode) of the current instruction with a new one.
bool hasOneMemOperand() const
Return true if this instruction has exactly one MachineMemOperand.
mop_range explicit_operands()
LLVM_ABI void tieOperands(unsigned DefIdx, unsigned UseIdx)
Add a tie between the register operands at DefIdx and UseIdx.
mmo_iterator memoperands_begin() const
Access to memory operands of the instruction.
LLVM_ABI bool hasOrderedMemoryRef() const
Return true if this instruction may have an ordered or volatile memory reference, or if the informati...
LLVM_ABI const MachineFunction * getMF() const
Return the function that contains the basic block that this instruction belongs to.
ArrayRef< MachineMemOperand * > memoperands() const
Access to memory operands of the instruction.
bool mayStore(QueryType Type=AnyInBundle) const
Return true if this instruction could possibly modify memory.
const DebugLoc & getDebugLoc() const
Returns the debug location id of this MachineInstr.
bool isMoveImmediate(QueryType Type=IgnoreBundle) const
Return true if this instruction is a move immediate (including conditional moves) instruction.
LLVM_ABI void eraseFromParent()
Unlink 'this' from the containing basic block and delete it.
LLVM_ABI void removeOperand(unsigned OpNo)
Erase an operand from an instruction, leaving it with one fewer operand than it started with.
LLVM_ABI void setPostInstrSymbol(MachineFunction &MF, MCSymbol *Symbol)
Set a symbol that will be emitted just after the instruction itself.
const MachineOperand & getOperand(unsigned i) const
uint32_t getFlags() const
Return the MI flags bitvector.
LLVM_ABI int findRegisterDefOperandIdx(Register Reg, const TargetRegisterInfo *TRI, bool isDead=false, bool Overlap=false) const
Returns the operand index that is a def of the specified register or -1 if it is not found.
A description of a memory reference used in the backend.
@ MOLoad
The memory access reads data.
@ MOStore
The memory access writes data.
MachineOperand class - Representation of each machine instruction operand.
void setSubReg(unsigned subReg)
unsigned getSubReg() const
LLVM_ABI unsigned getOperandNo() const
Returns the index of this operand in the instruction that it belongs to.
const GlobalValue * getGlobal() const
void setImplicit(bool Val=true)
LLVM_ABI void ChangeToFrameIndex(int Idx, unsigned TargetFlags=0)
Replace this operand with a frame index.
void setImm(int64_t immVal)
bool isReg() const
isReg - Tests if this is a MO_Register operand.
void setIsDead(bool Val=true)
LLVM_ABI void setReg(Register Reg)
Change the register this operand corresponds to.
bool isImm() const
isImm - Tests if this is a MO_Immediate operand.
LLVM_ABI void ChangeToImmediate(int64_t ImmVal, unsigned TargetFlags=0)
ChangeToImmediate - Replace this operand with a new immediate operand of the specified value.
LLVM_ABI void ChangeToGA(const GlobalValue *GV, int64_t Offset, unsigned TargetFlags=0)
ChangeToGA - Replace this operand with a new global address operand.
void setIsKill(bool Val=true)
LLVM_ABI void ChangeToRegister(Register Reg, bool isDef, bool isImp=false, bool isKill=false, bool isDead=false, bool isUndef=false, bool isDebug=false)
ChangeToRegister - Replace this operand with a new register operand of the specified value.
MachineInstr * getParent()
getParent - Return the instruction that this operand belongs to.
void setOffset(int64_t Offset)
unsigned getTargetFlags() const
static MachineOperand CreateImm(int64_t Val)
bool isGlobal() const
isGlobal - Tests if this is a MO_GlobalAddress operand.
MachineOperandType getType() const
getType - Returns the MachineOperandType for this operand.
void setIsUndef(bool Val=true)
Register getReg() const
getReg - Returns the register number.
bool isTargetIndex() const
isTargetIndex - Tests if this is a MO_TargetIndex operand.
void setTargetFlags(unsigned F)
bool isFI() const
isFI - Tests if this is a MO_FrameIndex operand.
LLVM_ABI bool isIdenticalTo(const MachineOperand &Other) const
Returns true if this operand is identical to the specified operand except for liveness related flags ...
@ MO_Immediate
Immediate operand.
@ MO_Register
Register operand.
static MachineOperand CreateReg(Register Reg, bool isDef, bool isImp=false, bool isKill=false, bool isDead=false, bool isUndef=false, bool isEarlyClobber=false, unsigned SubReg=0, bool isDebug=false, bool isInternalRead=false, bool isRenamable=false)
int64_t getOffset() const
Return the offset from the symbol in this operand.
bool isFPImm() const
isFPImm - Tests if this is a MO_FPImmediate operand.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
const RegisterBank & getRegBank(unsigned ID)
Get the register bank identified by ID.
This class implements the register bank concept.
unsigned getID() const
Get the identifier of this register bank.
Wrapper class representing virtual and physical registers.
MCRegister asMCReg() const
Utility to check-convert this value to a MCRegister.
constexpr bool isValid() const
constexpr bool isVirtual() const
Return true if the specified register number is in the virtual register namespace.
constexpr bool isPhysical() const
Return true if the specified register number is in the physical register namespace.
Represents one node in the SelectionDAG.
bool isMachineOpcode() const
Test if this node has a post-isel opcode, directly corresponding to a MachineInstr opcode.
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
unsigned getMachineOpcode() const
This may only be called if isMachineOpcode returns true.
const SDValue & getOperand(unsigned Num) const
uint64_t getConstantOperandVal(unsigned Num) const
Helper method returns the integer value of a ConstantSDNode operand.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
bool isLegalMUBUFImmOffset(unsigned Imm) const
bool isInlineConstant(const APInt &Imm) const
void legalizeOperandsVOP3(MachineRegisterInfo &MRI, MachineInstr &MI) const
Fix operands in MI to satisfy constant bus requirements.
static bool isDS(const MachineInstr &MI)
MachineBasicBlock * legalizeOperands(MachineInstr &MI, MachineDominatorTree *MDT=nullptr) const
Legalize all operands in this instruction.
bool areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1, int64_t &Offset0, int64_t &Offset1) const override
unsigned getLiveRangeSplitOpcode(Register Reg, const MachineFunction &MF) const override
bool getMemOperandsWithOffsetWidth(const MachineInstr &LdSt, SmallVectorImpl< const MachineOperand * > &BaseOps, int64_t &Offset, bool &OffsetIsScalable, LocationSize &Width, const TargetRegisterInfo *TRI) const final
Register isSGPRStackAccess(const MachineInstr &MI, int &FrameIndex) const
unsigned getInstSizeInBytes(const MachineInstr &MI) const override
static bool isNeverUniform(const MachineInstr &MI)
unsigned getOpSize(uint16_t Opcode, unsigned OpNo) const
Return the size in bytes of the operand OpNo on the given.
bool isXDLWMMA(const MachineInstr &MI) const
bool isBasicBlockPrologue(const MachineInstr &MI, Register Reg=Register()) const override
uint64_t getDefaultRsrcDataFormat() const
static bool isSOPP(const MachineInstr &MI)
InstructionUniformity getGenericInstructionUniformity(const MachineInstr &MI) const
bool isIGLP(unsigned Opcode) const
static bool isFLATScratch(const MachineInstr &MI)
const MCInstrDesc & getIndirectRegWriteMovRelPseudo(unsigned VecSize, unsigned EltSize, bool IsSGPR) const
MachineInstrBuilder getAddNoCarry(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register DestReg) const
Return a partially built integer add instruction without carry.
bool mayAccessFlatAddressSpace(const MachineInstr &MI) const
bool shouldScheduleLoadsNear(SDNode *Load0, SDNode *Load1, int64_t Offset0, int64_t Offset1, unsigned NumLoads) const override
bool splitMUBUFOffset(uint32_t Imm, uint32_t &SOffset, uint32_t &ImmOffset, Align Alignment=Align(4)) const
ArrayRef< std::pair< unsigned, const char * > > getSerializableDirectMachineOperandTargetFlags() const override
void moveToVALU(SIInstrWorklist &Worklist, MachineDominatorTree *MDT) const
Replace the instructions opcode with the equivalent VALU opcode.
static bool isSMRD(const MachineInstr &MI)
void restoreExec(MachineFunction &MF, MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, const DebugLoc &DL, Register Reg, SlotIndexes *Indexes=nullptr) const
bool usesConstantBus(const MachineRegisterInfo &MRI, const MachineOperand &MO, const MCOperandInfo &OpInfo) const
Returns true if this operand uses the constant bus.
static unsigned getMaxMUBUFImmOffset(const GCNSubtarget &ST)
Register isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex) const override
static unsigned getFoldableCopySrcIdx(const MachineInstr &MI)
bool mayAccessScratchThroughFlat(const MachineInstr &MI) const
void legalizeOperandsFLAT(MachineRegisterInfo &MRI, MachineInstr &MI) const
bool optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg, Register SrcReg2, int64_t CmpMask, int64_t CmpValue, const MachineRegisterInfo *MRI) const override
static std::optional< int64_t > extractSubregFromImm(int64_t ImmVal, unsigned SubRegIndex)
Return the extracted immediate value in a subregister use from a constant materialized in a super reg...
Register isStackAccess(const MachineInstr &MI, int &FrameIndex) const
static bool isMTBUF(const MachineInstr &MI)
const MCInstrDesc & getIndirectGPRIDXPseudo(unsigned VecSize, bool IsIndirectSrc) const
void insertReturn(MachineBasicBlock &MBB) const
static bool isDGEMM(unsigned Opcode)
static bool isEXP(const MachineInstr &MI)
static bool isSALU(const MachineInstr &MI)
void legalizeGenericOperand(MachineBasicBlock &InsertMBB, MachineBasicBlock::iterator I, const TargetRegisterClass *DstRC, MachineOperand &Op, MachineRegisterInfo &MRI, const DebugLoc &DL) const
MachineInstr * buildShrunkInst(MachineInstr &MI, unsigned NewOpcode) const
unsigned getInstBundleSize(const MachineInstr &MI) const
static bool isVOP2(const MachineInstr &MI)
bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify=false) const override
static bool isSDWA(const MachineInstr &MI)
const MCInstrDesc & getKillTerminatorFromPseudo(unsigned Opcode) const
void insertNoops(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned Quantity) const override
static bool isGather4(const MachineInstr &MI)
MachineInstr * getWholeWaveFunctionSetup(MachineFunction &MF) const
bool isLegalVSrcOperand(const MachineRegisterInfo &MRI, const MCOperandInfo &OpInfo, const MachineOperand &MO) const
Check if MO would be a valid operand for the given operand definition OpInfo.
static bool isDOT(const MachineInstr &MI)
MachineInstr * createPHISourceCopy(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, const DebugLoc &DL, Register Src, unsigned SrcSubReg, Register Dst) const override
bool hasModifiers(unsigned Opcode) const
Return true if this instruction has any modifiers.
bool shouldClusterMemOps(ArrayRef< const MachineOperand * > BaseOps1, int64_t Offset1, bool OffsetIsScalable1, ArrayRef< const MachineOperand * > BaseOps2, int64_t Offset2, bool OffsetIsScalable2, unsigned ClusterSize, unsigned NumBytes) const override
static bool isSWMMAC(const MachineInstr &MI)
ScheduleHazardRecognizer * CreateTargetMIHazardRecognizer(const InstrItineraryData *II, const ScheduleDAGMI *DAG) const override
bool isHighLatencyDef(int Opc) const override
void legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const
Legalize the OpIndex operand of this instruction by inserting a MOV.
bool reverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const override
static bool isVOPC(const MachineInstr &MI)
void removeModOperands(MachineInstr &MI) const
std::pair< int64_t, int64_t > splitFlatOffset(int64_t COffsetVal, unsigned AddrSpace, uint64_t FlatVariant) const
Split COffsetVal into {immediate offset field, remainder offset} values.
unsigned getVectorRegSpillRestoreOpcode(Register Reg, const TargetRegisterClass *RC, unsigned Size, const SIMachineFunctionInfo &MFI) const
bool isXDL(const MachineInstr &MI) const
static bool isVIMAGE(const MachineInstr &MI)
void enforceOperandRCAlignment(MachineInstr &MI, AMDGPU::OpName OpName) const
static bool isSOP2(const MachineInstr &MI)
static bool isGWS(const MachineInstr &MI)
bool isLegalAV64PseudoImm(uint64_t Imm) const
Check if this immediate value can be used for AV_MOV_B64_IMM_PSEUDO.
bool isNeverCoissue(MachineInstr &MI) const
bool hasModifiersSet(const MachineInstr &MI, AMDGPU::OpName OpName) const
const TargetRegisterClass * getPreferredSelectRegClass(unsigned Size) const
bool isLegalToSwap(const MachineInstr &MI, unsigned fromIdx, unsigned toIdx) const
static bool isFLATGlobal(const MachineInstr &MI)
bool isGlobalMemoryObject(const MachineInstr *MI) const override
static bool isVSAMPLE(const MachineInstr &MI)
bool isBufferSMRD(const MachineInstr &MI) const
static bool isKillTerminator(unsigned Opcode)
bool findCommutedOpIndices(const MachineInstr &MI, unsigned &SrcOpIdx0, unsigned &SrcOpIdx1) const override
void storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, Register VReg, MachineInstr::MIFlag Flags=MachineInstr::NoFlags) const override
void insertScratchExecCopy(MachineFunction &MF, MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, const DebugLoc &DL, Register Reg, bool IsSCCLive, SlotIndexes *Indexes=nullptr) const
bool hasVALU32BitEncoding(unsigned Opcode) const
Return true if this 64-bit VALU instruction has a 32-bit encoding.
unsigned getMovOpcode(const TargetRegisterClass *DstRC) const
void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register DestReg, unsigned SubIdx, const MachineInstr &Orig, const TargetRegisterInfo &TRI) const override
unsigned buildExtractSubReg(MachineBasicBlock::iterator MI, MachineRegisterInfo &MRI, const MachineOperand &SuperReg, const TargetRegisterClass *SuperRC, unsigned SubIdx, const TargetRegisterClass *SubRC) const
void legalizeOperandsVOP2(MachineRegisterInfo &MRI, MachineInstr &MI) const
Legalize operands in MI by either commuting it or inserting a copy of src1.
bool foldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, Register Reg, MachineRegisterInfo *MRI) const final
static bool isTRANS(const MachineInstr &MI)
static bool isImage(const MachineInstr &MI)
static bool isSOPK(const MachineInstr &MI)
const TargetRegisterClass * getOpRegClass(const MachineInstr &MI, unsigned OpNo) const
Return the correct register class for OpNo.
MachineBasicBlock * insertSimulatedTrap(MachineRegisterInfo &MRI, MachineBasicBlock &MBB, MachineInstr &MI, const DebugLoc &DL) const
Build instructions that simulate the behavior of a s_trap 2 instructions for hardware (namely,...
static unsigned getNonSoftWaitcntOpcode(unsigned Opcode)
static unsigned getDSShaderTypeValue(const MachineFunction &MF)
static bool isFoldableCopy(const MachineInstr &MI)
bool mayAccessLDSThroughFlat(const MachineInstr &MI) const
bool isIgnorableUse(const MachineOperand &MO) const override
static bool isMUBUF(const MachineInstr &MI)
bool expandPostRAPseudo(MachineInstr &MI) const override
bool analyzeCompare(const MachineInstr &MI, Register &SrcReg, Register &SrcReg2, int64_t &CmpMask, int64_t &CmpValue) const override
const TargetRegisterClass * getRegClass(const MCInstrDesc &TID, unsigned OpNum, const TargetRegisterInfo *TRI) const override
InstructionUniformity getInstructionUniformity(const MachineInstr &MI) const override final
static bool isSegmentSpecificFLAT(const MachineInstr &MI)
bool isReMaterializableImpl(const MachineInstr &MI) const override
static bool isVOP3(const MCInstrDesc &Desc)
bool physRegUsesConstantBus(const MachineOperand &Reg) const
static bool isF16PseudoScalarTrans(unsigned Opcode)
void insertSelect(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register DstReg, ArrayRef< MachineOperand > Cond, Register TrueReg, Register FalseReg) const override
bool mayAccessVMEMThroughFlat(const MachineInstr &MI) const
static bool isDPP(const MachineInstr &MI)
bool analyzeBranchImpl(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify) const
static bool isMFMA(const MachineInstr &MI)
bool isLowLatencyInstruction(const MachineInstr &MI) const
std::optional< DestSourcePair > isCopyInstrImpl(const MachineInstr &MI) const override
If the specific machine instruction is a instruction that moves/copies value from one register to ano...
bool isAlwaysGDS(uint16_t Opcode) const
static bool isMAI(const MCInstrDesc &Desc)
static bool usesLGKM_CNT(const MachineInstr &MI)
Register isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex) const override
void legalizeOperandsVALUt16(MachineInstr &Inst, MachineRegisterInfo &MRI) const
Fix operands in Inst to fix 16bit SALU to VALU lowering.
void moveToVALUImpl(SIInstrWorklist &Worklist, MachineDominatorTree *MDT, MachineInstr &Inst) const
bool isImmOperandLegal(const MCInstrDesc &InstDesc, unsigned OpNo, const MachineOperand &MO) const
bool canShrink(const MachineInstr &MI, const MachineRegisterInfo &MRI) const
bool isAsmOnlyOpcode(int MCOp) const
Check if this instruction should only be used by assembler.
static bool isVGPRSpill(const MachineInstr &MI)
ScheduleHazardRecognizer * CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, const ScheduleDAG *DAG) const override
This is used by the post-RA scheduler (SchedulePostRAList.cpp).
bool verifyInstruction(const MachineInstr &MI, StringRef &ErrInfo) const override
bool isLegalFLATOffset(int64_t Offset, unsigned AddrSpace, uint64_t FlatVariant) const
Returns if Offset is legal for the subtarget as the offset to a FLAT encoded instruction with the giv...
static bool isWWMRegSpillOpcode(uint16_t Opcode)
unsigned getInstrLatency(const InstrItineraryData *ItinData, const MachineInstr &MI, unsigned *PredCost=nullptr) const override
MachineInstr * foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, ArrayRef< unsigned > Ops, MachineBasicBlock::iterator InsertPt, int FrameIndex, LiveIntervals *LIS=nullptr, VirtRegMap *VRM=nullptr) const override
int64_t getNamedImmOperand(const MachineInstr &MI, AMDGPU::OpName OperandName) const
Get required immediate operand.
ArrayRef< std::pair< int, const char * > > getSerializableTargetIndices() const override
bool regUsesConstantBus(const MachineOperand &Reg, const MachineRegisterInfo &MRI) const
static bool isMIMG(const MachineInstr &MI)
MachineOperand buildExtractSubRegOrImm(MachineBasicBlock::iterator MI, MachineRegisterInfo &MRI, const MachineOperand &SuperReg, const TargetRegisterClass *SuperRC, unsigned SubIdx, const TargetRegisterClass *SubRC) const
bool isSchedulingBoundary(const MachineInstr &MI, const MachineBasicBlock *MBB, const MachineFunction &MF) const override
void loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, Register VReg, MachineInstr::MIFlag Flags=MachineInstr::NoFlags) const override
bool isLegalRegOperand(const MachineRegisterInfo &MRI, const MCOperandInfo &OpInfo, const MachineOperand &MO) const
Check if MO (a register operand) is a legal register for the given operand description or operand ind...
bool allowNegativeFlatOffset(uint64_t FlatVariant) const
Returns true if negative offsets are allowed for the given FlatVariant.
static unsigned getNumWaitStates(const MachineInstr &MI)
Return the number of wait states that result from executing this instruction.
unsigned getVectorRegSpillSaveOpcode(Register Reg, const TargetRegisterClass *RC, unsigned Size, const SIMachineFunctionInfo &MFI) const
unsigned getVALUOp(const MachineInstr &MI) const
static bool modifiesModeRegister(const MachineInstr &MI)
Return true if the instruction modifies the mode register.q.
Register readlaneVGPRToSGPR(Register SrcReg, MachineInstr &UseMI, MachineRegisterInfo &MRI, const TargetRegisterClass *DstRC=nullptr) const
Copy a value from a VGPR (SrcReg) to SGPR.
bool hasDivergentBranch(const MachineBasicBlock *MBB) const
Return whether the block terminate with divergent branch.
unsigned removeBranch(MachineBasicBlock &MBB, int *BytesRemoved=nullptr) const override
void fixImplicitOperands(MachineInstr &MI) const
bool moveFlatAddrToVGPR(MachineInstr &Inst) const
Change SADDR form of a FLAT Inst to its VADDR form if saddr operand was moved to VGPR.
void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, Register DestReg, Register SrcReg, bool KillSrc, bool RenamableDest=false, bool RenamableSrc=false) const override
bool swapSourceModifiers(MachineInstr &MI, MachineOperand &Src0, AMDGPU::OpName Src0OpName, MachineOperand &Src1, AMDGPU::OpName Src1OpName) const
Register insertNE(MachineBasicBlock *MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register SrcReg, int Value) const
MachineBasicBlock * getBranchDestBlock(const MachineInstr &MI) const override
bool hasUnwantedEffectsWhenEXECEmpty(const MachineInstr &MI) const
This function is used to determine if an instruction can be safely executed under EXEC = 0 without ha...
bool getConstValDefinedInReg(const MachineInstr &MI, const Register Reg, int64_t &ImmVal) const override
static bool isAtomic(const MachineInstr &MI)
bool canInsertSelect(const MachineBasicBlock &MBB, ArrayRef< MachineOperand > Cond, Register DstReg, Register TrueReg, Register FalseReg, int &CondCycles, int &TrueCycles, int &FalseCycles) const override
bool isLiteralOperandLegal(const MCInstrDesc &InstDesc, const MCOperandInfo &OpInfo) const
static bool sopkIsZext(unsigned Opcode)
static bool isSGPRSpill(const MachineInstr &MI)
static bool isWMMA(const MachineInstr &MI)
ArrayRef< std::pair< MachineMemOperand::Flags, const char * > > getSerializableMachineMemOperandTargetFlags() const override
MachineInstr * convertToThreeAddress(MachineInstr &MI, LiveVariables *LV, LiveIntervals *LIS) const override
bool mayReadEXEC(const MachineRegisterInfo &MRI, const MachineInstr &MI) const
Returns true if the instruction could potentially depend on the value of exec.
void legalizeOperandsSMRD(MachineRegisterInfo &MRI, MachineInstr &MI) const
bool isBranchOffsetInRange(unsigned BranchOpc, int64_t BrOffset) const override
unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, ArrayRef< MachineOperand > Cond, const DebugLoc &DL, int *BytesAdded=nullptr) const override
void insertVectorSelect(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register DstReg, ArrayRef< MachineOperand > Cond, Register TrueReg, Register FalseReg) const
void insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const override
std::pair< MachineInstr *, MachineInstr * > expandMovDPP64(MachineInstr &MI) const
Register insertEQ(MachineBasicBlock *MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, Register SrcReg, int Value) const
static bool isSOPC(const MachineInstr &MI)
static bool isFLAT(const MachineInstr &MI)
static bool isVALU(const MachineInstr &MI)
bool isBarrier(unsigned Opcode) const
MachineInstr * commuteInstructionImpl(MachineInstr &MI, bool NewMI, unsigned OpIdx0, unsigned OpIdx1) const override
int pseudoToMCOpcode(int Opcode) const
Return a target-specific opcode if Opcode is a pseudo instruction.
const MCInstrDesc & getMCOpcodeFromPseudo(unsigned Opcode) const
Return the descriptor of the target-specific machine instruction that corresponds to the specified ps...
bool isLegalGFX12PlusPackedMathFP32Operand(const MachineRegisterInfo &MRI, const MachineInstr &MI, unsigned SrcN, const MachineOperand *MO=nullptr) const
Check if MO would be a legal operand for gfx12+ packed math FP32 instructions.
static bool usesVM_CNT(const MachineInstr &MI)
MachineInstr * createPHIDestinationCopy(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, const DebugLoc &DL, Register Src, Register Dst) const override
static bool isFixedSize(const MachineInstr &MI)
bool isSafeToSink(MachineInstr &MI, MachineBasicBlock *SuccToSinkTo, MachineCycleInfo *CI) const override
LLVM_READONLY int commuteOpcode(unsigned Opc) const
uint64_t getScratchRsrcWords23() const
LLVM_READONLY MachineOperand * getNamedOperand(MachineInstr &MI, AMDGPU::OpName OperandName) const
Returns the operand named Op.
std::pair< unsigned, unsigned > decomposeMachineOperandsTargetFlags(unsigned TF) const override
bool areMemAccessesTriviallyDisjoint(const MachineInstr &MIa, const MachineInstr &MIb) const override
bool isOperandLegal(const MachineInstr &MI, unsigned OpIdx, const MachineOperand *MO=nullptr) const
Check if MO is a legal operand if it was the OpIdx Operand for MI.
static bool isLDSDMA(const MachineInstr &MI)
static bool isVOP1(const MachineInstr &MI)
SIInstrInfo(const GCNSubtarget &ST)
void insertIndirectBranch(MachineBasicBlock &MBB, MachineBasicBlock &NewDestBB, MachineBasicBlock &RestoreBB, const DebugLoc &DL, int64_t BrOffset, RegScavenger *RS) const override
bool hasAnyModifiersSet(const MachineInstr &MI) const
This class keeps track of the SPI_SP_INPUT_ADDR config register, which tells the hardware which inter...
Register getLongBranchReservedReg() const
bool isWholeWaveFunction() const
Register getStackPtrOffsetReg() const
unsigned getMaxMemoryClusterDWords() const
void setHasSpilledVGPRs(bool Spill=true)
bool isWWMReg(Register Reg) const
bool checkFlag(Register Reg, uint8_t Flag) const
void setHasSpilledSGPRs(bool Spill=true)
static unsigned getSubRegFromChannel(unsigned Channel, unsigned NumRegs=1)
ArrayRef< int16_t > getRegSplitParts(const TargetRegisterClass *RC, unsigned EltSize) const
unsigned getHWRegIndex(MCRegister Reg) const
unsigned getRegPressureLimit(const TargetRegisterClass *RC, MachineFunction &MF) const override
unsigned getChannelFromSubReg(unsigned SubReg) const
static bool isAGPRClass(const TargetRegisterClass *RC)
ScheduleDAGMI is an implementation of ScheduleDAGInstrs that simply schedules machine instructions ac...
virtual bool hasVRegLiveness() const
Return true if this DAG supports VReg liveness and RegPressure.
MachineFunction & MF
Machine function.
HazardRecognizer - This determines whether or not an instruction can be issued this cycle,...
SlotIndex - An opaque wrapper around machine indexes.
SlotIndex getRegSlot(bool EC=false) const
Returns the register use/def slot in the current instruction for a normal or early-clobber def.
SlotIndex insertMachineInstrInMaps(MachineInstr &MI, bool Late=false)
Insert the given machine instruction into the mapping.
Implements a dense probed hash-table based set with some number of buckets stored inline.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
StringRef - Represent a constant reference to a string, i.e.
virtual ScheduleHazardRecognizer * CreateTargetMIHazardRecognizer(const InstrItineraryData *, const ScheduleDAGMI *DAG) const
Allocate and return a hazard recognizer to use for this target when scheduling the machine instructio...
virtual MachineInstr * createPHIDestinationCopy(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, const DebugLoc &DL, Register Src, Register Dst) const
During PHI eleimination lets target to make necessary checks and insert the copy to the PHI destinati...
virtual bool isReMaterializableImpl(const MachineInstr &MI) const
For instructions with opcodes for which the M_REMATERIALIZABLE flag is set, this hook lets the target...
virtual void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register DestReg, unsigned SubIdx, const MachineInstr &Orig, const TargetRegisterInfo &TRI) const
Re-issue the specified 'original' instruction at the specific location targeting a new destination re...
virtual MachineInstr * createPHISourceCopy(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, const DebugLoc &DL, Register Src, unsigned SrcSubReg, Register Dst) const
During PHI eleimination lets target to make necessary checks and insert the copy to the PHI destinati...
virtual MachineInstr * commuteInstructionImpl(MachineInstr &MI, bool NewMI, unsigned OpIdx1, unsigned OpIdx2) const
This method commutes the operands of the given machine instruction MI.
virtual bool isGlobalMemoryObject(const MachineInstr *MI) const
Returns true if MI is an instruction we are unable to reason about (like a call or something with unm...
virtual bool expandPostRAPseudo(MachineInstr &MI) const
This function is called for all pseudo instructions that remain after register allocation.
const MCAsmInfo * getMCAsmInfo() const
Return target specific asm information.
bool contains(Register Reg) const
Return true if the specified register is included in this register class.
bool hasSuperClassEq(const TargetRegisterClass *RC) const
Returns true if RC is a super-class of or equal to this class.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
static constexpr TypeSize getFixed(ScalarTy ExactSize)
A Use represents the edge between a Value definition and its users.
LLVM Value Representation.
std::pair< iterator, bool > insert(const ValueT &V)
size_type count(const_arg_type_t< ValueT > V) const
Return 1 if the specified key is in the set, 0 otherwise.
self_iterator getIterator()
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ REGION_ADDRESS
Address space for region memory. (GDS)
@ LOCAL_ADDRESS
Address space for local memory.
@ FLAT_ADDRESS
Address space for flat memory.
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
@ PRIVATE_ADDRESS
Address space for private memory.
unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst)
bool isPackedFP32Inst(unsigned Opc)
bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi)
const uint64_t RSRC_DATA_FORMAT
LLVM_READONLY int getBasicFromSDWAOp(uint16_t Opcode)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi)
LLVM_READONLY int getVOPe32(uint16_t Opcode)
bool getWMMAIsXDL(unsigned Opc)
unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc)
bool isInlinableLiteralV2I16(uint32_t Literal)
bool isHi16Reg(MCRegister Reg, const MCRegisterInfo &MRI)
bool isInlinableLiteralV2BF16(uint32_t Literal)
LLVM_READONLY int getFlatScratchInstSVfromSS(uint16_t Opcode)
unsigned getNumFlatOffsetBits(const MCSubtargetInfo &ST)
For pre-GFX12 FLAT instructions the offset must be positive; MSB is ignored and forced to zero.
bool isGFX12Plus(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2F16(uint32_t Literal)
LLVM_READONLY int getGlobalVaddrOp(uint16_t Opcode)
bool isValid32BitLiteral(uint64_t Val, bool IsFP64)
LLVM_READNONE bool isLegalDPALU_DPPControl(const MCSubtargetInfo &ST, unsigned DC)
bool getMAIIsGFX940XDL(unsigned Opc)
const uint64_t RSRC_ELEMENT_SIZE_SHIFT
LLVM_READONLY int getAddr64Inst(uint16_t Opcode)
bool isIntrinsicAlwaysUniform(unsigned IntrID)
LLVM_READONLY int getMFMAEarlyClobberOp(uint16_t Opcode)
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
LLVM_READONLY const MIMGDimInfo * getMIMGDimInfoByEncoding(uint8_t DimEnc)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
const uint64_t RSRC_TID_ENABLE
bool isIntrinsicSourceOfDivergence(unsigned IntrID)
constexpr bool isSISrcOperand(const MCOperandInfo &OpInfo)
Is this an AMDGPU specific source operand?
bool isGenericAtomic(unsigned Opc)
LLVM_READNONE bool isInlinableIntLiteral(int64_t Literal)
Is this literal inlinable, and not one of the values intended for floating point values.
LLVM_READONLY int getCommuteRev(uint16_t Opcode)
unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode, const MIMGDimInfo *Dim, bool IsA16, bool IsG16Supported)
@ OPERAND_KIMM32
Operand with 32-bit immediate that uses the constant bus.
@ OPERAND_REG_INLINE_C_FP64
@ OPERAND_REG_INLINE_C_BF16
@ OPERAND_REG_INLINE_C_V2BF16
@ OPERAND_REG_IMM_V2INT16
@ OPERAND_REG_IMM_INT32
Operands with register, 32-bit, or 64-bit immediate.
@ OPERAND_REG_INLINE_C_INT64
@ OPERAND_REG_INLINE_C_INT16
Operands with register or inline constant.
@ OPERAND_REG_IMM_NOINLINE_V2FP16
@ OPERAND_REG_INLINE_C_V2FP16
@ OPERAND_REG_INLINE_AC_INT32
Operands with an AccVGPR register or inline constant.
@ OPERAND_REG_INLINE_AC_FP32
@ OPERAND_REG_IMM_V2INT32
@ OPERAND_REG_INLINE_C_FP32
@ OPERAND_REG_INLINE_C_INT32
@ OPERAND_REG_INLINE_C_V2INT16
@ OPERAND_INLINE_C_AV64_PSEUDO
@ OPERAND_REG_INLINE_AC_FP64
@ OPERAND_REG_INLINE_C_FP16
@ OPERAND_INLINE_SPLIT_BARRIER_INT32
bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
LLVM_READONLY int getCommuteOrig(uint16_t Opcode)
unsigned getRegBitWidth(const TargetRegisterClass &RC)
Get the size in bits of a register from the register class RC.
bool isGFX1250(const MCSubtargetInfo &STI)
int getMCOpcode(uint16_t Opcode, unsigned Gen)
bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode)
const uint64_t RSRC_INDEX_STRIDE_SHIFT
LLVM_READONLY const MIMGBaseOpcodeInfo * getMIMGBaseOpcodeInfo(unsigned BaseOpcode)
bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi)
LLVM_READNONE constexpr bool isGraphics(CallingConv::ID CC)
bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi)
Is this literal inlinable.
LLVM_READONLY int getIfAddr64Inst(uint16_t Opcode)
Check if Opcode is an Addr64 opcode.
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ Fast
Attempts to make calls as fast as possible (e.g.
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
@ Implicit
Not emitted register (e.g. carry, or temporary result).
@ Define
Register definition.
@ Kill
The last use of a register.
@ Undef
Value of the register doesn't matter.
Not(const Pred &P) -> Not< Pred >
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
auto drop_begin(T &&RangeOrContainer, size_t N=1)
Return a range covering RangeOrContainer with the first N elements excluded.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
LLVM_ABI void finalizeBundle(MachineBasicBlock &MBB, MachineBasicBlock::instr_iterator FirstMI, MachineBasicBlock::instr_iterator LastMI)
finalizeBundle - Finalize a machine instruction bundle which includes a sequence of instructions star...
TargetInstrInfo::RegSubRegPair getRegSubRegPair(const MachineOperand &O)
Create RegSubRegPair from a register MachineOperand.
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
constexpr uint64_t maxUIntN(uint64_t N)
Gets the maximum value for a N-bit unsigned integer.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
bool execMayBeModifiedBeforeUse(const MachineRegisterInfo &MRI, Register VReg, const MachineInstr &DefMI, const MachineInstr &UseMI)
Return false if EXEC is not changed between the def of VReg at DefMI and the use at UseMI.
auto enumerate(FirstRange &&First, RestRanges &&...Rest)
Given two or more input ranges, returns a new range whose values are tuples (A, B,...
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
iterator_range< T > make_range(T x, T y)
Convenience function for iterating over sub-ranges.
iterator_range< early_inc_iterator_impl< detail::IterOfRange< RangeT > > > make_early_inc_range(RangeT &&Range)
Make a range that does early increment to allow mutation of the underlying range without disrupting i...
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
constexpr bool isPowerOf2_64(uint64_t Value)
Return true if the argument is a power of two > 0 (64 bit edition.)
int countr_zero(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
TargetInstrInfo::RegSubRegPair getRegSequenceSubReg(MachineInstr &MI, unsigned SubReg)
Return the SubReg component from REG_SEQUENCE.
static const MachineMemOperand::Flags MONoClobber
Mark the MMO of a uniform load if there are no potentially clobbering stores on any path from the sta...
constexpr bool has_single_bit(T Value) noexcept
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
unsigned Log2_32(uint32_t Value)
Return the floor log base 2 of the specified value, -1 if the value is zero.
auto reverse(ContainerTy &&C)
MachineInstr * getImm(const MachineOperand &MO, const MachineRegisterInfo *MRI)
decltype(auto) get(const PointerIntPair< PointerTy, IntBits, IntType, PtrTraits, Info > &Pair)
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
MachineInstr * getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair &P, MachineRegisterInfo &MRI)
Return the defining instruction for a given reg:subreg pair skipping copy like instructions and subre...
FunctionAddr VTableAddr Count
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
static const MachineMemOperand::Flags MOCooperative
Mark the MMO of cooperative load/store atomics.
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
@ First
Helpers to iterate all locations in the MemoryEffectsBase class.
FunctionAddr VTableAddr uintptr_t uintptr_t Data
unsigned getUndefRegState(bool B)
@ Xor
Bitwise or logical XOR of integers.
@ Sub
Subtraction of integers.
unsigned getKillRegState(bool B)
bool isTargetSpecificOpcode(unsigned Opcode)
Check whether the given Opcode is a target-specific opcode.
DWARFExpression::Operation Op
ArrayRef(const T &OneElt) -> ArrayRef< T >
constexpr unsigned DefaultMemoryClusterDWordsLimit
constexpr unsigned BitWidth
constexpr bool isIntN(unsigned N, int64_t x)
Checks if an signed integer fits into the given (dynamic) bit width.
static const MachineMemOperand::Flags MOLastUse
Mark the MMO of a load as the last use.
constexpr T reverseBits(T Val)
Reverse the bits in Val.
bool is_contained(R &&Range, const E &Element)
Returns true if Element is found in Range.
constexpr int64_t SignExtend64(uint64_t x)
Sign-extend the number in the bottom B bits of X to a 64-bit integer.
constexpr T maskTrailingOnes(unsigned N)
Create a bitmask with the N right-most bits set to 1, and all other bits set to 0.
LLVM_ABI const Value * getUnderlyingObject(const Value *V, unsigned MaxLookup=MaxLookupSearchDepth)
This method strips off any GEP address adjustments, pointer casts or llvm.threadlocal....
InstructionUniformity
Enum describing how instructions behave with respect to uniformity and divergence,...
@ AlwaysUniform
The result values are always uniform.
@ NeverUniform
The result values can never be assumed to be uniform.
@ Default
The result values are uniform if and only if all operands are uniform.
GenericCycleInfo< MachineSSAContext > MachineCycleInfo
MachineCycleInfo::CycleT MachineCycle
int popcount(T Value) noexcept
Count the number of set bits in a value.
bool execMayBeModifiedBeforeAnyUse(const MachineRegisterInfo &MRI, Register VReg, const MachineInstr &DefMI)
Return false if EXEC is not changed between the def of VReg at DefMI and all its uses.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
static LLVM_ABI Semantics SemanticsToEnum(const llvm::fltSemantics &Sem)
This struct is a compact representation of a valid (non-zero power of two) alignment.
constexpr uint64_t value() const
This is a hole in the type system and should not be abused.
SparseBitVector AliveBlocks
AliveBlocks - Set of blocks in which this value is alive completely through.
This class contains a discriminated union of information about pointers in memory operands,...
static LLVM_ABI MachinePointerInfo getFixedStack(MachineFunction &MF, int FI, int64_t Offset=0)
Return a MachinePointerInfo record that refers to the specified FrameIndex.
Utility to store machine instructions worklist.
MachineInstr * top() const
bool isDeferred(MachineInstr *MI)
SetVector< MachineInstr * > & getDeferredList()
void insert(MachineInstr *MI)
A pair composed of a register and a sub-register index.